# **User's Manual**



**V**R**5432**<sup>TM</sup>

**64-Bit MIPS® RISC Microprocessor** 

Volume 2

μPD30541GD



VR5432 Microprocessor User's Manual Document Number U13751EU5V0UM00

### **Revision History**

February 1999: First release

August 1999: Version 2, Preliminary

December 1999: Version 3, Preliminary update February 2000: Version 4, Document release May 2000: Version 5, Document corrections

NEC, the NEC logo, VR Series, VR3000, VR4000, VR4300, VR5000, VR5432 and VR10000 are registered trademarks of NE Corporation. All other product, brand, or trade names used in this publication are the trademarks or registered trademarks of their respective trademark owners.

In North America: No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics Inc. (NECEL). The information in this document is subject to change without notice. All devices sold by NECEL are covered by the provisions appearing in NECEL's Terms and Conditions of Sales only, including the limitation of liability, warranty, patent provisions. NECEL makes no warranty, express, statutory, implied or by description, regarding information set forth herein or regarding the freedom of the described devices from patent infringement. NECEL assumes no responsibility for any errors that may appear in this document. NECEL makes no commitments to update or to keep current information contained in this document. T devices listed in this document are not suitable for use in applications such as, but not limited to, aircraft control systems, aerospac equipment, submarine cables, nuclear reactor control systems and life support systems. "Standard" quality grade devices are recommended for computers, office equipment, communication equipment, test and measurement equipment, machine tools, industrial robots, audio and visual equipment, and other consumer products. For automotive and transportation equipment, traffic control systems, anti-disaster and anti-crime systems, it is recommended that the customer contact the responsible NECEL salesperson to determine t reliability requirements for any such application and any cost adder. NECEL does not recommend or approve use of any of its products in life support devices or systems or in any application where failure could result in injury or death. If customers wish to use NECE devices in applications not intended by NECEL, customers must contact the responsible NECEL salespeople to determine NECEL's willingness to support a given application.

# **Contents**

# Volume 1

| Preface |                                    | xv |
|---------|------------------------------------|----|
| Chapter | 1 Introduction                     | 1  |
| 1.1     | Device Features                    | 2  |
| 1.2     | Internal Architecture              | 3  |
| 1.2.1   | Configuration                      | 3  |
| 1.2.2   | CPU Registers                      | 6  |
| 1.2.3   | CPU Instruction Set Overview       | 8  |
| 1.2.4   | Data Formats and Addressing        |    |
| 1.2.5   | System Control Coprocessor (CP0)   |    |
| 1.2.6   | Floating-Point Unit (FPU)          |    |
| 1.2.7   | Internal Cache                     |    |
| 1.3     | Memory Management Unit (MMU)       |    |
| 1.3.1   | Translation Lookaside Buffer (TLB) | 17 |
| 1.3.2   | Operating Modes                    | 17 |
| 1.4     | Instruction Pipeline               |    |
| Chapter | 2 Signal Descriptions              | 19 |
| 2.1     | System Interface Signals           | 21 |
| 2.2     | Power Inputs                       |    |
| 2.3     | Clock Interface Signals            | 24 |
| 2.4     | JTAG and Test Interface Signals    | 26 |
| 2.5     | Interrupt Interface Signals        | 27 |
| 2.6     | Initialization Interface Signals   | 28 |
| 2.7     | Pin Orientation                    | 29 |

| Chapter | 3 Pipeline                              | 31 |
|---------|-----------------------------------------|----|
| 3.1     | Pipeline Stages                         | 31 |
| 3.2     | Branch Delay                            |    |
| 3.3     | Load Delay                              |    |
| 3.4     | Interlock and Exception Handling        |    |
| 3.4.1   | Exception Conditions                    |    |
| 3.4.2   | Interrupt Latency                       | 39 |
| 3.4.3   | Stall Conditions                        | 39 |
| 3.5     | Transaction Buffer                      | 40 |
| Chapter | 4 Memory Management Unit                | 41 |
| 4.1     | Translation Lookaside Buffer            | 42 |
| 4.1.1   | Hits and Misses                         | 42 |
| 4.2     | Processor Modes                         | 42 |
| 4.2.1   | Processor Operating Modes               | 43 |
| 4.2.2   | Instruction Set Mode                    | 44 |
| 4.2.3   | Addressing Modes                        | 45 |
| 4.3     | Addresses and Address Spaces            | 45 |
| 4.3.1   | Virtual Addresses                       | 46 |
| 4.3.2   | Physical Addresses                      | 47 |
| 4.3.3   | Virtual-to-Physical Address Translation | 47 |
| 4.3.4   | 32-Bit Mode Virtual Address Translation | 48 |
| 4.3.5   | 64-Bit Mode Virtual Address Translation | 50 |
| 4.3.6   | User Address Space                      | 51 |
| 4.3.7   | Supervisor Space                        | 53 |
| 4.3.8   | Kernel Space                            |    |
| 4.4     | System Control Coprocessor              | 63 |
| 4.4.1   | TLB Entry Format                        | 64 |
| 4.4.2   | Instruction and Data Micro-TLBs         | 68 |
| 4.5     | CP0 Registers                           | 69 |
| 4.5.1   | Index Register (0)                      | 70 |
| 4.5.2   | Random Register (1)                     | 71 |
| 4.5.3   | EntryLo0 (2) and EntryLo1 (3) Registers | 72 |
| 4.5.4   | PageMask Register (5)                   | 72 |
| 4.5.5   | Wired Register (6)                      | 74 |
|         |                                         |    |

| 4.5.6   | EntryHi Register (10)                                    | 75  |
|---------|----------------------------------------------------------|-----|
| 4.5.7   | Processor Revision Identifier (PRId) Register (15)       | 76  |
| 4.5.8   | Config Register (16)                                     | 77  |
| 4.5.9   | Load Linked Address (LLAddr) Register (17)               | 80  |
| 4.5.10  | Cache Tag Registers [TagLo (28) and TagHi (29)]          | 80  |
| 4.6     | Virtual-to-Physical Address Translation Process          | 81  |
| 4.7     | TLB Exceptions                                           | 83  |
| 4.8     | TLB Instructions                                         | 83  |
| Chapter | 25 Cache Organization and Operation                      | 85  |
| 5.1     | Memory Organization                                      | 86  |
| 5.2     | Primary Cache Organization                               | 87  |
| 5.2.1   | Cache Line Lengths                                       | 87  |
| 5.2.2   | Cache Sizes                                              | 87  |
| 5.2.3   | Instruction Cache Organization                           | 88  |
| 5.2.4   | Data Cache Organization                                  | 89  |
| Chapter | · 6 CPU Exceptions                                       | 91  |
| 6.1     | Exception Processing Overview                            | 92  |
| 6.2     | Exception Processing Registers                           | 93  |
| 6.2.1   | Context Register (4)                                     | 94  |
| 6.2.2   | Bad Virtual Address Register (BadVAddr) (8)              | 95  |
| 6.2.3   | Count Register (9)                                       | 95  |
| 6.2.4   | Compare Register (11)                                    | 96  |
| 6.2.5   | Status Register (12)                                     | 97  |
| 6.2.6   | Cause Register (13)                                      | 102 |
| 6.2.7   | Exception Program Counter (EPC) Register (14)            | 104 |
| 6.2.8   | XContext Register (20)                                   | 105 |
| 6.2.9   | WatchLo and WatchHi Registers (18 and 19)                | 106 |
| 6.2.10  | Performance Counter Registers (25)                       | 107 |
| 6.2.11  | Parity Error (PErr) Register (26)                        | 109 |
| 6.2.12  | 2 Cache Error (CacheErr) Register (27)                   | 110 |
| 6.2.13  | Error Exception Program Counter (ErrorEPC) Register (30) | 112 |
| 6.3     | Processor Exceptions                                     | 112 |
| 6.3.1   | Exception Types                                          | 113 |

|    | 6.3.2  | Exception Vector Locations                  | . 115 |
|----|--------|---------------------------------------------|-------|
|    | 6.4    | Exception Vector Offsets                    | . 115 |
|    | 6.4.1  | TLB Refill Vector Selection                 | . 116 |
|    | 6.4.2  | Priority of Exceptions                      | . 118 |
|    | 6.4.3  | Reset Exception                             | . 119 |
|    | 6.4.4  | Soft Reset Exception                        | . 121 |
|    | 6.4.5  | Nonmaskable Interrupt (NMI) Exception       | . 122 |
|    | 6.4.6  | Address Error Exception                     | . 123 |
|    | 6.4.7  | TLB Exceptions                              | . 124 |
|    | 6.4.8  | Cache Error Exception                       | . 127 |
|    | 6.4.9  | Bus Error Exception                         | . 128 |
|    | 6.4.10 | Integer Overflow Exception                  | . 129 |
|    | 6.4.11 | Trap Exception                              | . 129 |
|    | 6.4.12 | System Call Exception                       | . 130 |
|    | 6.4.13 | Breakpoint Exception                        | . 131 |
|    | 6.4.14 | Reserved Instruction Exception              | . 132 |
|    | 6.4.15 | Coprocessor Unusable Exception              | . 133 |
|    | 6.4.16 | Floating-Point Exception                    | . 134 |
|    | 6.4.17 | <u>r</u>                                    |       |
|    | 6.4.18 | Interrupt Exception                         | . 135 |
|    | 6.5    | Exception Handling and Servicing Flowcharts | . 136 |
|    | 6.6    | Interrupts                                  | . 143 |
|    | 6.6.1  | Hardware Interrupts                         | . 143 |
|    | 6.6.2  | Nonmaskable Interrupt (NMI)                 | . 143 |
|    | 6.6.3  | Asserting Interrupts                        | . 143 |
| Ch | apter  | 7 Floating-Point Unit                       | . 149 |
|    | 7.1    | Overview                                    | 149   |
|    | 7.2    | FPU Features                                | . 150 |
|    | 7.3    | FPU Programming Model                       | . 150 |
|    | 7.4    | Floating-Point General-Purpose Registers    |       |
|    | 7.5    | Floating-Point Registers                    |       |
|    | 7.6    | Floating-Point Control Registers            |       |
|    | 7.6.1  | Implementation and Revision Register (FCR0) |       |
|    | 7.6.2  | Control/Status Register (FCR31)             |       |
|    |        |                                             |       |

| 7.7     | Floating-Point Formats                                       | 159 |
|---------|--------------------------------------------------------------|-----|
| 7.8     | Binary Fixed-Point Format                                    | 161 |
| 7.9     | Floating-Point Instruction Set Overview                      | 162 |
| 7.9.1   | Floating-Point Load, Store, and Move Instructions            |     |
| 7.9.2   | Floating-Point Conversion Instructions                       |     |
| 7.9.3   | Floating-Point Computational Instructions                    | 167 |
| 7.10    | FPU Instruction Pipeline Overview                            | 169 |
| 7.10.1  | Instruction Execution                                        | 169 |
| 7.10.2  | Instruction Execution Cycle Time                             | 169 |
| 7.10.3  | Instruction Issuing Constraints with Multicycle Instructions | 171 |
| Chapter | 8 Floating-Point Exceptions                                  | 173 |
| 8.1     | Exception Types                                              | 174 |
| 8.2     | Exception Trap Processing                                    | 175 |
| 8.3     | Flags                                                        | 176 |
| 8.4     | FPU Exceptions                                               | 179 |
| 8.4.1   | Inexact Operation Exception (I)                              | 179 |
| 8.4.2   | Invalid Operation Exception (V)                              | 180 |
| 8.4.3   | Division by Zero Exception (Z)                               | 181 |
| 8.4.4   | Overflow Exception (O)                                       | 181 |
| 8.4.5   | Underflow Exception (U)                                      | 181 |
| 8.4.6   | Unimplemented Operation Instruction Exception (E)            | 183 |
| 8.5     | Saving and Restoring State                                   | 184 |
| 8.6     | Trap Handlers for IEEE Standard 754 Exceptions               | 184 |
| Chapter | 9 Bus Interface                                              | 187 |
| 9.1     | Interface Buses In Native Mode                               | 188 |
| 9.2     | Interface Buses in R43K Mode                                 | 189 |
| Chapter | 10 System Interface Transactions (Native Mode)               | 191 |
| 10.1    | Terminology                                                  | 192 |
| 10.2    | Processor Requests                                           | 193 |
| 10.2.1  | Rules for Processor Requests                                 | 194 |
| 10.2.2  |                                                              |     |
| 10.2.3  | Processor Write Request                                      | 197 |

|     | 10.3   | External Requests                           | 198 |
|-----|--------|---------------------------------------------|-----|
|     | 10.3.1 | External Read Request                       | 199 |
|     | 10.3.2 | External Write Request                      | 200 |
|     | 10.3.3 | Read Response                               | 200 |
|     | 10.4   | Handling Requests                           | 201 |
|     | 10.4.1 | Load Miss                                   | 201 |
|     | 10.4.2 | Store Miss                                  | 202 |
|     | 10.4.3 | Store Hit                                   | 203 |
|     | 10.4.4 | Uncached Loads or Stores                    | 203 |
|     | 10.4.5 | Uncached Accelerated Stores                 | 203 |
|     | 10.4.6 | Uncached Instruction Fetch                  | 204 |
|     | 10.4.7 | Fetch Miss                                  | 204 |
| C L | a      | 11 System Intenfess Dustocals (Notice Made) | 205 |
| Cn  | apter  | ·                                           |     |
|     | 11.1   | Address and Data Cycles                     | 206 |
|     | 11.2   | Issue Cycles                                | 206 |
|     | 11.3   | Handshake Signals                           | 208 |
|     | 11.4   | System Interface Operation                  | 208 |
|     | 11.4.1 | Master and Slave States                     | 209 |
|     | 11.4.2 | External Arbitration                        | 210 |
|     | 11.4.3 | Uncompelled Change to Slave State           | 210 |
|     | 11.5   | Processor Request Protocols                 | 211 |
|     | 11.5.1 | Processor Read Request Protocol             | 212 |
|     | 11.5.2 | Processor Write Request Protocol            | 214 |
|     | 11.5.3 | Processor Request Flow Control              | 216 |
|     | 11.5.4 | Processor Request Timing Modes              | 218 |
|     | 11.6   | External Request Protocols                  | 227 |
|     | 11.6.1 | External Arbitration Protocol               | 228 |
|     | 11.6.2 | External Read Request Protocol              | 229 |
|     | 11.6.3 | External Null Request Protocol              | 231 |
|     | 11.6.4 | External Write Request Protocol             | 232 |
|     | 11.6.5 | Read Response Protocol                      | 233 |
|     | 11.7   | SysADC (3:0) Protocol                       | 236 |
|     | 11.8   | Data Rate Control                           | 236 |
|     | 11.9   | Data Transfer Patterns                      | 237 |

|    | 11.10 W   | Vord Transfer Ordering                    | 239 |
|----|-----------|-------------------------------------------|-----|
|    | 11.11 Ir  | ndependent Transmissions on the SysAD Bus | 242 |
|    | 11.12 S   | ystem Interface Cycle Time                | 243 |
|    | 11.13 S   | ystem Interface Commands/Data Identifiers | 243 |
|    | 11.13.1   | Command and Data Identifier Syntax        | 244 |
|    | 11.13.2   | System Interface Command Syntax           | 244 |
|    | 11.13.3   | Read Requests                             | 245 |
|    | 11.13.4   | System Interface Data Identifier Syntax   | 248 |
|    | 11.14 S   | ystem Interface Addresses                 | 250 |
|    | 11.14.1   | Addressing Conventions                    | 250 |
|    | 11.14.2   | Subblock Ordering                         | 250 |
|    | 11.14.3   | Processor Internal Address Map            | 251 |
| CI | napter 12 | •                                         |     |
|    | 12.1 P    | rocessor Requests                         | 254 |
|    | 12.1.1    | Rules for Processor Requests              | 255 |
|    | 12.1.2    | Processor Read Request                    | 256 |
|    | 12.1.3    | Processor Write Request                   |     |
|    | 12.2 E    | xternal Requests                          | 257 |
|    | 12.2.1    | External Write Request                    | 259 |
|    | 12.2.2    | Read Response                             | 259 |
|    | 12.3 H    | andling Requests                          | 260 |
|    | 12.3.1    | Fetch Miss                                | 260 |
|    | 12.3.2    | Load Miss                                 | 261 |
|    | 12.3.3    | Store Miss                                | 262 |
|    | 12.3.4    | Store Hit                                 |     |
|    | 12.3.5    | Uncached Loads or Stores                  |     |
|    | 12.3.6    | Uncached Accelerated Stores               | 263 |
|    | 1237      | Uncached Instruction Fetch                | 264 |

| Cł | apter   | 13 System Interface Protocols (R43K Mode)      | . 265 |
|----|---------|------------------------------------------------|-------|
|    | 13.1    | Address and Data Cycles                        | . 266 |
|    | 13.2    | Issue Cycles                                   | . 266 |
|    | 13.3    | Handshake Signals                              | . 268 |
|    | 13.4    | System Interface Operation                     | . 268 |
|    | 13.4.1  | Master and Slave States                        | . 269 |
|    | 13.4.2  | External Arbitration                           | . 270 |
|    | 13.4.3  | Uncompelled Change to Slave State              | . 270 |
|    | 13.5    | Processor Request Protocols                    | . 271 |
|    | 13.5.1  | Processor Read Request Protocol                | . 272 |
|    | 13.5.2  | Processor Write Request Protocol               | . 274 |
|    | 13.5.3  | Processor Request Flow Control                 | . 276 |
|    | 13.5.4  | Successive Processing of Requests              | . 277 |
|    | 13.6    | External Request Protocols                     | . 281 |
|    | 13.6.1  | External Arbitration Protocol                  | . 282 |
|    | 13.6.2  | External Write Request Protocol                | . 286 |
|    | 13.6.3  | External Read Response Protocol                | . 287 |
|    | 13.7    | Discarding and Re-Executing Commands           | . 290 |
|    | 13.7.1  | Re-Execution of Processor Commands             | . 290 |
|    | 13.7.2  | Discarding and Re-Executing a Write Command    | . 291 |
|    | 13.7.3  | Discarding and Re-Executing a Read Command     | . 293 |
|    | 13.7.4  | Executing and Discarding a Command             | . 294 |
|    | 13.8    | SysADC (3:0) Protocol                          | . 295 |
|    | 13.9    | Data Flow Control                              | . 295 |
|    | 13.9.1  | Read Response                                  | . 295 |
|    | 13.9.2  | Write Request                                  | . 295 |
|    | 13.9.3  | Independent Transfer on the SysAD (31:0) Bus   | . 296 |
|    | 13.9.4  | System Endianness                              | . 296 |
|    | 13.10   | System Interface Cycle Time                    | . 297 |
|    | 13.10.  | 1 Release Latency Time                         | . 297 |
|    | 13.11   | System Interface Commands and Data Identifiers | . 298 |
|    | 13.12   | Command and Data Identifier Syntax             | . 298 |
|    | 13.12.  | 1 System Interface Command Syntax              | . 299 |
|    | 13.12.2 | •                                              |       |
|    | 13.12.3 | Write Requests                                 | . 302 |

| 13.12.4       | System Interface Data Identifier Syntax | 304 |
|---------------|-----------------------------------------|-----|
| 13.12.5       | Data Identifier Bit Definitions         |     |
| 13.13         | System Interface Addresses              | 305 |
| 13.13.1       | Addressing Conventions                  | 306 |
| 13.13.2       | Sublock Order Data Retrieval            |     |
| Chapter 1     | 4 Initialization Interface              | 307 |
| 14.1 l        | Processor Reset Signals                 | 307 |
| 14.1.1        | Power-On Reset                          | 308 |
| 14.1.2        | Cold Reset                              |     |
| 14.1.3        | Warm Reset                              | 310 |
| 14.1.4        | Processor Reset State                   | 311 |
| 14.2          | Processor Initialization Signals        | 311 |
| Chapter 1     | 5 Clock Interface                       | 313 |
| 15.1 l        | Basic System Clocks                     |     |
| 15.1.1        | SysClock/MasterClock                    |     |
| 15.1.2        | PClock                                  | 313 |
| <b>15.2</b> A | Alignment to SysClock                   | 314 |
| 15.3 l        | Phase-Locked Loop (PLL)                 | 314 |
| 15.4          | Bypass PLL Mode                         | 316 |
| Volume 2      | 2                                       |     |
| Chapter 1     | 6 Instruction Set Overview              | 319 |
| 16.1 l        | Instruction Set Architecture            |     |
| 16.2          | Instruction Formats                     | 321 |
| 16.3 l        | Load and Store Instructions             | 321 |
| 16.3.1        | Delayed Load Instructions               | 323 |
| 16.3.2        | Defining Access Types                   |     |
| 16.4          | Computational Instructions              | 326 |
| 16.4.1        | 64-Bit Operations                       |     |
| 16.5 J        | Jump and Branch Instructions            | 328 |
| 1651          | Jump Instructions                       | 328 |

|     | 16.5.2  | Branch Instructions                              | 328   |
|-----|---------|--------------------------------------------------|-------|
|     | 16.6    | Special Instructions                             | 329   |
|     | 16.7    | Coprocessor Instructions                         | 329   |
|     | 16.7.1  | Coprocessor Load and Store                       | 330   |
|     | 16.7.2  | Coprocessor Operations                           | 330   |
|     | 16.8    | Implementation-Specific Instructions             | 331   |
|     | 16.8.1  | Overview                                         | 331   |
|     | 16.8.2  | Implementation-Specific Instruction Descriptions | . 333 |
|     | 16.9    | Integer Rotate Instructions                      | 337   |
|     | 16.10   | Integer Multiply-Accumulate Instructions         | . 338 |
|     | 16.11   | Multimedia Extensions                            | 339   |
|     | 16.12   | Debugging Instructions                           | 340   |
|     | 16.12.1 | Instruction Notation Conventions                 | 340   |
| CI. | 4       | 17 CDU I. A. C. C.A.                             |       |
| Cn  | apter   |                                                  |       |
|     | 17.1    | Introduction                                     | 345   |
|     | 17.2    | Functional Instruction Groups                    | 345   |
|     | 17.2.1  | Load and Store Instructions                      | 346   |
|     | 17.2.2  | Computational Instructions                       |       |
|     | 17.2.3  | Jump and Branch Instructions                     | 353   |
|     | 17.2.4  | Miscellaneous Instructions                       |       |
|     | 17.3    | System Control Coprocessor (CP0) Instructions    |       |
|     | 17.4    | CPU Instructions                                 |       |
|     | 17.5    | CPU Instruction Opcode Bit Encoding              | . 565 |
| Ch  | apter   | 18 Floating-Point Unit Instruction Set           | . 569 |
|     | •       |                                                  |       |
|     | 18.1    | Instruction Formats                              |       |
|     | 18.1.1  | Floating-Point Loads, Stores, and Transfers      |       |
|     | 18.1.2  | Floating-Point Operations                        |       |
|     | 18.2    | Floating-Point Computational Instructions        |       |
|     | 18.3    | FPU Instructions                                 |       |
|     | 18.4    | FPU Instruction Opcode Bit Encoding              | 674   |

| Chapter | 19 Multimedia Instruction Set                                                                 | 677 |
|---------|-----------------------------------------------------------------------------------------------|-----|
| 19.1    | Multimedia Extensions                                                                         | 677 |
| 19.2    | Multimedia Instruction Format                                                                 | 681 |
| 19.3    | Multimedia Instructions                                                                       | 682 |
| 19.4    | Multimedia Instruction Opcode Bit Encoding                                                    | 735 |
| Chapter | 20 Debug and Test Features                                                                    | 737 |
| 20.1    | Overview                                                                                      | 738 |
| 20.2    | Definition of Terms                                                                           | 739 |
| 20.3    | Debug Mode                                                                                    | 742 |
| 20.4    | Internal Access                                                                               | 743 |
| 20.4.1  | Debug Instructions                                                                            | 744 |
| 20.4.2  | Debug Registers                                                                               | 745 |
| 20.5    | External Access                                                                               | 759 |
| 20.5.1  | JTAG Port Signals                                                                             | 760 |
| 20.5.2  | JTAG-Accessible Registers                                                                     | 766 |
| 20.5.3  | N-Wire Monitor Data Download Example                                                          | 779 |
| 20.5.4  | N-Trace Packets                                                                               | 780 |
| Appendi | x A Subblock Data Retrieval Order                                                             | 787 |
| Appendi | x B Comparing the V <sub>R</sub> 4300, V <sub>R</sub> 5000 and V <sub>R</sub> 5432 Processors | 791 |
| Appendi | x C PLL Analog Power Filtering                                                                | 795 |
| Appendi | x D Instruction Hazards                                                                       | 797 |
| Index   |                                                                                               | 799 |

# Preface

The  $V_R5432^{TM}$  microprocessor is an NEC  $V_R$  Series<sup>TM</sup> RISC (reduced instruction set computer) microprocessor that implements the high-performance 64-bit MIPS<sup>®</sup> IV architecture. This manual describes the architecture and hardware functions of the  $V_R5432$  microprocessor.

Legend

Data significance: Higher on left and lower on right

Active-high signal name: XXX Active-low signal name: XXX\*

Numeric representation: binary ... XXXX or XXXX<sub>2</sub>

decimal ... XXXX

hexadecimal ... 0xXXXX

Prefixes representing an exponent of 2 (for address space or memory capacity):

K (kilo)  $2^{10} = 1024$ M (mega)  $2^{20} = 1024^2$ G (giga)  $2^{30} = 1024^3$ T (tera)  $2^{40} = 1024^4$ 

**Manual Overvie** 

The manual is divided into two volumes. Volume 1 is the user manual, containing processor architectural and functional information and instructions. Volume 2 contains the instruction set information and appendixes.

#### Volume 1

**Chapter 1: Introduction** provides an overview of the device features, CPU, Floating-Point Unit (FPU), and pipeline.

**Chapter 2: Signal Descriptions** discusses the pin configuration and functions of the V<sub>R</sub>5432 processor signals.

**Chapter 3: Pipeline** describes the dual-issue instruction pipeline stages, delays, and interlock and exception handling.

Chapter 4: Memory Management Unit discusses the processor's virtual and physical address spaces, the virtual-to-physical address translation, the translation lookaside buffer (TLB) process, and the system control coprocessor registers that provide the software interface to the TLB.

**Chapter 5: Cache Organization and Operation** describes the cache memory's place in the V<sub>R</sub>5432 memory configuration and individual cache organization.

**Chapter 6: CPU Exceptions** describes the processor's exception types, registers, vector offsets, processing handling, and interrupts.

**Chapter 7: Floating-Point Unit** describes the FPU coprocessor, including the programming model, instruction set and formats, and the pipeline.

**Chapter 8: Floating-Point Exceptions** discusses FPU exception types, exception trap processing, exception flags, saving and restoring states when handling an exception, and trap handlers for IEEE Standard 754 exceptions.

**Chapter 9: Bus Interface** describes how the processor accesses the external resources needed to satisfy cache misses and uncached operations, while permitting an external agent access to some of the processor's internal resources.

Chapter 10: System Interface Transactions (Native Mode) describes processor and external requests in the native system interface protocol of the VR5432 processor.

**Chapter 11: System Interface Protocols (Native Mode)** contains a cycle-by-cycle description of the system interface protocols for each type of processor and external request in the native protocol of the VR5432 processor.

**Chapter 12: System Interface Transactions (R43K Mode)** This section describes processor and external requests as they occur in R43K (VR4300 compatibility) mode.

**Chapter 13: System Interface Protocols (R43K Mode)** contains a cycle-by-cycle description of the system interface protocols for each type of processor and external request in R43K mode.

**Chapter 14: Initialization Interface** describes the processor reset and initialization signals.

**Chapter 15: Clock Interface** describes the basic system clocks, SysClock and PClock, and Phase-Locked Loop (PLL) and Bypass PLL modes.

#### Volume 2

**Chapter 16: Instruction Set Overvie** discusses the general attributes of the CPU, FPU, multimedia, and debugging instructions of the MIPS IV instruction set architecture (ISA) utilized by the VR5432 processor.

**Chapter 17: CPU Instruction Set** describes the details of the CPU instructions.

**Chapter 18: Floating-Point Unit Instruction Set** describes the details of the FPU instructions.

**Chapter 19: Multimedia Instruction Set** describes the details of the multimedia instructions.

**Chapter 20: Debug and Test Features** describes the VR5432 processor's debug and test functions, Debug mode, and debug instructions.

**Appendix A: Sublock Order** describes how a block of data elements (bytes, halfwords, words, or doublewords) can be retrieved from storage in sequential or nonsequential (sub-block) order.

Appendix B: Comparing the VR4300, VR5000, and VR5432 **Processors** delineates each processor's attributes.

**Appendix C: PLL Analog Power Filtering** illustrates the phase-locked loop circuit configuration.

**Appendix D: Instruction Hazards** identifies the VR5432 instruction hazards that occur with certain instruction and event combinations (such as pipeline delays, cache misses, interrupts, and exceptions).

### **Related Documents**

See also the following documents. The related documents indicated here may include preliminary versions. However, preliminary versions are not marked as such.

| Droduot | Data Sheet | User's Manual         |                 |  |
|---------|------------|-----------------------|-----------------|--|
| Product | Data Sheet | Hardware Architecture | Instruction Set |  |
| Vr5432  | Planned    |                       |                 |  |
| Vr5000  | U12031E    | U11761E               | U12754E         |  |
| Vr10000 | U12703E    | U10278E               | U12754E         |  |

# Instruction Set Overview

16

This chapter provides an overview of the instruction set architecture (ISA) utilized by the VR5432 processor. For detailed information on each instruction type, refer to the following chapters.

- Chapter 17, CPU Instruction Set, on page 3
- Chapter 18, Floating-Point Unit Instruction Set, on page 569
- Chapter 19, Multimedia Instruction Set, on page 677
- Chapter 20, Debug and Test Features, on page 737

## 16.1 **Instruction Set Architecture**

The  $V_R5432$  processor executes the MIPS IV instruction set (a superset of the MIPS III instruction set) plus instructions added by NEC specifically for  $V_R5432$  implementation. As Figure 16-1 illustrates, each new architecture level (or version) includes the former levels. Therefore, a processor implementing MIPS IV can also run MIPS I, MIPS II, or MIPS I II binary programs without change.



Figure 16-1 MIPS Architecture Extensions

The MIPS IV instruction set for the V<sub>R</sub>5432 processor utilizes the following instruction types.

- CPU instructions
- Floating-point instructions
- Multimedia instruction
- Test and debug instructions

In earlier MIPS architectures, coprocessor instructions were implementation dependent. In the MIPS IV architecture, the Coprocessor 3 instruction formats have been used for extensions to the floating-point instruction set. In the VR5432 implementation, the Coprocessor 2 instruction formats have been used for implementation-specific instruction set extensions. The new MIPS IV, VR5432 processor-specific instructions are summarized and briefly explained in Section 16.8.

### 16.2 **Instruction Formats**

Each instruction consists of a single 32-bit word aligned on a word boundary. There are three instruction formats—immediate (I-type), jump (J-type), and Register (R-type). The use of a small number of instruction formats simplifies instruction decoding, allowing the compiler to synthesize more complicated (and less frequently used) operations and addressing modes from these three formats. See the subsequent instruction chapters for details on the formats of each instruction type.

#### 16.3 Load and Store Instructions

Load and Store instructions are immediate (I-type) instructions that transfer data between the memory system and the general-purpose register sets in the CPU and coprocessors. There are separate instructions for different purposes: transferring variously sized fields, treating loaded data as signed or unsigned integers, accessing unaligned fields, selecting the addressing mode, and providing atomic memory updates (read-modify-write cycles).

Regardless of byte ordering (big- or little-endian), the address of a halfword, word, or doubleword is the smallest byte address among the bytes forming the object. For big-endian ordering, this is the most-significant byte; for little-endian ordering, this is the least-significant byte.

Except for the few specialized instructions listed in Table 17-2, Load and Store instructions must access naturally aligned objects. An attempt to load or store an object at an address that is not an even multiple of the size of the object will cause an Address Error exception.

Load and Store operations have been added in each revision of the architecture:

#### MIPS II

- 64-bit coprocessor transfers
- Atomic update

#### MIPS III

- 64-bit CPU transfer
- Unsigned word load for the CPU

MIPS IV: Register + r egister addressing mode for the FPU

Table 16-1 and Table 16-2 tabulate the supported Load and Store operations and indicate the MIPS architecture level at which each operation was first supported. The instructions themselves are listed in the following sections.

Table 16-1 Load/Store Operations Using Register + Offset Addressing Mode

|                                   |                | CPU              | Coprocessor (except 0) |      |       |  |
|-----------------------------------|----------------|------------------|------------------------|------|-------|--|
| Data Size                         | Load<br>Signed | Load<br>Unsigned | Store                  | Load | Store |  |
| Byte                              | I              | Ι                | I                      |      |       |  |
| Halfword                          | I              | I                | I                      |      |       |  |
| Word                              | I              | III              | I                      | I    | Ι     |  |
| Doubleword                        | III            |                  | III                    | II   | II    |  |
| Unaligned word                    | I              |                  | I                      |      |       |  |
| Unaligned doubleword              | III            |                  | III                    |      |       |  |
| Linked word (atomic modify)       | II             |                  | II                     |      |       |  |
| Linked doubleword (atomic modify) | Ш              |                  | III                    |      |       |  |

Table 16-2 Load/Store Operations Using Register + Register Addressing Mode

|            | Floating-Point Coprocessor Only |       |  |  |  |
|------------|---------------------------------|-------|--|--|--|
| Data Size  | Load                            | Store |  |  |  |
| Word       | IV                              | IV    |  |  |  |
| Doubleword | IV                              | IV    |  |  |  |

# 16.3.1 **Delayed Load Instructions**

The MIPS I architecture defines delayed loads; an instruction scheduling restriction requires that an instruction immediately following a load into register Rn cannot use Rn as a source register. The time between the Load instruction and the time the data is available is the "load delay slot." If no useful instruction can be put into the load delay slot, then a null operation (assembler mnemonic NOP) must be inserted.

In MIPS II, this instruction scheduling restriction is removed. Programs will execute correctly when the loaded data is used by the instruction following the load, but this may require extra read cycles. Most processors cannot actually load data quickly enough for immediate use and the processor will be forced to wait until the data is available. Scheduling load delay slots can be desirable, both for performance and compatibility with earlier  $V_R$  Series processors. However, the scheduling of load delay slots is not required for correct operation of the processor.

# 16.3.2 **Defining Access Types**

Access type indicates the size of a VR5432 processor data item to be loaded or stored, as set by the Load or Store instruction opcode.

Regardless of access type or byte ordering (endianness), the address given specifies the low-order byte in the addressed field. For a big-endian configuration, the low-order byte is the most-significant byte; for a little-endian configuration, the low-order byte is the least-significant byte.

The access type, together with the three low-order bits of the address, define the bytes accessed within the addressed doubleword (shown in Table 16-3). Only the combinations shown in Table 16-3 are permissible; other combinations cause Address Error exceptions.

Table 16-3 Byte Access within a Doublew o r

| Access Type    |     | v-Or |      |    |               |   |     |   |               | Byt | es A | cce | ssed | l |   |     |   |   |   |
|----------------|-----|------|------|----|---------------|---|-----|---|---------------|-----|------|-----|------|---|---|-----|---|---|---|
| Mnemonic       | Add | ress | Bits |    |               |   | g E |   |               |     |      |     |      |   |   | End |   |   |   |
| (Value)        | 2   | 1    | 0    | (6 | (630)<br>Byte |   |     |   | (630)<br>Byte |     |      |     |      |   |   |     |   |   |   |
| Doubleword (7) | 0   | 0    | 0    | 0  | 1             | 2 | 3   | 4 | 5             | 6   | 7    | 7   | 6    | 5 | 4 | 3   | 2 | 1 | 0 |
| Doubleword (7) | 0   | 0    | 0    | 0  | 1             | 2 | 3   | 4 | 5             | 6   | ,    | /   | 6    | 5 | 4 | 3   | 2 | 1 | 0 |
| Septibyte (6)  | 0   | 0    | 1    | U  | 1             | 2 | 3   | 4 | 5             | 6   | 7    | 7   | 6    | 5 | 4 | 3   | 2 | 1 | U |
|                | 0   | 0    | 0    | 0  | 1             | 2 | 3   | 4 | 5             | U   | ,    | ,   | U    | 5 | 4 | 3   | 2 | 1 | 0 |
| Sextibyte (5)  | 0   | 1    | 0    |    | 1             | 2 | 3   | 4 | 5             | 6   | 7    | 7   | 6    | 5 | 4 | 3   | 2 | 1 | U |
|                | 0   | 0    | 0    | 0  | 1             | 2 | 3   | 4 | 5             | 0   | ,    | ,   | U    | 3 | 4 | 3   | 2 | 1 | 0 |
| Quintibyte (4) | 0   | 1    | 1    |    |               |   | 3   | 4 | 5             | 6   | 7    | 7   | 6    | 5 | 4 | 3   |   |   |   |
|                | 0   | 0    | 0    | 0  | 1             | 2 | 3   | Ė |               |     | ŕ    |     |      |   |   | 3   | 2 | 1 | 0 |
| Word (3)       | 1   | 0    | 0    |    |               | _ |     | 4 | 5             | 6   | 7    | 7   | 6    | 5 | 4 |     | _ |   |   |
|                | 0   | 0    | 0    | 0  | 1             | 2 |     |   |               |     |      |     |      |   |   |     | 2 | 1 | 0 |
|                | 0   | 0    | 1    |    | 1             | 2 | 3   |   |               |     |      |     |      |   |   | 3   | 2 | 1 |   |
| Triplebyte (2) | 1   | 0    | 0    |    |               |   |     | 4 | 5             | 6   |      |     | 6    | 5 | 4 |     |   |   |   |
|                | 1   | 0    | 1    |    |               |   |     |   | 5             | 6   | 7    | 7   | 6    | 5 |   |     |   |   |   |
|                | 0   | 0    | 0    | 0  | 1             |   |     |   |               |     |      |     |      |   |   |     |   | 1 | 0 |
| ** 10 1(4)     | 0   | 1    | 0    |    |               | 2 | 3   |   |               |     |      |     |      |   |   | 3   | 2 |   |   |
| Halfword (1)   | 1   | 0    | 0    |    |               |   |     | 4 | 5             |     |      |     |      | 5 | 4 |     |   |   |   |
|                | 1   | 1    | 0    |    |               |   |     |   |               | 6   | 7    | 7   | 6    |   |   |     |   |   |   |
|                | 0   | 0    | 0    | 0  |               |   |     |   |               |     |      |     |      |   |   |     |   |   | 0 |
|                | 0   | 0    | 1    |    | 1             |   |     |   |               |     |      |     |      |   |   |     |   | 1 |   |
|                | 0   | 1    | 0    |    |               | 2 |     |   |               |     |      |     |      |   |   |     | 2 |   |   |
| Byte (0)       | 0   | 1    | 1    |    |               |   | 3   |   |               |     |      |     |      |   |   | 3   |   |   |   |
|                | 1   | 0    | 0    |    |               |   |     | 4 |               |     |      |     |      |   | 4 |     |   |   |   |
|                | 1   | 0    | 1    |    |               |   |     |   | 5             |     |      |     |      | 5 |   |     |   |   |   |
|                | 1   | 1    | 0    |    |               |   |     |   |               | 6   |      |     | 6    |   |   |     |   |   |   |
|                | 1   | 1    | 1    |    |               |   |     |   |               |     | 7    | 7   |      |   |   |     |   |   |   |

Table 16-4 Access Type Specifications for Load/Store Instruction

| Access Type | SysCmd (2:0) | Meaning           |
|-------------|--------------|-------------------|
| Doubleword  | 7            | 8 bytes (64 bits) |
| Septibyte   | 6            | 7 bytes (56 bits) |
| Sextibyte   | 5            | 6 bytes (48 bits) |
| Quintibyte  | 4            | 5 bytes (40 bits) |
| Word        | 3            | 4 bytes (32 bits) |
| Triplebyte  | 2            | 3 bytes (24 bits) |
| Halfword    | 1            | 2 bytes (16 bits) |
| Byte        | 0            | 1 byte (8 bits)   |

# 16.4 **Computational Instructions**

Computational instructions can be in either register (R-type) format, in which both operands are registers, or immediate (I-type) format, in which one operand is a 16-bit immediate.

Two's-complement arithmetic is performed on integers represented in two's-complement notation. There are signed versions of add, subtract, multiply, and divide operations. There are add and subtract operations, called "unsigned," that are actually modulo arithmetic without overflow detection. There are unsigned versions of multiply and divide. There is a full complement of shift and logical operations.

MIPS I provides 32-bit integers and 32-bit arithmetic. MI PSIII adds 64-bit integers and provides separate Arithmetic and Shift instructions for 64-bit operands. Logical operations are not sensitive to the width of the register.

Computational instructions perform the following operations on register values:

- Arithmeti
- Logical
- Rotate
- Shift
- Multipl
- Divide
- Multiply-accumulat
- Parallel operations on packed bytes

These operations fit in the following six categories of computational instructions:

- ALU immediate instruction
- Three-operand register-type instructions
- Rotate and Shift instructions
- Multiply and Divide instructions
- Multiply-accumulate instructions
- Packed byte instructions

# **16.4.1 64-Bit Operations**

The V<sub>R</sub>5432 microprocessor has a 64-bit architecture that supports 32-bit operands. These operands must be sign extended. Opcodes are available for 32-bit operands for all of the basic arithmetic and logical instructions, such as: ADD, ADDU, SUB, SUBU, ADDI, SLL, SRA, and SLLV. Operations that don't use sign-extended 32-bit values correctly are unpredictable. In addition, 32-bit data is stored sign extended in a 64-bit register.

# 16.5 **Jump and Branch Instructions**

All Jump and Branch instructions have a delay slot of exactly one instruction. That is, the instruction immediately following a Jump or Branch instruction (the instruction occupying the delay slot) is executed while the target instruction is being fetched from the cache. A Jump or Branch instruction cannot be used in a delay slot; however, if they are used, the error is not detected and the results of such an operation are undefined.

If an exception or interrupt prevents the completion of the instruction while it is in a delay slot, the hardware sets a virtual address to the EPC register at the point of the Jump or Branch instruction that precedes it. When exception or interrupt processing is complete and the program is restored, both the Jump and Branch instruction and the instruction in the delay slot are re-executed.

Because Jump and Branch instructions may be re-executed after exception or interrupt processing, register 31 (the register in which the link address is stored) should not be used as a source register in Jump, Link/Branch, and Link instructions.

Because instructions must be word-aligned, a Jump Register or Jump and Link Register instruction must use a register that contains an address where the low-order two bits are zero. If these low-order two bits are not zero, an Address Error Exception instruction at the Jump destination is fetched.

# 16.5.1 **Jump Instructions**

Subroutine calls in high-level languages are usually implemented with Jump or Jump and Link instructions, both of which are J-type instructions. In J-type format, the 26-bit target address is shifted left 2 bits and concatenated with the high-order 4 bits of the current program counter to form an absolute address.

Returns, dispatches, and large cross-page jumps are usually implemented with the Jump Register or Jump and Link Register instructions. Both are R-type instructions that take the 64-bit byte address contained in one of the general-purpose registers.

#### 16.5.2 **Branch Instructions**

All Branch instruction target addresses are calculated by adding the address of the instruction in the delay slot to the 16-bit offset (shifted left by 2 bits and sign-extended to 64 bits). All branches occur with a delay of one instruction.

If a conditional Branch Likely instruction is not taken, the instruction in the delay slot is nullified (i.e., discarded without affecting any data).

# 16.6 **Special Instructions**

Special instructions allow the software to initiate traps both conditionally and unconditionally. These instructions can cause System Call (SysCall), Breakpoint (Break), and Trap (Trap) conditions in the processor. SysCall and Break are unconditional, while Trap can specify a condition such as a Branch instruction. The Synchronize (Sync) instruction allows the software to ensure that all pending operations are complete. In the VR5432 processor implementation, the Sync instruction is executed as an NOP.

# 16.7 **Coprocessor Instructions**

Coprocessors are alternate execution units with register files separate from the CPU. The MIPS architecture provides an abstraction for up to 4 coprocessor units, numbered 0 to 3. Each architecture level defines some of these coprocessors, as shown in Table 16-5. Coprocessor 0 is always used for system control and Coprocessor 1 is used for the floating-point unit. Other coprocessors are architecturally valid, but do not have a reserved use. Some coprocessors are not defined and their opcodes are either reserved or used for other purposes.

|             | MIPS Architecture Level |              |              |                |  |  |  |  |
|-------------|-------------------------|--------------|--------------|----------------|--|--|--|--|
| Coprocessor | I                       | II           | III          | IV             |  |  |  |  |
| 0           | Sys. control            | Sys. control | Sys. control | Sys. control   |  |  |  |  |
| 1           | FPU                     | FP           | FP           | FPU            |  |  |  |  |
| 2           | Unused                  | Unused       | Unused       | Unused         |  |  |  |  |
| 3           | Unused                  | Unused       | Not defined  | FPU<br>(COP1X) |  |  |  |  |

Table 16-5 Coprocessor Definition and Use in the MIPS Architect u r

The coprocessors may have two register sets, Coprocessor general-purpose registers and coprocessor control registers, with each set containing up to 32 registers. Coprocessor computational instructions may alter registers in either set.

System control for all MIPS processors is implemented as Coproce ssor0 (CP0), the system control coprocessor. It provides the processor control, memory management, and exception handling functions. The CP0 instructions are specific to each CPU and are documented with the CPU-specific information.

If a system includes a floating-point unit, it is implemented as coproces sor1 (CP1). In MIPS I V, the FPU also uses the computation opcode space for Coprocessor unit 3, renamed COP1X. The FPU instructions are documented in Chapter 18.

The coprocessor instructions are divided into two main groups:

- Load and Store instructions that are reserved in the main opcode space
- Coprocessor-specific operations that are defined entirely by the coprocessor

## 16.7.1 Coprocessor Load and Store

Load and Store instructions are not defined for CP0; the Move to/from Coprocessor instructions provide the only way to write and read the CP0 registers.

# 16.7.2 **Coprocessor Operations**

Up to four coprocessors and their instructions are shown generically for coprocessor z. Within the operation main opcode, the coprocessor has further coprocessor-specific instructions encoded.

Table 16-6 Coprocessor Operation Instruction

| Mnemonic | Description             | Defined in MIPS |
|----------|-------------------------|-----------------|
| COPz     | Coprocessor z Operation | I               |

# 16.8 **Implementation-Specific Instructions**

#### 16.8.1 **Overview**

The MIPS IV instructions added by NEC for the  $V_R5432$  processor enable the MIPS architecture to compete in the high-end numeric processing market, which has traditionally been dominated by vector architectures.

Compound Multiply-Add instructions are included, taking advantage of the fact that most floating-point computations use the chained multiply-add paradigm. The intermediate multiply result is rounded before the addition is performed.

A register + register addressing indexed mode for floating-point loads and stores eliminates the extra integer required in many array accesses. However, issuing a register + register load causes a one-cycle stall in the pipeline, which makes it useful only for compatibility with other MIPS IV implementations. Register + register indexed addressing for integer memory operations is not supported.

A set of four conditional move operators allows floating-point arithmetic IF statements to be represented without branches. THEN and ELSE clauses are computed unconditionally and the results are placed in a temporary register. Conditional move operators then transfer the temporary results to their true register. Conditional moves must be able to test both integer and floating-point conditions in order to supply the full range of IF statements. Integer tests are performed by comparing a general-purpose register against a zero value.

Because floating-point conditional moves test the floating-point condition codes, the VR5432 processor provides eight condition codes to give the compiler increased flexibility in scheduling the comparison and the conditional moves.

Table 16-7 lists the new instructions that complete the MIPS IV instruction set; these instructions are described in Section 16.8.2 on page 333.

Table 16-7 MIPS IV Instruction Additions

| Instruction     | Definition                                    |  |  |  |
|-----------------|-----------------------------------------------|--|--|--|
| BC1F            | Branch on FP condition code false             |  |  |  |
| BC1T            | Branch on FP condition code true              |  |  |  |
| BC1FL           | Branch on FP condition code false likely      |  |  |  |
| BC1TL           | Branch on FP condition code true likely       |  |  |  |
| C.cond.fmt (cc) | Floating-point compare                        |  |  |  |
| LDXC1           | Load doubleword indexed to COP1               |  |  |  |
| LWXC1           | Load word indexed to COP1                     |  |  |  |
| MADD.fmt        | Floating-point multiply-add                   |  |  |  |
| MOVF            | Move conditional on FP condition code false   |  |  |  |
| MOVN            | Move on register not equal to zero            |  |  |  |
| MOVT            | Move conditional on FP condition code true    |  |  |  |
| MOVZ            | Move on register equal to zero                |  |  |  |
| MOVF.fmt        | FP move conditional on condition code false   |  |  |  |
| MOVN.fmt        | FP move on register not equal to zero         |  |  |  |
| MOVT.fmt        | FP move conditional on condition code true    |  |  |  |
| MOVZ.fmt        | FP move conditional on register equal to zero |  |  |  |
| MSUB.fmt        | Floating-point multiply-subtract              |  |  |  |
| NMADD.fmt       | Floating-point negative multiply-add          |  |  |  |
| NMSUB.fmt       | Floating-point negative multiply-subtract     |  |  |  |
| PREFX           | Prefetch indexed — register + register        |  |  |  |
| PREF            | Prefetch — register + offset                  |  |  |  |
| RECIP.fmt       | Reciprocal                                    |  |  |  |
| RSQRT.fmt       | Reciprocal square root                        |  |  |  |
| SDXC1           | Store doubleword indexed from COP1            |  |  |  |
| SWXC1           | Store word indexed from COP1                  |  |  |  |

# 16.8.2 **Implementation-Specific Instruction Descriptions**

This section describes the new instructions listed in Table 16-7.

## 16.8.2.1 Branch on floating-point Coprocessor instructions

BC1T: Branch on FP condition True

BC1F: Branch on FP condition False

BC1TL: Branch on FP condition True Likely

**BC1FL**: Branch on FP condition False Likely

The four Branch instructions are upwardly compatible extensions of the Branch on floating-point coprocessor instructions of the MIPS instruction set. The BC1T and BC1F instructions are extensions of MIPS I. BC1TL and BC1FL are extensions of MIPS III. These instructions test one of eight floating-point condition codes. This encoding is upwardly compatible with previous MIPS architectures.

The branch target address is computed from the sum of the address of the instruction in the delay slot and the 16-bit offset, shifted left two bits and sign extended to 64 bits. If the contents of the floating-point condition code specified in the instruction are equal to the test value, the target address is branched to with a delay of one instruction. If the conditional branch is not taken and the nullify delay bit in the instruction is set, the instruction in the branch delay slot is nullified.

# 16.8.2.2 Floating-point Compare instructions

C.cond.fmt: Compares the contents of two FPU registers

The contents of the two FPU source registers specified in the instruction are interpreted and arithmetically compared. A result is determined based on the comparison and the conditions specified in the instruction.

#### 16.8.2.3 Indexed floating-point Load instructions

LWXC1: Load word indexed to Coprocessor 1

**LDXC1**: Load doubleword indexed to Coprocessor 1

The two indexed floating-point Load instructions are exclusive to the MIPS IV instruction set and transfer floating-point data types from memory to the floating-point registers using the register + register addressing mode. There are no indexed loads to general-purpose registers. The contents of the general-purpose register specified by the base are added to the contents of the general-purpose register specified by the index to form a virtual address. The contents of the word or doubleword specified by the effective address are loaded into the floating-point register specified in the instruction.

The region bits (63:62) of the effective address must be supplied by the base. If the addition alters these bits, an Address Error exception occurs. Also, if the address is not aligned, an Address Error exception occurs.

## 16.8.2.4 Integer conditional Move instructions

MOVT: Move conditional on condition code True

MOVF: Move conditional on condition code False

MOVN: Move conditional on register not equal to zero

**MOVZ**: Move conditional on register equal to zero

The four-integer Move instructions are exclusive to the MIPS IV instruction set and are used to test a condition code or a general-purpose register and then conditionally perform an integer move. The value of the floating-point condition code specified in the instruction by the 3-bit condition code specifier, or the value of the register indicated by the 5-bit general-purpose register specifier, is compared to zero. If the result indicates that the move should be performed, the contents of the specified source register are copied into the specified destination register.

### 16.8.2.5 Floating-point Multiply-Add instructions

MADD: Floating-point Multiply-Add

**MSUB**: Floating-point Multiply-Subtract

NMADD: Floating-point Negative Multiply-Add

NMSUB: Floating-point Negative Multiply-Subtract

These four instructions are exclusive to the MIPS IV instruction set and accomplish two floating-point operations with one instruction. Each of these four instructions performs intermediate rounding.

# 16.8.2.6 Floating-point conditional Move instructions

MOVT.fmt: Floating-point conditional move on condition code True

MOVF.fmt: Floating-point conditional move on condition code False

**MOVN.fmt**: Floating-point conditional move on register not equal to zero

**MOVZ.fmt**: Floating-point conditional move on register equal to zero

The four floating-point Conditional Move instructions are exclusive to the MIPS IV instruction set and are used to test a condition code or a general-purpose register and then conditionally perform a floating-point move. The value of the floating-point condition code specified by the 3-bit condition code specifier, or the value of the register indicated by the 5-bit general-purpose register specifier, is compared to zero. If the result indicates that the move should be performed, the contents of the specified source register are copied into the specified destination register. All of these conditional floating-point move operations are non-arithmetic. Consequently, no IEEE-754 exceptions occur as a result of these instructions.

#### 16.8.2.7 Prefetch instructions

**PREF**: Register + offset format

**PREFX**: Register + register format

The two Prefetch instructions are exclusive to the MIPS IV instruction set and allow the compiler to issue instructions early so the corresponding data can be fetched and placed as close as possible to the CPU. Each instruction contains a 5-bit "hint" field that gives the coherency status of the line being prefetched. The line can be shared, exclusive clean, or exclusive dirty. The contents of the general-purpose register specified by the base are added either to the 16-bit sign-extended offset or to the contents of the general-purpose register specified by the index to form a virtual address. This address and "hint" field are sent to the cache controller and a memory access is initiated.

The region bits (63:62) of the effective address must be supplied by the base. If the addition alters these bits, an Address Error exception occurs. The Prefetch instruction never generates TLB-related exceptions. The PREF instruction is considered a standard processor instruction, while the PREFX instruction is considered a standard Coprocessor 1 instruction.

#### 16.8.2.8 Reciprocal instructions

**RECIP.fmt**: Reciprocal

RSQRT.fmt: Reciprocal Square Root

The Reciprocal instruction performs a reciprocal on a floating-point value. The reciprocal of the value in the floating-point source register is placed in a destination register.

The Reciprocal Square Root instruction performs a reciprocal square root on a floating-point value. The reciprocal of the positive square root of a value in the floating-point source register is placed in a destination register.

The V<sub>R</sub>5432 meets full IEEE accuracy requirements for the RECIP and RSQRT instructions. On the V<sub>R</sub>5432 microprocessor, the RECIP instruction has the same latency as a DIV instruction, but an RSQRT is faster than a SQRT followed by a RECIP.

## 16.8.2.9 Indexed floating-point Store instructions

SWXC1: Store word indexed from Coprocessor 1

**SDXC1**: Store doubleword indexed from Coprocessor 1

The two indexed floating-point Store instructions are exclusive to the MIPS IV instruction set and transfer floating-point data types from the floating-point registers to memory using the register + register addressing mode. There are no indexed stores from general-purpose registers. The contents of the general-purpose register specified by the base are added to the contents of the general-purpose register specified by the index to form a virtual address. The contents of the floating-point register specified in the instruction are stored to the memory location specified by the effective address.

The region bits (63:62) of the effective address must be supplied by the base. If the addition alters these bits, an Address Error exception occurs. Also, if the address is not aligned, an Address Error exception occurs.

## 16.9 **Integer Rotate Instructions**

The VR5432 processor adds a set of Rotate instructions that are not part of the standard MIPS instruction set.

InstructionDefinitionDRORDoubleword rotate rightDROR32Doubleword rotate right plus 32DRORVDoubleword rotate right variableRORRotate rightRORVRotate right variable

Table 16-8 Rotate Instructi o n

## 16.10 **Integer Multiply-Accumulate Instructions**

The V<sub>R</sub>5432 processor includes a set of Multiply-Accumulate instructions that are not part of the standard MIPS instruction set. These instructions use half of the HI and LO registers together as a 64-bit accumulator, with the upper 32 bits of the accumulator mapped to the lower 32 bits of HI and the lower 32 bits of the accumulator mapped to the lower 32 bits of LO. These instructions perform no underflow or overflow detection and produce no exceptions. Table 16-9 lists these instructions.

Table 16-9 Multiply-Accumulate Instruction Set Extensions

| Instruction | Definition                                         |
|-------------|----------------------------------------------------|
| MACC        | Multiply, accumulate, and move LO                  |
| MACCHI      | Multiply, accumulate, and move HI                  |
| MACCHIU     | Unsigned multiply, accumulate, and move HI         |
| MACCU       | Unsigned multiply, accumulate, and move LO         |
| MSAC        | Multiply, negate, accumulate, and move LO          |
| MSACHI      | Multiply, negate, accumulate, and move HI          |
| MSACHIU     | Unsigned multiply, negate, accumulate, and move HI |
| MSACU       | Unsigned multiply, negate, accumulate, and move LO |
| MUL         | Multiply and move LO                               |
| MULHI       | Multiply and move HI                               |
| MULHIU      | Unsigned multiply and move HI                      |
| MULS        | Multiply, negate, and move LO                      |
| MULSHI      | Multiply, negate, and move HI                      |
| MULSHIU     | Unsigned multiply, negate, and move HI             |
| MULSU       | Unsigned multiply, negate, and move LO             |
| MULU        | Unsigned multiply and move LO                      |

Table 16-10 Multiply-Accumulate Instruction Latency and Repeat Rat e

| Instruction                  | Latency | Repeat Rate |
|------------------------------|---------|-------------|
| MACC, MACCHI, MACCHIU, MACCU | 3       | 1           |
| MSAC, MSACHI, MSACHIU, MSACU | 3       | 1           |
| MUL, MULHI, MULHIU, MULU     | 3       | 1           |
| MULS, MULSHI, MULSHIU, MULSU | 3       | 1           |

## 16.11 Multimedia Extensions

The VR5432 adds a set of instructions to operate on packed vectors of eight 8-bit unsigned integers. These instructions are described in Chapter 19.

Table 16-11 Multimedia Extensions

| Instruction  | Definition                                    |
|--------------|-----------------------------------------------|
| ADD.OB       | Vector add                                    |
| ALNI.OB      | Vector align                                  |
| AND.OB       | Vector AND                                    |
| C.EQ.OB      | Vector compare equal                          |
| C.LE.OB      | Vector compare less than or equal             |
| C.LT.OB      | Vector compare less than                      |
| MAX.OB       | Vector maximum                                |
| MIN.OB       | Vector minimum                                |
| MUL.OB       | Vector multiply                               |
| MULA.OB      | Vector multiply-accumulate                    |
| MULS.OB      | Vector multiply, negate, and accumulate       |
| MULSL.OB     | Vector multiply, negate, and load accumulator |
| NOR.OB       | Vector NOR                                    |
| OR.OB        | Vector OR                                     |
| PICKF.OB     | Vector pick false                             |
| PICKT.OB     | Vector pick true                              |
| RZU.OB       | Vector scale, round, and clamp accumulator    |
| SHFL.MIXH.OB | Vector element shuffle                        |
| SHFL.MIXL.OB | Vector element shuffle                        |
| SHFL.PACH.OB | Vector element shuffle                        |

InstructionDefinitionSHFL.PACL.OBVector element shuffleSLL.OBVector shift left logicalSRL.OBVector shift right logicalSUB.OBVector subtract

Vector XOR

Table 16-11 Multimedia Extensions (continued)

## 16.12 **Debugging Instructions**

XOR.OB

The V<sub>R</sub>5432 processor adds a set of instructions to control the on-chip debugging features described in Chapter 20.

| Instruction | Definition               |
|-------------|--------------------------|
| DBREAK      | Debug break              |
| DRET        | Debug return             |
| MFDR        | Move from Debug register |
| MTDR        | Move to Debug register   |

Table 16-12 Debug Instructi o n

#### 16.12.1 **Instruction Notation Conventions**

In the following instruction set chapters, all variable subfields in instruction formats (such as *rs*, *rt*, *fs*, *ft*, *immediate*, and so on) are shown in lowercase.

For clarity, sometimes an alias is used for a variable subfield in the formats of specific instructions. For example, rs = base in the format for Load and Store instructions. Such an alias is always lowercase, since it refers to a variable subfield.

In some instructions, the instruction subfields op and function have fixed 6-bit values. These instructions use an uppercase mnemonic. For instance, in the floating-point ADD instruction, op = COP1 and function = FADD. In other cases, a single field has both fixed and variable subfields, so the name contains both uppercase and lowercase characters. The actual encodings of all the mnemonics and the codes in the function fields are shown in the instruction chapters. The operation executed by each instruction is described in pseudocode notation, as described in Table 16-13.

Table 16-13 Instruction Operation Notatio n

| Symbol         | Meaning                                                                                                                                                                                                                                                                                                                                                     |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <b>←</b>       | Substitution assignment                                                                                                                                                                                                                                                                                                                                     |  |
| II             | Bit string concatenation                                                                                                                                                                                                                                                                                                                                    |  |
| x <sup>y</sup> | Repetition of bit string x with a y-bit string. x is always a single-bit value.                                                                                                                                                                                                                                                                             |  |
| xyz            | Selection of bits y through z for bit string x. Little-endian bit notation is always used. If y is less than z, this expression is an empty (zero length) bit string.                                                                                                                                                                                       |  |
| +              | Two's-complement or floating-point addition                                                                                                                                                                                                                                                                                                                 |  |
| -              | Two's-complement or floating-point subtraction                                                                                                                                                                                                                                                                                                              |  |
| *              | Two's-complement or floating-point multiplication                                                                                                                                                                                                                                                                                                           |  |
| div            | Two's-complement integer division                                                                                                                                                                                                                                                                                                                           |  |
| mod            | Two's-complement remainder                                                                                                                                                                                                                                                                                                                                  |  |
| /              | Floating-point division                                                                                                                                                                                                                                                                                                                                     |  |
| <              | Two's-complement less than comparison                                                                                                                                                                                                                                                                                                                       |  |
| and            | Bitwise logical AND                                                                                                                                                                                                                                                                                                                                         |  |
| or             | Bitwise logical OR                                                                                                                                                                                                                                                                                                                                          |  |
| xor            | Bitwise logical XOR                                                                                                                                                                                                                                                                                                                                         |  |
| nor            | Bitwise logical NOR                                                                                                                                                                                                                                                                                                                                         |  |
| GPR[x]         | General-purpose register <i>x</i> . GPR (0) always reads as zero. Attempts to modify the contents of GPR (0) have no effect.                                                                                                                                                                                                                                |  |
| CPR[z,x]       | Coprocessor unit z, general-purpose register x                                                                                                                                                                                                                                                                                                              |  |
| CCR[z,x]       | Coprocessor unit z, control register x                                                                                                                                                                                                                                                                                                                      |  |
| COC[z]         | Coprocessor unit z condition signal                                                                                                                                                                                                                                                                                                                         |  |
| BigEndianMem   | Endian mode as configured at reset $(0 \rightarrow \text{Little}, 1 \rightarrow \text{Big})$ . Specifies the byte order of the memory interface (see LoadMemory and StoreMemory), and the byte order of Kernel and Supervisor modes. Controlled by the <i>BE</i> bit in the Configuration register, which can only be modified during reset initialization. |  |
| ReverseEndian  | Signal to reverse the byte order of Load and Store instructions. This feature is available in User mode only, and is enabled by setting the <i>RE</i> bit of the Status register.                                                                                                                                                                           |  |

Table 16-13 Instruction Operation Notations (continued)

| Symbol        | Meaning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BigEndianCPU  | Endian mode for Load and Store instructions $(0 \rightarrow \text{Little}, 1 \rightarrow \text{Big})$ .<br>In User mode, byte order can be reversed by setting the <i>RE</i> bit. The byte order is also affected by the <i>BE</i> bit in the Configuration register. BigEndianCPU is calculated as BigEndianMem XOR ReverseEndian.                                                                                                                                                                                                               |  |
| LLbit         | Bit showing synchronized state of instructions. Set by LL instruction, cleared by ERET instruction, and read by SC instruction.                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| T+ <i>i</i> : | instruction.  Indicates the time steps between operations. Each statement within a time step is defined to be executed in sequential order (instruction execution order may be changed by conditional branch and loop). Operations marked $T + i$ : at executed at instruction cycle $i$ from the start of execution of the instruction. Thus, an instruction that starts at time $j$ executes operations marked $T + i$ : at the time of the $i + j$ t cycle. The order is not defined for instructions executed at the same time of operations. |  |

The examples in Figure 16-2 illustrate the application of some of the instruction notations.

#### Example #1

#### GPR[rt] ← immediate || 0<sup>16</sup>

Sixteen zero bits are concatenated with an immediate value (typically 16 bits) and the 32-bit string is assigned to general-purpose register rt.

#### Example #2

(immediate<sub>15</sub>)<sup>16</sup> || immediate<sub>15...0</sub>

Bit 15 (the sign bit) of an immediate value is extended for 16 bit positions, and th result is concatenated with bits 15 through 0 of the immediate value to form a 32-bit sign-extended value.

#### Example #3

 $CPR[1, ft] \leftarrow data$ 

Data is assigned to general-purpose register ft of CP1 (Floating-Point General-Purpose register FGR).

Figure 16-2 Instruction Notation Examples

## CPU Instruction Set

17

## 17.1 **Introduction**

This chapter describes the instruction set architecture (ISA) for the central processing unit (CPU) in the MIPS IV architecture. (For a general overview of the VR5432 MIPS IV instruction set, see Chapter 16.) The CPU architecture defines the nonprivileged instructions that execute in User mode. It does not define privileged instructions providing processor control executed by the implementation-specific system control processor. Instructions for the floating-point unit are described in Chapter 18.

## 17.2 **Functional Instruction Groups**

CPU instructions are divided into the following functional instruction groups:

- Load and Store
- Arithmetic and Logic Unit (ALU)
- · Jump and Branch
- Miscellaneous
- Coprocessor

#### 17.2.1 Load and Store Instructions

The instructions in Table 17-1 transfer data in bytes, halfwords, words, and doublewords. Signed and unsigned integers of different sizes are supported by load operations that either sign extend or zero extend the data loaded into the register. Load and Store instructions are not defined for CP0; the Move to/from coprocessor instructions provide the only way to write and read the CP0 registers.

Mnemonic Description **Defined in MIPS..** LB Ι Load Byte I LBU Load Byte Unsigned I SB Store Byte LH Load Halfword Ι LHU I Load Halfword Unsigned Ι SH Store Halfword Ι LW Load Word **LWU** Load Word Unsigned Ш Ι SW Store Word LD Load Doubleword III SD Store Doubleword III

Table 17-1 Normal CPU Load/Store Instructions

Unaligned words and doublewords can be loaded or stored in only two instructions by using a pair of special instructions (Table 17-2). The Load instructions read the left-side or right-side bytes (left or right side of the register) from an aligned word and merge them into the correct bytes of the destination register. MIPS I, though it prohibits other use of loaded data in the load delay slot, permits LWL and LWR instructions targeting the same destination register to be executed sequentially. Store instructions select the correct bytes from a source register and update only those bytes in an aligned memory word (or doubleword).

Table 17-2 Unaligned CPU Load/Store Instructions

| Mnemonic | Description            | Defined in MIPS |
|----------|------------------------|-----------------|
| LWL      | Load Word Left         | I               |
| LWR      | Load Word Right        | I               |
| SWL      | Store Word Left        | I               |
| SWR      | Store Word Right       | I               |
| LDL      | Load Doubleword Left   | III             |
| LDR      | Load Doubleword Right  | III             |
| SDL      | Store Doubleword Left  | III             |
| SDR      | Store Doubleword Right | III             |

## 17.2.1.1 Atomic update Load and Store instructions

Paired instructions, Load Linked and Store Conditional, can be used to perform an atomic read-modify-write access of word and doubleword cached memory locations. These instructions are used in carefully coded sequences to provide one of several synchronization primitives, including test-and-set, bit-level locks, semaphores, and sequencers/event counts. The individual instruction descriptions describe how to use them.

Table 17-3 Atomic Update CPU Load/Store Instructions

| Mnemonic | Description                  | Defined in MIPS |
|----------|------------------------------|-----------------|
| LL       | Load Linked Word             | II              |
| SC       | Store Conditional Word       | II              |
| LLD      | Load Linked Doubleword       | III             |
| SCD      | Store Conditional Doubleword | III             |

## 17.2.2 **Computational Instructions**

## 17.2.2.1 Multiply and Divide instructions

The Multiply and Divide instructions produce twice as many result bits as is typical with other processors and they deliver their results into the HI and LO special registers. Multiply produces a full-width product twice the width of the input operands; the low half is put in LO and the high half is put in HI. Divide produces both a quotient in LO and a remainder in HI. The results are accessed by instructions that transfer data between HI/LO and the general-purpose registers.

Table 17-4 Multiply/Divide Instructions

| Mnemonic | Description                  | Defined in MIPS |
|----------|------------------------------|-----------------|
| MULT     | Multiply Word                | I               |
| MULTU    | Multiply Unsigned Word       | I               |
| DIV      | Divide Word                  | I               |
| DIVU     | Divide Unsigned Word         | I               |
| DMULT    | Doubleword Multiply          | III             |
| DMULTU   | Doubleword Multiply Unsigned | III             |
| DDIV     | Doubleword Divide            | III             |
| DDIVU    | Doubleword Divide Unsigned   | III             |
| MFHI     | Move From HI                 | I               |
| MTHI     | Move To HI                   | I               |
| MFLO     | Move From LO                 | I               |
| MTLO     | Move To LO                   | Ι               |

#### **Cycle Timing for Computational Instructions**

The VrS432A processor performs most computational instructions with the exception of Multiply and Divide instructions in a single processor cycle (PCycle). Multiply and Divide instructions require multiple iterations in the functional units and require multiple processor cycles to execute. Also, Divide and some Multiply instructions require the use of the MFLO and MFHI instructions to move the result back to the general register file. Since Multiply and Divide instructions can be executed in parallel with other nondependent instructions, it is desirable to schedule nondependent operations to gain performance. The VrS432A will automatically interlock the pipe when a dependency on a multicycle instruction is detected.

Table 17-5 gives the number of processor cycles (PCycles) required to execute and resolve a stall between Multiply or Divide instructions, and a subsequent dependent instruction.

Table 17-5 Multiply and Divide Instruction Latency and Repeat Rates

| Instruction                     | Latency <sup>1</sup> /Repeat Rate<br>(Cycles)/(Cycles) |       |
|---------------------------------|--------------------------------------------------------|-------|
|                                 | Word                                                   | Long  |
| DIV / DIVU / DDIV / DDIVU       | 42/42                                                  | 74/74 |
| MACC / MACCHI / MACCHIU / MACCU | 3/1                                                    |       |
| MSAC / MSACHI / MSACHIU / MSACU | 3/1                                                    |       |
| MUL / MULHI / MULHIU / MULU     | 3/1                                                    |       |
| MULS / MULSHI / MULSHIU / MULSU | 3/1                                                    |       |
| MULT / MULTU / DMULT / DMULTU   | 3/1                                                    | 4/2   |

#### Note:

1. Latency of the accumulator for back-to-back Multiply-accumulate instructions is 1 cycle.

### 17.2.2.2 ALU instructions

Some Arithmetic and Logical instructions operate on one operand from a register and the other from a 16-bit immediate value in the instruction word. The immediate operand is treated as signed for the Arithmetic and Compare instructions, and as logical (zero extended to register length) for the Logical instructions.

Table 17-6 ALU Instructions With an Immediate Op e r a n

| Mnemonic | Description                         | Defined in MIPS |
|----------|-------------------------------------|-----------------|
| ADDI     | Add Immediate Word                  | Ι               |
| ADDIU    | Add Immediate Unsigned Word         | Ι               |
| SLTI     | Set on Less Than Immediate          | I               |
| SLTIU    | Set on Less Than Immediate Unsigned | Ι               |
| ANDI     | AND Immediate                       | I               |
| ORI      | OR Immediate                        | I               |
| XORI     | Exclusive OR Immediate              | Ι               |
| LUI      | Load Upper Immediate                | Ι               |
| DADDI    | Doubleword Add Immediate            | III             |
| DADDIU   | Doubleword Add Immediate Unsigned   | III             |

Table 17-7 Three-Operand ALU Instructions

| Mnemonic | Description                  | Defined in MIPS |
|----------|------------------------------|-----------------|
| ADD      | Add Word                     | I               |
| ADDU     | Add Unsigned Word            | I               |
| SUB      | Subtract Word                | I               |
| SUBU     | Subtract Unsigned Word       | I               |
| DADD     | Doubleword Add               | III             |
| DADDU    | Doubleword Add Unsigned      | III             |
| DSUB     | Doubleword Subtract          | III             |
| DSUBU    | Doubleword Subtract Unsigned | III             |
| SLT      | Set on Less Than             | I               |
| SLTU     | Set on Less Than Unsigned    | I               |
| AND      | AND                          | I               |
| OR       | OR                           | I               |
| XOR      | Exclusive OR                 | I               |
| NOR      | NOR                          | I               |

### 17.2.2.3 Shift instructions

There are Shift instructions that take the shift amount from a 5-bit field in the instruction word and Shift instructions that take a shift amount from the low-order bits of a general-purpose register. The instructions with a fixed shift amount are limited to a 5-bit shift count, so there are separate instructions for doubleword shifts of 0-31 bits and 32-63 bits.

Table 17-8 Shift Instructions

| Mnemonic | Description                                | Defined in MIPS |
|----------|--------------------------------------------|-----------------|
| SLL      | Shift Word Left Logical                    | I               |
| SRL      | Shift Word Right Logical                   | I               |
| SRA      | Shift Word Right Arithmetic                | I               |
| SLLV     | Shift Word Left Logical Variable           | I               |
| SRLV     | Shift Word Right Logical Variable          | I               |
| SRAV     | Shift Word Right Arithmetic Variable       | I               |
| DSLL     | Doubleword Shift Left Logical              | III             |
| DSRL     | Doubleword Shift Right Logical             | III             |
| DSRA     | Doubleword Shift Right Arithmetic          | III             |
| DSLL32   | Doubleword Shift Left Logical + 32         | III             |
| DSRL32   | Doubleword Shift Right Logical + 32        | III             |
| DSRA32   | Doubleword Shift Right Arithmetic + 32     | Ш               |
| DSLLV    | Doubleword Shift Left Logical<br>Variable  | Ш               |
| DSRLV    | Doubleword Shift Right Logical<br>Variable | Ш               |
| DSRAV    | Doubleword Shift Right Arithmetic Variable | Ш               |

## 17.2.3 **Jump and Branch Instructions**

Table 17-9 Jump Instructions Jumping Within a 256 MB Reg i o

| Mnemonic | Description   | Defined in MIPS |
|----------|---------------|-----------------|
| J        | Jump          | I               |
| JAL      | Jump and Link | I               |

Table 17-10 Jump Instructions to Absolute Address

| Mnemonic | Description            | Defined in MIPS |
|----------|------------------------|-----------------|
| JR       | Jump Register          | Ι               |
| JALR     | Jump and Link Register | Ι               |

Table 17-11 PC-Relative Conditional Branches Comparing Two Registers

| Mnemonic | Description                                 | Defined in MIPS |
|----------|---------------------------------------------|-----------------|
| BEQ      | Branch on Equal                             | I               |
| BNE      | Branch on Not Equal                         | I               |
| BLEZ     | Branch on Less Than or Equal to Zero        | I               |
| BGTZ     | Branch on Greater Than Zero                 | I               |
| BEQL     | Branch on Equal Likely                      | II              |
| BNEL     | Branch on Not Equal Likely                  | II              |
| BLEZL    | Branch on Less Than or Equal to Zero Likely | II              |
| BGTZL    | Branch on Greater Than Zero Likely          | II              |

Table 17-12 PC-Relative Conditional Branches Comparing Against Zer

| Mnemonic | Description                                             | Defined in MIPS |
|----------|---------------------------------------------------------|-----------------|
| BLTZ     | Branch on Less Than Zero                                | Ι               |
| BGEZ     | Branch on Greater Than or Equal to Zero                 | I               |
| BLTZAL   | Branch on Less Than Zero and Link                       | I               |
| BGEZAL   | Branch on Greater Than or Equal to Zero and Link        | Ι               |
| BLTZL    | Branch on Less Than Zero Likely                         | II              |
| BGEZL    | Branch on Greater Than or Equal to Zero Likely          | II              |
| BLTZALL  | Branch on Less Than Zero and Link Likely                | П               |
| BGEZALL  | Branch on Greater Than or Equal to Zero and Link Likely | II              |

## 17.2.4 Miscellaneous Instructions

### 17.2.4.1 Exception instructions

Exception instructions cause exceptions that will transfer control to a software exception handler in the kernel. System Call and Breakpoint instructions cause exceptions unconditionally. Trap instructions cause exceptions based upon the result of a comparison.

Table 17-13 System Call and Breakpoint Instructions

| Mnemonic | Description | Defined in MIPS |
|----------|-------------|-----------------|
| SYSCALL  | System Call | Ι               |
| BREAK    | Breakpoint  | I               |

Table 17-14 Trap-on-Condition Instructions Comparing Two Register

| Mnemonic | Description                            | Defined in MIPS |
|----------|----------------------------------------|-----------------|
| TGE      | Trap if Greater Than or Equal          | II              |
| TGEU     | Trap if Greater Than or Equal Unsigned | II              |
| TLT      | Trap if Less Than                      | II              |
| TLT      | Trap if Less Than Unsigned             | II              |
| TEQ      | Trap if Equal                          | II              |
| TNE      | Trap if Not Equal                      | II              |

Table 17-15 Trap-on-Condition Instructions Comparing an Immediate

| Mnemonic | Description                                      | Defined in MIPS |
|----------|--------------------------------------------------|-----------------|
| TGEI     | Trap if Greater Than or Equal Immediate          | II              |
| TGEIU    | Trap if Greater Than or Equal Unsigned Immediate | II              |
| TLTI     | Trap if Less Than Immediate                      | II              |
| TLTIU    | Trap if Less Than Unsigned Immediate             | II              |
| TEQI     | Trap if Equal Immediate                          | II              |
| TNEI     | Trap if Not Equal Immediate                      | II              |

### 17.2.4.2 Conditional Move instructions

Instructions were added in MIPS IV to move one CPU general-purpose register to another, based on the value in a third general-purpose register.

Table 17-16 CPU Conditional Move Instructio n

| Mnemonic | Description                  | Defined in MIPS |
|----------|------------------------------|-----------------|
| MOVN     | Move Conditional on Not Zero | IV              |
| MOVZ     | Move Conditional on Zero     | IV              |

## 17.3 System Control Coprocessor (CP0) Instructions

There are some limitations imposed on operations involving a CP0 that is incorporated within the CPU. Although Load and Store instructions to transfer data to and from coprocessors and to exchange control codes to and from coprocessor instructions are generally permitted by the MIPS architecture, CP0 is given a somewhat protected status because it has responsibility for exception handling and memory management. Therefore, the coprocessor transfer instructions are the only valid way of writing to and reading from the CP0 registers.

Some CP0 instructions are defined to directly read, write, and probe TLB entries and to change the operating modes in preparation for restoring to User mode or interrupt-enabled states.

### 17.4 **CPU Instructions**

This section describes in detail each function of the CPU instructions in 32- or 64-bit mode. Exceptions that may occur are listed at the end of each instruction's description. For details regarding CPU exceptions and exception processing, refer to Chapter 6.

ADD Add ADD

| 31    | 26  | 25 | 21 | 20 | 16 | 15 |    | 11 | 10  | 6   | 5 | 0     |
|-------|-----|----|----|----|----|----|----|----|-----|-----|---|-------|
| SPECI | AL  | rs | 6  |    | rt |    | rd |    | 0   |     |   | ADD   |
| 0000  | 0 0 |    |    |    |    |    |    |    | 000 | 0 0 | 1 | 00000 |
| 6     |     |    | 5  |    | 5  |    | 5  | •  | 5   |     |   | 6     |

#### **Format:**

ADD rd, rs, rt

(MIPS I format)

### **Description:**

The contents of general-purpose register *rs* are added to the contents of general-purpose register *rt*. The result is stored in general-purpose register *rd*. In 64-bit mode, the operands must be sign-extended, 32-bit values.

An Integer Overflow exception occurs if the carries-out of bits 30 and 31 differ (two's-complement overflow). The contents of destination register *rd* are not modified when an Integer Overflow exception occurs.

### **Operation:**

32 T:  $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

64 T: temp  $\leftarrow$  GPR[rs] + GPR[rt] GPR[rd]  $\leftarrow$  (temp<sub>31</sub>)<sup>32</sup> || temp<sub>31 0</sub>

## **Exceptions:**

Integer Overflow exception

## **ADDI**

#### **Add Immediate**

## **ADDI**

| 31 26            | 25 21 | 20 16 | 15        | 0 |
|------------------|-------|-------|-----------|---|
| ADDI 0 0 1 0 0 0 | rs    | rt    | immediate |   |
| 6                | 5     | 5     | 16        | _ |

#### **Format:**

ADDI rt, rs, immediate (MIPS I format)

#### **Description:**

The 16-bit *immediate* is sign extended and added to the contents of general-purpose register *rs*. The result is stored in general-purpose register *rt*. In 64-bit mode, the operand must be sign-extended, 32-bit values.

An Integer Overflow exception occurs if the carries-out of bits 30 and 31 differ (two's-complement overflow). The contents of destination register *rt* are not modified when an Integer Overflow exception occurs.

### **Operation:**

32 T: GPR [rt] 
$$\leftarrow$$
 GPR[rs] +(immediate<sub>15</sub>)<sup>16</sup> || immediate<sub>15...0</sub>

64 T: temp  $\leftarrow$  GPR[rs] + (immediate<sub>15</sub>)<sup>48</sup> || immediate<sub>15...0</sub>

GPR[rt]  $\leftarrow$  (temp<sub>31</sub>)<sup>32</sup> || temp<sub>31...0</sub>

## **Exceptions:**

Integer Overflow exception

## **ADDIU**

#### **Add Immediate Unsigned**

## **ADDIU**

| 31 2                 | 6 25 | 21 | 20 | 16 | 15        | 0 |
|----------------------|------|----|----|----|-----------|---|
| ADDIU<br>0 0 1 0 0 1 |      | rs | rt |    | immediate |   |
| 6                    | •    | 5  | 5  | ,  | 16        |   |

#### **Format:**

ADDIU rt, rs, immediate (MIPS I format)

### **Description:**

The 16-bit *immediate* is sign extended and added to the contents of general-purpose register *rs*. The result is stored in general-purpose register *rt*. No Integer Overflow exception occurs under any circumstance. In 64-bit mode, the operand must be sign-extended, 32-bit values.

The only difference between this instruction and the ADDI instruction is that the ADDIU instruction never causes an Integer Overflow exception.

### **Operation:**

32 T: GPR [rt] 
$$\leftarrow$$
 GPR[rs] + (immediate<sub>15</sub>)<sup>16</sup> || immediate<sub>15...0</sub>

64 T: temp 
$$\leftarrow$$
 GPR[rs] + (immediate<sub>15</sub>)<sup>48</sup> || immediate<sub>15...0</sub>  
GPR[rt]  $\leftarrow$  (temp<sub>31</sub>)<sup>32</sup> || temp<sub>31...0</sub>

## **Exceptions:**

**ADDU** 

## **Add Unsigned**

## **ADDU**

| 31 26            | 25 21 | 20 16 | 15 11 | 10 6  | 5 0                 |
|------------------|-------|-------|-------|-------|---------------------|
| SPECIAL<br>00000 | rs    | rt    | rd    | 00000 | ADDU<br>1 0 0 0 0 1 |
| 6                | 5     | 5     | 5     | 5     | 6                   |

#### **Format:**

ADDU rd, rs, rt

(MIPS I format)

## **Description:**

The contents of general-purpose register *rs* are added to the contents of general-purpose register *rt*. The result is stored in general-purpose register *rd*. No Integer Overflow exception occurs under any circumstance. In 64-bit mode, the operands must be sign-extended, 32-bit values.

The only difference between this instruction and the ADD instruction is that the ADDU instruction never causes an Integer Overflow exception.

### **Operation:**

32 T:  $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

64 T: temp  $\leftarrow$  GPR[rs] + GPR[rt] GPR[rd]  $\leftarrow$  (temp<sub>31</sub>)<sup>32</sup> || temp<sub>31...0</sub>

## **Exceptions:**

AND AND AND

| 31 26                  | 25 2 | 21 20 | 16 ′ | 15 11 | 1 10 6 | 5 0                | ) |
|------------------------|------|-------|------|-------|--------|--------------------|---|
| SPECIAL<br>0 0 0 0 0 0 | rs   | rt    |      | rd    | 00000  | AND<br>1 0 0 1 0 0 |   |
| 6                      | 5    | 5     | 5    | 5     | 5      | 6                  | - |

#### **Format:**

AND rd, rs, rt

(MIPS I format)

## **Description:**

The contents of general-purpose register *rs* are bitwise ANDed with the contents of general-purpose register *rt*. The result is stored in general-purpose register *rd*.

## **Operation:**

32 T:  $GPR[rd] \leftarrow GPR[rs]$  and GPR[rt]

64 T:  $GPR[rd] \leftarrow GPR[rs]$  and GPR[rt]

## **Exceptions:**

## **ANDI**

#### **AND Immediate**

## **ANDI**

| 31 26               | 25 21 | 20 16 | 15        | 0 |
|---------------------|-------|-------|-----------|---|
| ANDI<br>0 0 1 1 0 0 | rs    | rt    | immediate |   |
| 6                   | 5     | 5     | 16        |   |

#### **Format:**

ANDI rt, rs, immediate (MIPS I format)

## **Description:**

The 16-bit *immediate* is zero extended and bitwise ANDed with the contents of general-purpose register rs. The result is stored in general-purpose register rt.

## **Operation:**

32 T:  $GPR[rt] \leftarrow 0^{16} \parallel \text{ (immediate and } GPR[rs]_{15...0})$ 

64 T:  $GPR[rt] \leftarrow 0^{48} \parallel \text{ (immediate and } GPR[rs]_{15...0})$ 

## **Exceptions:**

## **BEQ**

#### **Branch on Equal**

## **BEQ**

| 31 26         | 25 21 | 20 16 | 15 0   |  |
|---------------|-------|-------|--------|--|
| BEQ<br>000100 | rs    | rt    | offset |  |
| 6             | 5     | 5     | 16     |  |

#### Format:

BEQ rs, rt, offset

(MIPS I format)

## **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended. The contents of general-purpose register *rs* and the contents of general-purpose register *rt* are compared. If the two registers are equal, then the program branches to the branch address with a delay of one instruction.

#### **Operation:**

32 T: 
$$target \leftarrow (offset_{15})^{14} \parallel offset \parallel 0^2$$
 $condition \leftarrow (GPR[rs] = GPR[rt])$ 
T+1: if condition then
$$PC \leftarrow PC + target$$

$$endif$$
64 T:  $target \leftarrow (offset_{15})^{46} \parallel offset \parallel 0^2$ 

$$condition \leftarrow (GPR[rs] = GPR[rt])$$
T+1: if condition then
$$PC \leftarrow PC + target$$

$$endif$$

## **Exceptions:**

## **BEQL**

#### **Branch on Equal Likely**

## **BEQL**

| 31 26          | 25 21 | 20 16 | 15 0   |   |
|----------------|-------|-------|--------|---|
| BEQL<br>010100 | rs    | rt    | offset | Ī |
| 6              | 5     | 5     | 16     |   |

#### Format:

BEOL rs, rt, offset

(MIPS II format)

## **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended. The contents of general-purpose register *rs* and the contents of general-purpose register *rt* are compared. If the two registers are equal, the program branches to the branch address with a delay of one instruction.

If it does not branch, the instruction in the delay slot is discarded.

## **Operation:**

## **Exceptions:**

## **BGEZ**

# Branch on Greater Than or Equal to Zero

## **BGEZ**

| 31 26                 | 25 21 | 20 16             | 15 0   |
|-----------------------|-------|-------------------|--------|
| REGIMM<br>0 0 0 0 0 1 | rs    | BGEZ<br>0 0 0 0 1 | offset |
| 6                     | 5     | 5                 | 16     |

#### **Format:**

BGEZ rs, offset

(MIPS I format)

#### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended. If the contents of general-purpose register *rs* are equal to or greater than 0, then the program branches to the branch address with a delay of one instruction.

#### **Operation:**

32 T: target 
$$\leftarrow$$
 (offset<sub>15</sub>)<sup>14</sup> || offset || 0<sup>2</sup> condition  $\leftarrow$  (GPR[rs]<sub>31</sub> = 0)

T+1: if condition then

PC ← PC + target

endif

64 T: target  $\leftarrow$  (offset<sub>15</sub>)<sup>46</sup> || offset || 0<sup>2</sup> condition  $\leftarrow$  (GPR[rs]<sub>63</sub> = 0)

T+1: if condition then

PC ← PC + target

endif

## **Exceptions:**

## **BGEZAL**

# Branch on Greater Than or Equal to Zero and Link

## **BGEZAL**

| 31 26                 | 25 21 | 20 16               | 15 (   | ) |
|-----------------------|-------|---------------------|--------|---|
| REGIMM<br>0 0 0 0 0 1 | rs    | BGEZAL<br>1 0 0 0 1 | offset |   |
| 6                     | 5     | 5                   | 16     | _ |

#### **Format:**

BGEZAL rs, offset

(MIPS I format)

#### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended.

Unconditionally, the address of the instruction after the delay slot is stored in the link register, r31. If the contents of general-purpose register rs are equal to or greater than 0, then the program branches to the branch address, with a delay of one instruction.

Usually, general-purpose register r31 should not be specified as general-purpose register rs, because the contents of rs are overwritten by storing the link address, and then it may not be re-executable. An attempt to use r31 does not cause an exception, however.

## **Operation:**

32 T: 
$$target \leftarrow (offset_{15})^{14} \parallel offset \parallel 0^2$$
  $condition \leftarrow (GPR[rs]_{31} = 0)$   $GPR[31] \leftarrow PC + 8$ 

T+1: if condition then
$$PC \leftarrow PC + target$$

$$endif$$
64 T:  $target \leftarrow (offset_{15})^{46} \parallel offset \parallel 0^2$ 

$$condition \leftarrow (GPR[rs]_{63} = 0)$$

$$GPR[31] \leftarrow PC + 8$$
T+1: if condition then
$$PC \leftarrow PC + target$$

$$endif$$

## **Exceptions:**

## **BGEZALL**

## Branch on Greater Than or Equal to Zero and Link Likely

## **BGEZALL**

| 31 26                 | 25 21 | 20 16                | 15     | 0 |
|-----------------------|-------|----------------------|--------|---|
| REGIMM<br>0 0 0 0 0 1 | rs    | BGEZALL<br>1 0 0 1 1 | offset |   |
| 6                     | 5     | 5                    | 16     |   |

#### **Format:**

BGEZALL rs, offset (MIPS II format)

#### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended. Unconditionally, the address of the instruction after the delay slot is stored in the link register, r31. If the contents of general-purpose register rs are equal to or greater than 0, then the program branches to the branch address, with a delay of one instruction. When it does not branch, the instruction in the delay slot is discarded. Usually, general-purpose register r31 should not be specified as general-purpose register rs, because the contents of rs are overwritten by storing the link address, and then it may not be re-executable. An attempt to use r31 does not cause an exception, however.

### **Operation:**

```
target \leftarrow (offset_{15})^{14} || offset || 0^{2}
32
        T:
                condition \leftarrow (GPR[rs]<sub>31</sub> = 0)
                GPR[31] \leftarrow PC + 8
        T+1: if condition then
                       PC ← PC + target
                else NullifyCurrentInstruction
                endif
                target \leftarrow (offset_{15})^{46} \mid\mid offset \mid\mid 0^2
64
        T:
                condition \leftarrow (GPR[rs]<sub>63</sub> = 0)
                GPR[31] \leftarrow PC + 8
        T+1: if condition then
                       PC ← PC + target
                      NullifyCurrentInstruction
                endif
```

### **Exceptions:**

## **BGEZL**

# Branch on Greater Than or Equal to Zero Likely

## **BGEZL**

| 31 26                 | 25 2° | 1 20 16            | 15 0   |
|-----------------------|-------|--------------------|--------|
| REGIMM<br>0 0 0 0 0 1 | rs    | BGEZL<br>0 0 0 1 1 | offset |
| 6                     | 5     | 5                  | 16     |

#### **Format:**

BGEZL rs, offset (MIPS II format)

### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended. If the contents of general-purpose register *rs* are equal to or greater than 0, then the program branches to the branch address, with a delay of one instruction.

If it does not branch, the instruction in the delay slot is discarded.

#### **Operation:**

## **Exceptions:**

## **BGTZ**

#### **Branch on Greater Than Zero**

## **BGTZ**

| 31 | 26             | 25 | 21 | 20 16 | 15 0   |  |
|----|----------------|----|----|-------|--------|--|
|    | GTZ<br>0 1 1 1 | rs |    | 00000 | offset |  |
|    | 6              | 5  |    | 5     | 16     |  |

#### **Format:**

BGTZ rs, offset

(MIPS I format)

#### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended. If the contents of general-purpose register *rs* are greater than 0, then the program branches to the branch address, with a delay of one instruction.

## **Operation:**

32 T: 
$$target \leftarrow (offset_{15})^{14} \parallel offset \parallel 0^2$$
  $condition \leftarrow (GPR[rs]_{31} = 0)$  and  $(GPR[rs] \neq 0^{32})$  T+1: if condition then 
$$PC \leftarrow PC + target$$
 
$$endif$$
64 T:  $target \leftarrow (offset_{15})^{46} \parallel offset \parallel 0^2$  
$$condition \leftarrow (GPR[rs]_{63} = 0) \text{ and } (GPR[rs] \neq 0^{64})$$
 T+1: if condition then 
$$PC \leftarrow PC + target$$
 
$$endif$$

## **Exceptions:**

## **BGTZL**

# Branch on Greater Than Zero Likely

## **BGTZL**

| 31 26                | 25 21 | 20 16     | 15 0   |  |
|----------------------|-------|-----------|--------|--|
| BGTZL<br>0 1 0 1 1 1 | rs    | 0 0 0 0 0 | offset |  |
| 6                    | 5     | 5         | 16     |  |

#### Format:

BGTZL rs. offset

(MIPS II format)

### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended. If the contents of general-purpose register *rs* are greater than 0, then the program branches to the branch address, with a delay of one instruction.

If it does not branch, the instruction in the delay slot is discarded.

## **Operation:**

32 T: 
$$target \leftarrow (offset_{15})^{14} \parallel offset \parallel 0^2$$
  $condition \leftarrow (GPR[rs]_{31} = 0)$  and  $(GPR[rs] \neq 0^{32})$  T+1: if condition then 
$$else \qquad PC \leftarrow PC + target$$
 
$$NullifyCurrentInstruction$$
 
$$endif$$
64 T:  $target \leftarrow (offset_{15})^{46} \parallel offset \parallel 0^2$  
$$condition \leftarrow (GPR[rs]_{63} = 0) \text{ and } (GPR[rs] \neq 0^{64})$$
 T+1: if condition then 
$$PC \leftarrow PC + target$$
 
$$else \qquad NullifyCurrentInstruction$$
 
$$endif$$

## **Exceptions:**

## **BLEZ**

# Branch on Less Than or Equal to Zero

## **BLEZ**

| 31 | 26              | 25 | 21 | 20    | 16 | 6 15   | 0 |
|----|-----------------|----|----|-------|----|--------|---|
|    | 3LEZ<br>0 1 1 0 | rs |    | 00000 | )  | offset |   |
|    | 6               | 5  |    | 5     | •  | 16     |   |

#### Format:

BLEZ rs, offset (MI

(MIPS I format)

#### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended. If the contents of general-purpose register *rs* are equal to or less than 0, then the program branches to the branch address, with a delay of one instruction.

#### **Operation:**

32 T: 
$$target \leftarrow (offset_{15})^{14} \parallel offset \parallel 0^2$$
  $condition \leftarrow (GPR[rs]_{31} = 1) \text{ or } (GPR[rs] = 0^{32})$ 

T+1: if condition then
$$PC \leftarrow PC + target$$

$$endif$$
64 T:  $target \leftarrow (offset_{15})^{46} \parallel offset \parallel 0^2$ 

$$condition \leftarrow (GPR[rs]_{63} = 1) \text{ and } (GPR[rs] = 0^{64})$$
T+1: if condition then
$$PC \leftarrow PC + target$$

$$endif$$

#### **Exceptions:**

## **BLEZL**

# Branch On Less Than or Equal to Zero Likely

## **BLEZL**

| 31 26                | 25 21 | 20 16     | 15 0   |
|----------------------|-------|-----------|--------|
| BLEZL<br>0 1 0 1 1 0 | rs    | 0 0 0 0 0 | offset |
| 6                    | 5     | 5         | 16     |

#### **Format:**

BLEZL rs, offset (MIPS II format)

#### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended. If the contents of general-purpose register *rs* are equal to or less than 0, then the program branches to the branch address, with a delay of one instruction.

If it does not branch, the instruction in the branch delay slot is discarded.

#### **Operation:**

## **Exceptions:**

# **BLTZ**

#### **Branch on Less Than Zero**

# **BLTZ**

| 3 | 1 26                  | 25 21 | 20 16             | 15 0   |
|---|-----------------------|-------|-------------------|--------|
|   | REGIMM<br>0 0 0 0 0 1 | rs    | BLTZ<br>0 0 0 0 0 | offset |
|   | 6                     | 5     | 5                 | 16     |

#### **Format:**

BLTZ rs, offset

(MIPS I format)

#### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended. If the contents of general-purpose register *rs* are less than 0, then the program branches to the branch address, with a delay of one instruction.

## **Operation:**

32 T: 
$$target \leftarrow (offset_{15})^{14} \parallel offset \parallel 0^2$$
 $condition \leftarrow (GPR[rs]_{31} = 1)$ 
T+1: if condition then
$$PC \leftarrow PC + target$$

$$endif$$
64 T:  $target \leftarrow (offset_{15})^{46} \parallel offset \parallel 0^2$ 

$$condition \leftarrow (GPR[rs]_{63} = 1)$$
T+1: if condition then
$$PC \leftarrow PC + target$$

$$endif$$

## **Exceptions:**

## **BLTZAL**

# Branch on Less Than Zero and Link

## **BLTZAL**

| 31 26                 | 25 21 | 20 16               | 15     | 0 |
|-----------------------|-------|---------------------|--------|---|
| REGIMM<br>0 0 0 0 0 1 | rs    | BLTZAL<br>1 0 0 0 0 | offset |   |
| 6                     | 5     | 5                   | 16     |   |

#### **Format:**

BLTZAL rs, offset

(MIPS I format)

#### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended.

Unconditionally, the address of the instruction after the delay slot is stored in the link register, r31. If the contents of general-purpose register rs are less than 0, then the program branches to the branch address, with a delay of one instruction.

Usually, general-purpose register r31 should not be specified as general-purpose register rs, because the contents of rs are overwritten by storing the link address, and then it is not re-executable. An attempt to use r31 does not generate an exception, however.

## **Operation:**

32 T: 
$$target \leftarrow (offset_{15})^{14} \parallel offset \parallel 0^2$$
 $condition \leftarrow (GPR[rs]_{31} = 1)$ 
 $GPR[31] \leftarrow PC + 8$ 

$$T+1: if condition then$$

$$PC \leftarrow PC + target$$

$$endif$$
64 T:  $target \leftarrow (offset_{15})^{46} \parallel offset \parallel 0^2$ 

$$condition \leftarrow (GPR[rs]_{63} = 1)$$

$$GPR[31] \leftarrow PC + 8$$

$$T+1: if condition then$$

$$PC \leftarrow PC + target$$

$$endif$$

## **Exceptions:**

## **BLTZALL**

# Branch on Less Than Zero and Link Likely

# **BLTZALL**

| 31 26                 | 25 21 | 20 16                | 15 0   |
|-----------------------|-------|----------------------|--------|
| REGIMM<br>0 0 0 0 0 1 | rs    | BLTZALL<br>1 0 0 1 0 | offset |
| 6                     | 5     | 5                    | 16     |

#### **Format:**

BLTZALL rs, offset

(MIPS II format)

#### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended.

Unconditionally, the instruction after the delay slot is stored in the link register, r31. If the contents of general-purpose register rs are smaller than 0, then the program branches to the branch address, with a delay of one instruction.

If it does not branch, the instruction in the branch delay slot is discarded.

Usually, general-purpose register r31 should not be specified as general-purpose register rs, because the contents of rs are overwritten by storing the link address, and then it is not re-executable. An attempt to use r31 does not cause an exception, however.

## **Operation:**

#### **Exceptions:**

# **BLTZL**

#### **Branch on Less Than Zero Likely**

# **BLTZL**

| 31 26                 | 25 21 | 20 16              | 15 0   |
|-----------------------|-------|--------------------|--------|
| REGIMM<br>0 0 0 0 0 1 | rs    | BLTZL<br>0 0 0 1 0 | offset |
| 6                     | 5     | 5                  | 16     |

#### Format:

BLTZL rs, offset

(MIPS II format)

#### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended.

Unconditionally, the instruction after the delay slot is stored in the link register, r31. If the contents of general-purpose register rs are less than 0, then the program branches to the branch address, with a delay of one instruction.

If it does not branch, the instruction in the branch delay slot is discarded.

## **Operation:**

## **Exceptions:**

## **BNE**

#### **Branch on Not Equal**

**BNE** 

| 31 26              | 25 21 | 20 16 | 15     | 0 |
|--------------------|-------|-------|--------|---|
| BNE<br>0 0 0 1 0 1 | rs    | rt    | offset |   |
| 6                  | 5     | 5     | 16     |   |

#### Format:

BNE rs, rt, offset (MIPS I format)

#### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended. The contents of general-purpose register *rs* and the contents of general-purpose register *rt* are compared. If the two registers are not equal, then the program branches to the branch address, with a delay of one instruction.

#### **Operation:**

32 T: 
$$target \leftarrow (offset_{15})^{14} \parallel offset \parallel 0^2$$
 $condition \leftarrow (GPR[rs] \neq GPR[rt])$ 
T+1: if condition then
$$PC \leftarrow PC + target$$

$$endif$$
64 T:  $target \leftarrow (offset_{15})^{46} \parallel offset \parallel 0^2$ 

$$condition \leftarrow (GPR[rs] \neq GPR[rt])$$
T+1: if condition then
$$PC \leftarrow PC + target$$

$$endif$$

## **Exceptions:**

## **BNEL**

#### **Branch on Not Equal Likely**

## **BNEL**

| 31 26               | 25 21 | 20 16 | 15 0   |
|---------------------|-------|-------|--------|
| BNEL<br>0 1 0 1 0 1 | rs    | rt    | offset |
| 6                   | 5     | 5     | 16     |

#### **Format:**

BNEL rs, rt, offset (MIPS II format)

#### **Description:**

A branch address is calculated from the sum of the address of the instruction in the delay slot and the 16-bit *offset*, shifted two bits left and sign extended. The contents of general-purpose register *rs* and the contents of general-purpose register *rt* are compared. If the two registers are not equal, then the program branches to the branch address, with a delay of one instruction.

If it does not branch, the instruction in the branch delay slot is discarded.

## **Operation:**

#### **Exceptions:**

# **BREAK**

## **Breakpoint**

# **BREAK**

| 31 2                   | 5 25 | 6 5                  | 0        |
|------------------------|------|----------------------|----------|
| SPECIAL<br>0 0 0 0 0 0 | code | BREAK<br>0 0 1 1 0 1 |          |
| 6                      | 20   | 6                    | <u>.</u> |

#### **Format:**

**BREAK** 

(MIPS I format)

## **Description:**

A Breakpoint exception occurs after execution of this instruction, transferring control to the exception handler.

The code field is available for transferring parameters to the exception handler. The parameter is retrieved by the exception handler only by loading as data the contents of the memory word containing the instruction.

## **Operation:**

32, 64T: BreakpointException

## **Exceptions:**

Breakpoint exception

#### **Cache Operation**

## **CACHE**

| 31 26                | 25 21 | 20 16 | 15 0   | ) |
|----------------------|-------|-------|--------|---|
| CACHE<br>1 0 1 1 1 1 | base  | ор    | offset |   |
| 6                    | 5     | 5     | 16     | - |

#### **Format:**

CACHE op, offset (base) (MIPS III format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The virtual address is translated to a physical address using the TLB, and the 5-bit sub-opcode specifies a cache operation for that address.

The index operation uses part of the virtual address to specify a cache block.

For a cache of 32 KB with 32 bytes per tag, vAddr<sub>13:5</sub> specifies the block. Bit 0 of the virtual address is used to specify the associativity.

Index Load Tag uses vAddr<sub>LINEBITS... 3</sub> to select the doubleword for reading parity. When the CE bit of the Status register is set, Hit WriteBack, Hit WriteBack Invalidate, Index WriteBack Invalidate, and Fill also use vAddr<sub>LINEBITS... 3</sub> to select the doubleword that has its parity modified. This operation is performed unconditionally.

The hit operation accesses the specified cache as normal data references and performs the specified operation if the cache block contains valid data with the specified physical address (a hit). If the cache block is invalid or contains a different address (a miss), no operation is performed.

During a write-back operation, modified data in the cache (i.e., "dirty" data) is written to main memory. The address to be written is specified by the cache tag and not the translated physical address.

# Cache Operation (continued)

# **CACHE**

Bits 17...16 of the instruction specify the cache as follows:

| Code | Name | Cache       |
|------|------|-------------|
| 00   | Ι    | Instruction |
| 01   | D    | Data        |
| 10   |      | Reserved    |
| 11   |      | Reserved    |

Bits 20 to 18 (this value is listed under the Code column) of the instruction specify the operation as follows:

| Code | Cache | Name                             | Operation                                                                                                                                                                                                                                                                                                        |
|------|-------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000  | I     | Index<br>Invalidate              | Set the cache state of the cache block to Invalid and Unlocked.                                                                                                                                                                                                                                                  |
| 000  | D     | Index<br>WriteBack<br>Invalidate | Examine the cache state of the data cache block at the index specified by the virtual address. If the state is Dirty and not Invalid, writes the block back to memory. The address to write is taken from the cache tag. Set the cache state of the cache block to Invalid. May be used to unlock a cache block. |

# Cache Operation (continued)

# **CACHE**

| Code | Cache | Name               | Operation                                                                                                                                                                                                                                                                                                                                      |
|------|-------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 001  | All   | Index Load<br>Tag  | Reads the tag for the cache block at the specified index and places it into the TagLo and TagHi CP0 registers, ignoring any parity errors. In addition, the data parity from the specified doubleword is loaded into the PErr register.                                                                                                        |
| 010  | I, D  | Index Store<br>Tag | Write the tag for the cache block at the specified index from the TagLo and TagHi CP0 registers, including the parity bit ( <i>P</i> ) from the TagLo register.                                                                                                                                                                                |
| 011  | D     | Create Dirty       | This operation is used to avoid loading data needlessly from memory when writing new contents into an entire cache block. If the cache block does not contain the specified address and the block is dirty, write it back to memory. In all cases, set the cache block tag to the specified physical address and set the cache state to Dirty. |

# Cache Operation (continued)

# **CACHE**

| Code | Cache | Name                           | Operation                                                                                                                                                                                                                                                                                                                        |
|------|-------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 100  | I, D  | Hit<br>Invalidate              | If the cache block contains the specified address, mark the cache block Invalid.                                                                                                                                                                                                                                                 |
| 101  | D     | Hit<br>WriteBack<br>Invalidate | If the cache block contains the specified address, write the data back if it is dirty. In all cases, mark the cache block Invalid.                                                                                                                                                                                               |
| 101  | I     | Fill                           | Fill the instruction cache block from memory.                                                                                                                                                                                                                                                                                    |
| 110  | D     | Hit<br>WriteBack               | If the cache block contains the specified address and its state is Dirty, write back the data and clear the state to not Dirty.                                                                                                                                                                                                  |
| 111  | D     | Fetch and Lock                 | This operation is used to lock a cache block. If the cache block does not contain the specified address, fill it from memory, writing the original block back to memory using the tag address if the block was dirty. In all cases, set the cache block tag to the specified physical address and set the cache state to Locked. |
| 111  | I     | Fetch and<br>Lock              | This operation is used to lock a cache block. If the cache block does not contain the specified address, fill it from memory. In all cases, set the cache block tag to the specified physical address and set the cache state to Locked.                                                                                         |

TLB Refill and TLB Invalid exceptions can occur on any operation. For Index operations (where the physical address is used to index the cache but need not match the cache tag), unmapped addresses may be used to avoid TLB exceptions. This operation never causes TLB Modified exceptions.

If CP0 is not enabled (i.e., the CP0 enable bit in the Status register is clear in User or Supervisor mode) and this instruction is executed, a Coprocessor Unusable exception is taken. The operation of this instruction on any operation/cache combination not listed in the table is undefined. The operation of this instruction on uncached addresses is also undefined.

The processor only fills the I-cache line using the cache instruction "Fill" when the data is not stored in the cache.

# Cache Operation (continued)

# **CACHE**

## **Operation:**

32, 64T:  $vAddr \leftarrow ((offset_{15})^{48} \parallel offset_{15...0}) + GPR[base]$ 

(pAddr, uncached) ← AddressTranslation (vAddr, DATA)

CacheOp (op, vAddr, pAddr)

## **Exceptions:**

Coprocessor Unusable exception

# CFC<sub>1</sub>

# Move Control Word from FPU (Coprocessor 1)

CFC1

| 31 26               | 25 21           | 20 16 | 15 11 | 10 | 0 |
|---------------------|-----------------|-------|-------|----|---|
| COP1<br>0 1 0 0 0 1 | CF<br>0 0 0 1 0 | rt    | fs    | 0  |   |
| 6                   | 5               | 5     | 5     | 11 |   |

#### **Format:**

CFC1 rt, fs

(MIPS I format)

## **Description:**

The contents of the floating-point control register *fs* are loaded into general-purpose register *rt*, with sign extension if the destination register is 64 bits.

This instruction is only defined when fs equals 0 or 31.

For MIPS II, and MIPS III, the contents of general-purpose register *rt* are undefined while the instruction immediately following this Load instruction is being executed.

## **Operation:**

32 T: temp  $\leftarrow$  FCR[fs]

T+1:  $GPR[rt] \leftarrow temp$ 

64 T: temp  $\leftarrow$  FCR[fs]

T+1:  $GPR[rt] \leftarrow (temp_{31})^{32} \parallel temp$ 

## **Exceptions:**

Coprocessor Unusable exception

**COPz** 

#### **Coprocessor z Operation**

**COPz** 



#### **Format:**

COPz cofun

(MIPS I format)

#### **Description:**

A coprocessor operation is performed. The operation may specify and reference internal coprocessor registers, and may change the state of the coprocessor condition line, but does not modify states within the processor, cache, or main memory.

#### **Operation:**

32, 64T: CoprocessorOperation (z, cofun)

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception (CP1 only)

## **Opcode Bit Encoding:**



# CTC1

# Move Control Word to FPU (Coprocessor 1)

# CTC1

| 31 2                | 6 25 | 21            | 20 | 16 | 15 | 11 | 10 |             | 0 |
|---------------------|------|---------------|----|----|----|----|----|-------------|---|
| COP1<br>0 1 0 0 0 1 | 0    | CT<br>0 1 1 0 | rt |    | fs |    |    | 00000000000 |   |
| 6                   |      | 5             | 5  |    | 5  |    |    | 11          |   |

#### **Format:**

CTC1 rt, fs (MIPS I format)

#### **Description:**

The contents of general-purpose register *rt* are stored in floating-point control register *fs*. This instruction is defined only if *fs* is 0 or 31.

If any cause bit of the Floating-Point Control/Status register (FCR31) and its corresponding enable bit are set by writing data to FCR31, the Floating-Point exception occurs. The data is written to the register before the exception occurs.

For MIPS I, MIPS II, and MIPS III, the contents of the Floating-Point Control register *fs* are undefined while the instruction immediately following this instruction is executed.

## **Operation:**

| 32 | 2 T: | $temp \leftarrow GPR[rt]$        |
|----|------|----------------------------------|
|    | T+1: | $FCR[fs] \leftarrow temp$        |
|    |      | $COC[1] \leftarrow FCR[31]_{23}$ |
| 64 | 4 T: | $temp \leftarrow GPR[rt]_{310}$  |
|    | T+1: | $FCR[fs] \leftarrow temp$        |
|    |      | $COC[1] \leftarrow FCR[31]_{23}$ |

CTC1

# Move Control Word to FPU (Coprocessor 1) (continued)

CTC1

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

#### **Floating-Point Exceptions:**

Invalid Operation exception
Unimplemented Operation exception
Division by Zero exception
Inexact Operation exception
Overflow exception
Underflow exception

## **DADD**

#### **Doubleword Add**

# **DADD**

| 31 26   | 25 21 | 20 16 | 15 11 | 10 6  | 5 0    |
|---------|-------|-------|-------|-------|--------|
| SPECIAL | rs    | rt    | rd    | 0     | DADD   |
| 000000  |       |       |       | 00000 | 101100 |
| 6       | 5     | 5     | 5     | 5     | 6      |

Format:

DADD rd, rs, rt

(MIPS III format)

## **Description:**

The contents of general-purpose register *rs* and the contents of general-purpose register *rt* are added, and the result is stored in general-purpose register *rd*. An Integer Overflow exception occurs if the carries-out of bits 62 and 63 differ (two's-complement overflow). The contents of the destination register *rd* are not modified when an Integer Overflow exception occurs.

This operation is only defined for 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

## **Operation:**

64 T:  $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

Integer Overflow exception Reserved Instruction exception

# **DADDI**

#### **Doubleword Add Immediate**

# **DADDI**

| 31 26                | 25 21 | 20 16 | 15 0      | , |
|----------------------|-------|-------|-----------|---|
| DADDI<br>0 1 1 0 0 0 | rs    | rt    | immediate |   |
| 6                    | 5     | 5     | 16        |   |

#### **Format:**

DADDI rt, rs, immediate (MIPS III format)

#### **Description:**

The 16-bit *immediate* is sign extended and added to the contents of general-purpose register *rs*. The result is stored in general-purpose register *rt*. An Integer Overflow exception occurs if the carries-out of bits 62 and 63 differ (two's-complement overflow). The contents of the destination register *rt* are not modified when an Integer Overflow exception occurs.

This operation is only defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

## **Operation:**

64 T: GPR [rt]  $\leftarrow$  GPR[rs] + (immediate<sub>15</sub>)<sup>48</sup> || immediate<sub>15...0</sub>

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

Integer Overflow exception Reserved Instruction exception

# **DADDIU**

## Doubleword Add Immediate Unsigned

# **DADDIU**

| 31 2                             | 26 25 | 21 | 20 1 | 6 15 0    |  |
|----------------------------------|-------|----|------|-----------|--|
| DADDIU<br>0 1 1 0 0 <sup>2</sup> | 13    | 5  | rt   | immediate |  |
| 6                                | ļ     | 5  | 5    | 16        |  |

#### **Format:**

DADDIU rt, rs, immediate (MIPS III format)

#### **Description:**

The 16-bit *immediate* is sign extended and added to the contents of general-purpose register *rs*. The result is stored in general-purpose register *rt*.

This operation is only defined in 64-bit mode and in 32-bit Kernel mode.

Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

The only difference between this instruction and the DADDI instruction is that the DADDIU instruction never causes an Integer Overflow exception.

## **Operation:**

64 T: GPR [rt]  $\leftarrow$  GPR[rs] + (immediate<sub>15</sub>)<sup>48</sup> || immediate<sub>15...0</sub>

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

# **DADDU**

#### **Doubleword Add Unsigned**

## **DADDU**

| 31 26               | 25 2 | 1 20 | 16 15 | 11 | 10 6  | 5                    | 0 |
|---------------------|------|------|-------|----|-------|----------------------|---|
| SPECIAL 0 0 0 0 0 0 | rs   | rt   |       | rd | 00000 | DADDU<br>1 0 1 1 0 1 |   |
| 6                   | 5    | 5    | ;     | 5  | 5     | 6                    |   |

#### **Format:**

DADDU rd, rs, rt

(MIPS III format)

#### **Description:**

The contents of general-purpose register *rs* and the contents of general-purpose register *rt* are added, and the result is stored in general-purpose register *rd*.

This operation is only defined in 64-bit mode and in 32-bit Kernel mode.

Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

The only difference between this instruction and the DADD instruction is that the DADDU instruction never causes an Integer Overflow exception.

## **Operation:**

64 T:  $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

*Note:* Same operation in the 32-bit Kernel mode.

## **Exceptions:**

## **DBREAK**

#### **Debug Break**

## **DBREAK**

| 31 26                   | 25 6                 | 5 | 0                     |
|-------------------------|----------------------|---|-----------------------|
| SPECIAL2<br>0 1 1 1 0 0 | 00000000000000000000 |   | DBREAK<br>1 1 1 1 1 1 |
| 6                       | 20                   |   | 6                     |

#### **Format:**

DBREAK

(VR5432 format)

#### **Description:**

The DBREAK instruction forces entry into Debug mode by causing a trap to the Debug Exception vector address (0xFFFF FFFF BFC0 1000). This instruction may only be executed in User, Supervisor, or Kernel mode. Execution in Debug mode results in undefined behavior.

Execution transitions to Debug mode at an instruction boundary, the program counter (PC) is saved in the DEPC register, and execution is redirected to the 64-bit Debug Exception vector (location 0xFFFF FFFF BFC0 1000).

Before the processor enters Debug mode, all instructions are flushed from the pipeline and all outstanding external bus transactions are completed. There may be a delay entering Debug mode to allow the pipeline flush and to allow all outstanding external transactions to complete. The processor stalls during this time.

The processor will not enter Debug mode at a branch delay slot instruction boundary. Instead, it stops either at the Branch instruction or the target of the branch. If a software or hardware breakpoint occurs for the branch delay slot instruction, the breakpoint occurs at the corresponding Branch instruction. If a single-step break is executed on a Branch instruction, both the branch and its delay slot are executed.

If the *DME* bit in the Status register is not set, a Reserved Instruction exception will occur when DBREAK is issued.

# **DBREAK**

**Debug Break** 

**DBREAK** 

(Continued)

## **Operation:**

32, 64 T: DBreakOperation ()

## **Exceptions:**

## **DDIV**

#### **Doubleword Divide**

# **DDIV**

| 31 26               | 25 | 21 20 | 16 15 |            | 6 | 5                   | 0 |
|---------------------|----|-------|-------|------------|---|---------------------|---|
| SPECIAL 0 0 0 0 0 0 | rs | rt    |       | 0000000000 |   | DDIV<br>0 1 1 1 1 0 |   |
| 6                   | 5  | 5     |       | 10         |   | 6                   |   |

#### **Format:**

DDIV rs, rt

(MIPS III format)

#### **Description:**

The contents of general-purpose register *rs* are divided by the contents of general-purpose register *rt*, treating both operands as signed integers. An Integer Overflow exception never occurs, and the result of this operation is undefined when the divisor is zero.

This instruction is usually executed after additional instructions to check for a zero divisor and for overflow.

When the operation completes, the quotient word of the doubleword result is stored in special register LO, and the remainder word of the doubleword result is stored in special register HI.

If either of the two preceding instructions is MFHI or MFLO, the results of those instructions are undefined. To obtain correct results, insert two or more additional instructions between MFHI or MFLO and the DDIV instruction.

This operation is only defined in 64-bit mode and 32-bit Kernel mode. Execution in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

## **Operation:**

| 64 | T–2:<br>T–1:<br>T: | LO<br>HI<br>LO<br>HI<br>LO | <ul> <li>← undefined</li> <li>← undefined</li> <li>← undefined</li> <li>← undefined</li> <li>← GPR[rs] div GPR[rt]</li> </ul> |
|----|--------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------|
|    | T:                 | LO                         |                                                                                                                               |
|    |                    | HI                         | $\leftarrow$ GPR[rs] mod GPR[rt]                                                                                              |

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

# **DDIVU**

#### **Doubleword Divide Unsigned**

## **DDIVU**

| 31 26               | 25 21 | 20 16 | 15 6       | 5 0                  |
|---------------------|-------|-------|------------|----------------------|
| SPECIAL 0 0 0 0 0 0 | rs    | rt    | 0000000000 | DDIVU<br>0 1 1 1 1 1 |
| 6                   | 5     | 5     | 10         | 6                    |

#### Format:

DDIVU rs, rt

(MIPS III format)

#### **Description:**

The contents of general-purpose register *rs* are divided by the contents of general-purpose register *rt*, treating both operands as unsigned integers. An Integer Overflow exception never occurs, and the result of this operation is undefined when the divisor is zero.

This instruction is usually executed after instructions to check for a zero divisor.

When the operation completes, the quotient (doubleword) is stored into special register LO and the remainder (doubleword) is stored into special register HI.

If either of the two preceding instructions is MFHI or MFLO, the results of those instructions are undefined. To obtain correct results, insert two or more instructions between MFHI or MFLO and the DDIVU instruction.

This operation is only defined for the VR5432 operating in 64-bit mode and in 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

## **Operation:**

| 64 | T-2: | LO<br>HI | ← undefined ← undefined                            |
|----|------|----------|----------------------------------------------------|
|    | T-1: | LO       | $\leftarrow$ undefined                             |
|    | T:   | HI<br>LO | ← undefined<br>← (0    GPR[rs]) div (0    GPR[rt]) |
|    |      | HI       | ← (0    GPR[rs]) mod (0    GPR[rt])                |

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

| DIV | Divide | DIV |
|-----|--------|-----|
|     |        |     |

| 31                  | 26 | 25 | 21 | 20 | 16 | 15        | 6 | 5 | 0                |
|---------------------|----|----|----|----|----|-----------|---|---|------------------|
| SPECIA<br>0 0 0 0 0 |    |    | rs |    | rt | 000000000 | 0 | 0 | DIV<br>1 1 0 1 0 |
| 6                   |    |    | 5  |    | 5  | 10        |   |   | 6                |

#### **Format:**

DIV rs, rt (MIPS I format)

#### **Description:**

The contents of general-purpose register *rs* are divided by the contents of general-purpose register *rt*, treating both operands as signed integers. An Overflow exception never occurs, and the result of this operation is undefined when the divisor is zero. In 64-bit mode, the result must be sign-extended, 32-bit values.

This instruction is usually executed after instructions to check for a zero divisor and for overflow

When the operation completes, the quotient (doubleword) is stored into special register LO and the remainder (doubleword) is stored into special register HI.

If either of the two preceding instructions is MFHI or MFLO, the results of those instructions are undefined. To obtain correct results, insert two or more additional instructions between MFHI or MFLO and the DIV instructions.

DIV Divide (continued)

DIV

## **Operation:**

| 32 | T–2: | LO<br>HI           | ← undefined ← undefined                                                                                                                                                                  |
|----|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | T–1: | LO<br>HI           | ← undefined ← undefined                                                                                                                                                                  |
|    | T:   | LO<br>HI           | ← GPR[rs] div GPR[rt] ← GPR[rs] mod GPR[rt]                                                                                                                                              |
| 64 | T–2: | LO<br>HI           | ← undefined ← undefined                                                                                                                                                                  |
|    | T–1: | LO<br>HI           | ← undefined ← undefined                                                                                                                                                                  |
|    | T:   | q<br>r<br>LO<br>HI | ← GPR[rs] <sub>310</sub> div GPR[rt] <sub>310</sub><br>← GPR[rs] <sub>310</sub> mod GPR[rt] <sub>310</sub><br>← $(q_{31})^{32} \parallel q_{310}$<br>← $(r_{31})^{32} \parallel r_{310}$ |

## **Exceptions:**

## **DIVU**

#### **Divide Unsigned**

# **DIVU**

| 31 26               | 25 2 | 1 20 | 16 | 15         | 6 | 5                   | 0 |
|---------------------|------|------|----|------------|---|---------------------|---|
| SPECIAL 0 0 0 0 0 0 | rs   | rt   |    | 0000000000 |   | DIVU<br>0 1 1 0 1 1 |   |
| 6                   | 5    | 5    | •  | 10         |   | 6                   |   |

#### Format:

DIVU rs. rt

(MIPS I format)

#### **Description:**

The contents of general-purpose register *rs* are divided by the contents of general-purpose register *rt*, treating both operands as unsigned integers. An Integer Overflow exception never occurs, and the result of this operation is undefined when the divisor is zero. In 64-bit mode, the result must be sign-extended, 32-bit values.

This instruction is usually executed after instructions to check for a zero divisor.

When the operation completes, the quotient (doubleword) is stored into special register LO and the remainder (doubleword) is stored into special register HI.

If either of the two preceding instructions is MFHI or MFLO, the results of those instructions are undefined. To obtain correct results, insert two or more additional instructions between MFHI or MFLO and the DIVU instruction.

# **DIVU**

# Divide Unsigned (continued)

# **DIVU**

## **Operation:**

| 32 | T-2: | LO | ← undefined                                                                    |
|----|------|----|--------------------------------------------------------------------------------|
|    |      | HI | ← undefined                                                                    |
|    | T–1: | LO | ← undefined                                                                    |
|    |      | HI | ← undefined                                                                    |
|    | T:   | LO | ← (0    GPR[rs]) div (0    GPR[rt])                                            |
|    | T_2· | HI | $\leftarrow$ (0    GPR[rs]) mod (0    GPR[rt])                                 |
| 64 | T-2: | LO | ← undefined                                                                    |
|    |      | HI | ← undefined                                                                    |
|    | T-1: | LO | ← undefined                                                                    |
|    |      | HI | ← undefined                                                                    |
|    | T:   | q  | $\leftarrow$ (0    GPR[rs] <sub>310</sub> ) div (0    GPR[rt] <sub>310</sub> ) |
|    |      | r  | $\leftarrow$ (0    GPR[rs] <sub>310</sub> ) mod (0    GPR[rt] <sub>310</sub> ) |
|    |      | LO | $\leftarrow (q_{31})^{32} \parallel q_{310}$                                   |
|    |      | HI | $\leftarrow (r_{31})^{32}    r_{310}$                                          |

## **Exceptions:**

# DMFC0

## Doubleword Move from System Control Coprocessor

# **DMFC0**

| 31 26               | 5 25 2           | 1 20 1 | 6 15 1 | 1 10                  | 0 |
|---------------------|------------------|--------|--------|-----------------------|---|
| COP0<br>0 1 0 0 0 0 | DMF<br>0 0 0 0 1 | rt     | rd     | 0 0 0 0 0 0 0 0 0 0 0 |   |
| 6                   | 5                | 5      | 5      | 11                    | _ |

#### Format:

DMFC0 rt, rd (MIPS III format)

#### **Description:**

The contents of coprocessor register *rd* of CP0 are stored in general-purpose register *rt*.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

The contents of the source coprocessor register *rd* are written to the 64-bit destination general-purpose register *rt*. The operation of a DMFC0 instruction on a 32-bit register of CP0 is undefined.

## **Operation:**

64 T: data  $\leftarrow$  CPR[0,rd]

T+1:  $GPR[rt] \leftarrow data$ 

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

Coprocessor Unusable exception (64-/32-bit User mode and Supervisor mode if CP0 is disabled)

Reserved Instruction exception (32-bit User or Supervisor mode)

# **DMTC0**

## Doubleword Move to System Control Coprocessor

# **DMTC0**

| 31 26          | 25 21        | 20 16 | 15 |                  | 0 |
|----------------|--------------|-------|----|------------------|---|
| COP0<br>010000 | DMT<br>00101 | rt    | rd | 0<br>00000000000 |   |
| 6              | 5            | 5     | •  | 16               |   |

#### **Format:**

DMTC0 rt, rd

(MIPS III format)

#### **Description:**

The contents of general-purpose register *rt* are loaded into coprocessor register *rd* of CP0.

This operation is defined in 64-bit mode or in 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

The contents of the source general-purpose register *rd* are written to the 64-bit destination coprocessor register *rt*. The operation of a DMTC0 instruction on a 32-bit register of CP0 is undefined.

Because the state of the virtual address translation system may be altered by this instruction, the operation of Load instructions, Store instructions, and TLB operations for the instructions immediately before and after this instruction are undefined.

## **Operation:**

64 T: data  $\leftarrow$  GPR[rt]

T+1: CPR[0, rd]  $\leftarrow$  data

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

Coprocessor Unusable exception (64-/32-bit User and Supervisor mode if CP0 is disabled)

Reserved Instruction exception (32-bit User or Supervisor mode)

# **DMULT**

#### **Doubleword Multiply**

# **DMULT**

| 31 26               | 25 | 21 20 | 16 | 15         | 6 | 5                    | 0 |
|---------------------|----|-------|----|------------|---|----------------------|---|
| SPECIAL 0 0 0 0 0 0 | rs | rt    |    | 0000000000 |   | DMULT<br>0 1 1 1 0 0 |   |
| 6                   | 5  | 5     | •  | 10         | • | 6                    |   |

#### **Format:**

DMULT rs, rt (MIPS III format)

#### **Description:**

The contents of general-purpose registers *rs* and *rt* are multiplied, treating both operands as signed integers. An Integer Overflow exception never occurs.

When the operation completes, the low-order doubleword is stored into special register LO and the high-order doubleword is stored into special register HI.

If either of the two preceding instructions is MFHI or MFLO, the results of these instructions are undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the DMULT instruction.

This operation is only defined in 64-bit mode and in 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

## **Operation:**

| 64 | T-2: LO<br>HI<br>T-1: LO<br>HI<br>T: t | <ul> <li>← undefined</li> <li>← undefined</li> <li>← undefined</li> <li>← undefined</li> <li>← GPR[rs] * GPR[rt]</li> </ul> |
|----|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
|    | I: t<br>LO                             | ← GPR[rs] " GPR[rt]<br>← t <sub>630</sub>                                                                                   |
|    | ΗI                                     | $\leftarrow t_{12764}$                                                                                                      |

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

# **DMULTU**

# Doubleword Multiply Unsigned

# **DMULTU**

| 31 26                  | 25 21 | 20 16 | 15 6       | 5 0                   |
|------------------------|-------|-------|------------|-----------------------|
| SPECIAL<br>0 0 0 0 0 0 | rs    | rt    | 0000000000 | DMULTU<br>0 1 1 1 0 1 |
| 6                      | 5     | 5     | 10         | 6                     |

#### **Format:**

DMULTU rs. rt

(MIPS III format)

#### **Description:**

The contents of general-purpose registers *rs* and *rt* are multiplied, treating both operands as unsigned integers. An Overflow exception never occurs.

When the operation completes, the low-order doubleword is stored into special register LO, and the high-order doubleword is stored into special register HI.

If either of the two preceding instructions is MFHI or MFLO, the results of these instructions are undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the DMULTU instruction.

This operation is defined in 64-bit mode and in 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

## **Operation:**

| 64 | T-2· | LO ← undefined                                             |
|----|------|------------------------------------------------------------|
| 0. |      | HI ← undefined                                             |
|    | т 4. |                                                            |
|    | 1-1. | LO ← undefined                                             |
|    |      | HI ← undefined                                             |
|    | T:   | $t \leftarrow (0 \mid\mid GPR[rs]) * (0 \mid\mid GPR[rt])$ |
|    |      | $LO \leftarrow t_{630}$                                    |
|    |      | HI ←t <sub>12764</sub>                                     |

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

# **DRET**

#### **Debug Return**

# **DRET**



#### **Format:**

DRET (V<sub>R</sub>5432 format)

#### **Description:**

The DRET instruction returns from Debug mode to the mode in effect (User, Supervisor, or Kernel mode) when the last debug break event has occurred. Control is passed to the instruction pointed to by the Debug Exception PC (DEPC) register. Unlike most jumps and branches, the execution of which also executes the next instruction (the one in the delay slot), DRET does not execute a delay slot instruction. The DRET instruction must not be placed in a branch delay slot.

#### **Operation:**

32, 64 T: DRetOperation ()

## **Exceptions:**

# **DROR**

#### **Doubleword Rotate Right**

# **DROR**

| 31              | 26 | 25    | 21  | 20 | 16 | 15 | 11 | 1 10 |    | 6 | 5 |                   | 0 |
|-----------------|----|-------|-----|----|----|----|----|------|----|---|---|-------------------|---|
| SPEC<br>0 0 0 0 |    | 0 0 0 | 0 1 | rt |    |    | rd |      | sa |   | 1 | DROR<br>1 1 0 1 0 |   |
| 6               |    | 5     | 5   | į  | 5  |    | 5  |      | 5  |   |   | 6                 |   |

#### **Format:**

DROR rd, rt, sa

(VR5432 format)

## **Description:**

The contents of general-purpose register rt are rotated right by sa bits, and the result is stored in general-purpose register rd.

## **Operation:**

32, 64T:

 $\mathsf{GPR}[\mathsf{rd}] \leftarrow \mathsf{GPR}[\mathsf{rt}]_{sa\text{-}1\dots0} \, || \, \mathsf{GPR}[\mathsf{rt}]_{63\dots sa}$ 

## **Exceptions:**

406

# DROR32

## Doubleword Rotate Right Plus 32

# DROR32

| 31              | 26 | 25   | 21  | 20 | 16 | 15 | 11 | 10 |    | 6 | 5 |                     | 0 |
|-----------------|----|------|-----|----|----|----|----|----|----|---|---|---------------------|---|
| SPEC<br>0 0 0 0 |    | 0000 | 0 1 | r  | t  |    | rd |    | sa |   |   | DROR32<br>1 1 1 1 0 |   |
| 6               |    | 5    |     |    | 5  |    | 5  |    | 5  |   |   | 6                   |   |

#### **Format:**

DROR32 rd, rt, sa

(VR5432 format)

## **Description:**

The contents of general-purpose register rt are rotated right by sa + 32 bits, and the result is stored in general-purpose register rd.

## **Operation:**

32, 64T: s = sa + 32

 $GPR[rd] \leftarrow GPR[rt]_{s-1...0} \parallel GPR[rt]_{63...s}$ 

## **Exceptions:**

# **DRORV**

## Doubleword Rotate Right Variable

# **DRORV**

| 31                  | 26 | 25 | 21 | 20 | 16 | 15 |    | 11 | 10         | 6   | 5 |                | 0 |
|---------------------|----|----|----|----|----|----|----|----|------------|-----|---|----------------|---|
| SPECIA<br>0 0 0 0 0 |    | rs | 6  | r  | t  |    | rd |    | 1<br>0 0 0 | 0 1 | 0 | DRORV<br>10110 |   |
| 6                   |    | į  | 5  |    | 5  |    | 5  | •  | 5          |     |   | 6              |   |

#### **Format:**

DRORV rd, rt, rs

(VR5432 format)

#### **Description:**

The contents of general-purpose register *rt* are rotated right by the number of bits specified by the low-order five bits of general-purpose register *rs*. The result is stored in general-purpose register *rd*.

## **Operation:**

32, 64T: s

 $s \leftarrow \text{GPR}[\text{rs}]_{4...0}$ 

 $\mathsf{GPR}[\mathsf{rd}] \leftarrow \mathsf{GPR}[\mathsf{rt}]_{s\text{-}1\dots0} \parallel \mathsf{GPR}[\mathsf{rt}]_{63\dots s}$ 

## **Exceptions:**

# **DSLL**

#### **Doubleword Shift Left Logical**

# **DSLL**

| 31 20               | 6 25    | 21  | 20 | 16 | 15 | 11 | 10 | 6  | 5 5 |                   | 0 |
|---------------------|---------|-----|----|----|----|----|----|----|-----|-------------------|---|
| SPECIAL 0 0 0 0 0 0 | 0 0 0 0 | 0 0 | rt |    | ro | b  |    | sa | 1   | DSLL<br>1 1 0 0 0 |   |
| 6                   | 5       |     | 5  |    | 5  |    |    | 5  |     | 6                 |   |

#### Format:

DSLL rd, rt, sa (MIPS III format)

### **Description:**

The contents of general-purpose register *rt* are shifted left by *sa* bits, inserting zeros into the low-order bits. The result is stored in general-purpose register *rd*.

This operation is defined in 64-bit mode and in 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

### **Operation:**

64 T:  $s \leftarrow 0 \parallel sa$   $GPR[rd] \leftarrow GPR[rt]_{(63-s)...0} \parallel 0^{s}$ 

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

# **DSLLV**

# Doubleword Shift Left Logical Variable

# **DSLLV**

| 31 26               | 25 2 | 21 20 | 16 15 | 11 | 10 6  | 5 0                  |
|---------------------|------|-------|-------|----|-------|----------------------|
| SPECIAL 0 0 0 0 0 0 | rs   | rt    |       | rd | 00000 | DSLLV<br>0 1 0 1 0 0 |
| 6                   | 5    | 5     |       | 5  | 5     | 6                    |

#### **Format:**

DSLLV rd, rt, rs (MIPS III format)

#### **Description:**

The contents of general-purpose register rt are shifted left by the number of bits specified by the low-order six bits contained in general-purpose register rs, inserting zeros into the low-order bits. The result is stored in general-purpose register rd.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

### **Operation:**

64 T: 
$$s \leftarrow GPR[rs]_{5...0}$$
  
 $GPR[rd] \leftarrow GPR[rt]_{(63-s)...0} \parallel 0^s$ 

*Note:* Same operation in 32-bit Kernel mode.

# **Exceptions:**

# DSLL32

### Doubleword Shift Left Logical Plus 32

# DSLL32

| 31 | 26             | 25 21 | 20 16 | 3 15 1 | 1 10 6 | 5 0                   |
|----|----------------|-------|-------|--------|--------|-----------------------|
|    | PECIAL<br>0000 | 00000 | rt    | rd     | sa     | DSLL32<br>1 1 1 1 0 0 |
|    | 6              | 5     | 5     | 5      | 5      | 6                     |

#### **Format:**

DSLL32 rd, rt, sa

(MIPS III format)

### **Description:**

The contents of general-purpose register rt are shifted left by 32 + sa bits, inserting zeros into the low-order bits. The result is stored in general-purpose register rd.

This operation is defined in 64-bit mode and in 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

### **Operation:**

64 T: s ← 1 || sa

 $GPR[rd] \leftarrow GPR[rt]_{(63-s)...0} \parallel 0^s$ 

*Note:* Same operation in 32-bit Kernel mode.

# **Exceptions:**

# **DSRA**

### Doubleword Shift Right Arithmetic

# **DSRA**

| 31                     | 26 | 25 2  | 1 | 20 | 16 | 15 | 11 | 10 |    | 6 | 5 |                   | 0 |
|------------------------|----|-------|---|----|----|----|----|----|----|---|---|-------------------|---|
| SPECIAI<br>0 0 0 0 0 0 |    | 00000 |   | rt |    |    | rd |    | sa |   | 1 | DSRA<br>1 1 0 1 1 |   |
| 6                      |    | 5     |   | 5  |    |    | 5  |    | 5  |   |   | 6                 |   |

#### **Format:**

DSRA rd, rt, sa

(MIPS III format)

#### **Description:**

The contents of general-purpose register *rt* are shifted right by *sa* bits, sign extending the high-order bits. The result is stored in general-purpose register *rd*.

This operation is defined in 64-bit mode and in 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

#### **Operation:**

64 T: 
$$s \leftarrow 0 \parallel sa$$
 
$$GPR[rd] \leftarrow (GPR[rt]_{63})^{s} \parallel GPR[rt]_{63...s}$$

Note:

Same operation in 32-bit Kernel mode.

## **Exceptions:**

# **DSRAV**

# Doubleword Shift Right Arithmetic Variable

# **DSRAV**

| 31 26                  | 25 21 | 20 16 | 15 11 | 10 6      | 5 0                  |
|------------------------|-------|-------|-------|-----------|----------------------|
| SPECIAL<br>0 0 0 0 0 0 | rs    | rt    | rd    | 0 0 0 0 0 | DSRAV<br>0 1 0 1 1 1 |
| 6                      | 5     | 5     | 5     | 5         | 6                    |

#### **Format:**

DSRAV rd. rt. rs

(MIPS III format)

### **Description:**

The contents of general-purpose register *rt* are shifted right by the number of bits specified by the low-order six bits of general-purpose register *rs*, sign extending the high-order bits. The result is stored in general-purpose register *rd*.

This operation is defined in 64-bit mode and in 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

### **Operation:**

64 T:  $s \leftarrow GPR[rs]_{5...0}$  $GPR[rd] \leftarrow (GPR[rt]_{63})^{s} || GPR[rt]_{63...s}$ 

*Note:* Same operation in 32-bit Kernel mode.

### **Exceptions:**

# DSRA32

## Doubleword Shift Right Arithmetic Plus 32

# DSRA32

| 31 26               | 25 21     | 20 16 | 5 15 11 | 10 6 | 5 0                   |
|---------------------|-----------|-------|---------|------|-----------------------|
| SPECIAL 0 0 0 0 0 0 | 0 0 0 0 0 | rt    | rd      | sa   | DSRA32<br>1 1 1 1 1 1 |
| 6                   | 5         | 5     | 5       | 5    | 6                     |

#### **Format:**

DSRA32 rd, rt, sa

(MIPS III format)

#### **Description:**

The contents of general-purpose register rt are shifted right by 32 + sa bits, sign extending the high-order bits. The result is stored in general-purpose register rd.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

### **Operation:**

64 T: s ←1 || sa

 $\mathsf{GPR}[\mathsf{rd}] \leftarrow (\mathsf{GPR}[\mathsf{rt}]_{63})^s \mid\mid \mathsf{GPR}[\mathsf{rt}]_{63\dots s}$ 

*Note:* Same operation in 32-bit Kernel mode.

### **Exceptions:**

# **DSRL**

# Doubleword Shift Right Logical

# **DSRL**

| 31   | 26 | 25   | 21  | 20 | 16 | 15 | 1  | 1 10 |    | 6 | 5 |                   | 0 |
|------|----|------|-----|----|----|----|----|------|----|---|---|-------------------|---|
| SPE( |    | 0000 | 0 ( | rt |    |    | rd |      | sa |   | 1 | DSRL<br>1 1 0 1 0 |   |
| 6    |    | 5    |     | 5  |    |    | 5  |      | 5  |   |   | 6                 |   |

#### **Format:**

DSRL rd, rt, sa

(MIPS III format)

### **Description:**

The contents of general-purpose register *rt* are shifted right by *sa* bits, inserting zeros into the high-order bits. The result is stored in general-purpose register *rd*.

This operation is defined in 64-bit mode and in 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

### **Operation:**

64 T: 
$$s \leftarrow 0 \parallel sa$$

$$GPR[rd] \leftarrow 0^{s} \parallel GPR[rt]_{63...}$$

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

# **DSRLV**

# Doubleword Shift Right Logical Variable

# **DSRLV**

| 31 26                  | 25 21 | 20 16 | 15 11 | 10 6      | 5 0                  |
|------------------------|-------|-------|-------|-----------|----------------------|
| SPECIAL<br>0 0 0 0 0 0 | rs    | rt    | rd    | 0 0 0 0 0 | DSRLV<br>0 1 0 1 1 0 |
| 6                      | 5     | 5     | 5     | 5         | 6                    |

#### **Format:**

DSRLV rd, rt, rs

(MIPS III format)

## **Description:**

The contents of general-purpose register *rt* are shifted right by the number of bits specified by the low-order six bits of general-purpose register *rs*, inserting zeros into the high-order bits. The result is stored in general-purpose register *rd*.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

# **Operation:**

64

T:  $s \leftarrow GPR[rs]_{5...0}$  $GPR[rd] \leftarrow 0^{s} || GPR[rt]_{63...s}$ 

Note:

Same operation in 32-bit Kernel mode.

# **Exceptions:**

# DSRL32

### Doubleword Shift Right Logical Plus 32

# DSRL32

| 31 | 26            | 25      | 21  | 20 | 16 | 15 | 11 | 10 | 6  | 5 |                 | 0 |
|----|---------------|---------|-----|----|----|----|----|----|----|---|-----------------|---|
|    | CIAL<br>0 0 0 | 0 0 0 0 | 0 0 | rt |    | I  | rd |    | sa |   | DSRL32<br>11110 |   |
|    | 6             | 5       |     | 5  | 5  | į  | 5  |    | 5  |   | 6               | - |

#### **Format:**

DSRL32 rd, rt, sa

### **Description:**

The contents of general-purpose register rt are shifted right by 32 + sa bits, inserting zeros into the high-order bits. The result is stored in general-purpose register rd.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

## **Operation:**

64 T: 
$$s \leftarrow 1 \parallel sa$$
 
$$GPR[rd] \leftarrow 0^{s} \parallel GPR[rt]_{63...s}$$

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

# **DSUB**

#### **Doubleword Subtract**

# **DSUB**

| 31                  | 26 | 25 | 21 | 20 | 16 | 15 |    | 11 | 10  | 6     | 5 |                   | 0 |
|---------------------|----|----|----|----|----|----|----|----|-----|-------|---|-------------------|---|
| SPECIA<br>0 0 0 0 0 |    | rs |    | rt |    |    | rd |    | 0 0 | 0 0 0 | 1 | DSUB<br>0 1 1 1 0 |   |
| 6                   |    | 5  |    | 5  |    |    | 5  | •  |     | 5     |   | 6                 |   |

#### **Format:**

DSUB rd, rs, rt

(MIPS III format)

### **Description:**

The contents of general-purpose register *rt* are subtracted from the contents of general-purpose register *rs*, and the result is stored in general-purpose register *rd*.

An Integer Overflow exception takes place if the carries-out of bits 62 and 63 differ (a two's-complement overflow). The contents of destination register rd are not modified when an Integer Overflow exception occurs.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

### **Operation:**

64 T:  $GPR[rd] \leftarrow GPR[rs] - GPR[rt]$ 

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

Integer Overflow exception Reserved Instruction exception

# **DSUBU**

#### **Doubleword Subtract Unsigned**

# **DSUBU**

| 31 26               | 25 21 | 20 16 | 5 15 11 | 10 6      | 5 0                  |
|---------------------|-------|-------|---------|-----------|----------------------|
| SPECIAL 0 0 0 0 0 0 | rs    | rt    | rd      | 0 0 0 0 0 | DSUBU<br>1 0 1 1 1 1 |
| 6                   | 5     | 5     | 5       | 5         | 6                    |

#### **Format:**

DSUBU rd, rs, rt

(MIPS III format)

### **Description:**

The contents of general-purpose register *rt* are subtracted from the contents of general-purpose register *rs*, and the result is stored in general-purpose register *rd*.

The only difference between this instruction and the DSUB instruction is that the DSUBU instruction never causes an Integer Overflow exception.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

### **Operation:**

64 T:  $GPR[rd] \leftarrow GPR[rs] - GPR[rt]$ 

*Note:* Same operation in 32-bit Kernel mode.

## **Exceptions:**

# **ERET**

#### **Return from Exception**

# **ERET**

| 31 26               | 25 2    | 24 6               | 5 0            |
|---------------------|---------|--------------------|----------------|
| COP0<br>0 1 0 0 0 0 | CO<br>1 | 000000000000000000 | ERET<br>011000 |
| 6                   | 1       | 19                 | 6              |

#### **Format:**

**ERET** 

(MIPS III format)

#### **Description:**

ERET is for returning from an interrupt, exception, or error exception. Unlike a Branch or Jump instruction, ERET does not execute a delay slot instruction.

The ERET instruction must not itself be placed in a branch delay slot.

If the ERL bit of the Status register is set  $(SR_2 = 1)$ , load the contents of the ErrorEPC register to the PC and clear the ERL bit to zero. Otherwise  $(SR_2 = 0)$ , load the PC from the EPC, and clear the EXL bit of the Status register to zero  $(SR_1 = 0)$ .

An ERET instruction executed between an LL instruction and an SC instruction causes the SC instruction to fail, since the ERET instruction clears the *LL* bit to zero.

### **Operation:**

```
32, 64 \qquad \text{T: if } \mathsf{SR}_2 = 1 \text{ then} \\ \mathsf{PC} \leftarrow \mathsf{ErrorEPC} \\ \mathsf{SR} \leftarrow \mathsf{SR}_{31\dots3} \parallel 0 \parallel \mathsf{SR}_{1\dots0} \\ \mathsf{else} \\ \mathsf{PC} \leftarrow \mathsf{EPC} \\ \mathsf{SR} \leftarrow \mathsf{SR}_{31\dots2} \parallel 0 \parallel \mathsf{SR}_0 \\ \mathsf{endif} \\ \mathsf{LLbit} \leftarrow 0
```

### **Exceptions:**

Coprocessor Unusable exception





#### **Format:**

J target (MIPS I format)

#### **Description:**

The 26-bit target is shifted left two bits and combined with the high-order four bits of the address of the delay slot to calculate the target address. The program unconditionally jumps to this calculated address with a delay of one instruction.

Because instructions must be word aligned, a J instruction must specify an address where the low-order two bits are zero. If these low-order two bits are not zero, an Address Error exception will occur when the Jump target instruction is fetched.

### **Operation:**

# **Exceptions:**

**JAL** 

#### Jump and Link

**JAL** 

| 31 26              | 25 0   |
|--------------------|--------|
| JAL<br>0 0 0 0 1 1 | target |
| 6                  | 26     |

#### **Format:**

JAL target

(MIPS I format)

### **Description:**

The 26-bit target is shifted left two bits and combined with the high-order four bits of the address of the delay slot to calculate the address. The program unconditionally jumps to this calculated address with a delay of one instruction. The address of the instruction after the delay slot is placed in the link register, *r31*.

Because instructions must be word aligned, a JAL instruction must specify an address where the low-order two bits are zero. If these low-order two bits are not zero, an Address Error exception will occur when the Jump target instruction is fetched.

## **Operation:**

32 T: temp ← target

 $\mathsf{GPR}[31] \leftarrow \mathsf{PC} + 8$ 

T+1: PC  $\leftarrow$  PC  $_{31\dots28}$  || temp ||  $0^2$ 

64 T:  $temp \leftarrow target$ 

GPR[31] ← PC + 8

T+1: PC  $\leftarrow$  PC  $_{63...28}$  || temp ||  $0^2$ 

## **Exceptions:**

# **JALR**

#### **Jump and Link Register**

# **JALR**

| 3′ | 1 26                   | 25 | 21 | 20 16 | 15 | 11 | 10 6  | 5 | 0                   |
|----|------------------------|----|----|-------|----|----|-------|---|---------------------|
|    | SPECIAL<br>0 0 0 0 0 0 | rs |    | 00000 | rd |    | 00000 | ( | JALR<br>0 0 1 0 0 1 |
|    | 6                      | 5  |    | 5     | 5  |    | 5     |   | 6                   |

#### **Format:**

JALR rs (MIPS I format, rd = 31 implied)

JALR rd, rs (MIPS I format)

### **Description:**

The program unconditionally jumps to the address contained in general-purpose register rs, with a delay of one instruction. The address of the instruction after the delay slot is stored in general-purpose register rd. The default value of rd, if omitted in the assembly language instruction, is 31.

Register numbers *rs* and *rd* should not be equal, because such an instruction does not have the same effect when re-executed. If they are equal, the contents of *rs* are destroyed by storing a link address. However, if an attempt is made to execute this instruction, an exception will not occur, and the result of executing such an instruction is undefined.

Because instructions must be word aligned, a JALR instruction must specify a target register (*rs*) that contains an address where the low-order two bits are zero. If these low-order two bits are not zero, an Address Error exception will occur when the Jump target instruction is fetched.

### **Operation:**

32, 64 T:  $temp \leftarrow GPR [rs]$ 

 $GPR[rd] \leftarrow PC + 8$ 

T+1: PC ← temp

## **Exceptions:**

**JR** 

### **Jump Register**

**JR** 

| 31                  | 26 | 25 | 21 20             | 6 5 | 0            |
|---------------------|----|----|-------------------|-----|--------------|
| SPECIAL 0 0 0 0 0 0 |    | rs | 00000000000000000 |     | JR<br>001000 |
| 6                   |    | 5  | 15                |     | 6            |

#### **Format:**

JR rs

(MIPS I format)

### **Description:**

The program unconditionally jumps to the address contained in general-purpose register rs, with a delay of one instruction.

Because instructions must be word aligned, a JR instruction must specify a target register (rs) that contains an address where the low-order two bits are zero. If these low-order two bits are not zero, an Address Error exception will occur when the Jump target instruction is fetched.

## **Operation:**

32, 64

T:  $temp \leftarrow GPR[rs]$ 

T+1:

 $PC \leftarrow temp$ 

# **Exceptions:**

| LB Load E | yte LB |
|-----------|--------|
|-----------|--------|

| 31 | 26          | 25   | 21 | 20 |    | 16 | 15     | 0 |
|----|-------------|------|----|----|----|----|--------|---|
| 1  | LB<br>00000 | base |    |    | rt |    | offset |   |
|    | 6           | 5    |    |    | 5  |    | 16     | , |

#### **Format:**

LB rt, offset (base) (MIPS I format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of the byte at the memory location specified by the address are sign extended and loaded into general-purpose register *rt*.

#### **Operation:**

### **Exceptions:**

TLB Miss exception
TLB Invalid exception
Bus Error exception
Address Error exception

# **LBU**

### **Load Byte Unsigned**

**LBU** 

| 31 26              | 25 21 | 20 16 | 15     | ) |
|--------------------|-------|-------|--------|---|
| LBU<br>1 0 0 1 0 0 | base  | rt    | offset |   |
| 6                  | 5     | 5     | 16     | _ |

#### **Format:**

LBU rt, offset(base)

(MIPS I format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of the byte at the memory location specified by the address are zero extended and loaded into general-purpose register *rt*.

#### **Operation:**

### **Exceptions:**

TLB Miss exception TLB Invalid exception
Bus Error exception Address Error exception

| LD | Load Doubleword | LD |
|----|-----------------|----|
|----|-----------------|----|

| 31  | 26            | 25   | 21 | 20 | 1  | 6 | 15     | 0 |
|-----|---------------|------|----|----|----|---|--------|---|
| 1 1 | LD<br>0 1 1 1 | base |    |    | rt |   | offset |   |
|     | 6             | 5    |    |    | 5  | • | 16     | _ |

#### **Format:**

LD rt, offset (base) (MIPS III format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of the 64-bit doubleword at the memory location specified by the address are loaded into general-purpose register *rt*.

If any of the low-order three bits of the address are not zero, an Address Error exception occurs.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

### **Operation:**

*Note:* In 32-bit Kernel mode, the high-order 32 bits are ignored during virtual address creation.

### **Exceptions:**

TLB Miss exception
TLB Invalid exception
Bus Error exception
Address Error exception
Reserved Instruction exception

# **LDCz**

#### Load Doubleword to Coprocessor z

# **LDCz**

| 31 2                | 6 25 | 5 21 | 20 | 16 | 15 0   |  |
|---------------------|------|------|----|----|--------|--|
| LDCz<br>1 1 0 1 x x | 1    | base |    | rt | offset |  |
| 6                   |      | 5    |    | 5  | 16     |  |

#### **Format:**

LDCz rt, offset (base) (MIPS II format)

### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The processor loads a doubleword from the addressed memory location to CPz. The manner in which each coprocessor uses the data is defined by the individual coprocessor specifications.

If any of the low-order three bits of the address are not zero, an Address Error exception takes place.

This instruction is not valid for use with CP0.

When CP1 is specified, the FR bit of the Status register equals zero and the least-significant bit in the rt field is not zero; the operation of the instruction is undefined. If the FR bit equals one, an odd or even register is specified by rt.

# **LDCz**

# Load Doubleword to Coprocessor z (continued)

**LDCz** 

#### **Operation:**

T: vAddr ← ((offset<sub>15</sub>)<sup>16</sup> || offset<sub>15...0</sub>) + GPR[base] (pAddr, uncached) ← AddressTranslation (vAddr, DATA) mem ← LoadMemory (uncached, DOUBLEWORD, pAddr, vAddr, DATA) COPzLD (rt, mem)
 T: vAddr ← ((offset<sub>15</sub>)<sup>48</sup> || offset<sub>15...0</sub>) + GPR[base] (pAddr, uncached) ← AddressTranslation (vAddr, DATA) mem ← LoadMemory (uncached, DOUBLEWORD, pAddr, vAddr, DATA) COPzLD (rt, mem)

#### **Exceptions:**

TLB Miss exception
TLB Invalid exception
Bus Error exception
Address Error exception
Coprocessor Unusable exception

## **Opcode Bit Encoding:**



#### Load Doubleword Left

LDL

| 31               | 26 | 25   | 21 | 20 | 16 | 15     | 0 |
|------------------|----|------|----|----|----|--------|---|
| LDL<br>0 1 1 0 1 | 0  | base |    | rt |    | offset |   |
| 6                |    | 5    |    | 5  |    | 16     |   |

Format:

LDL rt, offset (base) (MIPS III format)

#### **Description:**

This instruction is used in combination with the LDR instruction to load the doubleword data in the memory that is not at the word boundary to general-purpose register *rt*. The LDL instruction loads the higher portion of the data to the register, while the LDR instruction loads the lower portion.

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to generate a virtual address that can specify any byte. Of the doubleword data in the memory where the most-significant byte is specified by the generated address, only the data at the same word boundary as the target address is loaded and stored to the higher portion of general-purpose register *rt*. The remaining portion of the register is not affected. Depending on the address specified, the number of bytes to be loaded changes from 1 to 8.

In other words, first the addressed byte is stored to the most-significant byte position of general-purpose register rt. If there is data of the low-order byte that follows the same doubleword boundary, the operation to store this data to the next byte of general-purpose register rt is repeated. The remaining low-order byte is not affected.



# Load Doubleword Left (continued)



The contents of general-purpose register *rt* are internally bypassed within the processor, so that no NOP instruction is needed between an immediately preceding Load instruction that targets general-purpose register *rt* and a subsequent LDL (or LDR) instruction.

The Address Error exception does not occur even if the specified address is not at the doubleword boundary.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

#### **Operation:**

64 T: 
$$vAddr \leftarrow ((offset_{15})^{48} || offset_{15...0}) + GPR[base]$$
 $(pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA)$ 
 $pAddr \leftarrow pAddr_{PSIZE-1...3} || (pAddr_{2...0} \text{ xor ReverseEndian}^3)$ 
if  $BigEndianMem = 0$  then
$$pAddr \leftarrow pAddr_{PSIZE-1...3} || 0^3$$

$$endif$$

$$byte \leftarrow vAddr_{2...0} \text{ xor BigEndianCPU}^3$$

$$mem \leftarrow LoadMemory (uncached, byte, pAddr, vAddr, DATA)$$
 $GPR[rt] \leftarrow mem_{7+8*byte...0} || GPR[rt]_{55-8*byte...0}$ 

Note: In 32-bit Kernel mode, the high-order 32 bits are ignored during virtual address creation.

# Load Doubleword Left (continued)

LDL

The relationship between the address given to the LDL instruction and the result (bytes for registers) is shown below:

| LDL      |   |   |   |   |   |   |   |   |  |
|----------|---|---|---|---|---|---|---|---|--|
| Register | Α | В | С | D | Е | F | G | Н |  |
| Memory   | I | J | K | L | М | N | 0 | Р |  |

|                     | BigEndianC     | PU = | 0   | BigEndianCPU = 1 |             |      |     |     |
|---------------------|----------------|------|-----|------------------|-------------|------|-----|-----|
|                     |                |      | Off | set              |             |      | Off | set |
| vAddr <sub>20</sub> | Destination    | Type | LEM | BEM              | Destination | Туре | LEM | BEM |
| 0                   | PBCDEFGH       | 0    | 0   | 7                | IJKLMNOP    | 7    | 0   | 0   |
| 1                   | OPCDEFGH       | 1    | 0   | 6                | JKLMNOPH    | 6    | 0   | 1   |
| 2                   | NOPDEFGH       | 2    | 0   | 5                | KLMNOPGH    | 5    | 0   | 2   |
| 3                   | MNOPEFGH       | 3    | 0   | 4                | LMNOPFGH    | 4    | 0   | 3   |
| 4                   | LMNOPFGH       | 4    | 0   | 3                | MNOPEFGH    | 3    | 0   | 4   |
| 5                   | KLMNOPGH       | 5    | 0   | 2                | NOPDEFGH    | 2    | 0   | 5   |
| 6                   | J K L MN O P H | 6    | 0   | 1                | OPCDEFGH    | 1    | 0   | 6   |
| 7                   | IJKLMNOP       | 7    | 0   | 0                | PBCDEFGH    | 0    | 0   | 7   |

Note: Type: Access type output to memory (refer to Table 16-3 on

page 324 for information on byte access within a double-

word)

 $\textit{Offset}: \quad pAddr_{2...0} \ Output \ to \ memory$ 

LEM Little-endian memory (BigEndianMem = 0)
BEM Big-endian memory (BigEndianMem = 1)

# Load Doubleword Left (continued)

**LDL** 

## **Exceptions:**

TLB Miss exception
TLB Invalid exception
Bus Error exception
Address Error exception
Reserved Instruction exception

#### **Load Doubleword Right**

LDR

| 31 | 26                 | 25 21 | 20 16 | 15 0   |
|----|--------------------|-------|-------|--------|
|    | LDR<br>0 1 1 0 1 1 | base  | rt    | offset |
|    | 6                  | 5     | 5     | 16     |

#### **Format:**

LDR rt, offset (base)

(MIPS III format)

#### **Description:**

This instruction is combined with the LDL instruction to load the word data in the memory that is not at the word boundary to general-purpose register *rt*. The LDL instruction loads the higher portion of the data to the register, while the LDR instruction loads the lower portion.

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to generate a virtual address that can specify any byte. Of the word data in memory where the least-significant byte is specified by the generated address, only the data at the same doubleword boundary as the target address is loaded and stored to the lower portion of general-purpose register *rt*. The remaining portion of the register is not affected. Depending on the address specified, the number of bytes to be loaded changes from 1 to 8.

In other words, first the addressed byte is stored to the least-significant byte position of general-purpose register rt. If there is data of the high-order byte that follows the same doubleword boundary, the operation to store this data to the next byte of general-purpose register rt is repeated. The remaining high-order byte is not affected.



# Load Doubleword Right (continued)

**LDR** 

The contents of general-purpose register *rt* are bypassed within the processor so that no NOP instruction is needed between an immediately preceding Load instruction that targets general-purpose register *rt* and a subsequent LDR (or LDL) instruction.

The Address Error exception does not occur even if the specified address is not located at the doubleword boundary.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

#### **Operation:**

```
64 T: vAddr \leftarrow ((offset<sub>15</sub>)<sup>48</sup> || offset<sub>15...0</sub>) + GPR[base] (pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA) pAddr \leftarrow pAddr<sub>PSIZE-1...3</sub> || (pAddr<sub>2...0</sub> xor ReverseEndian<sup>3</sup>) if BigEndianMem = 1 then pAddr \leftarrow pAddr<sub>31...3</sub> || 0<sup>3</sup> endif byte \leftarrow vAddr<sub>2...0</sub> xor BigEndianCPU<sup>3</sup> mem \leftarrow LoadMemory (uncached, DOUBLEWORD - byte, pAddr, vAddr, DATA) GPR[rt] \leftarrow GPR[rt]<sub>63...64-8*byte</sub> || mem<sub>63...8*byte</sub>
```

Note: In 32-bit Kernel mode, the high-order 32 bits are ignored during virtual address creation.

# Load Doubleword Right (continued)

**LDR** 

The relationship between the address given to the LDR instruction and the result (bytes for registers) is shown below:

| LDR      |   |   |   |   |   |   |   |   |   |
|----------|---|---|---|---|---|---|---|---|---|
| Register | Α | В | С | D | Е | F | G | Η |   |
| Memory   | I | J | K | L | М | N | 0 | Р | ] |
|          |   |   |   |   |   |   |   |   | J |

|                     | BigEndian   | PU = | 0   | BigEndianC | PU              | = 1 |     |     |
|---------------------|-------------|------|-----|------------|-----------------|-----|-----|-----|
|                     |             |      | Of  | fset       |                 |     | Off | set |
| vAddr <sub>20</sub> | Destination | Туре | LEM | BEM        | Destination Ty  | ype | LEM | BEM |
| 0                   | IJKLMNOP    | 7    | 0   | 0          | ABCDEFGI        | 0   | 7   | 0   |
| 1                   | AIJKLMNO    | 6    | 1   | 0          | A B C D E F I J | 1   | 6   | 0   |
| 2                   | ABIJKLMN    | 5    | 2   | 0          | ABCDEIJK        | 2   | 5   | 0   |
| 3                   | ABCIJKLM    | 4    | 3   | 0          | ABCDIJKL        | 3   | 4   | 0   |
| 4                   | ABCDIJKL    | 3    | 4   | 0          | ABCIJKLM        | 4   | 3   | 0   |
| 5                   | ABCDEIJK    | 2    | 5   | 0          | ABIJKLMN        | 5   | 2   | 0   |
| 6                   | ABCDEFIJ    | 1    | 6   | 0          | AIJKLMNO        | 6   | 1   | 0   |
| 7                   | ABCDEFGI    | 0    | 7   | 0          | IJKLMNOP        | 7   | 0   | 0   |

Note: Type: Access type output to memory (refer to Table 16-3 on

page 324 for information on byte access within a double-

word)

Offset: pAddr<sub>2...0</sub> Output to memory

LEM Little-endian memory (BigEndianMem = 0)
BEM Big-endian memory (BigEndianMem = 1)

# Load Doubleword Right (continued)

**LDR** 

## **Exceptions:**

TLB Miss exception
TLB Invalid exception
Bus Error exception
Address Error exception
Reserved Instruction exception

| LH | ∟oad Halfword |  | H |  |
|----|---------------|--|---|--|
|----|---------------|--|---|--|

| 31  | 26              | 25   | 21 | 20 |    | 16 | 3 15 0 |
|-----|-----------------|------|----|----|----|----|--------|
| 1 0 | LH<br>0 0 0 0 1 | base |    |    | rt |    | offset |
|     | 6               | 5    |    |    | 5  |    | 16     |

#### **Format:**

LH rt, offset (base) (MIPS I format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of the halfword at the memory location specified by the address are sign extended and loaded into general-purpose register *rt*.

If the least-significant bit of the address is not zero, an Address Error exception occurs.

### **Operation:**

#### **Exceptions:**

TLB Miss exception TLB Invalid exception Bus Error exception Address Error exception

# LHU

#### Load Halfword Unsigned

# LHU

| 31               | 26 | 25 | 2    | 21 | 20 |    | 16 | 3 15 0 |
|------------------|----|----|------|----|----|----|----|--------|
| LHU<br>1 0 0 1 0 | 1  |    | base |    |    | rt |    | offset |
| 6                |    |    | 5    | •  |    | 5  |    | 16     |

#### Format:

LHU rt, offset (base) (MIPS I format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of the halfword at the memory location specified by the address are zero extended and loaded into general-purpose register *rt*.

If the least-significant bit of the address is not zero, an Address Error exception occurs.

## **Operation:**

## **Exceptions:**

TLB Miss exception

Bus Error exception

TLB Invalid exception

Address Error exception

| L | _L |      |       |    | Load I | Linked | LL |
|---|----|------|-------|----|--------|--------|----|
|   | 31 | 26 2 | 25 21 | 20 | 16     | 15     | 0  |

| 31 26        | 25 21 | 20 16 | 15 0   |
|--------------|-------|-------|--------|
| LL<br>110000 | base  | rt    | offset |
| 6            | 5     | 5     | 16     |

#### **Format:**

LL rt, offset (base) (MIPS II format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of the word at the memory location specified by the address are loaded into general-purpose register *rt*. In 64-bit mode, the loaded word is sign extended. In addition, the specified physical address of the memory is stored in the LLAddr register, and sets the *LL* bit to 1. Afterward, the processor checks whether the address stored in the LLAddr register has been rewritten by the other processors or devices.

This instruction is provided for compatibility with MIPS implementations that implement multiprocessing facilities; however, the V<sub>R</sub>5432 does not implement these facilities.

Load Linked (LL) and Store Conditional (SC) instructions can be used to update memory atomically:

```
L1:

LL T1, (T0)

ADD T2, T1, 1

SC T2, (T0)

BEQ T2, 0, L1

NOP
```

This atomically increments the word addressed by T0. Changing the ADD instruction to an OR instruction changes this to an atomic bit set.

This instruction is available in User mode; it is not necessary to enable CP0.

# Load Linked (continued)

If the specified address is in the noncache area, the operation of the LL instruction is undefined. A cache miss that occurs between the LL and SC instructions hinders execution of the SC instruction. Usually, therefore, one should not use a Load or Store instruction between the LL and SC instructions. Otherwise, the operation of the SC instruction is not guaranteed. If an exception frequently occurs, the exception also hinders execution of the SC instruction. It is therefore necessary to disable the exception temporarily.

If either of the low-order two bits of the address is not zero, an Address Error exception takes place.

#### **Operation:**

```
vAddr \leftarrow ((offset_{15})^{16} || offset_{15...0}) + GPR[base]
32
        T:
               (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
              pAddr \leftarrow pAddr_{PSIZE-1...3} || (pAddr_{2...0} xor (ReverseEndian || 0^2))
               mem ← LoadMemory (uncached, WORD, pAddr, vAddr, DATA)
              byte \leftarrow vAddr<sub>2...0</sub> xor (BigEndianCPU || 0<sup>2</sup>)
              GPR[rt] \leftarrow mem_{31+8*bvte...8*bvte}
               LLbit ← 1
               LLAddr \leftarrow pAddr
              vAddr \leftarrow ((offset_{15})^{48} || offset_{15...0}) + GPR[base]
64
       T:
               (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
              pAddr \leftarrow pAddr_{PSIZE-1...3} || (pAddr_{2...0} xor (ReverseEndian || 0^2))
              mem ← LoadMemory (uncached, WORD, pAddr, vAddr, DATA)
              byte \leftarrow vAddr<sub>2...0</sub> xor (BigEndianCPU || 0<sup>2</sup>)
              GPR[rt] \leftarrow (mem_{31+8*bvte})^{32} || mem_{31+8*bvte...8*bvte}
               LLbit \leftarrow 1
               LLAddr \leftarrow pAddr
```

### **Exceptions:**

TLB Miss exception TLB Invalid exception Bus Error exception Address Error exception

# LLD

#### Load Linked Doubleword



| 31 26         | 25 21 | 20 16 | 15 0   |
|---------------|-------|-------|--------|
| LLD<br>110100 | base  | rt    | offset |
| 6             | 5     | 5     | 16     |

#### **Format:**

LLD rt, offset (base) (MIPS III format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of the doubleword at the memory location specified by the address are loaded into general-purpose register *rt*. In addition, the specified physical address of the memory is stored in the LLAddr register, and sets the *LL* bit to 1. Afterward, the processor checks whether the address stored in the LLAddr register has been rewritten by the other processors or devices.

This instruction is provided for compatibility with MIPS implementations that implement multiprocessing facilities; the VR5432 does not implement these facilities.

The Load Linked Doubleword (LLD) instruction and the Store Conditional Doubleword (SCD) instruction can be used to update the memory atomically:

This atomically increments the doubleword addressed by T0. Changing the DADD instruction to an OR instruction changes this to an atomic bit set.



# Load Linked Doubleword (continued)



If the specified address is in a noncache area, the operation of the LLD instruction is undefined. If a data cache miss occurs between the LLD and SCD instructions, the operation of the SCD instruction is not guaranteed. Therefore, do not use a Load or Store instruction between the LLD and SCD instructions. An exception also causes the operation of the SCD instruction to not be guaranteed, so it is necessary to disable exceptions temporarily.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

#### **Operation:**

```
vAddr \leftarrow ((offset_{15})^{16} || offset_{15} || off
32
                                                             T:
                                                                                                                                                                             (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                                                                                                                       mem ← LoadMemory (uncached, DOUBLEWORD, pAddr, vAddr, DATA)
                                                                                                                       GPR[rt] \leftarrow mem
                                                                                                                     LLbit ← 1
                                                                                                                     LLAddr \leftarrow pAddr
                                                                                                                   vAddr \leftarrow ((offset_{15})^{48} || offset_{15} || off
                                                              T:
64
                                                                                                                                                                             (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                                                                                                                       mem ← LoadMemory (uncached, DOUBLEWORD, pAddr, vAddr, DATA)
                                                                                                                       GPR[rt] \leftarrow mem
                                                                                                                       LLbit \leftarrow 1
                                                                                                                       LLAddr \leftarrow pAddr
```

*Note:* In 32-bit Kernel mode, the high-order 32 bits are ignored during virtual address creation.



# Load Linked Doubleword (continued)



## **Exceptions:**

TLB Miss exception
TLB Invalid exception
Bus Error exception
Address Error exception
Reserved Instruction exception

## LUI

#### **Load Upper Immediate**

LUI

| 31 26              | 25 21     | 20 16 | 15        | 0 |
|--------------------|-----------|-------|-----------|---|
| LUI<br>0 0 1 1 1 1 | 0 0 0 0 0 | rt    | immediate |   |
| 6                  | 5         | 5     | 16        | _ |

#### **Format:**

LUI rt, immediate

(MIPS I format)

### **Description:**

The 16-bit *immediate* is shifted left 16 bits and extended on the right with 16 bits of zeros. The result is placed into general-purpose register *rt*. In 64-bit mode, the 32-bit result is sign extended to 64 bits.

### **Operation:**

32 T:  $GPR[rt] \leftarrow immediate || 0^{16}$ 

64 T:  $GPR[rt] \leftarrow (immediate_{15})^{32} \parallel immediate \parallel 0^{16}$ 

### **Exceptions:**

| LW Load Word | LW |
|--------------|----|
|--------------|----|

| 31 | 26         | 25 21 | 20 1 | 6 15   | 0 |
|----|------------|-------|------|--------|---|
|    | W<br>0 1 1 | base  | rt   | offset |   |
|    | 3          | 5     | 5    | 16     |   |

#### **Format:**

LW rt, offset (base) (MIPS I format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of the word at the memory location specified by the address are loaded into general-purpose register *rt*. In 64-bit mode, the loaded word is sign extended to 64 bits.

If either of the low-order two bits of the address is not zero, an Address Error exception occurs.

#### **Operation:**

#### **Exceptions:**

TLB Miss exception TLB Invalid exception Bus Error exception Address Error exception

## **LWCz**

#### **Load Word to Coprocessor z**

**LWCz** 

| 31 | 26                 | 25   | 21 | 20 | 16 | 15 0   |  |
|----|--------------------|------|----|----|----|--------|--|
| 1  | LWCz<br>1 0 0 x x* | base |    | rt |    | offset |  |
|    | 6                  | 5    |    | 5  | •  | 16     |  |

#### **Format:**

LWCz rt, offset (base) (MIPS I format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The processor loads a word at the addressed memory location to general-purpose register *rt* of CPz. The manner in which each coprocessor uses the data is defined by the individual coprocessor specifications.

If either of the low-order two bits of the address is not zero, an Address Error exception occurs.

This instruction is not valid for use with CP0.

### **LWCz**

# Load Word to Coprocessor z (continued)

**LWCz** 

#### **Operation:**

```
T: vAddr ← ((offset<sub>15</sub>)<sup>16</sup> || offset<sub>15...0</sub>) + GPR[base]
(pAddr, uncached) ← AddressTranslation (vAddr, DATA)
pAddr ← pAddr<sub>PSIZE-1...3</sub> || (pAddr<sub>2...0</sub> xor (ReverseEndian || 0²))
mem ← LoadMemory (uncached, WORD, pAddr, vAddr, DATA)
byte ← vAddr<sub>2...0</sub> xor (BigEndianCPU || 0²)
COPzLW (byte, rt, mem)

64 T: vAddr ← ((offset<sub>15</sub>)<sup>48</sup> || offset<sub>15...0</sub>) + GPR[base]
(pAddr, uncached) ← AddressTranslation (vAddr, DATA)
pAddr ← pAddr<sub>PSIZE-1...3</sub> || (pAddr<sub>2...0</sub> xor (ReverseEndian || 0²))
mem ← LoadMemory (uncached, WORD, pAddr, vAddr, DATA)
byte ← vAddr<sub>2...0</sub> xor (BigEndianCPU || 0²)
COPzLW (byte, rt, mem)
```

#### **Exceptions:**

TLB Miss exception
TLB Invalid exception
Bus Error exception
Address Error exception
Coprocessor Unusable exception

### **Opcode Bit Encoding:**



| LWL Load Word Left | LWL |
|--------------------|-----|
|--------------------|-----|

| 31 | 26           | 25 21 | 20 16 | 15 0   | ) |
|----|--------------|-------|-------|--------|---|
|    | LWL<br>00010 | base  | rt    | offset |   |
|    | 6            | 5     | 5     | 16     |   |

#### **Format:**

LWL rt, offset (base) (MIPS I format)

#### **Description:**

This instruction is combined with the LWR instruction to load word data in memory that is not at a word boundary to general-purpose register *rt*. The LWL instruction loads the higher portion of the data to the register, while the LWR instruction loads the lower portion.

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to generate a virtual address that can specify any byte. Of the word data in the memory where the most-significant byte is specified by the generated address, only the data at the same word boundary as the target address is loaded and stored to the higher portion of general-purpose register *rt*. The remaining portion of the register is not affected. Depending on the address specified, the number of bytes to be loaded changes from 1 to 4.

In other words, first the addressed byte is stored to the most-significant byte position of general-purpose register rt. If there is data of the high-order byte that follows the same word boundary, the operation to store this data to the next byte of general-purpose register rt is repeated.

The remaining higher byte is not affected.



**LWL** 

# Load Word Left (continued)

**LWL** 

The contents of general-purpose register *rt* are bypassed within the processor, so that no NOP instruction is needed between an immediately preceding Load instruction that targets general-purpose register *rt* and a subsequent LWL (or LWR) instruction.

The Address Error Exception does not occur, even if the specified address is not located at the word boundary.

#### **Operation:**

```
vAddr \leftarrow ((offset_{15})^{16} || offset_{15...0}) + GPR[base]
32
        T:
               (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
               pAddr \leftarrow pAddr_{PSIZE-1...3} || (pAddr_{2...0} xor ReverseEndian^3)
               if BigEndianMem = 0 then
                       pAddr \leftarrow pAddr_{PSIZF-1...2} || 0^2
               endif
               byte ← vAddr<sub>1...0</sub> xor BigEndianCPU<sup>2</sup>
               word ← vAddr<sub>2</sub> xor BigEndianCPU
               mem ← LoadMemory (uncached, byte, pAddr, vAddr, DATA)
               temp \leftarrow mem<sub>32*word+8*bvte+7</sub> || GPR[rt]<sub>23-8*bvte...0</sub>
               GRP[rt] ← temp
               vAddr \leftarrow ((offset_{15})^{48} || offset_{15}, 0) + GPR[base]
64
        T:
               (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
               pAddr \leftarrow pAddr_{PSIZE-1...3} \parallel (pAddr_{2...0} xor ReverseEndian^3)
               if BigEndianMem = 0 then
                       pAddr \leftarrow pAddr_{PSIZE-1} 2 || 0^2
               endif
               byte \leftarrow vAddr_{1...0} \times or BigEndianCPU^2
               word ← vAddr<sub>2</sub> xor BigEndianCPU
               mem ← LoadMemory (uncached, byte, pAddr, vAddr, DATA)
               temp \leftarrow mem<sub>32*word+8*bvte+7</sub> || GPR[rt]<sub>23-8*bvte...0</sub>
               GPR[rt] \leftarrow (temp_{31})^{32} \parallel temp
```

## **LWL**

# Load Word Left (continued)

**LWL** 

The relationship between the address given to the LWL instruction and the result (bytes for registers) is shown below:

| LWL      |   |   |   |   |   |   |   |   |
|----------|---|---|---|---|---|---|---|---|
| Register | Α | В | С | D | Е | F | G | Η |
| Memory   | I | J | K | L | М | N | 0 | Р |

|                     | BigEndian       | CPU = | 0   | BigEndianCPU = 1 |             |      |     |     |
|---------------------|-----------------|-------|-----|------------------|-------------|------|-----|-----|
|                     |                 |       | Off | set              |             |      | Off | set |
| vAddr <sub>20</sub> | Destination     | Туре  | LEM | BEM              | Destination | Туре | LEM | BEM |
| 0                   | SSSSPFGH        | 0     | 0   | 7                | SSSSIJKL    | 3    | 4   | 0   |
| 1                   | SSSSOPGH        | 1     | 0   | 6                | SSSSJKLH    | 2    | 4   | 1   |
| 2                   | SSSSNOPH        | 2     | 0   | 5                | SSSSKLGH    | 1    | 4   | 2   |
| 3                   | SSSSMNOP        | 3     | 0   | 4                | SSSSLFGH    | 0    | 4   | 3   |
| 4                   | SSSSLFGH        | 0     | 4   | 3                | SSSSMNOP    | 3    | 0   | 4   |
| 5                   | SSSSKLGH        | 1     | 4   | 2                | SSSSNOPH    | 2    | 0   | 5   |
| 6                   | SSSSJKLH        | 2     | 4   | 1                | SSSSOPGH    | 1    | 0   | 6   |
| 7                   | S S S S I J K L | 3     | 4   | 0                | SSSSPFGH    | 0    | 0   | 7   |

Note: Type: Access type output to memory (refer to Table 16-3 on

page 324 for information on byte access within a double-

word)

Offset: pAddr<sub>2...0</sub> Output to memory

LEM Little-endian memory (BigEndianMem = 0)
BEM Big-endian memory (BigEndianMem = 1)

S: Sign extension of destination bit 31

**LWL** 

# Load Word Left (continued)

**LWL** 

### **Exceptions:**

TLB Miss exception TLB Invalid exception Bus Error exception Address Error exception

#### **Load Word Right**

### **LWR**

| 31 | 26           | 25   | 21 | 20 | 16 | 15 0   |  |
|----|--------------|------|----|----|----|--------|--|
| 1  | LWR<br>00110 | base |    | rt |    | offset |  |
|    | 6            | 5    |    | 5  |    | 16     |  |

#### **Format:**

LWR rt, offset (base) (MIPS I format)

#### **Description:**

This instruction is combined with the LWL instruction to load the word data in the memory that is not at the word boundary to general-purpose register *rt*. The LWL instruction loads the higher portion of the data to the register, while the LWR instruction loads the lower portion.

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to generate a virtual address that can specify any byte. Of the word data in the memory where the least-significant byte is specified by the generated address, only the data at the same word boundary as the target address is loaded and stored to the lower portion of general-purpose register *rt*. The remaining portion of the register is not affected. Depending on the address specified, the number of bytes to be loaded changes from 1 to 4.

In other words, first the addressed byte is stored to the least-significant byte position of general-purpose register rt. If there is data of the high-order byte that follows the same word boundary, the operation to store this data to the next byte of general-purpose register rt is repeated.

The remaining high-order byte is not affected.



# Load Word Right (continued)

**LWR** 

The contents of general-purpose register *rt* are bypassed within the processor, so that no NOP instruction is needed between an immediately preceding Load instruction that targets general-purpose register *rt* and a following LDL (or LWR) instruction.

The Address Error exception does not occur even if the specified address is not located at the word boundary.

#### **Operation:**

```
vAddr \leftarrow ((offset_{15})^{16} || offset_{15...0}) + GPR[base]
32
                      T:
                                          (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                                          pAddr \leftarrow pAddr_{PSIZF-1...3} \parallel (pAddr_{2...0} xor ReverseEndian^3)
                                          if BigEndianMem = 1 then
                                                                 pAddr \leftarrow pAddr_{PSIZF-31...3} || 0^3
                                          endif
                                          byte \leftarrow vAddr_{1} oxor BigEndianCPU<sup>2</sup>
                                          word ← vAddr<sub>2</sub> xor BigEndianCPU
                                          mem ← LoadMemory (uncached, 0 || byte, pAddr, vAddr, DATA)
                                          temp \leftarrow mem<sub>31...32-8*byte...0</sub> || mem<sub>31+32*word-32*word+8*byte</sub>
                                          GPR[rt] \leftarrow temp
                                         vAddr \leftarrow ((offset_{15})^{48} || offset_{15} || off
64
                                          (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                                          pAddr ← pAddr<sub>PSIZE-1...3</sub> || (pAddr<sub>2...0</sub> xor ReverseEndian<sup>3</sup>)
                                          if BigEndianMem = 1 then
                                                                 pAddr \leftarrow pAddr_{PSIZF=31} | | 0^3
                                          endif
                                          byte ← vAddr<sub>1...0</sub> xor BigEndianCPU<sup>2</sup>
                                          word ← vAddr<sub>2</sub> xor BigEndianCPU
                                          mem ← LoadMemory (uncached, 0 || byte, pAddr, vAddr, DATA)
                                          temp \leftarrow mem<sub>31...32-8*byte...0</sub> || mem<sub>31+32*word-32*word+8*byte</sub>
                                          GPR[rt] \leftarrow (temp_{31})^{32} \parallel temp
```

# Load Word Right (continued)

**LWR** 

The relationship between the address given to the LWR instruction and the result (bytes for registers) is shown below:

| LWR      |   |   |   |   |   |   |   |   |  |
|----------|---|---|---|---|---|---|---|---|--|
| Register | Α | В | С | D | Е | F | G | Н |  |
| Memory   | I | J | K | L | М | N | 0 | Р |  |

|                     | BigEndian(      | BigEndianCPU = 1 |     |     |                 |      |     |     |
|---------------------|-----------------|------------------|-----|-----|-----------------|------|-----|-----|
|                     |                 |                  | Off | set |                 |      | Off | set |
| vAddr <sub>20</sub> | Destination     | Туре             | LEM | BEM | Destination     | Туре | LEM | BEM |
| 0                   | SSSSMNOP        | 3                | 0   | 4   | XXXXEFGI        | 0    | 7   | 0   |
| 1                   | X X X X E M N O | 2                | 1   | 4   | X X X X E F I J | 1    | 6   | 0   |
| 2                   | X X X X E F M N | 1                | 2   | 4   | X X X X E I J K | 2    | 5   | 0   |
| 3                   | XXXXEFGM        | 0                | 3   | 4   | SSSSIJKL        | 3    | 4   | 0   |
| 4                   | SSSSIJKL        | 3                | 4   | 0   | XXXXEFGM        | 0    | 3   | 4   |
| 5                   | X X X X E I J K | 2                | 5   | 0   | X X X X E F M N | 1    | 2   | 4   |
| 6                   | X X X X E F I J | 1                | 6   | 0   | X X X X E MNO   | 2    | 1   | 4   |
| 7                   | X X X X E F G I | 0                | 7   | 0   | SSSSMNOP        | 3    | 0   | 4   |

Note: Type:

Access type output to memory (refer to Table 16-3 on

page 324 for information on byte access within a double-

word)

OffsetpAddr<sub>2...0</sub> Output to memory

LEMLittle-endian memory (BigEndianMem = 0) BEMBig-endian memory (BigEndianMem = 1)

S: Sign extension of destination bit 31

X: Not affected

# Load Word Right (continued)

## **LWR**

### **Exceptions:**

TLB Miss exception TLB Invalid exception Bus Error exception Address Error exception

## **LWU**

#### **Load Word Unsigned**

### **LWU**

| 31 | 26                 | 25 21 | 20 16 | 15 0   |
|----|--------------------|-------|-------|--------|
|    | LWU<br>1 0 1 1 1 1 | base  | rt    | offset |
|    | 6                  | 5     | 5     | 16     |

#### **Format:**

LWU rt, offset (base) (MIPS III format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of the general-purpose register *base* to form a virtual address. The contents of the word at the memory location specified by the address are loaded into general-purpose register *rt*. The loaded word is zero-extended in 64-bit mode.

If either of the low-order two bits of the effective address is not zero, an Address Error exception occurs.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

### **Operation:**

*Note:* In 32-bit Kernel mode, the high-order 32 bits are ignored during virtual address creation.

**LWU** 

# Load Word Unsigned (continued)

**LWU** 

### **Exceptions:**

TLB Miss exception
TLB Invalid exception
Bus Error exception
Address Error exception
Reserved Instruction exception

### **MACC**

## Multiply, Accumulate, and Move LO

## **MACC**

| 31 26               | 25 2 | 1 20 16 | 6 15 11 | 10 0                |
|---------------------|------|---------|---------|---------------------|
| SPECIAL 0 0 0 0 0 0 | rs   | rt      | rd      | MACC<br>00101011000 |
| 6                   | 5    | 5       | 5       | 11                  |

#### **Format:**

MACC rd, rs, rt

(VR5432 format)

#### **Description:**

The signed 32-bit operands in the *rs* and *rt* registers are multiplied, and the product is added to the signed contents of the 64-bit accumulator formed by the least-significant 32 bits of the HI and LO registers. A copy of the least-significant 32 bits of the result is stored in general-purpose register *rd*.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MACC instruction.

### **Operation:**

32, 64 T: 
$$HI_{31...0} \parallel LO_{31...0} \leftarrow (HI_{31...0} \parallel LO_{31...0}) + (GPR[rs] * GPR[rt])$$
  
 $GPR[rd]_{31...0} \leftarrow ((HI_{31...0} \parallel LO_{31...0}) + (GPR[rs] * GPR[rt]))_{31...0}$ 

### **Exceptions:**

## **MACCHI**

# Multiply, Accumulate, and Move HI

## **MACCHI**

| 31 26               | 25 2 | 1 20 16 | 5 15 11 | 10                              | 0 |
|---------------------|------|---------|---------|---------------------------------|---|
| SPECIAL 0 0 0 0 0 0 | rs   | rt      | rd      | MACCHI<br>0 1 1 0 1 0 1 1 0 0 0 |   |
| 6                   | 5    | 5       | 5       | 11                              |   |

#### **Format:**

MACCHI rd, rs, rt

(VR5432 format)

#### **Description:**

The signed 32-bit operands in the *rs* and *rt* registers are multiplied, and the product is added to the signed contents of the 64-bit accumulator formed by the least-significant 32 bits of the HI and LO registers. A copy of the most-significant 32 bits of the result is stored in general-purpose register *rd*.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MACCHI instruction.

### **Operation:**

32, 64 T: 
$$HI_{31..0} \parallel LO_{31...0} \leftarrow (HI_{31...0} \parallel LO_{31...0}) + (GPR[rs] * GPR[rt])$$
  
 $GPR[rd]_{31...0} \leftarrow ((HI_{31...0} \parallel LO_{31...0}) + (GPR[rs] * GPR[rt]))_{63..32}$ 

### **Exceptions:**

460

## **MACCHIU**

### Unsigned Multiply, Accumulate, and Move HI

## **MACCHIU**

| 3′ | 1 26                   | 25 21 | 20 16 | 15 11 | 10                               | 0 |
|----|------------------------|-------|-------|-------|----------------------------------|---|
|    | SPECIAL<br>0 0 0 0 0 0 | rs    | rt    | rd    | MACCHIU<br>0 1 1 0 1 0 1 1 0 0 1 |   |
|    | 6                      | 5     | 5     | 5     | 11                               |   |

#### Format:

MACCHIU rd, rs, rt

(VR5432 format)

#### **Description:**

The unsigned 32-bit operands in the *rs* and *rt* registers are multiplied, and the product is added to the unsigned contents of the 64-bit accumulator formed by the least-significant 32 bits of the HI and LO registers. A copy of the most-significant 32 bits of the result is stored in general-purpose register *rd*.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MACCHIU instruction.

### **Operation:**

32, 64 T: 
$$HI_{31..0} \parallel LO_{31...0} \leftarrow (HI_{31...0} \parallel LO_{31...0}) + (GPR[rs] * GPR[rt])$$
  
 $GPR[rd]_{31...0} \leftarrow ((HI_{31...0} \parallel LO_{31...0}) + (GPR[rs] * GPR[rt]))_{63..32}$ 

### **Exceptions:**

### **MACCU**

### Unsigned Multiply, Accumulate, and Move LO

## **MACCU**

| 31 26                  | 25 21 | 20 16 | 15 11 | 10                             | 0 |
|------------------------|-------|-------|-------|--------------------------------|---|
| SPECIAL<br>0 0 0 0 0 0 | rs    | rt    | rd    | MACCU<br>0 0 1 0 1 0 1 1 0 0 1 |   |
| 6                      | 5     | 5     | 5     | 11                             |   |

#### **Format:**

MACCU rd, rs, rt (VR5432 format)

#### **Description:**

The unsigned 32-bit operands in the *rs* and *rt* registers are multiplied, and the product is added to the unsigned contents of the 64-bit accumulator formed by the least-significant 32 bits of the HI and LO registers. A copy of the least-significant 32 bits of the result is stored in general-purpose register *rd*.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MACCU instruction.

### **Operation:**

32, 64 T: 
$$HI_{31..0} \parallel LO_{31...0} \leftarrow (HI_{31...0} \parallel LO_{31...0}) + (GPR[rs] * GPR[rt])$$
  
 $GPR[rd]_{31...0} \leftarrow ((HI_{31...0} \parallel LO_{31...0}) + (GPR[rs] * GPR[rt]))_{31...0}$ 

### **Exceptions:**

## MFC0

#### Move from System Control Coprocessor

## MFC0

| 31 26               | 5 25 2      | 1 20 | 16 15 | 11 10 | )  | 0 |
|---------------------|-------------|------|-------|-------|----|---|
| COP0<br>0 1 0 0 0 0 | MF<br>00000 | rt   | rd    |       | 0  |   |
| 6                   | 5           | 5    | 5     |       | 11 | _ |

#### Format:

MFC0 rt, rd

(MIPS I format)

### **Description:**

The contents of general-purpose register *rd* of the CP0 are loaded into general-purpose register *rt*.

### **Operation:**

32 T: data  $\leftarrow$  CPR[0,rd]

T+1: GPR[rt] ← data

64 T: data  $\leftarrow$  CPR[0,rd]

T+1:  $GPR[rt] \leftarrow (data_{31})^{32} \parallel data_{31...0}$ 

### **Exceptions:**

Coprocessor Unusable exception (64-/32-bit User and Supervisor mode if CP0 is disabled)

## **MFCz**

#### **Move from Coprocessor z**

## **MFCz**

| 31 | 26                 | 25 | 21            | 20 | 16 | 3 15 |    | 11 | 10 | 0 |
|----|--------------------|----|---------------|----|----|------|----|----|----|---|
|    | COPz<br>1 0 0 x x* |    | MF<br>0 0 0 0 |    | rt |      | rd |    | 0  |   |
|    | 6                  | •  | 5             |    | 5  |      | 5  |    | 11 |   |

#### **Format:**

MFCz rt, rd

(MIPS I format)

### **Description:**

The contents of general-purpose register *rd* of CPz are loaded into general-purpose register *rt*.

### **Operation:**

$$\begin{array}{lll} & \text{T:} & \text{data} \leftarrow \text{CPR}[z,\text{rd}] \\ & \text{T+1:} & \text{GPR}[\text{rt}] \leftarrow \text{data} \\ & \text{64} & \text{T:} & \text{if } \text{rd}_0 = 0 \text{ then} \\ & & \text{data} \leftarrow \text{CPR}[z, \text{rd}_{4...1} \parallel 0]_{31...0} \\ & & \text{else} \\ & & \text{data} \leftarrow \text{CPR}[z, \text{rd}_{4...1} \parallel 0]_{63...32} \\ & & \text{endif} \\ & \text{T+1:} & \text{GPR}[\text{rt}] \leftarrow (\text{data}_{31})^{32} \parallel \text{data} \\ \end{array}$$

### **Exceptions:**

Coprocessor Unusable exception

## **MFCz**

# Move from Coprocessor z (continued)

## **MFCz**

### **Opcode Bit Encoding:**



## **MFDR**

### Move from Debug Register

## **MFDR**

| 31 2                    | 6 25 | 21 | 20 1 | 6 15 | 11 10 | 0 6       | 5 0                       |
|-------------------------|------|----|------|------|-------|-----------|---------------------------|
| SPECIAL2<br>0 1 1 1 0 0 |      |    | rt   | dr   |       | 0 0 0 0 0 | Debug Move<br>1 1 1 1 0 1 |
| 6                       | 5    |    | 5    | 5    |       | 5         | 6                         |

**Format:** 

MFDR rt, dr (V<sub>R</sub>5432 format)

**Description:** 

The contents of debug register dr are loaded into general-purpose register rt.

**Operation:** 

32, 64T:  $GPR[rt] \leftarrow DEBUG[dr]$ 

**Exceptions:** 

## **MFHI**

#### Move from HI

## **MFHI**

| 31 26                  | 25 16      | 15 11 | 10 6      | 5 0                 |
|------------------------|------------|-------|-----------|---------------------|
| SPECIAL<br>0 0 0 0 0 0 | 0000000000 | rd    | 0 0 0 0 0 | MFHI<br>0 1 0 0 0 0 |
| 6                      | 10         | 5     | 5         | 6                   |

#### **Format:**

MFHI rd

(MIPS I format)

#### **Description:**

The contents of special register HI are loaded into general-purpose register rd.

To ensure proper operation in the event of interrupts, the two instructions that follow an MFHI instruction may not be any of the instructions that modify the HI register: DDIV, DDIVU, DIVU, DMULT, DMULTU, MAC, MACC, MACCHI, MACCHIU, MACCU, MTHI, MUL, MULHI, MULHIU, MULT, MULTU, or MULU.

### **Operation:**

32, 64

T:

 $GPR[rd] \leftarrow HI$ 

### **Exceptions:**

## **MFLO**

#### Move from LO

### **MFLO**

| 31 26                  | 25 16      | 15 11 | 1 10 6    | 5 0                 |
|------------------------|------------|-------|-----------|---------------------|
| SPECIAL<br>0 0 0 0 0 0 | 0000000000 | rd    | 0 0 0 0 0 | MFLO<br>0 1 0 0 1 0 |
| 6                      | 10         | 5     | 5         | 6                   |

#### **Format:**

MFLO rd

(MIPS I format)

#### **Description:**

The contents of special register LO are loaded into general-purpose register rd.

To ensure proper operation in the event of interruptions, the two instructions that follow an MFLO instruction may not be any of the instructions that modify the L register: DDIV, DDIVU, DIV, DIVU, DMAC, DMULT, DMULTU, MAC, MACC, MACCHI, MACCHIU, MACCU, MTLO, MUL, MULHI, MULHIU, MULT, MULTU, or MULU.

### **Operation:**

32, 64

468

T:

 $GPR[rd] \leftarrow LO$ 

### **Exceptions:**

## **MFPC**

#### Move from Performance Counter

## **MFPC**

| 31 2              | 26 25 | 21         | 20 | 16 | 15 | 11            | 10 6      | 5   | 1 0 |
|-------------------|-------|------------|----|----|----|---------------|-----------|-----|-----|
| COP0<br>0 1 0 0 0 |       | FPC<br>000 | rt |    |    | Move<br>0 0 1 | 0 0 0 0 0 | reg | 1   |
| 6                 |       | 5          | 5  |    |    | 5             | 5         | 5   | 1   |

#### **Format:**

MFPC rt, reg (V<sub>R</sub>5432 format)

#### **Description:**

The contents of Performance Counter *reg* are loaded into general-purpose register *rt* 

### **Operation:**

32,64 T:  $GPR[rt] \leftarrow CPR[0,reg]$ 

### **Exceptions:**

Coprocessor Unusable exception

## **MFPS**

### Move from Performance Event Specifier

## **MFPS**

| 31 26               | 25 21         | 20 16 | 5 15 11               | 10 6  | 5   | 1 0 |
|---------------------|---------------|-------|-----------------------|-------|-----|-----|
| COP0<br>0 1 0 0 0 0 | MFPS<br>00000 | rt    | CP0 Move<br>1 1 0 0 1 | 00000 | reg | 0   |
| 6                   | 5             | 5     | 5                     | 5     | 5   | 1   |

#### **Format:**

MFPS rt, reg (V<sub>R</sub>5432 format)

### **Description:**

The contents of performance event specifier reg are loaded into general-purpose register rt.

### **Operation:**

32,64 T:  $GPR[rt] \leftarrow CPR[0,reg]$ 

### **Exceptions:**

Coprocessor Unusable exception

## **MOVN**

#### **Move Conditional on Not Zero**

## **MOVN**

| 31 20               | 5 25 | 21 20 | 16 | 15 1 | 1 10 6    | 5 0                 |
|---------------------|------|-------|----|------|-----------|---------------------|
| SPECIAL 0 0 0 0 0 0 | rs   |       | rt | rd   | 0 0 0 0 0 | MOVN<br>0 0 1 0 1 1 |
| 6                   | 5    | ·     | 5  | 5    | 5         | 6                   |

#### **Format:**

MOVN rd, rs, rt

(MIPS IV format)

#### **Description:**

If the value in general-purpose register *rt* is not equal to zero, then the contents of general-purpose register *rs* are placed into general-purpose register *rd*.

#### **Operation:**

if  $GPR[rt] \neq 0$  then  $GPR[rd] \leftarrow GPR[rs]$ endif

Note:

The nonzero value tested here is the *condition true* result from the SLT, SLTI, SLTU, and SLTIU comparison instructions.

### **Exceptions:**

Reserved Instruction exception

## **MOVZ**

#### **Move Conditional on Zero**

## **MOVZ**

| 31 26                  | 3 25 | 21 20 | 16 | 15 1 | 1 10 6    | 5 0                 |
|------------------------|------|-------|----|------|-----------|---------------------|
| SPECIAL<br>0 0 0 0 0 0 | rs   |       | rt | rd   | 0 0 0 0 0 | MOVZ<br>0 0 1 0 1 0 |
| 6                      | 5    |       | 5  | 5    | 5         | 6                   |

#### **Format:**

MOVZ rd, rs, rt

(MIPS IV format)

#### **Description:**

If the value in general-purpose register *rt* is equal to zero, then the contents of general-purpose register *rs* are placed into general-purpose register *rd*.

#### **Operation:**

if GPR[rt] = 0 then  $GPR[rd] \leftarrow GPR[rs]$ 

endif

Note:

The nonzero value tested here is the *condition false* result from the SLT, SLTI, SLTU, and SLTIU comparison instructions.

### **Exceptions:**

Reserved Instruction exception

### **MSAC**

# Multiply, Negate, Accumulate, and Move LO

## **MSAC**

| 31 26                  | 25 21 | 20 16 | 15 11 | 10                  | ) |
|------------------------|-------|-------|-------|---------------------|---|
| SPECIAL<br>0 0 0 0 0 0 | rs    | rt    | rd    | MSAC<br>00111011000 |   |
| 6                      | 5     | 5     | 5     | 11                  | _ |

#### **Format:**

MSAC rd, rs, rt (VR5432 format)

#### **Description:**

The signed 32-bit operands in the *rs* and *rt* registers are multiplied, and the product is subtracted from the signed contents of the 64-bit accumulator formed by the least-significant 32 bits of the HI and LO registers. A copy of the least-significant 32 bits of the result is stored in general-purpose register *rd*.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MSAC instruction.

### **Operation:**

32, 64 T: 
$$HI_{31...0} \parallel LO_{31...0} \leftarrow (HI_{31...0} \parallel LO_{31...0}) - (GPR[rs] * GPR[rt])$$
  
 $GPR[rd]_{31...0} \leftarrow ((HI_{31...0} \parallel LO_{31...}) - (GPR[rs] * GPR[rt]))_{31..0}$ 

### **Exceptions:**

### **MSACHI**

# Multiply, Negate, Accumulate, and Move HI

## **MSACHI**

| 31 26               | 25 21 | 20 16 | 15 11 | 10                              | 0 |
|---------------------|-------|-------|-------|---------------------------------|---|
| SPECIAL 0 0 0 0 0 0 | rs    | rt    | rd    | MSACHI<br>0 1 1 1 1 0 1 1 0 0 0 |   |
| 6                   | 5     | 5     | 5     | 11                              |   |

#### **Format:**

MSACHI rd, rs, rt

(VR5432 format)

#### **Description:**

The signed 32-bit operands in the *rs* and *rt* registers are multiplied, and the product is subtracted from the signed contents of the 64-bit accumulator formed by the least-significant 32 bits of the HI and LO registers. A copy of the most-significant 32 bits of the result is stored in general-purpose register *rd*.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MSACHI instruction.

### **Operation:**

32, 64 T: 
$$HI_{31...0} \parallel LO_{31...0} \leftarrow (HI_{31...0} \parallel LO_{31...0}) - (GPR[rs] * GPR[rt])$$
  
 $GPR[rd]_{31...0} \leftarrow ((HI_{31...0} \parallel LO_{31...}) - (GPR[rs] * GPR[rt]))_{63..32}$ 

### **Exceptions:**

### **MSACHIU**

### Unsigned Multiply, Negate, Accumulate, and Move HI

## **MSACHIU**

| 31 26                  | 25 21 | 20 16 | 15 11 | 10 0                   |   |
|------------------------|-------|-------|-------|------------------------|---|
| SPECIAL<br>0 0 0 0 0 0 | rs    | rt    | rd    | MSACHIU<br>01111011001 |   |
| 6                      | 5     | 5     | 5     | 11                     | , |

#### **Format:**

MSACHIU rd, rs, rt (VR5432 format)

#### **Description:**

The unsigned 32-bit operands in the *rs* and *rt* registers are multiplied, and the product is subtracted from the unsigned contents of the 64-bit accumulator formed by the least-significant 32 bits of the HI and LO registers. A copy of the most-significant 32 bits of the result is stored in general-purpose register *rd*.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MSACHIU instruction.

### **Operation:**

32, 64 T: 
$$HI_{31..0} \parallel LO_{31...0} \leftarrow (HI_{31...0} \parallel LO_{31...0}) - (GPR[rs] * GPR[rt])$$
  
 $GPR[rd]_{31...0} \leftarrow ((HI_{31...0} \parallel LO_{31...}) - (GPR[rs] * GPR[rt]))_{63..32}$ 

### **Exceptions:**

### **MSACU**

# Unsigned Multiply, Negate, Accumulate, and Move LO

## **MSACU**

| 31 26               | 25 2 | 1 20 16 | 5 15 11 | 10 0                 |
|---------------------|------|---------|---------|----------------------|
| SPECIAL 0 0 0 0 0 0 | rs   | rt      | rd      | MSACU<br>00111011001 |
| 6                   | 5    | 5       | 5       | 11                   |

#### **Format:**

MSACU rd, rs, rt

(VR5432 format)

#### **Description:**

The unsigned 32-bit operands in the *rs* and *rt* registers are multiplied, and the product is subtracted from the unsigned contents of the 64-bit accumulator formed by the least-significant 32 bits of the HI and LO registers. A copy of the least-significant 32 bits of the result is stored in general-purpose register *rd*.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MSACU instruction.

### **Operation:**

32, 64 T: 
$$HI_{31..0} \parallel LO_{31...0} \leftarrow (HI_{31...0} \parallel LO_{31...0}) - (GPR[rs] * GPR[rt])$$
  
 $GPR[rd]_{31...0} \leftarrow ((HI_{31...0} \parallel LO_{31...}) - (GPR[rs] * GPR[rt]))_{31...0}$ 

### **Exceptions:**

## MTC0

### Move to **System Control Coprocessor**

## MTC0

| 31 | 26                | 25 21           | 20 16 | 15 11 | 10                  | 0 |
|----|-------------------|-----------------|-------|-------|---------------------|---|
|    | COP0<br>1 0 0 0 0 | MT<br>0 0 1 0 0 | rt    | rd    | 0 0 0 0 0 0 0 0 0 0 |   |
|    | 6                 | 5               | 5C    | 5     | 11                  |   |

#### **Format:**

MTC0 rt, rd

(MIPS I format)

#### **Description:**

The contents of general-purpose register rt are loaded into general-purpose register rd of CP0.

Because the contents of the TLB may be altered by this instruction, the operation of Load and Store instructions and TLB operations for the instructions immediately before and after this instruction are undefined.

### **Operation:**

32, 64

T:

data ← GPR[rt]

T+1:  $CPR[0, rd] \leftarrow data$ 

### **Exceptions:**

Coprocessor Unusable exception

## **MTCz**

#### Move to Coprocessor z

### **MTCz**

| ( | 31 26                | 25 21           | 20 16 | 15 11 | 10          | 0 |
|---|----------------------|-----------------|-------|-------|-------------|---|
|   | COPz<br>0 1 0 0 x x* | MT<br>0 0 1 0 0 | rt    | rd    | 00000000000 |   |
|   | 6                    | 5               | 5     | 5     | 11          |   |

#### Format:

MTCz rt, rd

(MIPS I format)

#### **Description:**

The contents of general-purpose register rt are loaded into general-purpose register rd of CPz.

### **Operation:**

### **Opcode Bit Encoding:**



### **Exceptions:**

Coprocessor Unusable exception

## **MTDR**

#### Move to Debug Register

## **MTDR**

| 31                | 26 | 25          | 21       | 20 | 16 | 15 | 11 | 10    | 6 5            | 0 |
|-------------------|----|-------------|----------|----|----|----|----|-------|----------------|---|
| SPECI.<br>0 1 1 1 |    | MT<br>0 0 1 | DR<br>00 | r  | t  | dr |    | 00000 | Debug<br>1 1 1 |   |
| 6                 |    |             | 5        |    | 5  | 5  |    | 5     |                | 6 |

**Format:** 

MTDR rt, dr (V<sub>R</sub>5432 format)

**Description:** 

The contents of general-purpose register rt are loaded into debug register dr.

**Operation:** 

32, 64T: DEBUG[dr]  $\leftarrow$  GPR[rt]

**Exceptions:** 

MTHI Move to HI MTHI

| 31                  | 26 | 25 | 21 20  | 6  | 5                   | 0 |
|---------------------|----|----|--------|----|---------------------|---|
| SPECIA<br>0 0 0 0 0 |    | rs | 000000 | 0  | MTHI<br>0 1 0 0 0 1 |   |
| 6                   |    | 5  |        | 15 | 6                   |   |

#### **Format:**

MTHI rs (MIPS I format)

#### **Description:**

The contents of general-purpose register rs are loaded into special register HI.

If the MTHI instruction is executed following the MULT, MULTU, DIV, or DIVU instruction, the operation is performed normally. However, if the MFLO, MFHI, MTLO, or MTHI instruction is executed following the MTHI instruction, the contents of special register LO are undefined.

### **Operation:**

32,64 T–2:  $HI \leftarrow undefined$  T–1:  $HI \leftarrow undefined$  T:  $HI \leftarrow GPR[rs]$ 

### **Exceptions:**

## **MTLO**

#### Move to LO

## **MTLO**

| 31                     | 26 | 25 21 | 20 6            | 5 5 0               |
|------------------------|----|-------|-----------------|---------------------|
| SPECIAL<br>0 0 0 0 0 0 |    | rs    | 000000000000000 | MTLO<br>0 1 0 0 1 1 |
| 6                      |    | 5     | 15              | 6                   |

#### **Format:**

MTLO rs

(MIPS I format)

#### **Description:**

The contents of general-purpose register rs are loaded into special register LO.

If the MTLO instruction is executed following the MULT, MULTU, DIV, or DIVU instruction, the operation is performed normally. However, if the MFLO, MFHI, MTLO, or MTHI instruction is executed following the MTLO instruction, the contents of special register HI are undefined.

#### **Operation:**

32,64 T–2: LO  $\leftarrow$  undefined

T-1: LO ← undefined

T: LO  $\leftarrow$  GPR[rs]

#### **Exceptions:**

# **MTPC**

#### Move to Performance Counter

# **MTPC**

| 31              | 26 | 25 | 21           | 20 |    | 16 | 15 | 11            | 10    | 6   | 5   | 1 0 |   |
|-----------------|----|----|--------------|----|----|----|----|---------------|-------|-----|-----|-----|---|
| COP(<br>0 1 0 0 |    |    | TPC<br>1 0 0 |    | rt |    |    | Move<br>0 0 1 | 0 0 0 | 0 0 | reg | 1   |   |
| 6               |    | •  | 5            |    | 5  |    |    | 5             | 5     |     | 5   | 1   | _ |

#### **Format:**

MTPC rt, reg

(VR5432 format)

#### **Description:**

The contents of general-purpose register rt are loaded into Performance Counter reg.

#### **Operation:**

32,64 T:

 $\mathsf{CPR}[0,\mathsf{reg}] \leftarrow \mathsf{GPR}[\mathsf{rt}]$ 

#### **Exceptions:**

Coprocessor Unusable exception

# **MTPS**

#### Move to Performance Event Specifier

# **MTPS**



#### Format:

MTPS rt, reg (V<sub>R</sub>5432 format)

#### **Description:**

The contents of general-purpose register rt are loaded into performance event specifier reg.

#### **Operation:**

32,64 T:  $CPR[0,reg] \leftarrow GPR[rt]$ 

#### **Exceptions:**

Coprocessor Unusable exception

### MUL

#### **Multiply and Move LO**

**MUL** 

| 3 | 31 26                  | 25 2 | 1 20 | 16 15 | 11 | 10                 | 0 |
|---|------------------------|------|------|-------|----|--------------------|---|
|   | SPECIAL<br>0 0 0 0 0 0 | rs   | rt   |       | rd | MUL<br>00001011000 |   |
|   | 6                      | 5    | 5    |       | 5  | 11                 |   |

#### **Format:**

MUL rd, rs, rt

(VR5432 format)

#### **Description:**

The signed 32-bit operands in the *rs* and *rt* registers are multiplied, and the product is stored in the 64-bit register formed by the least-significant 32 bits of the HI and LO registers. A copy of the least-significant 32 bits of the result is stored in general-purpose register *rd*.

An Integer Overflow exception never occurs.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MUL instruction.

#### **Operation:**

32, 64 T: 
$$HI_{31..0} \parallel LO_{31...0} \leftarrow GPR[rs] * GPR[rt]$$
  
 $GPR[rd]_{31...0} \leftarrow (GPR[rs] * GPR[rt])_{31...0}$ 

#### **Exceptions:**

### **MULHI**

#### **Multiply and Move HI**

### **MULHI**

| 3 | 1 26                   | 25 2 | 1 20 16 | 5 15 11 | 10 0                           |
|---|------------------------|------|---------|---------|--------------------------------|
|   | SPECIAL<br>0 0 0 0 0 0 | rs   | rt      | rd      | MULHI<br>0 1 0 0 1 0 1 1 0 0 0 |
|   | 6                      | 5    | 5       | 5       | 11                             |

#### **Format:**

MULHI rd, rs, rt (VR5432 format)

#### **Description:**

The signed 32-bit operands in the *rs* and *rt* registers are multiplied, and the product is stored in the 64-bit register formed by the least-significant 32 bits of the HI and LO registers. A copy of the most-significant 32 bits of the result is stored in general-purpose register *rd*.

An Integer Overflow exception never occurs.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MULHI instruction.

#### **Operation:**

32, 64 T:  $HI_{31..0} \parallel LO_{31...0} \leftarrow GPR[rs] * GPR[rt]$  $GPR[rd]_{31..0} \leftarrow (GPR[rs] * GPR[rt])_{63..32}$ 

#### **Exceptions:**

## **MULHIU**

# Unsigned Multiply and Move HI

### **MULHIU**

| 31 26               | 25 2 | 1 20 16 | 5 15 11 | 10 0                            |
|---------------------|------|---------|---------|---------------------------------|
| SPECIAL 0 0 0 0 0 0 | rs   | rt      | rd      | MULHIU<br>0 1 0 0 1 0 1 1 0 0 1 |
| 6                   | 5    | 5       | 5       | 11                              |

#### **Format:**

MULHIU rd, rs, rt

(VR5432 format)

#### **Description:**

The unsigned 32-bit operands in the *rs* and *rt* registers are multiplied, and the product is stored in the 64-bit register formed by the least-significant 32 bits of the HI and LO registers. A copy of the most-significant 32 bits of the result is stored in general-purpose register *rd*.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MULHIU instruction.

#### **Operation:**

32, 64 T: 
$$HI_{31..0} \parallel LO_{31...0} \leftarrow GPR[rs] * GPR[rt]$$
  
 $GPR[rd]_{31..0} \leftarrow (GPR[rs] * GPR[rt])_{63..32}$ 

#### **Exceptions:**

### **MULS**

#### Multiply, Negate, and Move LO

### **MULS**

| 31 26                  | 25 2° | 1 20 16 | 5 15 11 | 10                  | 0 |
|------------------------|-------|---------|---------|---------------------|---|
| SPECIAL<br>0 0 0 0 0 0 | rs    | rt      | rd      | MULS<br>00011011000 |   |
| 6                      | 5     | 5       | 5       | 11                  |   |

#### **Format:**

MULS rd, rs, rt

(VR5432 format)

#### **Description:**

The signed 32-bit operands in the *rs* and *rt* registers are multiplied, and the product is negated and stored in the 64-bit register formed by the least-significant 32 bits of the HI and LO registers. A copy of the least-significant 32 bits of the result is stored in general-purpose register *rd*.

An Integer Overflow exception never occurs.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MULS instruction.

#### **Operation:**

32, 64 T: 
$$HI_{31..0} \parallel LO_{31...0} \leftarrow 0 - (GPR[rs] * GPR[rt])$$
  
 $GPR[rd]_{31...0} \leftarrow (0 - (GPR[rs] * GPR[rt]))_{31...0}$ 

#### **Exceptions:**

## **MULSHI**

# Multiply, Negate, and Move HI

### **MULSHI**

| 31 26                  | 25 21 | 20 16 | 15 11 | 10                              | 0 |
|------------------------|-------|-------|-------|---------------------------------|---|
| SPECIAL<br>0 0 0 0 0 0 | rs    | rt    | rd    | MULSHI<br>0 1 0 1 1 0 1 1 0 0 0 |   |
| 6                      | 5     | 5     | 5     | 11                              |   |

#### **Format:**

MULSHI rd, rs, rt

(VR5432 format)

#### **Description:**

The signed 32-bit operands in the *rs* and *rt* registers are multiplied and the product is negated and stored in the 64-bit register formed by the least-significant 32 bits of the HI and LO registers. A copy of the most-significant 32 bits of the result is stored in general-purpose register *rd*.

An Integer Overflow exception never occurs.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MULSHI instruction.

#### **Operation:**

32, 64 T: 
$$HI_{31...0} \parallel LO_{31...0} \leftarrow 0 - (GPR[rs] * GPR[rt])$$
  
 $GPR[rd]_{31...0} \leftarrow (0 - (GPR[rs] * GPR[rt]))_{63...32}$ 

#### **Exceptions:**

## **MULSHIU**

#### Unsigned Multiply, Negate, and Move HI

### **MULSHIU**

| 31 26               | 25 21 | 20 16 | 15 11 | 10 0                   | ) |
|---------------------|-------|-------|-------|------------------------|---|
| SPECIAL 0 0 0 0 0 0 | rs    | rt    | rd    | MULSHIU<br>01011011001 |   |
| 6                   | 5     | 5     | 5     | 11                     | _ |

#### **Format:**

MULSHIU rd, rs, rt (VR5432 format)

#### **Description:**

The unsigned 32-bit operands in the *rs* and *rt* registers are multiplied and the product is negated and stored in the 64-bit register formed by the least-significant 32 bits of the HI and LO registers. A copy of the most-significant 32 bits of the result is stored in general-purpose register *rd*.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MULSHIU instruction.

#### **Operation:**

32, 64 T: 
$$HI_{31..0} \parallel LO_{31...0} \leftarrow 0 - (GPR[rs] * GPR[rt])$$
  
 $GPR[rd]_{31..0} \leftarrow (0 - (GPR[rs] * GPR[rt]))_{63..32}$ 

#### **Exceptions:**

### **MULSU**

# Unsigned Multiply, Negate, and Move LO

### **MULSU**

| 31 26                  | 25 21 | 20 16 | 15 11 | 10                   | 0 |
|------------------------|-------|-------|-------|----------------------|---|
| SPECIAL<br>0 0 0 0 0 0 | rs    | rt    | rd    | MULSU<br>00011011001 |   |
| 6                      | 5     | 5     | 5     | 11                   |   |

#### **Format:**

MULSU rd, rs, rt

(VR5432 format)

#### **Description:**

The unsigned 32-bit operands in the *rs* and *rt* registers are multiplied and the product is stored in the 64-bit register formed by the least-significant 32 bits of the HI and LO registers. A copy of the least-significant 32 bits of the result is stored in general-purpose register *rd*.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MULSU instruction.

#### **Operation:**

32, 64 T: 
$$HI_{31..0} \parallel LO_{31...0} \leftarrow 0 - (GPR[rs] * GPR[rt])$$
  
 $GPR[rd]_{31..0} \leftarrow (0 - (GPR[rs] * GPR[rt]))_{31..0}$ 

#### **Exceptions:**

# MULT Multiply MULT

| 31 26             | 25 | 21 20 | 16 | 15         | 6 | 5              | 0 |
|-------------------|----|-------|----|------------|---|----------------|---|
| SPECIAL<br>000000 | rs |       | rt | 0000000000 |   | MULT<br>011000 |   |
| 6                 | 5  | •     | 5  | 10         |   | 6              |   |

#### **Format:**

MULT rs, rt (MIPS I format)

#### **Description:**

The contents of general-purpose registers *rs* and *rt* are multiplied, treating both operands as 32-bit signed integers. An Integer Overflow exception never occurs.

In 64-bit mode, the operands must be valid 32-bit, sign-extended values.

When the operation completes, the low-order word of the doubleword result is loaded into special register LO, and the high-order word of the doubleword result is loaded into special register HI. In the 64-bit mode, the respective results are sign extended and stored.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MULT instruction.

# **MULT**

# Multiply (continued)

# **MULT**

#### **Operation:**

```
32
            T-2: LO
                                               \leftarrow undefined
                        HI
                                               \leftarrow undefined
            T-1: LO
                                               \leftarrow undefined
                        HI
                                               \leftarrow undefined
                                               \leftarrow GPR[rs] * GPR[rt]
            T:
                        LO
                                               \leftarrow t<sub>31...0</sub>
                       НΙ
                                               \leftarrow t_{63...32}
            T-2: LO
                                               \leftarrow undefined
64
                        HI
                                               \leftarrow undefined
            T-1: LO
                                               \leftarrow undefined
                       ΗΙ
                                               ← undefined
                                               \leftarrow GPR[rs]<sub>31...0</sub> * GPR[rt]<sub>31...0</sub>

\leftarrow (t<sub>31</sub>)<sup>32</sup> || t<sub>31...0</sub>

\leftarrow (t<sub>63</sub>)<sup>32</sup> || t<sub>63...32</sub>
            T:
                       t
                       LO
                        HI
```

#### **Exceptions:**

# **MULTU**

#### **Unsigned Multiply**

# **MULTU**

| 31 | 26               | 25 | 21 | 20 | 16 | 15 | 6 | 5                    | 0 |
|----|------------------|----|----|----|----|----|---|----------------------|---|
|    | SPECIAL<br>00000 | rs |    | rt |    | 0  |   | MULTU<br>0 1 1 0 0 1 |   |
|    | 6                | 5  |    | 5  | •  | 10 |   | 6                    |   |

#### **Format:**

MULTU rs, rt

(MIPS I format)

#### **Description:**

The contents of general-purpose registers *rs* and *rt* are multiplied, treating both operands as 32-bit unsigned values. An Integer Overflow exception never occurs.

In 64-bit mode, the operands must be valid 32-bit, sign-extended values.

When the operation completes, the low-order word of the doubleword result is loaded into special register LO, and the high-order word of the doubleword result is loaded into special register HI. In 64-bit mode, these results are sign extended and loaded.

If either of the two preceding instructions is MFHI or MFLO, the execution results of these transfer instructions are undefined. To obtain the correct result, insert two or more additional instructions between MFHI or MFLO and the MULTU instruction.

# **MULTU**

# Unsigned Multiply (continued)

# **MULTU**

#### **Operation:**

```
32
            T-2: LO
                                               ← undefined
                       HI
                                               ← undefined
            T-1: LO
                                               ← undefined
                                               \leftarrow undefined
                       HI
                                               \leftarrow (0 || GPR[rs]) * (0 || GPR[rt])
            T:
                       t
                       LO
                                               \leftarrow t<sub>31...0</sub>
                       ΗΙ
                                               \leftarrow t<sub>63...32</sub>
64
            T-2: LO
                                               \leftarrow undefined
                                               \leftarrow undefined
                       HI
            T-1: LO
                                               ← undefined
                                               ← undefined
                       HI
                                               \begin{array}{l} \leftarrow (0 \parallel \mathsf{GPR[rs]_{31...0}}) \ ^* \ (0 \parallel \mathsf{GPR[rt]_{31...0}}) \\ \leftarrow \ (t_{31})^{32} \parallel t_{31...0} \\ \leftarrow \ (t_{63})^{32} \parallel t_{63...32} \end{array} 
            T:
                       t
                       LO
                       HI
```

#### **Exceptions:**

### **MULU**

#### **Unsigned Multiply and Move LO**

### **MULU**

| 31 26               | 25 2 | 1 20 16 | 5 15 11 | 10 0                          |
|---------------------|------|---------|---------|-------------------------------|
| SPECIAL 0 0 0 0 0 0 | rs   | rt      | rd      | MULU<br>0 0 0 0 1 0 1 1 0 0 1 |
| 6                   | 5    | 5       | 5       | 11                            |

#### **Format:**

MULU rd, rs, rt (VR

(VR5432 format)

#### **Description:**

The unsigned 32-bit operands in the *rs* and *rt* registers are multiplied and the product is stored in the 64-bit register formed by the least-significant 32 bits of the HI and LO registers. A copy of the least-significant 32 bits of the result is stored in general-purpose register *rd*.

If either of the two instructions immediately preceding this instruction is the MFHI or MFLO instruction, the execution result of the transfer instruction is undefined. To obtain correct results, insert two or more other instructions between MFHI or MFLO and the MULU instruction.

#### **Operation:**

32, 64 T: 
$$HI_{31..0} \parallel LO_{31...0} \leftarrow GPR[rs] * GPR[rt]$$
  
 $GPR[rd]_{31..0} \leftarrow (GPR[rs] * GPR[rt])_{31..0}$ 

#### **Exceptions:**

NOR NOR NOR

| 31 26                  | 25 | 21 20 | 16 | 15 | 11 | 10 6  | 5              | 0 |
|------------------------|----|-------|----|----|----|-------|----------------|---|
| SPECIAL<br>0 0 0 0 0 0 | rs |       | rt | rd |    | 00000 | NOR<br>1 0 0 1 |   |
| 6                      | 5  |       | 5  | 5  |    | 5     | 6              | , |

#### **Format:**

NOR rd, rs, rt

(MIPS I format)

#### **Description:**

The contents of general-purpose register rs are bitwise NORed with the contents of general-purpose register rt. The result is stored in general-purpose register rd.

#### **Operation:**

32, 64

T:

 $GPR[rd] \leftarrow GPR[rs] \text{ nor } GPR[rt]$ 

#### **Exceptions:**

OR OR OR



#### **Format:**

OR rd, rs, rt

(MIPS I format)

#### **Description:**

The contents of general-purpose register rs are bitwise ORed with the contents of general-purpose register rt. The result is stored in general-purpose register rd.

#### **Operation:**

32, 64

T:

 $GPR[rd] \leftarrow GPR[rs]$  or GPR[rt]

#### **Exceptions:**

ORI

#### **OR Immediate**

ORI

| 31 26              | 25 21 | 20 16 | 15        | 0 |
|--------------------|-------|-------|-----------|---|
| ORI<br>0 0 1 1 0 1 | rs    | rt    | immediate |   |
| 6                  | 5     | 5     | 16        |   |

#### **Format:**

ORI rt, rs, immediate (MIPS I format)

#### **Description:**

The 16-bit *immediate* is zero extended and bitwise ORed with the contents of general-purpose register *rs*. The result is stored in general-purpose register *rt*.

#### **Operation:**

32 T:  $GPR[rt] \leftarrow GPR[rs]_{31...16} \parallel \text{ (immediate or } GPR[rs]_{15...0})$ 

64 T:  $GPR[rt] \leftarrow GPR[rs]_{63...16} \parallel \text{ (immediate or } GPR[rs]_{15...0})$ 

#### **Exceptions:**

| PREF | Prefetch | PREF |
|------|----------|------|
|------|----------|------|

| 31 26               | 25 21 | 20 16 | 15     | 0 |
|---------------------|-------|-------|--------|---|
| PREF<br>1 1 0 0 1 1 | base  | hint  | offset |   |
| 6                   | 5     | 5     | 16     |   |

#### Format:

PREF hint, offset (base) (MIPS IV format)

#### **Description:**

PREF adds the 16-bit signed *offset* to the contents of general-purpose register *base* to form an effective byte address. It advises that data at the effective address may be used in the near future. The *hint* field supplies information about the way the data is expected to be used.

Unlike the VR5000, in which the PREF instruction is executed as an NOP, the VR5432 data may be prefetched into the data cache as a result of executing this instruction.

PREF is an advisory instruction that may change the performance of the program. However, for all *hint* values and all effective addresses, it neither changes the architecturally visible state nor alters the meaning of the program.

If MIPS IV instructions are supported and enabled, PREF does not cause addressing-related exceptions. If it does happen to raise an exception condition, the exception condition is ignored. If an addressing-related exception condition is raised and ignored, no data is prefetched. However, even if no data is prefetched, some action that is not architecturally visible—such as write-back of a dirty cache line—can take place.

If PREF results in a memory operation, the memory access type used for the operation is determined by the memory access type of the effective address, just as it would be if the memory operation had been caused by a load or store to the effective address.

The *hint* field supplies information about the way the data is expected to be used. A *hint* value cannot cause an action to modify an architecturally visible state. A processor may use a *hint* value to improve the effectiveness of the prefetch action. The defined *hint* values are shown in Table 17-17.

# **PREF**

# Prefetch (continued)

# **PREF**

Table 17-17 Values of Hint Field for PREF Instruction

| Value | Name                 | Data Use and Desired Prefetch Action                                                                                                                                                                                           |
|-------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | load                 | Data is expected to be loaded (not modified). Fetch data as if for a load.                                                                                                                                                     |
| 1     | store                | Data is expected to be stored or modified.<br>Fetch data as if for a store.                                                                                                                                                    |
| 2–3   |                      | Reserved                                                                                                                                                                                                                       |
| 4     | load_streamed        | Data is expected to be loaded (not modified) but not reused extensively; it "streams" through the cache. Fetch data as if for a load and place it in the cache so that it does not displace data prefetched as "retained."     |
| 5     | store_streamed       | Data is expected to be stored or modified but not reused extensively; it "streams" through the cache. Fetch data as if for a store and place it in the cache so that it does not displace data prefetched as "retained."       |
| 6     | load_retained        | Data is expected to be loaded (not modified) and reused extensively; it should be "retained" in the cache. Fetch data as if for a load and place it in the cache so that it is not displaced by data prefetched as "streamed." |
| 7     | store_retained       | Data is expected to be stored or modified and reused extensively; it should be "retained" in the cache. Fetch data as if for a store and place it in the cache so that it is not displaced by data prefetched as "streamed."   |
| 8-24  |                      | Reserved                                                                                                                                                                                                                       |
| 25    | writeback_invalidate |                                                                                                                                                                                                                                |
| 26-31 |                      | Reserved                                                                                                                                                                                                                       |

### **PREF**

# Prefetch (continued)

# **PREF**

PREF never generates a memory operation for a location with an *uncached* memory access type.

Prefetch cannot prefetch data from a mapped location unless the translation for that location is present in the TLB. Locations in memory pages that have not been accessed recently may not have translations in the TLB, so prefetch may not be effective for such locations.

Prefetch does not cause addressing exceptions. It does not cause an exception to prefetch using an address pointer value before the validity of a pointer is determined.

#### **Operation:**

```
vAddr ← GPR[base] + sign_extend(offset)
(pAddr, CCA) ← AddressTranslation(vAddr, DATA, LOAD)
Prefetch(CCA, pAddr, vAddr, DATA, hint)
```

#### **Exceptions:**

Reserved Instruction exception

**ROR** 

#### **Rotate Right**

**ROR** 

| 31              | 26 | 25        | 21 | 20 | 16 | 15 | 11 | 10 |    | 6 | 5   |                  | 0 |
|-----------------|----|-----------|----|----|----|----|----|----|----|---|-----|------------------|---|
| SPEC<br>0 0 0 0 |    | 1 0 0 0 0 | 1  | rt |    |    | rd |    | sa |   | 0 ( | ROR<br>0 0 0 1 0 |   |
| 6               |    | 5         |    | 5  | 5  | ,  | 5  |    | 5  |   |     | 6                |   |

#### **Format:**

ROR rd, rt, sa

(VR5432 format)

#### **Description:**

The contents of general-purpose register *rt* are rotated right by *sa* bits. The result is stored in general-purpose register *rd*.

#### **Operation:**

32, 64T:

 $\mathsf{GPR}[\mathsf{rd}] \leftarrow \mathsf{GPR}[\mathsf{rt}]_{sa\text{-}1\dots0} \, || \, \mathsf{GPR}[\mathsf{rt}]_{31\dots sa}$ 

#### **Exceptions:**

# **RORV**

#### **Rotate Right Variable**

## **RORV**

| 31 26               | 25 21 | 20 16 | 15 11 | 10 6       | 5 0                 |
|---------------------|-------|-------|-------|------------|---------------------|
| SPECIAL 0 0 0 0 0 0 | rs    | rt    | rd    | 1<br>00001 | RORV<br>0 0 0 1 1 0 |
| 6                   | 5     | 5     | 5     | 5          | 6                   |

#### **Format:**

RORV rd, rt, rs

(VR5432 format)

#### **Description:**

The contents of general-purpose register *rt* are rotated right by the number of bits specified by the low-order five bits of general-purpose register *rs*. The result is stored in general-purpose register *rd*.

#### **Operation:**

32, 64T:  $s \leftarrow GPR[rs]_{4...0}$ 

 $\mathsf{GPR}[\mathsf{rd}] \leftarrow \mathsf{GPR}[\mathsf{rt}]_{s\text{-}1\dots0} \mid\mid \mathsf{GPR}[\mathsf{rt}]_{31\dots s}$ 

#### **Exceptions:**

SB Store Byte SB

| 31 26        | 25 21 | 20 16 | 15     | 0 |
|--------------|-------|-------|--------|---|
| SB<br>101000 | base  | rt    | offset |   |
| 6            | 5     | 5     | 16     |   |

#### **Format:**

SB rt, offset (base) (MIPS I format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The least-significant byte of register *rt* is stored at the memory location specified by the address.

#### **Operation:**

#### **Exceptions:**

TLB Miss exception TLB Invalid exception TLB Modified exception Bus Error exception Address Error exception

| SC | Store Conditional | SC |
|----|-------------------|----|
|----|-------------------|----|

| 31 26        | 25 21 | 20 16 | 15     | 0 |
|--------------|-------|-------|--------|---|
| SC<br>111000 | base  | rt    | offset |   |
| 6            | 5     | 5     | 16     |   |

#### **Format:**

SC rt, offset (base) (MIPS II format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of general-purpose register *rt* are stored at the memory location specified by the address only when the *LL* bit is set. If another processor or device changes the physical address after the previous LL instruction has been executed, or if the ERET instruction exists between the LL and SC instructions, the register contents are not stored to memory, and storing fails.

This instruction is provided for compatibility with MIPS implementations that implement multiprocessing facilities. The VR5432 does not implement these facilities.

The success or failure of the SC operation is indicated by the contents of general-purpose register *rt* after execution of the instruction. A successful SC instruction sets the contents of general-purpose register *rt* to 1; an unsuccessful SC instruction sets them to 0.

The operation of SC is undefined when the address is different from the address used in the last LL instruction.

This instruction is available in User mode; it is not necessary for CP0 to be enabled.

If either of the low-order two bits of the address is not zero, an Address Error exception takes place.

If this instruction both fails and causes an exception, the exception takes precedence.

SC

# Store Conditional (continued)

SC

#### **Operation:**

```
vAddr \leftarrow ((offset_{15})^{16} || offset_{15} = 0) + GPR[base]
32
       T:
              (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
              data \leftarrow GPR[rt]<sub>31...0</sub>
              if LLbit then
                   StoreMemory (uncached, WORD, data, pAddr, vAddr, DATA)
              endif
              GPR[rt] \leftarrow 0^{31} \parallel LLbit
              vAddr \leftarrow ((offset_{15})^{48} || offset_{15}, 0) + GPR[base]
64
              (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
              data \leftarrow GPR[rt]<sub>31 0</sub>
              if LLbit then
                   StoreMemory (uncached, WORD, data, pAddr, vAddr, DATA)
              endif
              GPR[rt] \leftarrow 0^{63} \parallel LLbit
```

#### **Exceptions:**

TLB Miss exception TLB Invalid exception TLB Modified exception Bus Error exception Address Error exception

| C |   |   |
|---|---|---|
| J | C | U |

#### **Store Conditional Doubleword**

SCD

| 31 26         | 25 21 | 20 16 | 15 0   |
|---------------|-------|-------|--------|
| SCD<br>111100 | base  | rt    | offset |
| 6             | 5     | 5     | 16     |

#### **Format:**

SCD rt, offset (base) (MIPS III format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of general-purpose register *rt* are stored at the memory location specified by the address only when the *LL* bit is set. If another processor or device changes the target address after the previous LLD instruction has been executed, or if the ERET instruction exists between the LLD and SCD instructions, the register contents are not stored to memory, and storing fails.

This instruction is provided for compatibility with MIPS implementations that implement multiprocessing facilities. The VR5432 does not implement these facilities.

The success or failure of the SCD operation is indicated by the contents of general-purpose register *rt* after execution of the instruction. A successful SCD instruction sets the contents of general-purpose register *rt* to 1; an unsuccessful SCD instruction sets them to 0.

The operation of SCD is undefined when the address is different from the address used in the last LLD.

This instruction is available in User mode; it is not necessary for CP0 to be enabled.

If any of the low-order three bits of the address is not zero, an Address Error exception takes place. If this instruction both fails and causes an exception, the exception takes precedence.

This instruction is defined in 64-bit mode and 32-bit Kernel mode. If this instruction is executed in the 32-bit User or Supervisor mode, the Reserved Instruction exception occurs.

## SCD

# Store Conditional Doubleword (continued)

SCD

#### **Operation:**

64 T:  $vAddr \leftarrow ((offset_{15})^{48} || offset_{15...0}) + GPR[base]$   $(pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA)$  $data \leftarrow GPR[rt]$ 

data ← GPR[π if LLbit then

StoreMemory (uncached, DOUBLEWORD, data, pAddr, vAddr, DATA)

endif

 $\mathsf{GPR}[\mathsf{rt}] \leftarrow \mathsf{0}^{63} \, || \, \mathsf{LLbit}$ 

*Note:* In the 32-bit Kernel mode, the high-order 32 bits are ignored during

virtual address creation.

#### **Exceptions:**

TLB Miss exception

TLB Invalid exception

TLB Modified exception

Bus Error exception

Address Error exception

Reserved Instruction exception

508

| SD | Store Doubleword | SD |
|----|------------------|----|
|----|------------------|----|

| 31          | 26 | 25 | 2    | 21 | 20 |    | 16 | 6 15   | 0 |
|-------------|----|----|------|----|----|----|----|--------|---|
| SI<br>1 1 1 |    |    | base |    |    | rt |    | offset |   |
| 6           | i  |    | 5    |    |    | 5  |    | 16     |   |

#### Format:

SD rt, offset (base) (MIPS III format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of general-purpose register *rt* are stored at the memory location specified by the address.

If any of the low-order three bits of the address are not zero, an Address Error exception occurs.

This operation is defined in 64-bit mode and 32-bit Kernel mode. Execution of this instruction in 32-bit User or Supervisor mode causes a Reserved Instruction exception.

#### **Operation:**

*Note:* In 32-bit Kernel mode, the high-order 32 bits are ignored during virtual address creation.

SD

# Store Doubleword (continued)

SD

#### **Exceptions:**

TLB Miss exception
TLB Invalid exception
TLB Modified exception
Bus Error exception
Address Error exception
Reserved Instruction exception

### **SDCz**

# Store Doubleword from Coprocessor z

### **SDCz**

| 31 26                  | 25 2° | 20 16 | 15     | 0 |
|------------------------|-------|-------|--------|---|
| SDCz<br>1 1 1 1 1 x x* | base  | rt    | offset |   |
| 6                      | 5     | 5     | 16     |   |

#### **Format:**

SDCz rt, offset (base) (MIPS II format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. Register *rt* of coprocessor unit *z* sources a doubleword, which the processor writes to the addressed memory location. The stored data is defined by individual coprocessor specifications.

If any of the low-order three bits of the address is not zero, an Address Error exception takes place.

This instruction is not valid for use with CP0.

When CP1 is specified, the FR bit of the Status register equals 0 and the least-significant bit in the rt field is not 0, the operation of this instruction is undefined. If the FR bit equals 1, both odd and even registers can be specified by rt.

### **SDCz**

### Store Doubleword from Coprocessor z (continued)

**SDCz** 

#### **Operation:**

```
    T: vAddr ← ((offset<sub>15</sub>)<sup>16</sup> || offset<sub>15...0</sub>) + GPR[base] (pAddr, uncached) ← AddressTranslation (vAddr, DATA) data ← GPR(rt), StoreMemory (uncached, DOUBLEWORD, data, pAddr, vAddr, DATA)
    T: vAddr ← ((offset<sub>15</sub>)<sup>48</sup> || offset<sub>15...0</sub>) + GPR[base] (pAddr, uncached) ← AddressTranslation (vAddr, DATA) data ← GPR(rt), StoreMemory (uncached, DOUBLEWORD, data, pAddr, vAddr, DATA)
```

#### **Exceptions:**

TLB Miss exception
TLB Invalid exception
TLB Modified exception
Bus Error exception
Address Error exception
Coprocessor Unusable exception

#### **Opcode Bit Encoding:**



| C        |   |  |
|----------|---|--|
| <b>3</b> | U |  |

#### **Store Doubleword Left**

SDL

| 31 26         | 25 21 | 20 16 | 15     | 0 |
|---------------|-------|-------|--------|---|
| SDL<br>101100 | base  | rt    | offset |   |
| 6             | 5     | 5     | 16     |   |

#### **Format:**

SDL rt, offset (base) (MIPS III format)

#### **Description:**

This instruction is used in combination with the SDR instruction to store the doubleword data in the register to the doubleword in the memory that is not at the doubleword boundary. The SDL instruction stores the higher portion of the data to the memory, while the SDR instruction stores the lower portion.

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to generate a virtual address. Of the doubleword data in the memory where the most-significant byte is specified by the generated address, only the lower portion of general-purpose register *rt* is stored to memory at the same doubleword boundary as the target address. Depending on the address specified, the number of bytes to be loaded changes from one to eight.

In other words, first the most-significant byte position of general-purpose register rt is stored to the bytes in the addressed memory. If there is data of the low-order byte that follows the same doubleword boundary, the operation to store this data to the next byte of the memory is repeated.



### SDL

# Store Doubleword Left (continued)

SDL

The Address Error exception does not occur, even if the specified address is not located at the doubleword boundary. This operation is defined in the 64-bit mode and 32-bit Kernel mode. If this instruction is executed in the 32-bit User or Supervisor mode, the Reserved Instruction exception occurs.

#### **Operation:**

```
64 T: vAddr \leftarrow ((offset_{15})^{48} || offset_{15...0}) + GPR[base] (pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA) pAddr \leftarrow pAddr<sub>PSIZE -1...3</sub> || (pAddr<sub>2...0</sub> xor ReverseEndian<sup>3</sup>) If BigEndianMem = 0 then pAddr \leftarrow pAddr<sub>31...3</sub> || 0<sup>3</sup> endif byte \leftarrow vAddr<sub>2...0</sub> xor BigEndianCPU<sup>3</sup> data \leftarrow 0<sup>56-8*byte</sup> || GPR[rt]<sub>63...56-8*byte</sub> Storememory (uncached, byte, data, pAddr, vAddr, DATA)
```

*Note:* In 32-bit Kernel mode, the high-order 32 bits are ignored during virtual address creation.

### **SDL**

# Store Doubleword Left (continued)

SDL

The relationships between the addresses given to the SDL instruction and the result (bytes for doublewords in the memory) are shown below:

| SDL      |   |   |   |   |   |   |   | i. |
|----------|---|---|---|---|---|---|---|----|
| Register | Α | В | С | D | Е | F | G | Н  |
| Memory   | I | J | K | L | М | N | 0 | Р  |

|                     | BigEndianCPU = 0 |   |   |      |     |       |      |     |     | BigEndianCPU = 1 |   |   |     |      |     |    |        |      |     |     |
|---------------------|------------------|---|---|------|-----|-------|------|-----|-----|------------------|---|---|-----|------|-----|----|--------|------|-----|-----|
|                     |                  |   |   |      |     |       |      | Off | set |                  |   |   |     |      |     |    | Offset |      |     |     |
| vAddr <sub>20</sub> |                  |   | D | esti | nat | ion   | Туре | LEM | BEM |                  |   | D | est | tina | ati | on |        | Туре | LEM | BEM |
| 0                   | ı                | J | K | L    | ΛN  | ΙΟΑ   | 0    | 0   | 7   | Α                | В | С | D   | Е    | F   | G  | Н      | 7    | 0   | 0   |
| 1                   | 1                | J | Κ | L    | ۸N  | I A B | 1    | 0   | 6   | 1                | Α | В | С   | D    | Ε   | F  | G      | 6    | 0   | 1   |
| 2                   | I                | J | Κ | L    | N A | ВС    | 2    | 0   | 5   | 1                | J | Α | В   | С    | D   | Е  | F      | 5    | 0   | 2   |
| 3                   | 1                | J | Κ | L    | A E | C D   | 3    | 0   | 4   | 1                | J | Κ | Α   | В    | С   | D  | Ε      | 4    | 0   | 3   |
| 4                   | 1                | J | Κ | ΑE   | 3 ( | DE    | 4    | 0   | 3   | 1                | J | Κ | L   | Α    | В   | С  | D      | 3    | 0   | 4   |
| 5                   | I                | J | Α | В    | ) [ | ) E F | 5    | 0   | 2   | 1                | J | K | L   | М    | Α   | В  | С      | 2    | 0   | 5   |
| 6                   | I                | Α | В | С    | ) E | FG    | 6    | 0   | 1   | 1                | J | K | L   | М    | Ν   | Α  | В      | 1    | 0   | 6   |
| 7                   | Α                | В | С | D E  | E F | GH    | 7    | 0   | 0   | I                | J | K | L   | М    | N   | 0  | Α      | 0    | 0   | 7   |

*Note:* Type: Access type output to memory (refer to Table 16-3 on

page 324 for information on byte access within a double-

word)

Offset: pAddr<sub>2...0</sub> Output to memory

LEM Little-endian memory (BigEndianMem = 0)
BEM Big-endian memory (BigEndianMem = 1)

#### **Exceptions:**

TLB Miss exception

TLB Invalid exception

TLB Modified exception

Bus Error exception

Reserved Instruction exception

### **SDR**

#### Store Doubleword Right

SDR

| 31           | 26 | 25 | 21  | 20 | •  | 16 | 0      |  |
|--------------|----|----|-----|----|----|----|--------|--|
| SDR<br>10110 | 1  | ba | ase |    | rt |    | offset |  |
| 6            |    |    | 5   |    | 5  | •  | 16     |  |

#### Format:

SDR rt, offset (base)

(MIPS III format)

#### **Description:**

This instruction is used in combination with the SDL instruction to store the doubleword data in the register to the word data in the memory that is not at the doubleword boundary. The SDL instruction stores the higher portion of the data to the memory, while the SDR instruction stores the lower portion.

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to generate a virtual address. Of the doubleword data in the memory where the least-significant byte is specified by the generated address, only the lower portion of general-purpose register *rt* is stored to memory at the same doubleword boundary as the target address. Depending on the address specified, the number of bytes to be loaded changes from 1 to 8.

In other words, first the least-significant byte position of general-purpose register *rt* is stored to the bytes in the addressed memory. If there is data of the high-order byte that follows the same doubleword boundary, the operation to store this data to the next byte of the memory is repeated.



# **SDR**

# Store Doubleword Right (continued)

**SDR** 

The Address Error exception does not occur, even if the specified address is not located at the doubleword boundary. This operation is defined in the 64-bit mode and 32-bit Kernel mode. If this instruction is executed in the 32-bit User or Supervisor mode, the Reserved Instruction exception occurs.

### **Operation:**

```
T: vAddr \leftarrow ((offset_{15})^{48} || offset_{15...0}) + GPR[base]  (pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA pAddr \leftarrow pAddr_{PSIZE - 1...3} || (pAddr_{2...0} xor ReverseEndian^3)  If BigEndianMem = 0 then pAddr \leftarrow pAddr_{PSIZE - 1...3} || 0^3 endif byte \leftarrow vAddr_{2...0} xor BigEndianCPU^3 data \leftarrow GPR[rt]<sub>63-8*byte</sub> || 0<sup>8*byte</sup> StoreMemory (uncached, DOUBLEWORD-byte, data, pAddr, vAddr, DATA)
```

*Note:* In 32-bit Kernel mode, the high-order 32 bits are ignored during virtual address creation.

# **SDR**

# Store Doubleword Right (continued)

**SDR** 

The relationships between the addresses given to the SDR instruction and the result (bytes for doublewords in the memory) are shown below:

| SDR      |   |   |   |   |   |   |   |   |
|----------|---|---|---|---|---|---|---|---|
| Register | Α | В | С | D | Е | F | G | Н |
| Memory   | I | J | K | L | М | N | 0 | Р |

|                     | BigEndianCPU = 0 |      |        | BigEndianCPU = 1 |                 |      |     |     |
|---------------------|------------------|------|--------|------------------|-----------------|------|-----|-----|
|                     |                  |      | Offset |                  |                 |      | Off | set |
| vAddr <sub>20</sub> | Destination      | Туре | LEM    | BEM              | Destination     | Туре | LEM | BEM |
| 0                   | ABCDEFGH         | 7    | 0      | 0                | H J K L M N O P | 0    | 7   | 0   |
| 1                   | BCDEFGHP         | 6    | 1      | 0                | GHKLMNOP        | 1    | 6   | 0   |
| 2                   | CDEFGHOP         | 5    | 2      | 0                | F G H L M N O P | 2    | 5   | 0   |
| 3                   | DEFGHNOP         | 4    | 3      | 0                | E F G H M N O P | 3    | 4   | 0   |
| 4                   | EFGHMNOP         | 3    | 4      | 0                | DEFGHNOP        | 4    | 3   | 0   |
| 5                   | FGHLMNOP         | 2    | 5      | 0                | CDEFGHOP        | 5    | 2   | 0   |
| 6                   | GHKLMNOP         | 1    | 6      | 0                | BCDEFGHP        | 6    | 1   | 0   |
| 7                   | HJKLMNOP         | 0    | 7      | 0                | ABCDEFGH        | 7    | 0   | 0   |

Note: Type: Access type output to memory (refer to Table 16-3 on

page 324 for information on byte access within a double-

word)

Offset: pAddr<sub>2...0</sub> Output to memory

LEM Little-endian memory (BigEndianMem = 0)
BEM Big-endian memory (BigEndianMem = 1)

# **Exceptions:**

TLB Miss exception

TLB Invalid exception

TLB Modified exception

Bus Error exception

Reserved Instruction exception

| SH | Store Halfword | SH |
|----|----------------|----|
| ЭП | Store Hallword | ЭГ |

| 3 | 31 26        | 25 21 | 20 16 | 15     | 0 |
|---|--------------|-------|-------|--------|---|
|   | SH<br>101001 | base  | rt    | offset |   |
|   | 6            | 5     | 5     | 16     |   |

#### Format:

SH rt, offset (base) (MIPS I format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The least-significant halfword of register *rt* is stored in the memory specified by the address.

If the least-significant bit of the address is not zero, an Address Error exception occurs.

#### **Operation:**

SH Store Halfword (continued)

# **Exceptions:**

TLB Miss exception TLB Invalid exception TLB Modified exception Bus Error exception Address Error exception SH

SLL

## **Shift Left Logical**

**SLL** 

| 31   | 26 | 25      | 21  | 20 | 16 | 15 |    | 11 1 | 10 | 6 | 5   |                  | 0 |
|------|----|---------|-----|----|----|----|----|------|----|---|-----|------------------|---|
| SPE( |    | 0 0 0 0 | 0 0 | rt | t  |    | rd |      | sa |   | 0 ( | SLL<br>0 0 0 0 0 |   |
| 6    | 3  | 5       |     | ,  | 5  |    | 5  |      | 5  |   |     | 6                |   |

#### **Format:**

SLL rd, rt, sa

(MIPS I format)

# **Description:**

The contents of general-purpose register rt are shifted left by sa bits, inserting zeros into the low-order bits. The result is stored in general-purpose register rd. In the 64-bit mode, the value resulting from sign-extending the shifted 32-bit value is stored as a result. If the shift value is 0, the low-order 32 bits of the 64-bit value are sign extended. This instruction can generate a 64-bit value that sign-extends a 32-bit value.

## **Operation:**

32 T:  $GPR[rd] \leftarrow GPR[rt]_{31-sa...0} \parallel 0^{sa}$ 

64 T:  $s \leftarrow 0 \parallel sa$ 

temp  $\leftarrow$  GPR[rt]<sub>31-s...0</sub> || 0<sup>s</sup>

 $\mathsf{GPR[rd]} \leftarrow (\mathsf{temp}_{31})^{32} \mid\mid \mathsf{temp}$ 

# **Exceptions:**

None

Caution: If the shift value of this instruction is 0, the assembler may treat this instruction as an NOP. When using this instruction for sign extension, check the specifications of the assembler.

# **SLLV**

### **Shift Left Logical Variable**

# **SLLV**

| 31 26                  | 25 21 | 20 16 | 15 11 | 10 6  | 5 0            |
|------------------------|-------|-------|-------|-------|----------------|
| SPECIAL<br>0 0 0 0 0 0 | rs    | rt    | rd    | 00000 | SLLV<br>000100 |
| 6                      | 5     | 5     | 5     | 5     | 6              |

#### **Format:**

SLLV rd, rt, rs

(MIPS I format)

## **Description:**

The contents of general-purpose register rt are shifted left the number of bits specified by the low-order five bits of general-purpose register rs, inserting zeros into the low-order bits. The result is stored in general-purpose register rd. In the 64-bit mode, the value resulting from sign-extending the shifted 32-bit value is stored as a result. If the shift value is 0, the low-order 32 bits of the 64-bit value are sign extended. This instruction can generate a 64-bit value that sign-extends a 32-bit value.

# **Operation:**

32 T:  $s \leftarrow GPR[rs]_{4...0}$ 

 $\mathsf{GPR}[\mathsf{rd}] \leftarrow \mathsf{GPR}[\mathsf{rt}]_{(31-s)\dots 0} \parallel 0^s$ 

64 T:  $s \leftarrow 0 \parallel GPR[rs]_{4...0}$ 

 $\mathsf{temp} \leftarrow \mathsf{GPR}[\mathsf{rt}]_{(31-s)\dots 0} \parallel 0^s$ 

 $GPR[rd] \leftarrow (temp_{31})^{32} \mid\mid temp$ 

# **Exceptions:**

None

Caution: If the shift value of this instruction is 0, the assembler may treat this instruction as an NOP. When using this instruction for sign extension, check the specifications of the assembler.

SLT

#### Set On Less Than

**SLT** 

| 31 26               | 25 2 | 20 16 | 15 11 | 10 6  | 5 0           |
|---------------------|------|-------|-------|-------|---------------|
| SPECIAL 0 0 0 0 0 0 | rs   | rt    | rd    | 00000 | SLT<br>101010 |
| 6                   | 5    | 5     | 5     | 5     | 6             |

#### **Format:**

SLT rd, rs, rt

(MIPS I format)

## **Description:**

The contents of general-purpose register rt are subtracted from the contents of general-purpose register rs. Interpreting these values as signed integers, if the contents of general-purpose register rs are less than the contents of general-purpose register rt, one is stored in the general-purpose register rt; otherwise, zero is stored in general-purpose register rt.

An Integer Overflow exception never occurs. The comparison is valid even if the subtraction used during the comparison overflows.

# **Operation:**

$$32 \quad \text{T:} \quad \text{if GPR[rs]} < \text{GPR[rt] then} \\ \quad \text{GPR[rd]} \leftarrow 0^{31} \mid\mid 1 \\ \quad \text{else} \\ \quad \text{GPR[rd]} \leftarrow 0^{32} \\ \quad \text{endif} \\ 64 \quad \text{T:} \quad \text{if GPR[rs]} < \text{GPR[rt] then} \\ \quad \text{GPR[rd]} \leftarrow 0^{63} \mid\mid 1 \\ \quad \text{else} \\ \quad \text{GPR[rd]} \leftarrow 0^{64} \\ \quad \text{endif} \\ \end{cases}$$

# **Exceptions:**

# SLTI

#### Set On Less Than Immediate

SLT

| 31 26          | 25 21 | 20 16 | 15 0      |
|----------------|-------|-------|-----------|
| SLTI<br>001010 | rs    | rt    | immediate |
| 6              | 5     | 5     | 16        |

#### **Format:**

SLTI rt, rs, immediate (MIPS I format)

#### **Description:**

The 16-bit *immediate* is sign extended and subtracted from the contents of general-purpose register *rs*. Interpreting these values as signed integers, if *rs* contents are less than the sign-extended *immediate*, one is stored in general-purpose register *rt*; otherwise, zero is stored in the general-purpose register *rt*.

An Integer Overflow exception never occurs. The comparison is valid even if the subtraction overflows.

## **Operation:**

# **Exceptions:**

# **SLTIU**

# Set On Less Than Immediate Unsigned

# **SLTIU**

| 31 26                | 25 21 | 20 16 | 15 0      |
|----------------------|-------|-------|-----------|
| SLTIU<br>0 0 1 0 1 1 | rs    | rt    | immediate |
| 6                    | 5     | 5     | 16        |

#### **Format:**

SLTIU rt, rs, immediate (MIPS I format)

## **Description:**

The 16-bit *immediate* is sign extended and subtracted from the contents of general-purpose register *rs*. Interpreting these values as unsigned integers, if *rs* contents are less than the sign-extended *immediate*, one is stored in the general-purpose register *rt*; otherwise zero is stored in the general-purpose register *rt*.

An Integer Overflow exception never occurs. The comparison is valid even if the subtraction overflows.

## **Operation:**

# **Exceptions:**

# **SLTU**

### Set On Less Than Unsigned

# **SLTU**

| 31 26                  | 25 2 | 21 20 | 16 15    | 11 | 10 6      | 5              | 0 |
|------------------------|------|-------|----------|----|-----------|----------------|---|
| SPECIAL<br>0 0 0 0 0 0 | rs   | rt    |          | rd | 0 0 0 0 0 | SLTU<br>101011 |   |
| 6                      | 5    | 5     | <u>.</u> | 5  | 5         | 6              |   |

#### **Format:**

SLTU rd, rs, rt

(MIPS I format)

# **Description:**

The contents of general-purpose register rt are subtracted from the contents of general-purpose register rs. Interpreting these values as unsigned integers, if the contents of general-purpose register rs are less than the contents of general-purpose register rt, one is stored in general-purpose register rd; otherwise, zero is stored in the general-purpose register rd.

An Integer Overflow exception never occurs. The comparison is valid even if the subtraction overflows.

# **Operation:**

32 T: if 
$$(0 \parallel \text{GPR[rs]}) < 0 \parallel \text{GPR[rt]}$$
 then  $\text{GPR[rd]} \leftarrow 0^{31} \parallel 1$  else  $\text{GPR[rd]} \leftarrow 0^{32}$  endif 
$$64 \quad \text{T:} \quad \text{if } (0 \parallel \text{GPR[rs]}) < 0 \parallel \text{GPR[rt]}$$
 then  $\text{GPR[rd]} \leftarrow 0^{63} \parallel 1$  else  $\text{GPR[rd]} \leftarrow 0^{64}$  endif

# **Exceptions:**

# **SRA**

## **Shift Right Arithmetic**

**SRA** 

| 31 26               | 25 21     | 20 16 | 15 11 | 10 6 | 5 0           |
|---------------------|-----------|-------|-------|------|---------------|
| SPECIAL 0 0 0 0 0 0 | 0 0 0 0 0 | rt    | rd    | sa   | SRA<br>000011 |
| 6                   | 5         | 5     | 5     | 5    | 6             |

#### **Format:**

SRA rd, rt, sa

(MIPS I format)

## **Description:**

The contents of general-purpose register *rt* are shifted right by *sa* bits, inserting signed bits into the high-order bits. The result is stored in general-purpose register *rd*. In 64-bit mode, the sign-extended 32-bit value is stored as the result.

# **Operation:**

32 T:  $GPR[rd] \leftarrow (GPR[rt]_{31})^{sa} \parallel GPR[rt]_{31...sa}$ 

64 T:  $s \leftarrow 0 \parallel sa$ 

 $\mathsf{temp} \leftarrow (\mathsf{GPR}[\mathsf{rt}]_{31})^{\mathsf{S}} \parallel \mathsf{GPR}[\mathsf{rt}]_{31...\mathsf{S}}$ 

 $\mathsf{GPR}[\mathsf{rd}] \leftarrow (\mathsf{temp}_{31})^{32} \mid\mid \mathsf{temp}$ 

# **Exceptions:**

# **SRAV**

# Shift Right Arithmetic Variable

# **SRAV**

| 31 26               | 25 21 | 20 16 | 5 15 11 | 10 6      | 5 0                 |
|---------------------|-------|-------|---------|-----------|---------------------|
| SPECIAL 0 0 0 0 0 0 | rs    | rt    | rd      | 0 0 0 0 0 | SRAV<br>0 0 0 1 1 1 |
| 6                   | 5     | 5     | 5       | 5         | 6                   |

#### **Format:**

SRAV rd, rt, rs

(MIPS I format)

## **Description:**

The contents of general-purpose register *rt* are shifted right by the number of bits specified by the low-order five bits of general-purpose register *rs*, sign-extending the high-order bits. The result is stored in the general-purpose register *rd*. In 64-bit mode, the sign-extended 32-bit value is stored as the result.

# **Operation:**

 $32 \quad \text{T:} \quad \text{s} \leftarrow \text{GPR[rs]}_{4...0}$ 

 $GPR[rd] \leftarrow (GPR[rt]_{31})^{s} || GPR[rt]_{31...s}$ 

64 T:  $s \leftarrow GPR[rs]_{4...0}$ 

 $\mathsf{temp} \leftarrow (\mathsf{GPR}[\mathsf{rt}]_{31})^s \mid\mid \mathsf{GPR}[\mathsf{rt}]_{31\dots s}$ 

 $\text{GPR[rd]} \leftarrow (\text{temp}_{31})^{32} \mid\mid \text{temp}$ 

# **Exceptions:**

# SRL

### **Shift Right Logical**

**SRL** 

| 31   | 26 | 25  | 21    | 20 | 16 | 15 | 1  | 1 10 |    | 6 | 5   |                | 0 |
|------|----|-----|-------|----|----|----|----|------|----|---|-----|----------------|---|
| SPE( |    | 000 | 0 0 0 |    | rt |    | rd |      | sa |   | 0 0 | SRL<br>0 0 1 0 |   |
| 6    | ;  |     | 5     |    | 5  |    | 5  |      | 5  |   |     | 6              |   |

#### **Format:**

SRL rd, rt, sa

(MIPS I format)

## **Description:**

The contents of general-purpose register *rt* are shifted right by *sa* bits, inserting zeros into the high-order bits. The result is stored in general-purpose register *rd*. In 64-bit mode, the sign-extended 32-bit value is stored as the result.

# **Operation:**

32 T:  $GPR[rd] \leftarrow 0$  sa  $\parallel GPR[rt]_{31...sa}$ 

64 T: s ← 0 || sa

 $temp \leftarrow 0^{s} \mid\mid GPR[rt]_{31...s}$ 

 $GPR[rd] \leftarrow (temp_{31})^{32} \parallel temp$ 

# **Exceptions:**

# **SRLV**

#### **Shift Right Logical Variable**

# **SRLV**

| 31                  | 26 | 25 | 21 | 20 | 16 | 15 |    | 11 | 10  | 6          | 5 |                   | 0        |
|---------------------|----|----|----|----|----|----|----|----|-----|------------|---|-------------------|----------|
| SPECIA<br>0 0 0 0 0 |    |    | rs | rt |    |    | rd |    | 0 0 | 0<br>0 0 0 | 0 | SRLV<br>0 0 1 1 0 |          |
| 6                   |    |    | 5  | į. | 5  |    | 5  | •  | į   | 5          |   | 6                 | <u>_</u> |

#### **Format:**

SRLV rd, rt, rs

(MIPS I format)

# **Description:**

The contents of general-purpose register rt are shifted right by the number of bits specified by the low-order five bits of general-purpose register rs, inserting zeros into the high-order bits. The result is stored in general-purpose register rd. In 64-bit mode, the sign-extended 32-bit value is stored as the result.

## **Operation:**

32 T:  $s \leftarrow GPR[rs]_{4...0}$ 

 $GPR[rd] \leftarrow 0^{s} || GPR[rt]_{31...}$ 

64 T:  $s \leftarrow GPR[rs]_{4...0}$ 

temp  $\leftarrow 0^{\text{s}} \parallel \text{GPR[rt]}_{31...}$ 

 $GPR[rd] \leftarrow (temp_{31})^{32} \parallel temp$ 

# **Exceptions:**

SUB Subtract SUB

| 31 26               | 25 21 | 20 16 | 15 11 | 10 6      | 5 0           | 1 |
|---------------------|-------|-------|-------|-----------|---------------|---|
| SPECIAL 0 0 0 0 0 0 | rs    | rt    | rd    | 0 0 0 0 0 | SUB<br>100010 |   |
| 6                   | 5     | 5     | 5     | 5         | 6             |   |

#### **Format:**

SUB rd, rs, rt (MIPS I format)

#### **Description:**

The contents of general-purpose register *rt* are subtracted from the contents of general-purpose register *rs*. The result is stored into general-purpose register *rd*. In 64-bit mode, the sign-extended 32-bit value is stored as the result.

An Integer Overflow exception occurs if the carries-out of bits 30 and 31 differ (a two's-complement overflow). The destination register rd is not modified when an Integer Overflow exception occurs.

## **Operation:**

32 T:  $GPR[rd] \leftarrow GPR[rs] - GPR[rt]$ 64 T:  $temp \leftarrow GPR[rs] - GPR[rt]$   $GPR[rd] \leftarrow (temp_{31})^{32} \parallel temp_{31...0}$ 

# **Exceptions:**

Integer Overflow exception

# **SUBU**

# **Subtract Unsigned**

# **SUBU**

| 31 26               | 25 21 | 20 16 | 15 11 | 10 6      | 5 0                 |
|---------------------|-------|-------|-------|-----------|---------------------|
| SPECIAL 0 0 0 0 0 0 | rs    | rt    | rd    | 0 0 0 0 0 | SUBU<br>1 0 0 0 1 1 |
| 6                   | 5     | 5     | 5     | 5         | 6                   |

#### **Format:**

SUBU rd, rs, rt

(MIPS I format)

## **Description:**

The contents of general-purpose register *rt* are subtracted from the contents of general-purpose register *rs*. The result is stored in general-purpose register *rd*. In 64-bit mode, the sign-extended 32-bit value is stored as the result.

The only difference between this instruction and the SUB instruction is that SUBU never causes an Integer Overflow Exception.

# **Operation:**

32 T:  $GPR[rd] \leftarrow GPR[rs] - GPR[rt]$ 

64 T:  $temp \leftarrow GPR[rs] - GPR[rt]$ 

 $\mathsf{GPR}[\mathsf{rd}] \leftarrow (\mathsf{temp}_{31})^{32} \mid\mid \mathsf{temp}_{31\dots 0}$ 

# **Exceptions:**

SW Store Word SW

| 31 26        | 25 21 | 20 16 | 15     | 0 |
|--------------|-------|-------|--------|---|
| SW<br>101011 | base  | rt    | offset |   |
| 6            | 5     | 5     | 16     |   |

#### **Format:**

SW rt, offset (base) (MIPS I format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of general-purpose register *rt* are stored in the memory location specified by the address. If either of the low-order two bits of the address is not zero, an Address Error exception occurs.

### **Operation:**

# **Exceptions:**

TLB Miss exception

TLB Invalid exception

TLB Modified exception

Bus Error exception

Address Error exception

# **SWCz**

#### Store Word from Coprocessor z

# **SWCz**

| 31 26                | 25 21 | 20 16 | 15     | 0 |
|----------------------|-------|-------|--------|---|
| SWCz<br>1 1 1 0 x x* | base  | rt    | offset |   |
| 6                    | 5     | 5     | 16     |   |

#### Format:

SWCz rt, offset (base) (MIPS I format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. Coprocessor register *rt* of the CPz is stored in the addressed memory. The data to be stored is defined by individual coprocessor specifications. This instruction is not valid for use with CP0.

If either of the low-order two bits of the address is not zero, an Address Error exception occurs.

#### **Operation:**

# **SWCz**

# Store Word from Coprocessor z (continued)



### **Exceptions:**

TLB Miss exception
TLB Invalid exception
TLB Modified exception
Bus Error exception
Address Error exception
Coprocessor Unusable exception

## **Opcode Bit Encoding:**



| <b>SWL</b> | Store Word Left | SWL |
|------------|-----------------|-----|
|            | <br>            |     |

| 31 26         | 25 21 | 20 16 | 15     | 0 |
|---------------|-------|-------|--------|---|
| SWL<br>101010 | base  | rt    | offset |   |
| 6             | 5     | 5     | 16     | _ |

#### **Format:**

SWL rt, offset (base) (MIPS I format)

#### **Description:**

This instruction is used in combination with the SWR instruction to store a word in a register to a word in memory that is not at the word boundary. The SWL instruction stores the higher portion of the data to memory, while the SWR instruction stores the lower portion.

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to generate a virtual address. Of the word data in the memory where the most-significant byte is specified by the generated address, only the higher portion of general-purpose register *rt* is stored to memory at the same word boundary as the target address.

Depending on the address specified, the number of bytes to be stored changes from 1 to 4.

In other words, first the most-significant byte position of general-purpose register *rt* is stored to the bytes in the addressed memory. If there is data of the low-order byte that follows the same word boundary, the operation to store this data to the next byte of the memory is repeated.

No Address Error exceptions occur when the specified address is not located at the word boundary.



# **SWL**

# Store Word Left (continued)

# **SWL**

## **Operation:**

```
T: vAddr \leftarrow ((offset_{15})^{16} || offset_{15} |) + GPR[base]
32
                                           (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                                          pAddr \leftarrow pAddr_{PSIZE -1...3} || (pAddr_{2...0} xor ReverseEndian^3)
                                           If BigEndianMem = 0 then
                                          pAddr \leftarrow pAddr_{31...2} \parallel 0^2
                                          endif
                                          byte \leftarrow vAddr<sub>1...0</sub> xor BigEndianCPU<sup>2</sup>
                                          if (vAddr<sub>2</sub> xor BigEndianCPU) = 0 then
                                         data \leftarrow 0^{32} \parallel 0^{24-8*byte} \parallel GPR[rt]_{31...24-8*byte}
                                          else
                                         data \leftarrow 0^{24-8*byte} \parallel GPR[rt]_{31...24-8*byte} \parallel 0^{32}
                                           Storememory (uncached, byte, data, pAddr, vAddr, DATA)
                            T: vAddr \leftarrow ((offset_{15})^{48} || offset_{15} || 
64
                                           (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                                          pAddr \leftarrow pAddr_{31...3} || (pAddr_{2...0} xor ReverseEndian^3)
                                           If BigEndianMem = 0 then
                                          pAddr \leftarrow pAddr_{31} 2 \parallel 0^2
                                          endif
                                          byte \leftarrow vAddr<sub>1...0</sub> xor BigEndianCPU<sup>2</sup>
                                          if (vAddr<sub>2</sub> xor BigEndianCPU) = 0 then
                                         data \leftarrow 0^{32} \parallel 0^{24-8*byte} \parallel GPR[rt]_{31...24-8*byte}
                                          else
                                         data \leftarrow 0^{24-8*byte} \parallel GPR[rt]_{31...24-8*byte} \parallel 0^{32}
                                          endif
                                           StoreMemory (uncached, byte, data, pAddr, vAddr, DATA)
```

# **SWL**

# Store Word Left (continued)

**SWL** 

The relationships between the contents given to the SWL instruction and the result (bytes for words in the memory) are shown below:

| SWL      |   |   |   |   |   |   |   |   |
|----------|---|---|---|---|---|---|---|---|
| Register | Α | В | С | D | Е | F | G | Н |
| Memory   | I | J | K | L | М | N | 0 | Р |

|                     |     | BigEndian(    | CPU = |     | BigEndianCPU = 1 |                 |      |     |     |  |
|---------------------|-----|---------------|-------|-----|------------------|-----------------|------|-----|-----|--|
|                     |     |               |       | Of  | fset             |                 |      | Off | set |  |
| vAddr <sub>20</sub> |     | Destination   | Туре  | LEM | BEM              | Destination     | Type | LEM | BEM |  |
| 0                   | Ι,  | JKLMNOE       | 0     | 0   | 7                | E F G H M N O P | 3    | 4   | 0   |  |
| 1                   | L   | JKLMNEF       | 1     | 0   | 6                | IEFGMNOP        | 2    | 4   | 1   |  |
| 2                   | L   | JKLMEFG       | 2     | 0   | 5                | IJEFMNOP        | 1    | 4   | 2   |  |
| 3                   | L   | JKLEFGH       | 3     | 0   | 4                | IJKEMNOP        | 0    | 4   | 3   |  |
| 4                   | L   | JKEMNOP       | 0     | 4   | 3                | IJKLEFGH        | 3    | 0   | 4   |  |
| 5                   | L   | JEFMNOP       | 1     | 4   | 2                | IJKLMEFG        | 2    | 0   | 5   |  |
| 6                   | l E | E F G M N O P | 2     | 4   | 1                | IJKLMNEF        | 1    | 0   | 6   |  |
| 7                   | E F | F G H M N O P | 3     | 4   | 0                | IJKLMNOE        | 0    | 0   | 7   |  |

*Note:* Type: Access type output to memory (refer to Table 16-3 on

page 324 for information on byte access within a double-

word)

Offset: pAddr<sub>2...0</sub> Output to memory

LEM: Little-endian memory (BigEndianMem = 0)

BEM: Big-endian memory (BigEndianMem = 1)

**SWL** 

# Store Word Left (continued)

**SWL** 

# **Exceptions:**

TLB Miss exception
TLB Invalid exception
Bus Error exception
Address Error exception
Reserved Instruction exception

| _ |     |  |
|---|-----|--|
|   | W W |  |
| u |     |  |

## Store Word Right

# **SWR**

| 31 26         | 25 21 | 20 16 | 15     | 0 |
|---------------|-------|-------|--------|---|
| SWR<br>101110 | base  | rt    | offset |   |
| 6             | 5     | 5     | 16     |   |

#### **Format:**

SWR rt, offset (base)

(MIPS I format)

## **Description:**

This instruction is used in combination with the SWL instruction to store word data in a register to a word in memory that is not at the word boundary. The SWL instruction stores the higher portion of the data to memory, while the SWR instruction stores the lower portion.

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to generate a virtual address. Of the word data in the memory where the least-significant byte is specified by the generated address, only the lower portion of general-purpose register *rt* is stored to memory at the same word boundary as the target address. Depending on the address specified, the number of bytes to be stored changes from 1 to 4.

In other words, first the least-significant byte position of general-purpose register rt is stored to the bytes in the addressed memory. If there is data of the high-order byte that follows the same word boundary, the operation to store this data to the next byte of the memory is repeated.

# Store Word Right

# **SWR**

(Continued)

No Address Error exceptions occur when the specified address is not located at the word boundary.



# Store Word Right (continued)

# **SWR**

#### **Operation:**

```
T: vAddr \leftarrow ((offset_{15})^{16} || offset_{15...0}) + GPR[base]
32
                                           (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                                          pAddr \leftarrow pAddr_{PSIZE-1...3} || (pAddr_{2...0} xor ReverseEndian^3)
                                           BigEndianMem = 0 then
                                                        pAddr \leftarrow pAddr_{31...2} \parallel 0^2
                                           endif
                                          byte \leftarrow vAddr_{1...0} xor \ BigEndian CPU^2
                                           if (vAddr<sub>2</sub> xor BigEndianCPU) = 0 then
                                                        data \leftarrow 0^{32} \parallel GPR[rt]_{31-8*bvte...0} \parallel 0^{8*byte}
                                           else
                                                        data \leftarrow GPR[rt]_{31-8*bvte...0} \parallel 0^{8*byte} \parallel 0^{32}
                                           Storememory (uncached, WORD-byte, data, pAddr, vAddr, DATA)
                           T: vAddr \leftarrow ((offset_{15})^{48} || offset_{15} || 
64
                                           (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                                          pAddr \leftarrow pAddr_{PSIZE-1...3} || (pAddr_{2...0} xor ReverseEndian^3)
                                           If BigEndianMem = 0 then
                                                        pAddr \leftarrow pAddr_{31...2} \parallel 0^2
                                           endif
                                          byte \leftarrow vAddr<sub>1...0</sub> xor BigEndianCPU<sup>2</sup>
                                           if (vAddr<sub>2</sub> xor BigEndianCPU) = 0 then
                                                        data \leftarrow 0^{32} \parallel GPR[rt]_{31-8*bvte...0} \parallel 0^{8*byte}
                                           else
                                                        \text{data} \leftarrow \text{GPR[rt]}_{31\text{-8*byte...0}} \parallel 0^{8\text{*byte}} \parallel 0^{32}
                                           StoreMemory (uncached, WORD-byte, data, pAddr, vAddr, DATA)
```

# Store Word Right (continued)



The relationships between the register contents given to the SWR instruction and the result (bytes for words in the memory) are shown below:

| SWR      |   |   |   |   |   |   |   |   |
|----------|---|---|---|---|---|---|---|---|
| Register | Α | В | С | D | Е | F | G | Н |
| Memory   | I | J | K | L | М | N | 0 | Р |

|                     | BigEndianCPU = 0 |      |     |     | BigEndianCPU = 1 |      |     |      |
|---------------------|------------------|------|-----|-----|------------------|------|-----|------|
| <b></b>             |                  |      | Off | se  |                  |      | _   | fset |
| vAddr <sub>20</sub> | Destination      | Туре | LEM | BEM | Destination      | Туре | LEM | BEM  |
| 0                   | IJKLEFGH         | 3    | 0   | 4   | HJKLMNOP         | 0    | 7   | 0    |
| 1                   | IJKLFGHP         | 2    | 1   | 4   | GHKLMNOP         | 1    | 6   | 0    |
| 2                   | IJKLGHOP         | 1    | 2   | 4   | FGHLMNOP         | 2    | 5   | 0    |
| 3                   | IJKLHNOP         | 0    | 3   | 4   | EFGHMNOP         | 3    | 4   | 0    |
| 4                   | EFGHMNOP         | 3    | 4   | 0   | IJKLHNOP         | 0    | 3   | 4    |
| 5                   | FGHLMNOP         | 2    | 5   | 0   | IJKLGHOP         | 1    | 2   | 4    |
| 6                   | GHKLMNOP         | 1    | 6   | 0   | IJKLFGHP         | 2    | 1   | 4    |
| 7                   | HJKLMNOP         | 0    | 7   | 0   | IJKLEFGH         | 3    | 0   | 4    |

Note: Type: Access type output to memory (refer to Table 16-3 on

page 324 for information on byte access within a double-

word)

Offset: pAddr<sub>2...0</sub> Output to memory

LEM: Little-endian memory (BigEndianMem = 0)
BEM: Big-endian memory (BigEndianMem = 1)

# Store Word Right (continued)

**SWR** 

# **Exceptions:**

TLB Miss exception TLB Invalid exception Bus Error exception Address Error exception

# **SYNC**

# **Synchronize**

# **SYNC**



#### **Format:**

SYNC

(MIPS II format)

## **Description:**

This instruction is provided for compatibility with MIPS implementations that implement multiprocessing facilities. The VR5432 does not implement these facilities. This instruction executes as an NOP on the VR5432.

## **Operation:**

32, 64 T: SyncOperation ()

# **Exceptions:**

# **SYSCALL**

## System Call

# **SYSCALL**

| 31 26                  | 25 6 | 5                     | 0 |
|------------------------|------|-----------------------|---|
| SPECIAL<br>0 0 0 0 0 0 | code | SYSCALI<br>0 0 1 1 00 |   |
| 6                      | 20   | 6                     |   |

#### **Format:**

SYSCALL

(MIPS I format)

#### **Description:**

A System Call exception occurs after this instruction is executed, unconditionally transferring control to the exception handler.

The *code* field is available for transferring parameters to the exception handler. The parameter is retrieved by the exception handler only by loading as data the contents of the memory word containing the instruction.

## **Operation:**

32, 64T:

SystemCallException

# **Exceptions:**

System Call exception

**TEQ** 

## Trap If Equal

**TEQ** 

| 31                  | 26 | 25 | 21 | 20 | 16 | 15 |      | 6 | 5                  | 0 |
|---------------------|----|----|----|----|----|----|------|---|--------------------|---|
| SPECIA<br>0 0 0 0 0 |    | r  | 'S | I  | rt |    | code |   | TEQ<br>1 1 0 1 0 0 | 0 |
| 6                   |    |    | 5  |    | 5  |    | 10   |   | 6                  |   |

#### **Format:**

TEQ rs, rt

(MIPS II format)

## **Description:**

The contents of general-purpose register *rt* are compared with those of general-purpose register *rs*. If the contents of general-purpose register *rs* are equal to the contents of general-purpose register *rt*, a Trap exception occurs.

The *code* field is available for transferring parameters to the exception handler. The parameter is retrieved by the exception handler only by loading as data the contents of the memory word containing the instruction.

# **Operation:**

# **Exceptions:**

# **TEQI**

### **Trap If Equal Immediate**

**TEQI** 

| 31 26                 | 25 21 | 20 16             | 15 0      |  |
|-----------------------|-------|-------------------|-----------|--|
| REGIMM<br>0 0 0 0 0 1 | rs    | TEQI<br>0 1 1 0 0 | immediate |  |
| 6                     | 5     | 5                 | 16        |  |

#### **Format:**

TEQI rs, immediate

(MIPS II format)

# **Description:**

The 16-bit *immediate* is sign extended and compared with the contents of general-purpose register *rs*. If the contents of general-purpose register *rs* are equal to the sign-extended *immediate*, a Trap exception occurs.

## **Operation:**

# **Exceptions:**

# **TGE**

#### **Trap If Greater Than or Equal**

**TGE** 

| 31 26                  | 25 2 <sup>-</sup> | 1 20 16 | 15   | 6 5 0              |
|------------------------|-------------------|---------|------|--------------------|
| SPECIAL<br>0 0 0 0 0 0 | rs                | rt      | code | TGE<br>1 1 0 0 0 0 |
| 6                      | 5                 | 5       | 10   | 6                  |

#### **Format:**

TGE rs, rt

(MIPS II format)

## **Description:**

The contents of general-purpose register *rt* are compared with the contents of general-purpose register *rs*. Interpreting both register contents as signed integers, if the contents of general-purpose register *rs* are greater than or equal to the contents of general-purpose register *rt*, a Trap exception occurs.

The *code* field is available for transferring parameters to the exception handler. The parameter is retrieved by the exception handler only by loading as data the contents of the memory word containing the instruction.

# **Operation:**

32, 64 T: if GPR[rs] ≥ GPR[rt] then
TrapException
endif

# **Exceptions:**

# **TGEI**

### **Trap If Greater Than or Equal Immediate**

# **TGEI**

| 31 26                 | 25 21 | 20 16             | 15 0      |
|-----------------------|-------|-------------------|-----------|
| REGIMM<br>0 0 0 0 0 1 | rs    | TGEI<br>0 1 0 0 0 | immediate |
| 6                     | 5     | 5                 | 16        |

#### **Format:**

TGEI rs, immediate

(MIPS II format)

## **Description:**

The 16-bit *immediate* is sign extended and compared with the contents of general-purpose register *rs*. Interpreting both values as signed integers, if the contents of general-purpose register *rs* are greater than or equal to the sign-extended *immediate*, a Trap exception occurs.

### **Operation:**

| 32 | T: if GPR[rs] ≥ (immediate <sub>15</sub> ) <sup>16</sup>    immediate <sub>150</sub> then  TrapException  endif |
|----|-----------------------------------------------------------------------------------------------------------------|
| 64 | T: if GPR[rs] ≥ (immediate <sub>15</sub> ) <sup>48</sup>    immediate <sub>150</sub> then  TrapException  endif |

# **Exceptions:**

# **TGEIU**

# Trap If Greater Than or Equal Immediate Unsigned

# **TGEIU**

| 31 26                 | 25 21 | 20 16              | 15 0      |
|-----------------------|-------|--------------------|-----------|
| REGIMM<br>0 0 0 0 0 1 | rs    | TGEIU<br>0 1 0 0 1 | immediate |
| 6                     | 5     | 5                  | 16        |

#### **Format:**

TGEIU rs, immediate (MIPS II format)

## **Description:**

The 16-bit *immediate* is sign extended and compared with the contents of general-purpose register *rs*. Interpreting both values as unsigned integers, if the contents of general-purpose register *rs* are greater than or equal to the sign-extended *immediate*, a Trap exception occurs.

#### **Operation:**

| 32 | if (0    GPR[rs]) $\geq$ (0    (immediate <sub>15</sub> ) <sup>16</sup>    immediate <sub>150</sub> TrapException endif | ) then |
|----|-------------------------------------------------------------------------------------------------------------------------|--------|
| 64 | if (0    GPR[rs]) $\geq$ (0    (immediate <sub>15</sub> ) <sup>48</sup>    immediate <sub>150</sub> TrapException endif | ) then |

# **Exceptions:**

# **TGEU**

#### **Trap If Greater Than or Equal Unsigned**

# **TGEU**

| 31 26             | 25 21 | 20 16 | 15 6 | 6 5 0               | ) |
|-------------------|-------|-------|------|---------------------|---|
| SPECIAL<br>000000 | rs    | rt    | code | TGEU<br>1 1 0 0 0 1 |   |
| 6                 | 5     | 5     | 10   | 6                   | - |

#### **Format:**

TGEU rs, rt

(MIPS II format)

## **Description:**

The contents of general-purpose register *rt* are compared with the contents of general-purpose register *rs*. Interpreting both values as unsigned integers, if the contents of general-purpose register *rs* are greater than or equal to the contents of general-purpose register *rt*, a Trap exception occurs.

The *code* field is available for transferring parameters to the exception handler. The parameter is retrieved by the exception handler only by loading as data the contents of the memory word containing the instruction.

# **Operation:**

32, 64 T: if  $(0 || GPR[rs]) \ge (0 || GPR[rt])$  then TrapException endif

# **Exceptions:**

# **TLBP**

#### **Probe TLB for Matching Entry**

# **TLBP**

| 31 26               | 25 2    | 4 6               | 5 0            |
|---------------------|---------|-------------------|----------------|
| COP0<br>0 1 0 0 0 0 | CO<br>1 | 00000000000000000 | TLBP<br>001000 |
| 6                   | 1       | 19                | 6              |

#### **Format:**

**TLBP** 

(MIPS I format)

#### **Description:**

Searches for a TLB entry that matches with the contents of the EntryHI register and stores an index for that TLB entry in the Index register. If a TLB entry that matches is not found, sets the most-significant bit of the Index register.

Memory references by the instruction immediately after a TLBP instruction, or in cases in which more than one TLB entry is a hit, are undefined.

#### **Operation:**

```
Index\leftarrow 1 || 0<sup>25</sup> || Undefined<sup>6</sup>
32
                                                                                  T:
                                                                                                                                                          for i in 0...TLBEntries - 1
                                                                                                                                                                                                               if (TLB[i]_{95...77} = EntryHi_{31...13}) and (TLB[i]_{76} or
                                                                                                                                                                                                               (TLB[i]_{71...64} = EntryHi_{7...0})) then
                                                                                                                                                                                                                                                                   Index \leftarrow 0^{26} \parallel i_{5} \parallel i_{
                                                                                                                                                                                                                 endif
                                                                                                                                                          endfor
                                                                                                                                                        Index\leftarrow 1 || 0^{25} || Undefined<sup>6</sup>
                                                                                T:
64
                                                                                                                                                          for i in 0...TLBEntries - 1
                                                                                                                                                                                                               if (TLB[i]<sub>167...141</sub> and not (0<sup>15</sup> || TLB[i]<sub>216...205</sub>)) = (EntryHi<sub>39...13</sub> and not (0<sup>15</sup> || TLB[i]<sub>216...205</sub>)) and
                                                                                                                                                                                                               (TLB[i]_{140} \text{ or } (TLB[i]_{135...128} = EntryHi_{7...0})) \text{ then}
                                                                                                                                                                                                                                                                 Index \leftarrow 0^{26} || i_{5,0}
                                                                                                                                                                                                                 endif
                                                                                                                                                             endfor
```

## **Exceptions:**

# **TLBR**

#### **Read Indexed TLB Entry**

# **TLBR**

| 31 26          | 25      | 24 6               | 35 0           |
|----------------|---------|--------------------|----------------|
| COP0<br>010000 | CO<br>1 | 000000000000000000 | TLBR 0 0 0 0 1 |
| 6              | 1       | 19                 | 6              |

#### **Format:**

TLBR

(MIPS I format)

#### **Description:**

The EntryHi and EntryLo registers are loaded with the contents of the TLB entry selected by the contents of the Index register. The *G* bit (which controls ASID matching) read from the TLB is written into both of the EntryLo0 and EntryLo1 registers.

The operation is invalid (and the results are undefined) if the contents of the Index register are greater than the number of TLB entries in the processor.

## **Operation:**

| 32 | T: PageMask $\leftarrow$ TLB[Index <sub>50</sub> ] <sub>12796</sub><br>EntryHi $\leftarrow$ TLB[Index <sub>50</sub> ] <sub>9564</sub> and not TLB[Index <sub>50</sub> ] <sub>12796</sub><br>EntryLo1 $\leftarrow$ TLB[Index <sub>50</sub> ] <sub>6333</sub>    TLB[Index <sub>50</sub> ] <sub>76</sub><br>EntryLo0 $\leftarrow$ TLB[Index <sub>50</sub> ] <sub>311</sub>    TLB[Index <sub>50</sub> ] <sub>76</sub>        |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 64 | T: PageMask $\leftarrow$ TLB[Index <sub>50</sub> ] <sub>255192</sub><br>EntryHi $\leftarrow$ TLB[Index <sub>50</sub> ] <sub>191128</sub> and not TLB[Index <sub>50</sub> ] <sub>255192</sub><br>EntryLo1 $\leftarrow$ TLB[Index <sub>50</sub> ] <sub>12765</sub>    TLB[Index <sub>50</sub> ] <sub>140</sub><br>EntryLo0 $\leftarrow$ TLB[Index <sub>50</sub> ] <sub>631</sub>    TLB[Index <sub>50</sub> ] <sub>140</sub> |

## **Exceptions:**

# **TLBWI**

#### Write Indexed TLB Entry

# **TLBWI**

| 31 26               | 25      | 24 6              | 5 0                  |
|---------------------|---------|-------------------|----------------------|
| COP0<br>0 1 0 0 0 0 | CO<br>1 | 00000000000000000 | TLBWI<br>0 0 0 0 1 0 |
| 6                   | 1       | 19                | 6                    |

#### **Format:**

TLBWI

#### **Description:**

The TLB entry selected by the Index register is loaded with the contents of the EntryHi and EntryLo registers. The *G* bit of the TLB is written with the logical AND of the *G* bits in the EntryLo0 and EntryLo1 registers.

(MIPS I format)

The operation is invalid (and the results are undefined) if the value in the Index register is greater than the number of TLB entries in the processor.

#### **Operation:**

32, 64 T:  $TLB[Index_{5...0}] \leftarrow$ 

PageMask || (EntryHi and not PageMask) || EntryLo1 || EntryLo0

## **Exceptions:**

# **TLBWR**

#### **Write Random TLB Entry**

# **TLBWR**

| 31 26               | 25 2    | 24 6               | 5 0                  |
|---------------------|---------|--------------------|----------------------|
| COP0<br>0 1 0 0 0 0 | CO<br>1 | 000000000000000000 | TLBWR<br>0 0 0 1 1 0 |
| 6                   | 1       | 19                 | 6                    |

#### **Format:**

TLBWR

(MIPS I format)

#### **Description:**

The TLB entry selected by the Random register is loaded with the contents of the EntryHi and EntryLo registers. The *G* bit of the TLB is written with the logical AND of the *G* bits in the EntryLo0 and EntryLo1 registers.

#### **Operation:**

32, 64 T: TLB[Random<sub>5 0</sub>]  $\leftarrow$ 

PageMask || (EntryHi and not PageMask) || EntryLo1 || EntryLo0

## **Exceptions:**

# TLT

#### **Trap If Less Than**

# TLT

| 31 26                  | 25 21 | 20 16 | 15 6 | 5 0                |
|------------------------|-------|-------|------|--------------------|
| SPECIAL<br>0 0 0 0 0 0 | rs    | rt    | code | TLT<br>1 1 0 0 1 0 |
| 6                      | 5     | 5     | 10   | 6                  |

#### **Format:**

TLT rs. rt

(MIPS II format)

#### **Description:**

The contents of general-purpose register rt are compared with general-purpose register rs. Interpreting both values as signed integers, if the contents of general-purpose register rs are less than the contents of general-purpose register rt, a Trap exception occurs.

The *code* field is available for transferring parameters to the exception handler. The parameter is retrieved by the exception handler only by loading as data the contents of the memory word containing the instruction.

## **Operation:**

32, 64 T: if GPR[rs] < GPR[rt] then
TrapException
endif

## **Exceptions:**

# TLTI

#### **Trap If Less Than Immediate**

TLT

| 31                    | 26 | 25 | 21 | 20              | 16 | 6 15      | 0 |
|-----------------------|----|----|----|-----------------|----|-----------|---|
| REGIMM<br>0 0 0 0 0 1 |    | rs |    | TLTI<br>0 1 0 1 | 0  | immediate |   |
| 6                     |    | 5  |    | 5               |    | 16        | _ |

#### **Format:**

TLTI rs, immediate

(MIPS II format)

## **Description:**

The 16-bit *immediate* is sign extended and compared with the contents of general-purpose register *rs*. Interpreting both values as signed integers, if the contents of general-purpose register *rs* are less than the sign-extended *immediate*, a Trap exception occurs.

#### **Operation:**

| 32 | T: if GPR[rs] < (immediate <sub>15</sub> ) <sup>16</sup>    immediate <sub>150</sub> then<br>TrapException    |
|----|---------------------------------------------------------------------------------------------------------------|
|    | endif                                                                                                         |
| 64 | T: if GPR[rs] < (immediate <sub>15</sub> ) <sup>48</sup>    immediate <sub>150</sub> then TrapException endif |

## **Exceptions:**

# **TLTIU**

#### **Trap If Less Than Immediate Unsigned**

# **TLTIU**

| 31 26                 | 25 21 | 20 16              | 15 (      | 0 |
|-----------------------|-------|--------------------|-----------|---|
| REGIMM<br>0 0 0 0 0 1 | rs    | TLTIU<br>0 1 0 1 1 | immediate |   |
| 6                     | 5     | 5                  | 16        | - |

#### **Format:**

TLTIU rs, immediate (MIPS II format)

#### **Description:**

The 16-bit *immediate* is sign extended and compared with the contents of general-purpose register *rs*. Interpreting both values as unsigned integers, if the contents of general-purpose register *rs* are less than the sign-extended *immediate*, a Trap exception occurs.

## **Operation:**

| 32 | T: if $(0 \parallel GPR[rs]) < (0 \parallel (immediate_{15})^{16} \parallel immediate_{150})$ then |
|----|----------------------------------------------------------------------------------------------------|
|    | TrapException                                                                                      |
|    | endif                                                                                              |
| 64 | T: if $(0    GPR[rs]) < (0    (immediate_{15})^{48}    immediate_{150})$ then                      |
|    | TrapException                                                                                      |
|    | endif                                                                                              |

## **Exceptions:**

# **TLTU**

## **Trap If Less Than Unsigned**

# **TLTU**

| 31 26                  | 25 2 | 1 20 1 | 6 15 | 6 5 | 0                   |
|------------------------|------|--------|------|-----|---------------------|
| SPECIAL<br>0 0 0 0 0 0 | rs   | rt     | code |     | TLTU<br>1 1 0 0 1 1 |
| 6                      | 5    | 5      | 10   | ·   | 6                   |

#### **Format:**

TLTU rs, rt

(MIPS II format)

#### **Description:**

The contents of general-purpose register *rt* are compared with general-purpose register *rs*. Interpreting both values as unsigned integers, if the contents of general-purpose register *rs* are less than the contents of general-purpose register *rt*, a Trap exception occurs.

The *code* field is available for transferring parameters to the exception handler. The parameter is retrieved by the exception handler only by loading as data the contents of the memory word containing the instruction.

## **Operation:**

32, 64T:

if (0 || GPR[rs]) < (0 || GPR[rt]) then

TrapException

endif

## **Exceptions:**

# **TNE**

#### **Trap If Not Equal**

# **TNE**

| 3′ | 1 26                   | 25 21 | 20 16 | 15 6 | 5 0                |
|----|------------------------|-------|-------|------|--------------------|
|    | SPECIAL<br>0 0 0 0 0 0 | rs    | rt    | code | TNE<br>1 1 0 1 1 0 |
|    | 6                      | 5     | 5     | 10   | 6                  |

#### **Format:**

TNE rs. rt

(MIPS II format)

#### **Description:**

The contents of general-purpose register *rt* are compared with those of general-purpose register *rs*. If the contents of general-purpose register *rs* are not equal to the contents of general-purpose register *rt*, a Trap exception occurs.

The *code* field is available for transferring parameters to the exception handler. The parameter is retrieved by the exception handler only by loading as data the contents of the memory word containing the instruction.

## **Operation:**

32, 64T:

if GPR[rs] ≠ GPR[rt] then

TrapException

endif

## **Exceptions:**

# **TNEI**

#### **Trap If Not Equal Immediate**

# **TNEI**

| 31 26                 | 25 2 | 1 20 16           | 15 0      |  |
|-----------------------|------|-------------------|-----------|--|
| REGIMM<br>0 0 0 0 0 1 | rs   | TNEI<br>0 1 1 1 0 | immediate |  |
| 6                     | 5    | 5                 | 16        |  |

#### **Format:**

TNEI rs, immediate

(MIPS II format)

## **Description:**

The 16-bit *immediate* is sign extended and compared with the contents of general-purpose register *rs*. If the contents of general-purpose register *rs* are not equal to the sign-extended *immediate*, a Trap exception occurs.

## **Operation:**

| 32 | T: if GPR[rs] ≠ (immediate <sub>15</sub> ) <sup>16</sup>    immediate <sub>150</sub> then TrapException endif |
|----|---------------------------------------------------------------------------------------------------------------|
| 64 | T: if GPR[rs] ≠ (immediate <sub>15</sub> ) <sup>48</sup>    immediate <sub>150</sub> then TrapException endif |

## **Exceptions:**

**XOR** 

#### **Exclusive OR**

**XOR** 

| 31 26             | 25 21 | 20 16 | 15 11 | 10 6  | 5 0                |
|-------------------|-------|-------|-------|-------|--------------------|
| SPECIAL<br>000000 | rs    | rt    | rd    | 00000 | XOR<br>1 0 0 1 1 0 |
| 6                 | 5     | 5     | 5     | 5     | 6                  |

#### **Format:**

XOR rd, rs, rt

(MIPS I format)

## **Description:**

The contents of general-purpose register *rs* are bitwise ORed with the contents of general-purpose register *rt*. The result is stored into general-purpose register *rd*.

## **Operation:**

32, 64T:  $GPR[rd] \leftarrow GPR[rs] \text{ xor } GPR[rt]$ 

## **Exceptions:**

None

# **XORI**

#### **Exclusive OR Immediate**

**XORI** 

| 31 26               | 25 21 | 20 16 | 15 0      |
|---------------------|-------|-------|-----------|
| XORI<br>0 0 1 1 1 0 | rs    | rt    | immediate |
| 6                   | 5     | 5     | 16        |

#### **Format:**

XORI rt, rs, immediate (MIPS I format)

#### **Description:**

The 16-bit zero-extended *immediate* is bitwise ORed with the contents of general-purpose register *rs*. The result is stored in general-purpose register *rt*.

#### **Operation:**

32 T: GPR[rt]  $\leftarrow$  GPR[rs] xor (0<sup>16</sup> || immediate) 64 T: GPR[rt]  $\leftarrow$  GPR[rs] xor (0<sup>48</sup> || immediate)

## **Exceptions:**

None

## 17.5 **CPU Instruction Opcode Bit Encoding**

Figure 17-1 and Figure 17-2 list the VR5432 opcode bit encoding.

|        | 2826 <b>Opcode</b> |           |         |                  |            |          |          |         |  |  |
|--------|--------------------|-----------|---------|------------------|------------|----------|----------|---------|--|--|
| 3129   | 0                  | 1         | 2       | 3                | 4          | 5        | 6        | 7       |  |  |
| 0      | SPECIAL            | REGIMM    | J       | JAL              | BEQ        | BNE      | BLEZ     | BGTZ    |  |  |
| 1      | ADDI               | ADDIU     | SLTI    | SLTIU            | ANDI       | ORI      | XORI     | LUI     |  |  |
| 2      | COP0               | COP1      | COP2    | *                | BEQL       | BNEL     | BLEZL    | BGTZL   |  |  |
| 3      | DADDle             | DADDIUe   | LDLe    | LDRe             | DEBUG      | *        | *        | *       |  |  |
| 4      | LB                 | LH        | LWL     | LW               | LBU        | LHU      | LWR      | LWUe    |  |  |
| 5      | SB                 | SH        | SWL     | SW               | SDLe       | SDRe     | SWR      | CACHE d |  |  |
| 6      | LL                 | LWC1      | LWC2    | *                | LLDe       | LDC1     | LDC2     | LDe     |  |  |
| 7      | SC                 | SWC1      | SWC2    | *                | SCDe       | SDC1     | SDC2     | SDe     |  |  |
|        | 20                 |           |         | SDECIAL          | . function |          |          |         |  |  |
| 53     | 0                  | 1         | 2       | 3                | 4          | 5        | 6        | 7       |  |  |
| 0      | SLL                | *         | SRLp    | SRA              | SLLV       | *        | SRLVp    | SRAV    |  |  |
| 1      | JR                 | JALR      | *       | *                | SYSCALL    | BREAK    | *        | SYNC    |  |  |
| 2      | MFHI               | MTHI      | MFLO    | MTLO             | DSLLVe     | *        | DSRLVep  | DSRAVe  |  |  |
| 3      | MULTp              | MULTUp    | DIV     | DIVU             | DMULTe     | DMULTUe  |          | DDIVUe  |  |  |
| 4      | ADD                | ADDU      | SUB     | SUBU             | AND        | OR       | XOR      | NOR     |  |  |
| 5      | *                  | *         | SLT     | SLTU             | DADDe      | DADDUe   | DSUBe    | DSUBUe  |  |  |
| 6      | TGE                | TGEU      | TLT     | TLTU             | TEQ        | *        | TNE      | *       |  |  |
| 7      | DSLLe              | *         | DSRLep  | DSRAe            | DSLL32e    | *        | DSRL32ep | DSRA32e |  |  |
|        | 1816 REGIMM rt     |           |         |                  |            |          |          |         |  |  |
| 2019   | 1816<br>0          | 1         | 2       | REGI<br>3        | WIWI Pt    | 5        | 6        | 7       |  |  |
| 0 19   | BLTZ               | BGEZ      | BLTZL   | BGEZL            | *          | *        | *        | *       |  |  |
| 1      | TGEI               | TGEIU     | TLTI    | TLTIU            | TEQI       | *        | TNEI     | *       |  |  |
| 2      | BLTZAL             | BGEZAL    | BLTZALL | BGEZALL          | *          | *        | *        | *       |  |  |
| 3      | *                  | *         | *       | *                | *          | *        | *        | *       |  |  |
|        |                    |           |         | 1.               | J.         |          |          |         |  |  |
| 05.04  | 2321               | 1         | 2       | <sub>3</sub> COI | Pz rs,     | 5        | 6        | 7       |  |  |
| 25, 24 | 0<br>MF            | 1<br>DMFe | ∠<br>CF | <u>3</u>         | 4<br>MT    | DMTe     | CT       | g       |  |  |
| 0      | BC                 | g         | g       | g                | g          | g        | g        | g       |  |  |
| 1<br>2 | DO                 | 9         | 9       | 9                | <u> </u>   | <b>9</b> | <b>9</b> | 9       |  |  |
| 3      |                    |           |         | С                | 0          |          |          |         |  |  |
| 3      |                    |           |         |                  |            |          |          |         |  |  |
|        |                    |           |         |                  |            |          |          |         |  |  |

Figure 17-1 VR5432 Opcode Bit Encoding (1 of 2)

|      | 10 10     |                |       | COF    | P7 rt                              |        |       |        |  |  |
|------|-----------|----------------|-------|--------|------------------------------------|--------|-------|--------|--|--|
| 2019 | 1816<br>0 | 1              | 2     | 3      | 4                                  | 5      | 6     | 7      |  |  |
| 0    | BCF       | BCT            | BCFL  | BCTL   | $\frac{\overline{\gamma}}{\gamma}$ | γ      | γ     | γ      |  |  |
|      | γ         | γ              | γ     | γ      | γ                                  | γ      | γ     | γ      |  |  |
| 1    | γ         | γ              | γ     | γ      | γ                                  | γ      | γ     | γ      |  |  |
| 2 3  | γ         | γ              | γ     | γ      | γ                                  | γ      | γ     | γ      |  |  |
|      | ·         | <u> </u>       | ·     | ·      | ·                                  | ·      | ·     | ·      |  |  |
|      | 0 0       |                |       | CP0 Fu | ınction                            |        |       |        |  |  |
| 5 3  | 2 0<br>0  | 1              | 2     | 3      | 4                                  | 5      | 6     | 7      |  |  |
| 0 3  | ф         | TLBR           | TLBWI | φ      | ф                                  | ф      | TLBWR | ф      |  |  |
| 1    | TLBP      | ф              | ф     | ф      | ф                                  | ф      | ф     | ф      |  |  |
| 2    | ξ         | ф              | ф     | ф      | ф                                  | ф      | ф     | ф      |  |  |
| 3    | ERET χ    | ф              | ф     | ф      | φ                                  | ф      | φ     | ф      |  |  |
| 4    | ф         | ф              | ф     | ф      | ф                                  | ф      | ф     | ф      |  |  |
| 5    | ф         | ф              | ф     | ф      | ф                                  | ф      | ф     | ф      |  |  |
| 6    | ф         | ф              | ф     | φ      | ф                                  | ф      | φ     | ф      |  |  |
| 7    | ф         | ф              | ф     | ф      | ф                                  | ф      | ф     | ф      |  |  |
|      |           |                |       |        |                                    |        |       |        |  |  |
|      | 2 0       | DEBUG Function |       |        |                                    |        |       |        |  |  |
| 5 3  | 2 0       | 1              | 2     | 3      | 4                                  | 5      | 6     | 7      |  |  |
| 00   | φ         | ф              | ф     | ф      | ф                                  | ф      | ф     | ф      |  |  |
| 1    | ф         | φ              | ф     | ф      | ф                                  | ф      | ф     | ф      |  |  |
| 2    | ф         | φ              | φ     | ф      | ф                                  | ф      | ф     | ф      |  |  |
| 3    | ф         | ф              | ф     | ф      | ф                                  | ф      | ф     | ф      |  |  |
| 4    | φ         | φ              | ф     | ф      | ф                                  | ф      | ф     | ф      |  |  |
| 5    | ф         | ф              | ф     | ф      | ф                                  | ф      | ф     | ф      |  |  |
| 6    | φ         | φ              | ф     | ф      | ф                                  | ф      | ф     | ф      |  |  |
| 7    | ф         | ф              | ф     | ф      | ф                                  | MF/TDR | DRET  | DBREAK |  |  |
|      |           |                |       |        |                                    |        |       |        |  |  |

Figure 17-2 VR5432 Opcode Bit Encoding (2 of 2)

## Key:

- \* If the operation code marked with an asterisk is executed, the Reserved Instruction exception occurs. These codes are reserved for future expansion.
- γ Operation codes marked with a gamma cause a Reserved Instruction exception. They are reserved for future expansion

δ Operation codes marked with a delta are valid only with CP enabled and cause a Reserved Instruction exception on other processors. Operation codes marked with a phi are invalid but do not caus φ Reserved Instruction exceptions ξ Operation codes marked with a xi cause a Reserved Instructio exception. Operation codes marked with a chi are valid only on VR4000 and χ VR5000 processors. ε Operation codes marked with an epsilon are valid in the 64-bit mode and 32-bit Kernel mode. In the 32-bit User or Supervisor mode, these codes generate the Reserved Instruction exception. Operation codes marked with a pi have been used for the π implementation-specific instruction set extensions on th VR5432, specifically the Multiply-Accumulate instructions and the Rotate instructions

## Floating-Point Unit Instruction Set

18

This chapter provides a detailed description of each Floating-Point Unit (FPU) instruction. (For a general overview of VR5432 instructions, see Chapter 16.)

## **18.1 Instruction Formats**

The instruction description subsections that follow show how the three basic instruction formats (I-, R-, and J-type) are used by:

- Load and Store instructions
- Transfer instructions
- Floating-point arithmetic instructions
- Floating-point Branch instruction

Floating-Point instructions are mapped onto the MIPS coprocessor instructions, defining Coprocessor one (CP1) as the floating-point unit.

Each operation is valid only for certain formats. Implementations may support some of these formats and operations through emulation, but they only need to support combinations that are valid (marked V in Table 18-1). Combinations

marked R (reserved) in Table 18-1 are not currently specified by this architecture, and cause an Unimplemented Instruction exception. They are reserved for future extensions of the architecture.

Table 18-1 Valid FPU Instruction Forma t

| Operation | Source Format |        |      |          |  |  |  |
|-----------|---------------|--------|------|----------|--|--|--|
| Operation | Single        | Double | Word | Longword |  |  |  |
| ADD       | V             | V      | R    | R        |  |  |  |
| SUB       | V             | V      | R    | R        |  |  |  |
| MUL       | V             | V      | R    | R        |  |  |  |
| DIV       | V             | V      | R    | R        |  |  |  |
| SQRT      | V             | V      | R    | R        |  |  |  |
| ABS       | V             | V      | R    | R        |  |  |  |
| MOV       | V             | V      |      |          |  |  |  |
| NEG       | V             | V      | R    | R        |  |  |  |
| TRUNC.L   | V             | V      |      |          |  |  |  |
| ROUND.L   | V             | V      |      |          |  |  |  |
| CEIL.L    | V             | V      |      |          |  |  |  |
| FLOOR.L   | V             | V      |      |          |  |  |  |
| TRUNC.W   | V             | V      |      |          |  |  |  |
| RECIP     | V             | V      |      |          |  |  |  |
| ROUND.W   | V             | V      |      |          |  |  |  |
| RSQRT     | V             | V      |      |          |  |  |  |
| CEIL.W    | V             | V      |      |          |  |  |  |
| FLOOR.W   | V             | V      |      |          |  |  |  |
| CVT.S     |               | V      | V    | V        |  |  |  |
| CVT.D     | V             |        | V    | V        |  |  |  |
| CVT.W     | V             | V      |      |          |  |  |  |
| CVT.L     | V             | V      |      |          |  |  |  |
| С         | V             | V      | R    | R        |  |  |  |

The FPU Branch instruction can be used with the logic of the condition reversed, so it is only necessary to provide half of the 32 comparison predicates and relations required by the IEEE-754 standard. A four-bit field in the C instruction

(comparison) specifies one of the 16 conditions shown in the "True" column of Table 18-2. Inverting the sense of the condition in the Branch instruction provides the 16 conditions shown in the "False" column. Unordered conditions result when one of the operands is a NaN (i.e., a "Not a Number" encoding), which has no numerical order when compared to a number or another NaN.

Table 18-2 Logical Reverse of Predicates by Condition True/False

| Condition           |     |      |                 | Invalid      |       |           |                                        |
|---------------------|-----|------|-----------------|--------------|-------|-----------|----------------------------------------|
| Mnemonic True False |     | Code | Greater<br>Than | Less<br>Than | Equal | Unordered | Operation<br>Exception if<br>Unordered |
|                     |     |      |                 |              |       |           |                                        |
| F                   | T   | 0    | F               | F            | F     | F         | No                                     |
| UN                  | OR  | 1    | F               | F            | F     | T         | No                                     |
| EQ                  | NEQ | 2    | F               | F            | T     | F         | No                                     |
| UEQ                 | OGL | 3    | F               | F            | T     | T         | No                                     |
| OLT                 | UGE | 4    | F               | T            | F     | F         | No                                     |
| ULT                 | OGE | 5    | F               | T            | F     | T         | No                                     |
| OLE                 | UGT | 6    | F               | T            | T     | F         | No                                     |
| ULE                 | OGT | 7    | F               | T            | T     | T         | No                                     |
| SF                  | ST  | 8    | F               | F            | F     | F         | Yes                                    |
| NGLE                | GLE | 9    | F               | F            | F     | T         | Yes                                    |
| SEQ                 | SNE | 10   | F               | F            | T     | F         | Yes                                    |
| NGL                 | GL  | 11   | F               | F            | T     | T         | Yes                                    |
| LT                  | NLT | 12   | F               | T            | F     | F         | Yes                                    |
| NGE                 | GE  | 13   | F               | T            | F     | T         | Yes                                    |
| LE                  | NLE | 14   | F               | T            | T     | F         | Yes                                    |
| NGT                 | GT  | 15   | F               | T            | T     | Т         | Yes                                    |

F: False T: True

#### 18.1.1 Floating-Point Loads, Stores, and Transfers

All movement of data between the floating-point unit (FPU) and memory is accomplished by load and store operations, which reference the Floating-Point General-Purpose registers (FGRs). These operations are unformatted; no format conversions are performed and, therefore, no floating-point exceptions can be generated by these operations.

Data may also be directly moved between the floating-point unit and the processor by Move to Coprocessor (MTC) and Move from Coprocessor (MFC) instructions. Like the floating-point load and store operations, these operations perform no format conversions and never cause floating-point exceptions.

In addition, two Floating-Point Control registers (FCRs) are provided for FPU control bits, status bits, implementation level, and revision level. These registers can only be accessed by the CTC1 and CFC1 instructions.

#### 18.1.2 Floating-Point Operations

The floating-point unit instruction set includes:

- Floating-point Add instructions
- Floating-point Subtract instruction
- Floating-point Multiply instruction
- Floating-point Divide instruction
- Floating-point Square Root instructions
- Floating-point Reciprocal instruction
- Floating-point Reciprocal Square Root instructions
- Conversion between fixed-point and floating-point format
- Conversion between floating-point format
- Floating-point Compare instructions

These operations satisfy the requirements of the IEEE-754 standard for accuracy. Specifically, these operations obtain a result identical to an infinite-precision result rounded to the specified format, using the current rounding mode.

Instructions must specify the format of their operands. Except for conversion functions, mixed-format operations cannot be performed.

In the VR5432 implementation, the instruction immediately following a load may use the contents of the register being loaded. In such cases, the hardware interlocks by the number of cycles required for reading. Scheduling load delay

slots is not required for functional code; however, it still may be desirable for highest performance or compatibility with the  $V_R3000$  device (which lacks interlocks).

Load and Store instruction behavior depends on FGR width.

- When the *FR* bit in the Status register is clear, the Floating-Point General-Purpose registers (FGRs) are 32 bits wide.
- To hold single-precision floating-point format data, sixteen evennumbered registers out of 32 FGRs are available.
- To hold double-precision floating-point format data, the 32-bit registers are used in pairs as 16 64-bit registers
- When the FR bit in the Status register is set, the FGRs are 64 bits wide.
- To hold single-precision floating-point format data, the low half of 32 FGRs are used.
- To hold double-precision floating-point format data, 32 FGRs are used.

In the load and store operation descriptions, the functions listed in Table 18-3 are used to represent the handling of virtual addresses and physical memory.

*Table 18-3 FPU Load/Store Instructions Using Register + Register Addressing* 

| Mnemonic | Description                       | Defined in MIPS |
|----------|-----------------------------------|-----------------|
| LWXC1    | Load Word Indexed to FPU          | IV              |
| SWXC1    | Store Word Indexed from FPU       | IV              |
| LDXC1    | Load Doubleword Indexed to FPU    | IV              |
| SDXC1    | Store Doubleword Indexed from FPU | IV              |

Figure 18-1 shows the I-type instruction format used by Load and Store instructions.

#### I-type (Immediate)



op: 6-bit opcod

base: 5-bit base register specifier

ft: 5-bit source (for stores) or destination (for loads) FPU register specifie

offset: 16-bit signed immediate offset

Figure 18-1 Load and Store Instruction Format

All coprocessor loads and stores reference data that is located at word boundaries. For word loads and stores, the access type field is always *word*, and the low-order two bits of the address must always be zero. For doubleword loads and stores, the access type field is always *doubleword*, and the low-order three bits of the address must always be zero.

Regardless of byte-numbering order, the address specifies the byte that has the smallest byte address in the accessed field. For a big-endian system, this is the leftmost byte; for a little-endian system, this is the right-most byte.

## **18.2** Floating-Point Computational Instructions

Computational instructions include all of the floating-point arithmetic operations performed by the FPU.

Figure 18-2 shows the R-type instruction format used for computational instructions.

#### R-type (Register)



Figure 18-2 Computational Instruction Format

The *function* field indicates the floating-point operation to be performed.

Each floating-point instruction can be applied to a number of operand formats. The operand format for an instruction is specified by the 5-bit format field (*fmt*); decoding for this field is shown in Table 18-4.

| Code  | Mnemonic | Size             | Format                |
|-------|----------|------------------|-----------------------|
| 0-15  | Reserved |                  |                       |
| 16    | S        | Single (32 bits) | Binary floating-point |
| 17    | D        | Double (64 bits) | Binary floating-point |
| 18    | Reserved | •                | ·                     |
| 19    | Reserved |                  |                       |
| 20    | W        | 32 bits          | Binary fixed-point    |
| 21    | L        | 64 bits          | Binary fixed-point    |
| 22–31 | Reserved | •                | ·                     |

Table 18-4 Format Field Decoding

Table 18-5 lists all floating-point computational instructions.

Table 18-5 Floating-Point Computational Instructions and Operations

| Code (5:0) | Mnemonic | Operation                                                     |
|------------|----------|---------------------------------------------------------------|
| 0          | ADD      | Add                                                           |
| 1          | SUB      | Subtract                                                      |
| 2          | MUL      | Multiply                                                      |
| 3          | DIV      | Divide                                                        |
| 4          | SQRT     | Square root                                                   |
| 5          | ABS      | Absolute value                                                |
| 6          | MOV      | Transfer                                                      |
| 7          | NEG      | Sign reverse                                                  |
| 8          | ROUND.L  | Convert to 64-bit fixed-point, rounded to nearest even number |
| 9          | TRUNC.L  | Convert to 64-bit fixed-point, rounded toward zero            |
| 10         | CEIL.L   | Convert to 64-bit fixed-point, rounded to + ∞                 |
| 11         | FLOOR.L  | Convert to 64-bit fixed-point, rounded to – ∞                 |
| 12         | ROUND.W  | Convert to 32-bit fixed-point, rounded to nearest even number |
| 13         | TRUNC.W  | Convert to 32-bit fixed-point, rounded toward zero            |
| 14         | CEIL.W   | Convert to 32-bit fixed-point, rounded to + ∞                 |
| 15         | FLOOR.W  | Convert to 32-bit fixed-point, rounded to – ∞                 |
| 16–31      |          | Reserved                                                      |
| 32         | CVT.S    | Convert to single floating-point                              |
| 33         | CVT.D    | Convert to double floating-point                              |
| 34         |          | Reserved                                                      |
| 35         |          | Reserved                                                      |
| 36         | CVT.W    | Convert to 32-bit fixed-point                                 |
| 37         | CVT.L    | Convert to 64-bit fixed-point                                 |
| 38–47      | _        | Reserved                                                      |
| 48–63      | С        | Floating-Point Compare                                        |

The following routines are used in the description of the floating-point operations to retrieve the value of an FPR or to change the value of an FGR:

```
32-Bit Mode
   value <-- ValueFPR(fpr, fmt)
         /* undefined for odd fpr */
         case fmt of
              S, W:
                   value <-- FGR[fpr+0]
              D:
                   value <-- FGR[fpr+1] || FGR[fpr+0]
         end
   StoreFPR(fpr, fmt, value):
         /* undefined for odd fpr */
         case fmt of
              S, W:
                   FGR[fpr+1] <-- undefined
                   FGR[fpr+0] <-- value
              D:
                   FGR[fpr+1] <-- value63...32
                   FGR[fpr+0] <-- value31...0
         end
```

```
value <-- ValueFPR(fpr, fmt)
    case fmt of
    S, W:
    value <-- FGR[fpr]31...0
    D, L:
    value <-- FGR[fpr]
    end

StoreFPR(fpr, fmt, value):
    case fmt of
    S, W:
    FGR[fpr] <-- undefined32 || value
    D, L:
    FGR[fpr] <-- value
    end
```

## 18.3 **FPU Instructions**

This section describes in detail the FPU instructions.

Exceptions that may occur are listed at the end of each instruction's description. For details regarding FPU exceptions and exception processing, refer to Chapter 8.

# **ABS.fmt**

# Floating-Point Absolute Value

# ABS.fm

| 31                  | 26 25 | 21  | 20 16      | 15 11 | 10 6 | 5 0           |
|---------------------|-------|-----|------------|-------|------|---------------|
| COP1<br>0 1 0 0 0 1 |       | fmt | 0<br>00000 | fs    | fd   | ABS<br>000101 |
| 6                   |       | 5   | 5          | 5     | 5    | 6             |

#### Format:

ABS.fmt fd. fs

(MIPS I format)

#### **Description:**

The absolute value of the contents of floating-point register fs is taken and stored in floating-point register fd. The operand is processed in the floating-point format fmt.

The absolute value operation is arithmetically performed. If the operand is NaN, therefore, the Invalid Operation exception occurs.

This instruction is valid only in the single- and double-precision floating-point formats.

If the *FR* bit of the Status register is 0, only an even number can be specified as a register number because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined.

If the FR bit is 1, both odd and even register numbers are valid.

## **Operation:**

32, 64T: StoreFPR (fd, fmt, AbsoluteValue (ValueFPR (fs, fmt) ) )

## **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

## Floating-Point Exceptions:

Unimplemented Operation exception Invalid Operation exception

# **ADD.fmt**

#### Floating-Point Add

# **ADD.fmt**

| 31                | 26 2 | 25 21 | 20 | 16 | 15 | 11 | 10 | 6 | 5                  | 0 |
|-------------------|------|-------|----|----|----|----|----|---|--------------------|---|
| COP1<br>0 1 0 0 0 | 1    | fmt   | ft |    | fs |    | fd |   | ADD<br>0 0 0 0 0 0 |   |
| 6                 |      | 5     | 5  |    | 5  |    | 5  |   | 6                  |   |

#### **Format:**

ADD.fmt fd. fs. ft

(MIPS I format)

#### **Description:**

The contents of floating-point registers fs and ft are added and the result is stored in floating-point register fd. The operand is processed in the floating-point format fmt. The operation is executed as if the accuracy were infinite, and the result is rounded according to the current rounding mode.

This instruction is valid only in the single- and double-precision floating-point formats.

If the FR bit of the Status register is 0, only an even number can be specified as a register number because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

## **Operation:**

32, 64T: StoreFPR (fd, fmt, ValueFPR (fs, fmt) + ValueFPR (ft, fmt) )

# **ADD.fmt**

# Floating-Point Add (continued)

# **ADD.fmt**

## **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

## **Floating-Point Exceptions:**

Unimplemented Operation exception Invalid Operation exception Inexact Operation exception Overflow exception Underflow exception

# BC1F

# Branch on FPU False (Coprocessor 1)

# BC1F

| 31 26               | 25 21           | 20 18 | 17      | 16 <sup>′</sup> | 15     | 0 |
|---------------------|-----------------|-------|---------|-----------------|--------|---|
| COP1<br>0 1 0 0 0 1 | BC<br>0 1 0 0 0 | СС    | nd<br>0 | tf<br>O         | offset |   |
| 6                   | 5               | 3     | 1       | 1               | 16     |   |

#### **Format:**

BC1F offset (MIPS I format, cc = 0 is implied)

BC1F cc, offset (MIPS IV format)

#### **Description:**

An 18-bit signed *offset* (the 16-bit *offset* field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself) in the branch delay slot to form a PC-relative effective target address. If the floating-point condition code bit *cc* is false (0), the program branches to the effective target address after the instruction in the delay slot is executed.

A floating-point condition code is set by the floating-point Compare instruction, C.cond.fmt.

The MIPS I architecture defines a single floating-point condition code, implemented as the Coprocess or 1 condition signal (*Cp1Cond*) and the *C* bit in the FCR31 register. MIP SI, II, and III architectures must have the *cc* field set to 0, which is implied by the first format in the "Format" section above. Both assembler formats are valid for MIPS IV.

The MIPS IV architecture adds seven more condition code bits to the original condition code 0. Floating-Point Compare and Conditional Branch instructions specify the condition code bit to set or test. The condition code bit specified by the *cc* field is modified by the *tf* (true/false) and *nd* (nullify delay slot) fields as variables. The individual instructions BC1F, BC1FL, BC1T, and BC1TL have specific values for *tf* and *nd*.

In the MIPS I, II, and III implementations, there must be at least one instruction between the Compare instruction that sets the condition code and the Branch instruction that tests it. Hardware does not detect a violation of this restriction. In the MIPS IV instruction set, this restriction has been removed.

# BC1F

## Branch on FPU False (Coprocessor 1) (continued)

# BC1F

## **Operation:**

#### MIPS I, II, and III:

T-1: condition  $\leftarrow$  FPConditionCode(0) = 0

T: target\_offset  $\leftarrow$  (offset<sub>15</sub>)<sup>GPRLEN-(16+2)</sup> || offset || 0<sup>2</sup>

T+1: if condition then

PC ← PC + target\_offset

endif

MIPS IV:

T:  $condition \leftarrow FPConditionCode(cc) = 0$ 

 $target\_offset \leftarrow (offset_{15})^{GPRLEN\text{-}(16\text{+}2)} \parallel offset \parallel 0^2$ 

T+1: if condition then

PC ← PC + target offset

endif

Note: With the 18-bit signed instruction offset, the conditional branch range is  $\pm 128$ K. Use the Jump (J) or Jump Register (JR) instruc-

tions to branch to addresses outside this range.

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

## **Floating-Point Exceptions:**

Unimplemented Operation exception

# BC1FL

# Branch on FPU False Likely (Coprocessor 1)

# **BC1FL**

| 31 26               | 25 21           | 20 18 | 17      | 16      | 15     | 0 |
|---------------------|-----------------|-------|---------|---------|--------|---|
| COP1<br>0 1 0 0 0 1 | BC<br>0 1 0 0 0 | СС    | nd<br>1 | tf<br>O | offset |   |
| 6                   | 5               | 3     | 1       | 1       | 16     |   |

#### Format:

BC1FL offset (MIPS I format, cc = 0 is implied)

BC1FL cc, offset (MIPS IV format)

#### **Description:**

An 18-bit signed *offset* (the 16-bit *offset* field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself) in the branch delay slot to form a PC-relative effective target address. If the floating-point condition code bit cc is false (0), the program branches to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

A floating-point condition code is set by the Floating-Point Compare instruction, C.cond fmt.

The MIPS I architecture defines a single floating-point condition code, implemented as the Coprocess or 1 condition signal (*Cp1Cond*) and the *C* bit in the FCR31 register. MIP SI, II, and III architectures must have the *cc* field set to 0, which is implied by the first format in the "Format" section above. Both assembler formats are valid for MIPS IV.

The MIPS IV architecture adds seven more condition code bits to the original condition code 0. Floating-Point Compare and Conditional Branch instructions specify the condition code bit to set or test. The condition code bit specified by the *cc* field is modified by the *tf* (true/false) and *nd* (nullify delay slot) fields as variables. The individual instructions BC1F, BC1FL, BC1T, and BC1TL have specific values for *tf* and *nd*.

In the MIPS I, II, and III implementations, there must be at least one instruction between the Compare instruction that sets the condition code and the Branch instruction that tests it. Hardware does not detect a violation of this restriction. In the MIPS IV instruction set, this restriction has been removed.

# BC1FL

# Branch on FPU False Likely (Coprocessor 1) (continued)

# BC1FL

#### **Operation:**

#### MIPS I, II, and III:

T-1: condition  $\leftarrow$  FPConditionCode(0) = 0

T: target\_offset  $\leftarrow$  (offset<sub>15</sub>)<sup>GPRLEN-(16+2)</sup> || offset || 0<sup>2</sup>

T+1: if condition then

PC ← PC + target\_offset

else

NullifyCurrentInstruction()

endif

#### MIPS IV:

T:  $condition \leftarrow FPConditionCode(cc) = 0$ 

 $target\_offset \leftarrow (offset_{15})^{GPRLEN\text{-}(16+2)} \parallel offset \parallel 0^2$ 

T+1: if condition then

PC ← PC + target\_offset

else

NullifyCurrentInstruction()

endif

Note:

Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, users are encouraged to use the BC1F instruction instead.

BC1FL

# Branch on FPU False Likely (Coprocessor 1) (continued)

BC1FL

*Note:* With the 18-bit signed instruction offset, the conditional branch

range is ±128K. Use Jump (J) or Jump Register (JR) instructions to

branch to addresses outside this range.

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

## **Floating-Point Exceptions:**

Unimplemented Operation exception

# BC1T

# Branch on FPU True (Coprocessor 1)

# BC1T

| 31 26               | 25 21           | 20 18 | 3 17 16 | 6 15   | 0 |
|---------------------|-----------------|-------|---------|--------|---|
| COP1<br>0 1 0 0 0 1 | BC<br>0 1 0 0 0 | СС    | nd tf   | offset |   |
| 6                   | 5               | 3     | 1 1     | 16     |   |

#### Format:

BC1T offset (MIPS I format, cc = 0 is implied)

BC1T cc, offset (MIPS IV format)

#### **Description:**

An 18-bit signed offset (the 16-bit *offset* field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself) in the branch delay slot to form a PC-relative effective target address. If the floating-point condition code bit cc is false (0), the program branches to the effective target address after the instruction in the delay slot is executed.

A floating-point condition code is set by the floating-point Compare instruction, C.cond.fmt.

The MIPS I architecture defines a single floating-point condition code, implemented as the Coprocess or 1 condition signal (*Cp1Cond*) and the *C* bit in the FCR31 register. MIP SI, II, and III architectures must have the *cc* field set to 0, which is implied by the first format in the "Format" section above. Both assembler formats are valid for MIPS IV.

The MIPS IV architecture adds seven more condition code bits to the original condition code 0. Floating-Point Compare and Conditional Branch instructions specify the condition code bit to set or test. The condition code bit specified by the *cc* field is modified by the *tf* (true/false) and *nd* (nullify delay slot) fields as variables. The individual instructions BC1F, BC1FL, BC1T, and BC1TL have specific values for *tf* and *nd*.

In the MIPS I, II, and III implementations, there must be at least one instruction between the Compare instruction that sets the condition code and the Branch instruction that tests it. Hardware does not detect a violation of this restriction. In the MIPS IV instruction set, this restriction has been removed.

# BC1T

## Branch on FPU True (Coprocessor 1) (continued)

# BC1T

#### **Operation:**

#### MIPS I, II, and III:

T-1: condition  $\leftarrow$  FPConditionCode(0) = 1

T: target\_offset  $\leftarrow$  (offset<sub>15</sub>)<sup>GPRLEN-(16+2)</sup> || offset || 0<sup>2</sup>

T+1: if condition then

PC ← PC + target\_offset

endif

MIPS IV:

T:  $condition \leftarrow FPConditionCode(cc) = 1$ 

 $target\_offset \leftarrow (offset_{15})^{GPRLEN \cdot (16+2)} \mid\mid offset \mid\mid 0^2$ 

T+1: if condition then

 $PC \leftarrow PC + target\_offset$ 

endif

Note:

With the 18-bit signed instruction offset, the conditional branch range is  $\pm$  128K. Use Jump (J) or Jump Register (JR) instructions to branch to addresses outside this range.

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

## **Floating-Point Exceptions:**

Unimplemented Operation exception

# BC1TL

# Branch on FPU True Likely (Coprocessor 1)

# **BC1TL**

| 31 26               | 25 21           | 20 18 | 17      | 16 1    | 5      | 0 |
|---------------------|-----------------|-------|---------|---------|--------|---|
| COP1<br>0 1 0 0 0 1 | BC<br>0 1 0 0 0 | СС    | nd<br>1 | tf<br>1 | offset |   |
| 6                   | 5               | 3     | 1       | 1       | 16     |   |

#### Format:

BC1TL offset (MIPS I format, cc = 0 is implied)

BC1TL cc, offset (MIPS IV format)

#### **Description:**

An 18-bit signed *offset* (the 16-bit *offset* field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself) in the branch delay slot to form a PC-relative effective target address. If the floating-point condition code bit cc is false (0), the program branches to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

A floating-point condition code is set by the floating-point Compare instruction, C.cond.fmt.

The MIPS I architecture defines a single floating-point condition code, implemented as the Coprocess or 1 condition signal (*Cp1Cond*) and the *C* bit in the FCR31 register. MIP SI, II, and III architectures must have the *cc* field set to 0, which is implied by the first format in the "Format" section above. Both assembler formats are valid for MIPS IV.

The MIPS IV architecture adds seven more condition code bits to the original condition code 0. Floating-Point Compare and Conditional Branch instructions specify the condition code bit to set or test. The condition code bit specified by the *cc* field is modified by the *tf* (true/false) and *nd* (nullify delay slot) fields as variables. The individual instructions BC1F, BC1FL, BC1T, and BC1TL have specific values for *tf* and *nd*.

In the MIPS I, II, and III implementations, there must be at least one instruction between the Compare instruction that sets the condition code and the Branch instruction that tests it. Hardware does not detect a violation of this restriction. In the MIPS IV instruction set, this restriction has been removed.

# **BC1TL**

# Branch on FPU True Likely (Coprocessor 1) (continued)

# BC1TL

#### **Operation:**

```
MIPS I, II, and III:
```

T-1: condition  $\leftarrow$  FPConditionCode(0) = 1

T: target\_offset  $\leftarrow$  (offset<sub>15</sub>)<sup>GPRLEN-(16+2)</sup> || offset || 0<sup>2</sup>

T+1: if condition then

PC ← PC + target\_offset

else

NullifyCurrentInstruction()

endif

MIPS IV:

T:  $condition \leftarrow FPConditionCode(cc) = 1$ 

 $target\_offset \leftarrow (offset_{15})^{GPRLEN\text{-}(16+2)} \parallel offset \parallel 0^2$ 

T+1: if condition then

PC ← PC + target\_offset

else

NullifyCurrentInstruction()

endif

Note:

Software should only use this instruction when there is a very high probability (98% or more) that the branch will be taken. If the branch is not likely to be taken or if the probability of a taken branch is unknown, users are encouraged to use the BC1T instruction instead.

BC1TL

# Branch on FPU True Likely (Coprocessor 1) (continued)

BC1TL

Note:

With the 18-bit signed instruction offset, the conditional branch range is  $\pm$  128K. Use Jump (J) or Jump Register (JR) instructions

to branch to addresses outside this range.

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception

# Floating-Point Compare

# C.cond.fmt

| 31             | 26 | 25  | 21 | 20 |    | 16 | 15 |    | 11 | 10 | 8 | 7 6      | 5 4       | 3    | 0 |
|----------------|----|-----|----|----|----|----|----|----|----|----|---|----------|-----------|------|---|
| COP1<br>010001 |    | fmi |    |    | ft |    |    | fs |    | СС |   | 0<br>0 0 | FC<br>1 1 | cond |   |
| 6              |    | 5   |    | 1  | 5  |    |    | 5  |    | 3  |   | 2        | 2         | 4    |   |

#### **Format:**

C.cond.fmt fs, ft (MIPS I format, cc = 0 is implied)

C.cond.fmt cc, fs, ft (MIPS IV format)

#### **Description:**

The value in floating-point register *fs* is compared to the value in floating-point register *ft*; the values are in format *fmt*. The comparison is exact and neither overflows nor underflows.

If the comparison specified by  $cond_{2...I}$  is true for the operand values, the result is true; otherwise, the result is false. If no exception is taken, the result is written into condition code cc; true is 1 and false is 0.

If  $cond_3$  is set and at least one of the values is a NaN, an Invalid Operation condition is raised; the result depends on the Floating-Point exception model currently active:

**Precise exception model:** The Invalid Operation flag is set in the FCR31 register. If the *Invalid Operation Enable* bit is set in the FCR31 register, no result is written and an Invalid Operation exception is taken immediately. Otherwise, the Boolean result is written into condition code *cc*.

**Imprecise exception model** (R8000<sup>®</sup> normal mode): The Boolean result is written into condition code cc. No FCR31 register flag is set. If th *Invalid Operation Enabl* bit is set in the FCR31 register, an Invalid Operation exception is taken, imprecisely, at some future time

There are four mutually exclusive ordering relations for comparing floating-point values; one relation is always true and the others are false. The familiar relations are *greater than*, *less than*, and *equal*. In addition, the IEEE floating-point standard defines the relation *unordered*, which is true when at least one operand value is NaN; NaN compares unordered with everything, including itself. Comparisons ignore the sign of zero, so +0 equals -0.

#### Floating-Point Compare (continued)

### C.cond.fmt

The comparison condition is a logical predicate, or equation, of the ordering relations such as *less than or equal*, *equal*, *not less than*, or *unordered or equal*. Compare distinguishes among the 16 comparison predicates. The Boolean result of the instruction is obtained by substituting the Boolean value of each ordering relation for the two floating-point values in the equation. If the *equal* relation is true, for example, then all four example predicates above yield a true result. If the *unordered* relation is true, then only the final predicate, *unordered or equal*, yields a true result.

Logical negation of a compare result allows eight distinct comparisons to test for the 16 predicates, as shown in Table 18-6. Each mnemonic tests for both a predicate and its logical negation. For each mnemonic, *compare* tests the truth of the first predicate. When the first predicate is true, the result is true as shown in the "If Predicate Is True" column and the second predicate must be false, and vice versa. (Note that the False predicate is never true and False/True do not follow the normal pattern.)

The truth of the second predicate is the logical negation of the instruction result. After a Compare instruction, a test for the truth of the first predicate can be made with the Branch on FPU True (BC1T) instruction and the truth of the second can be made with the Branch on FPU False (BC1F) instruction.

Floating-Point Compare (continued)

C.cond.fmt

Table 18-7 shows another set of eight compare operations, distinguished by a  $cond_3$  value of 1 and testing the same 16 conditions. For these additional comparisons, if at least one of the operands is a NaN, including a Quiet NaN (QNaN), then an Invalid Operation condition is raised. If the Invalid Operation condition is enabled in the *FCSR*, an Invalid Operation exception occurs.

#### Floating-Point Compare (continued)

# C.cond.fmt

Table 18-6 FPU Comparisons Without Special Operand Exceptions

| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Instruction        | Comparison Predicate                                        | Comparis<br>Resu |     | Inst<br>tie | ruc-<br>on |             |      |   |    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------|------------------|-----|-------------|------------|-------------|------|---|----|
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Condition          | Name of Predicate and                                       |                  |     |             | 1          |             | Op.  |   |    |
| True (T)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Mnemonic           | Logically Negated Predicate (Abbreviation                   | >                | <   | =           | ?          |             | if   | 3 | 20 |
| True (T)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | F                  | False [this predicate is always False]                      | F                | F   | F           | F          | F           |      |   | 0  |
| Dordered (OR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                  | True (T)                                                    | T                | T   | T           | T          | 1           |      |   | U  |
| Ordered (OR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | LINI               | Unordered                                                   | F                | F   | F           | T          | T           |      |   | 1  |
| Not Equal (NEQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | OIV                | Ordered (OR)                                                | T                | T   | T           | F          | F           |      |   | 1  |
| Not Equal (NEQ)  Unordered or Equal  Unordered or Greater Than or Less Than (OGL)  Ordered or Greater Than or Less Than (OGL)  Ordered or Greater Than or Equal (UGE)  Unordered or Greater Than or Equal (UGE)  Unordered or Greater Than or Equal (OGE)  T F T F T T  Ordered or Greater Than or Equal (OGE)  Ordered or Greater Than or Equal (OGE)  Ordered or Greater Than or Equal F T T F T  Unordered or Greater Than (UGT)  Unordered or Greater Than or Equal  Ordered or Greater Than (UGT)  T F F F T  Ordered or Greater Than (OGT)  T F F F F F | FO                 | Equal                                                       | F                | F   | T           | F          | Т           |      |   | 2  |
| UEQ Ordered or Greater Than or Less Than (OGL)  Ordered or Greater Than or Less Than T T F F F  OLT Unordered or Greater Than or Equal (UGE)  ULT Unordered or Less Than F T F T T T T T T T T T T T T T T T T                                                                                                                                                                                                                                                                                                                                                | EQ                 | Not Equal (NEQ)                                             | T                | T   | F           | T          | F           |      |   | 2  |
| OLT OLT Unordered or Less Than F T T F F T T T T T T T T T T T T T T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    | Unordered or Equal                                          | F                | F   | T           | T          | T           |      |   |    |
| OLT Unordered or Greater Than or Equal (UGE)  Unordered or Less Than  Ordered or Greater Than or Equal (OGE) T F T T  Ordered or Greater Than or Equal (OGE) T F T T  Ordered or Less Than or Equal F T T F T  Unordered or Greater Than (UGT) T F F T  Unordered or Less Than or Equal F T T T T  Ordered or Greater Than (OGT) T F F F F  Ordered or Greater Than (OGT) T F F F F F                                                                                                                                                                         | UEQ                |                                                             | Т                | Т   | F           | F          | F           |      |   | 3  |
| Unordered or Less Than Ordered or Less Than or Equal (OGE)  T F T T F  T T F  No  Unordered or Less Than or Equal (OGE) T F T F  Ordered or Less Than or Equal F T T F  Unordered or Greater Than (UGT) T F T F  Unordered or Less Than or Equal F T T T T  Ordered or Greater Than (OGT) T F F F F  Ordered or Greater Than (OGT) T F F F F                                                                                                                                                                                                                  |                    | Ordered or Less Than                                        | F                | T   | F           | F          | T           |      |   |    |
| ULT  Ordered or Greater Than or Equal (OGE) T F T F F  OLE  Ordered or Less Than or Equal F T T F T  Unordered or Greater Than (UGT) T F T F  Unordered or Less Than or Equal F T T T F  Unordered or Less Than or Equal F T T T T  Ordered or Greater Than (OGT) T F F F F                                                                                                                                                                                                                                                                                   | OLT                |                                                             |                  |     | Т           | Т          | F           |      |   | 4  |
| Ordered or Greater Than or Equal (OGE) T F T F F  OLE OLE Ordered or Less Than or Equal Unordered or Greater Than (UGT) T F T T  Unordered or Less Than or Equal F T T T F  Unordered or Less Than or Equal F T T T T  Ordered or Greater Than (OGT) T F F F F                                                                                                                                                                                                                                                                                                | шт                 | Unordered or Less Than                                      | F                | T   | F           | T          | Т           | No   | 0 | 5  |
| OLE Unordered or Greater Than (UGT) T F F T F  ULE Unordered or Less Than or Equal F T T T T  Ordered or Greater Than (OGT) T F F F F                                                                                                                                                                                                                                                                                                                                                                                                                         | ULI                | Ordered or Greater Than or Equal (OGE)                      | T                | F   | T           | F          | F           |      |   | 3  |
| Unordered or Greater Than (UGT)  T F F T F  Unordered or Less Than or Equal  F T T T T  Ordered or Greater Than (OGT)  T F F F F                                                                                                                                                                                                                                                                                                                                                                                                                              | OLE.               | Ordered or Less Than or Equal                               | F                | T   | T           | F          | T           |      |   | _  |
| ULE Ordered or Greater Than (OGT) T F F F F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | OLE                | Unordered or Greater Than (UGT)                             | T                | F   | F           | T          | F           |      |   | 0  |
| Ordered or Greater Than (OGT)  T F F F F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ше                 | Unordered or Less Than or Equal                             | F                | T   | T           | T          | T           |      |   | 7  |
| Key: $? = unordered > = oreater than < = less than = is equal T = True F = False$                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ULE                | Ordered or Greater Than (OGT)                               | T                | F   | F           | F          | F           |      |   | /  |
| red; . who dered; something, west man, is equal, i interest in all                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Key: ? = <i>un</i> | $nordered$ , $>$ = $greater\ than$ , $<$ = $less\ than$ , = | is               | equ | al, 1       | Γ = 1      | True, F = F | alse |   |    |

#### Floating-Point Compare (continued)

# C.cond.fmt

Table 18-7 FPU Comparisons With Special Operand Exceptions for QNaN

| Instruction        | Comparison Predicate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |     |               |       |                      | son CC<br>alt        | Insti         |    |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|---------------|-------|----------------------|----------------------|---------------|----|
| Condition          | Name of Predicate and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |     | ation<br>lues | 1     | If                   | Inv.<br>Op.          | Cor<br>tion l |    |
| Mnemonic           | Logically Negated Predicate (Abbreviation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | >    | <   | =             | ?     | Predicate<br>Is True | Excp.<br>if<br>QNaN? | 3             | 20 |
| SF                 | Signaling False [this predicate is always False]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | F    | F   | F             | F     | F                    |                      |               | 0  |
|                    | Signaling True (ST)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      | T   | T             | T     |                      |                      |               |    |
|                    | Not Greater Than or Less Than or Equal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | F    | F   | F             | T     | T                    |                      |               |    |
| NGLE               | Greater Than or Less Than or Equal (GLE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Т    | Т   | Т             | F     | F                    |                      |               | 1  |
| SEQ                | Signaling Equal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | F    | F   | T             | F     | T                    |                      |               | 2  |
| SEQ                | Signaling Not Equal (SNE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | T    | T   | F             | T     | F                    |                      |               | 2  |
| NGL                | Not Greater Than or Less Than                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | F    | F   | T             | T     | T                    |                      |               | 3  |
| NGL                | Greater Than or Less Than (GL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | T   | F             | F     | F                    | Yes                  | 1             | 3  |
| LT                 | Less Than                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | F    | T   | F             | F     | T                    |                      |               | 4  |
| LI                 | Not Less Than (NLT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T    | F   | T             | T     | F                    |                      |               | 7  |
| NGE                | Not Greater Than or Equal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | F    | T   | F             | T     | T                    |                      |               | 5  |
| NGE                | Greater Than or Equal (GE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | T    | F   | T             | F     | F                    |                      |               | 3  |
| LE                 | Less Than or Equal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | F    | T   | T             | F     | T                    |                      |               | 6  |
| LL                 | Not Less Than or Equal (NLE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      | F   | F             | T     | F                    |                      |               | U  |
| NGT                | Not Greater Than                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | F    | T   | T             | T     | Т                    |                      |               | 7  |
| 1101               | Greater Than (GT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | F    | F   |               |       | ,                    |                      |               |    |
| Key: ? = <i>un</i> | nordered, > = greater than, < = less than, | = is | equ | al, 7         | Γ = 1 | True, F = F          | alse                 |               |    |

#### Floating-Point Compare (continued)

## C.cond.fmt

The instruction encoding is an extension made in the MIP SIV architecture. In previous architecture levels, the cc field for this instruction must equal 0.

The MIPS I architecture defines a single floating-point condition code, implemented as the Coprocess or 1 condition signal (*Cp1Cond*) and the *C* bit in the FCR31 register. MIP SI, II, and III architectures must have the *cc* field set to 0, which is implied by the first format in the "Format" section. Both assembler formats are valid for MIPS IV.

The MIPS IV architecture adds seven more condition code bits to the original condition code 0. Floating-Point Compare and Conditional Branch instructions specify the condition code bit to set or test.

The fields fs and ft must specify FPRs valid for operands of type fmt; if they are not valid, the result is undefined.

The operands must be values in format *fmt*; if they are not, the result is undefined and the value of the operand FPRs becomes undefined.

In the MIPS I, II, and III implementations, there must be at least one instruction between the Compare instruction that sets the condition code and the Branch instruction that tests it. Hardware does not detect a violation of this restriction. In the MIPS IV instruction set, this restriction has been removed.

#### Floating-Point Compare (continued)

# C.cond.fmt

#### **Operation:**

```
if NaN (ValueFPR (fs, fmt) ) or NaN (ValueFPR (ft, fmt) ) then
32, 64
           T:
                            less ← false
                            equal ← false
                            unordered \leftarrow true
                            if cond<sub>3</sub> then
                                 signal InvalidOperationException
                            endif
                  else
                            less ← ValueFPR (fs, fmt) < ValueFPR (ft, fmt)
                            equal ← ValueFPR (fs, fmt) = ValueFPR (ft, fmt)
                            unordered \leftarrow false
                  endif
                  condition \leftarrow (cond<sub>2</sub> and less) or (cond<sub>1</sub> and equal) or
                                (cond<sub>0</sub> and unordered)
                  SetFPConditionCode (cc, condition)
```

#### Floating-Point Compare (continued)

### C.cond.fmt

Note:

Floating-point computational instructions, including compare, that receive an operand value of Signaling NaN (SNan) raise the Invalid Operation condition. Comparisons that raise the Invalid Operation condition for Quiet NaNs in addition to SNaNs permit a simpler programming model if NaNs are errors. Using these compares, programs do not need explicit code to check for QNaNs causing the unordered relation. Instead, they take an exception and allow the exception handling system to deal with the error when it occurs For example, consider a comparison in which we want to know i two numbers are equal, but for which unordered would be an error.

```
# comparisons using explicit tests for QNaN
                 $f2,$f4
                               # check for equal
   c.eq.d
   nop
   bc1t
                 L2
                               # it is equal
   c.un.d
                 $f2,$f4
                               # it is not equal,
                               # but might be unordered
   bc1t
                 ERROR
                               # unordered goes off to an error handler
# not-equal-case code here
# equal-case code here
L2:
# comparison using comparisons that signal QNaN
   c.seq.d
                 $f2,$f4
                               # check for equal
   nop
                 L2
   bc1t
                               # it is equal
   nop
# it is not unordered here
# not-equal-case code here
#equal-case code here
L2:
```

#### Floating-Point Compare (continued)

# C.cond.fmt

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception Invalid Operation exception

# **CEIL.L.fmt**

# Floating-Point Ceiling to Long Fixed-Point Format

# **CEIL.L.fmt**

| 31 26               | 25 21 | 20 16 | 15 11 | 10 6 | 5 0                   |
|---------------------|-------|-------|-------|------|-----------------------|
| COP1<br>0 1 0 0 0 1 | fmt   | 0     | fs    | fd   | CEIL.L<br>0 0 1 0 1 0 |
| 6                   | 5     | 5     | 5     | 5    | 6                     |

#### Format:

CEIL.L.fmt fd, fs (MIPS III format)

#### **Description:**

The contents of floating-point register *fs* are arithmetically converted into a 64-bit fixed-point format and the result is stored in floating-point register *fd*. The source operand is processed in the floating-point format *fmt*.

The result of the conversion is rounded toward the  $+\infty$  direction, regardless of the current rounding mode.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number, because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

If the source operand is infinite or NaN, and if the rounded result is outside the range of  $-2^{52}$  to  $2^{52}-1$ , the Unimplemented Operation exception occurs. If the Unimplemented Operation exception is not enabled, the exception does not occur, and  $2^{52}-1$  is returned.

This operation is defined in 64-bit mode and 32-bit Kernel mode. If this instruction is executed during 32-bit User or Supervisor mode, a Reserved Instruction exception occurs.

# **CEIL.L.fmt**

# Floating-Point Ceiling to Long Fixed-Point Format (continued)

# **CEIL.L.fmt**

#### **Operation:**

32, 64T: StoreFPR (fd, L, ConvertFmt (ValueFPR (fs, fmt), fmt, L))

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception Reserved Instruction exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception Inexact Operation exception Overflow exception

# **CEIL.W.fmt**

# Floating-Point Ceiling to Single Fixed-Point Format

### **CEIL.W.fmt**

| 31 26               | 25 21 | 20 16 | 15 11 | 10 6 | 5 0                   |
|---------------------|-------|-------|-------|------|-----------------------|
| COP1<br>0 1 0 0 0 1 | fmt   | 0     | fs    | fd   | CEIL.W<br>0 0 1 1 1 0 |
| 6                   | 5     | 5     | 5     | 5    | 6                     |

#### Format:

CEIL.W.fmt fd, fs (MIPS II format)

#### **Description:**

The contents of floating-point register *fs* are arithmetically converted into a 32-bit fixed-point format, and the result is stored in floating-point register *fd*. The source operand is processed in the floating-point format *fmt*.

The result of the conversion is rounded toward the  $+\infty$  direction, regardless of the current rounding mode.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number, because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

If the source operand is infinite or NaN, and if the rounded result is outside the range of  $2^{31} - 1$  to  $-2^{31}$ , the Invalid Operation exception occurs. If the Invalid Operation exception is not enabled, the exception does not occur, and  $2^{31} - 1$  is returned.

# **CEIL.W.fmt**

# Floating-Point Ceiling to Single Fixed-Point Format (continued)

# **CEIL.W.fmt**

#### **Operation:**

32, 64T: StoreFPR (fd, W, ConvertFmt (ValueFPR (fs, fmt), fmt, W))

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

#### **Floating-Point Exceptions:**

Invalid Operation exception Unimplemented Operation exception Inexact Operation exception Overflow exception

# CFC<sub>1</sub>

# Move Control Word from FPU (Coprocessor 1)

CFC<sub>1</sub>

| 31 26               | 25 21           | 20 16 | 15 11 | 10 | 0 |
|---------------------|-----------------|-------|-------|----|---|
| COP1<br>0 1 0 0 0 1 | CF<br>0 0 0 1 0 | rt    | fs    | 0  |   |
| 6                   | 5               | 5     | 5     | 11 |   |

#### **Format:**

CFC1 rt. fs

(MIPS I format)

#### **Description:**

The contents of floating-point control register *fs* are loaded into general-purpose register *rt*.

This instruction is only defined when fs equals 0 or 31.

The contents of general-purpose register *rt* are undefined while the instruction immediately following this Load instruction is being executed.

#### **Operation:**

32 T: temp ← FCR[fs]

T+1:  $GPR[rt] \leftarrow temp$ 

64 T:  $temp \leftarrow FCR[fs]$ 

T+1:  $GPR[rt] \leftarrow (temp_{31})^{32} \parallel temp$ 

#### **Exceptions:**

Coprocessor Unusable exception

# CTC1

# Move Control Word to FPU (Coprocessor 1)

# CTC1

| 31 26               | 25 21           | 20 16 | 15 11 | 10 0 | 1 |
|---------------------|-----------------|-------|-------|------|---|
| COP1<br>0 1 0 0 0 1 | CT<br>0 0 1 1 0 | rt    | fs    | 0    |   |
| 6                   | 5               | 5     | 5     | 11   |   |

#### **Format:**

CTC1 rt, fs (MIPS I format)

#### **Description:**

The contents of general-purpose register *rt* are stored in floating-point control register *fs*. This instruction is defined only if *fs* is 0 or 31.

If the cause bit of the floating-point Control/Status register (FCR31) and the corresponding enable bit are set by writing data to FCR31, the Floating-Point exception occurs. Write the data to the register before the exception occurs.

The contents of floating-point control register fs are undefined while the instruction immediately following this instruction is executed.

#### **Operation:**

| 32 | T:         | $temp \leftarrow GPR[rt]$                                             |
|----|------------|-----------------------------------------------------------------------|
|    | T+1:       | FCR[fs] ← temp                                                        |
|    |            | $COC[1] \leftarrow FCR[31]_{23}$                                      |
| 64 | T:<br>T+1: | temp $\leftarrow$ GPR[rt] <sub>310</sub><br>FCR[fs] $\leftarrow$ temp |
|    |            | $COC[1] \leftarrow FCR[31]_{23}$                                      |

CTC1

# Move Control Word to FPU (Coprocessor 1) (continued)

CTC1

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

#### **Floating-Point Exceptions:**

Invalid Operation exception
Unimplemented Operation exception
Division by Zero exception
Inexact Operation exception
Overflow exception
Underflow exception

# CVT.D.fmt

# Floating-Point Convert to Double Floating-Point Format

### CVT.D.fmt

| 31 2                | 6 25 2° | 1 20 16   | 15 11 | 10 6 | 5 0                  |
|---------------------|---------|-----------|-------|------|----------------------|
| COP1<br>0 1 0 0 0 1 | fmt     | 0 0 0 0 0 | fs    | fd   | CVT.D<br>1 0 0 0 0 1 |
| 6                   | 5       | 5         | 5     | 5    | 6                    |

#### Format:

| CVT.D.S fd, fs | (MIPS I format, $fmt = S$ )   |
|----------------|-------------------------------|
| CVT.D.W fd, fs | (MIPS I format, $fmt = W$ )   |
| CVT D L fd fs  | (MIPS III format, $fmt = L$ ) |

#### **Description:**

The contents of floating-point register *fs* are arithmetically converted to a double-precision floating-point format; the result is stored in floating-point register *fd*. The source operand is processed in the floating-point format *fmt*.

This instruction is valid only for conversion from the single-precision floating-point format and the 32-bit or 64-bit fixed-point formats.

In the single-precision floating-point format or 32-bit fixed-point format, this conversion operation is executed correctly without losing any accuracy.

If the *FR* bit of the Status register is 0, only an even number can be specified as a register number, because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the *FR* bit is 1, both odd and even register numbers are valid.

#### **Operation:**

32, 64T: StoreFPR (fd, D, ConvertFmt (ValueFPR (fs, fmt), fmt, D) )

**CVT.D.fmt** 

# Floating-Point Convert to Double Floating-Point Format (continued)

**CVT.D.fmt** 

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

#### **Floating-Point Exceptions:**

Invalid Operation exception Unimplemented Operation exception Inexact Operation exception

### CVT.L.fmt

# Floating-Point Convert to Long Fixed-Point Format

### CVT.L.fmt

| 31 26          | 25 21 | 20 16 | 15 11 | 10 6 | 5 0                  |
|----------------|-------|-------|-------|------|----------------------|
| COP1<br>010001 | fmt   | 0     | fs    | fd   | CVT.L<br>1 0 0 1 0 1 |
| 6              | 5     | 5     | 5     | 5    | 6                    |

#### Format:

CVT.L.fmt fd. fs

(MIPS III format)

#### **Description:**

The contents of floating-point register *fs* are arithmetically converted into a 64-bit fixed-point format; the result is stored in floating-point register *fd*. The source operand is processed in the floating-point format *fmt*.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number, because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

If the source operand is infinite or NaN, and if the rounded result is outside the range of  $-2^{52}$  to  $2^{52}-1$ , the Unimplemented Operation exception occurs. If the Unimplemented Operation exception is not enabled, the exception does not occur, and  $2^{52}-1$  is returned.

This operation is defined in 64-bit mode and 32-bit Kernel mode. If this instruction is executed during 32-bit User or Supervisor mode, a Reserved Instruction exception occurs.

**CVT.L.fmt** 

#### Floating-Point Convert to Long Fixed-Point Format (continued)

**CVT.L.fmt** 

#### **Operation:**

64 T: StoreFPR (fd, L, ConvertFmt (ValueFPR (fs, fmt), fmt, L) )

*Note:* Same operation in 32-bit Kernel mode.

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception Reserved Instruction exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception Inexact Operation exception Overflow exception

# CVT.S.fmt

# Floating-Point Convert to Single Floating-Point Format

### CVT.S.fmt

| 31 26               | 25 21 | 20 16          | 15 11 | 10 6 | 5 0             |
|---------------------|-------|----------------|-------|------|-----------------|
| COP1<br>0 1 0 0 0 1 | fmt   | 0<br>0 0 0 0 0 | fs    | fd   | CVT.S<br>100000 |
| 6                   | 5     | 5              | 5     | 5    | 6               |

#### **Format:**

| CVT.S.D fd, fs | (MIPS I format, $fmt = D$ )   |
|----------------|-------------------------------|
| CVT.S.W fd, fs | (MIPS I format, $fmt = W$ )   |
| CVT.S.L fd. fs | (MIPS III format, $fmt = L$ ) |

#### **Description:**

The contents of floating-point register *fs* are arithmetically converted into a single-precision floating-point format; the result is stored in floating-point register *fd*. The source operand is processed in the floating-point format *fmt*. The result of the conversion is rounded according to the current rounding mode.

This instruction is valid only for conversion from the double-precision floating-point format, and 32-bit or 64-bit fixed-point format.

If the *FR* bit of the Status register is 0, only an even number can be specified as a register number, because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the *FR* bit is 1, both odd and even register numbers are valid.

#### **Operation:**

32, 64T: StoreFPR (fd, S, ConvertFmt (ValueFPR (fs, fmt), fmt, S) )

CVT.S.fmt

# Floating-Point Convert to Single Floating-Point Format (continued)

CVT.S.fmt

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

#### **Floating-Point Exceptions:**

Invalid Operation exception
Unimplemented Operation exception
Inexact Operation exception
Overflow exception
Underflow exception

# **CVT.W.fmt**

# Floating-Point Convert to Fixed-Point Format

# CVT.W.fmt

| 31 26               | 25 21 | 20 16 | 15 11 | 10 6 | 5 0             |
|---------------------|-------|-------|-------|------|-----------------|
| COP1<br>0 1 0 0 0 1 | fmt   | 0     | fs    | fd   | CVT.W<br>100100 |
| 6                   | 5     | 5     | 5     | 5    | 6               |

#### Format:

CVT.W.fmt fd, fs

(MIPS I format)

#### **Description:**

The contents of floating-point register *fs* are arithmetically converted to a 32-bit fixed-point format and the result is stored in floating-point register *fd*. The source operand is processed in the floating-point format *fmt*.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

If the source operand is infinite or NaN and if the rounded result is outside the range of  $2^{31} - 1$  to  $-2^{31}$ , the Invalid Operation exception occurs. If the Invalid Operation exception is not enabled, the exception does not occur and  $2^{31} - 1$  is returned.

# **CVT.W.fmt**

#### Floating-Point Convert to Fixed-Point Format (continued)

# CVT.W.fmt

#### **Operation:**

32, 64T: StoreFPR (fd, W, ConvertFmt (ValueFPR (fs, fmt), fmt, W) )

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

#### **Floating-Point Exceptions:**

Invalid Operation exception Unimplemented Operation exception Inexact Operation exception Overflow exception

# DIV.fmt

#### Floating-Point Divide

# **DIV.fmt**

| 31             | 26 25 | 21 | 20 16 | 5 15 11 | 10 6 | 5 0                |
|----------------|-------|----|-------|---------|------|--------------------|
| COP1<br>010001 | fmt   |    | ft    | fs      | fd   | DIV<br>0 0 0 0 1 1 |
| 6              | 5     |    | 5     | 5       | 5    | 6                  |

#### **Format:**

DIV.fmt fd. fs. ft

(MIPS I format)

#### **Description:**

The contents of floating-point register fs are divided by those of floating-point register ft, and the result is stored in floating-point register rd. The operand is processed in the floating-point format fmt. The operation is executed as if the accuracy were infinite, and the result is rounded according to the current rounding mode.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

#### **Operation:**

32, 64 T: StoreFPR (fd, fmt, ValueFPR (fs, fmt)/ValueFPR (ft, fmt) )

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

#### Floating-Point Exceptions:

Unimplemented Operation exception Division by Zero exception Overflow exception Invalid Operation exception Inexact Operation exception Underflow exception

# DMFC1

# Doubleword Move from FPU (Coprocessor 1)

# DMFC1

| 31 2              | 26 25 | 21             | 20 | 16 | 15 | 11 1 | 10 | 0 |
|-------------------|-------|----------------|----|----|----|------|----|---|
| COP1<br>0 1 0 0 0 | _     | DMF<br>0 0 0 1 | rt |    | fs |      | 0  |   |
| 6                 |       | 5              | 5  |    | 5  | •    | 11 |   |

#### **Format:**

DMFC1 rt, fs (MIPS III format)

#### **Description:**

The contents of FPU general-purpose register *fs* are stored in CPU general-purpose register *rt*.

The contents of general-purpose register *rt* are undefined while the instruction immediately following this instruction is being executed.

The FR bit of the Status register indicates whether all 32 registers of the FPU can be specified. If the FR bit is 0 and the least-significant bit of fs is 1, this instruction is undefined.

The operation is undefined if an odd number is specified when the FR bit of the Status register is 0. If the FR bit is 1, both odd-numbered and even-numbered registers are valid.

This operation is defined in 64-bit mode or 32-bit Kernel mode.

# DMFC1

# Doubleword Move from FPU (Coprocessor 1) (continued)

# DMFC1

#### **Operation:**

```
 64 \qquad T: \qquad \text{if} \qquad \mathsf{SR}_{26} = 1 \text{ then} \\ \qquad \qquad \mathsf{data} \leftarrow \mathsf{FGR} \ [\mathsf{fs}] \\ \qquad \mathsf{else} \\ \qquad \mathsf{if} \ \mathsf{fs}_0 = 0 \text{ then} \\ \qquad \qquad \mathsf{data} \leftarrow \mathsf{FGR} \ [\mathsf{fs} + 1] \ || \ \mathsf{FGR} \ [\mathsf{fs}] \\ \qquad \qquad \mathsf{else} \\ \qquad \qquad \mathsf{data} \leftarrow \mathsf{undefined}^{64} \\ \qquad \mathsf{endif} \\ \mathsf{T+1:} \qquad \mathsf{GPR}[\mathsf{rt}] \leftarrow \mathsf{data}
```

*Note:* Same operation in 32-bit Kernel mode.

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception Reserved Instruction exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception

# DMTC1

# Doubleword Move to FPU (Coprocessor 1)

# DMTC1

| 31            | 26 | 25             | 21 | 20 | 16 | 15 | 11 | 10 | 0 |
|---------------|----|----------------|----|----|----|----|----|----|---|
| CO<br>0 1 0 0 |    | DMT<br>0 0 1 0 | 1  | rt |    | fs |    | 0  |   |
| 6             |    | 5              |    | 5  |    | 5  |    | 11 |   |

#### **Format:**

DMTC1 rt, fs (MIPS III format)

#### **Description:**

The contents of CPU general-purpose register *rt* are stored in FPU general-purpose register *fs*.

The contents of *fs* are undefined while the instruction immediately following this instruction is being executed.

The FR bit of the Status register indicates whether all the 32 registers of the FPU can be specified. If the FR bit is 0 and the least-significant bit of fs is 1, this instruction is undefined.

The operation is undefined if an odd number is specified when the FR bit of the Status register is 0. If the FR bit is 1, both odd-numbered and even-numbered registers are valid.

This operation is defined in 64-bit mode or 32-bit Kernel mode.

# DMTC1

# Doubleword Move to FPU (Coprocessor 1) (continued)

# DMTC1

#### **Operation:**

*Note:* Same operation in 32-bit Kernel mode.

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception Reserved Instruction exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception

# FLOOR.L.fmt

#### Floating-Point Floor to Long Fixed-Point Format

### FLOOR.L.fmt

| 31                          | 26 | 25 | 21 | 20  | 16 | 15 |    | 11 | 10 |    | 6 | 5 |                        | 0 |
|-----------------------------|----|----|----|-----|----|----|----|----|----|----|---|---|------------------------|---|
| COP <sup>2</sup><br>0 1 0 0 |    | fm | t  | 0 ( | 0  |    | fs |    |    | fd |   |   | FLOOR.L<br>0 0 1 0 1 1 |   |
| 6                           |    | 5  |    |     | 5  |    | 5  |    |    | 5  |   |   | 6                      |   |

#### Format:

FLOOR.L.fmt fd, fs (MIPS III format)

#### **Description:**

The contents of floating-point register *fs* are arithmetically converted into a 64-bit fixed-point format and the result is stored in floating-point register *fd*. The source operand is processed in the floating-point format *fmt*.

The result of the conversion is rounded toward the  $-\infty$  direction, regardless of the current rounding mode.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

If the source operand is infinite or NaN and if the rounded result is outside the range of  $-2^{52}$  to  $2^{52} - 1$ , the Unimplemented Operation exception occurs. If the Unimplemented Operation exception is not enabled, the exception does not occur and  $2^{52} - 1$  is returned.

This operation is defined in the 64-bit mode and 32-bit Kernel mode. If this instruction is executed during 32-bit User/Supervisor mode, a Reserved Instruction exception occurs.

# FLOOR.L.fmt

#### Floating-Point Floor to Long Fixed-Point Format (continued)

# FLOOR.L.fmt

#### **Operation:**

64 T: StoreFPR (fd, L, ConvertFmt (ValueFPR (fs, fmt), fmt, L))

*Note:* Same operation in 32-bit Kernel mode.

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception Reserved Instruction exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception Inexact Operation exception Overflow exception

### FLOOR.W.fmt

# Floating-Point Floor to Single Fixed-Point Format

# FLOOR.W.fmt

| 31 26          | 25 21 | 20 16     | 15 11 | 10 6 | 5 0                    |
|----------------|-------|-----------|-------|------|------------------------|
| COP1<br>010001 | fmt   | 0 0 0 0 0 | fs    | fd   | FLOOR.W<br>0 0 1 1 1 1 |
| 6              | 5     | 5         | 5     | 5    | 6                      |

#### **Format:**

FLOOR.W.fmt fd, fs (MIPS II format)

#### **Description:**

The contents of floating-point register *fs* are arithmetically converted into a 32-bit fixed-point format; the result is stored in floating-point register *fd*. The source operand is processed in the floating-point format *fmt*.

The result of the conversion is rounded toward the  $-\infty$  direction, regardless of the current rounding mode.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number, because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

If the source operand is infinite or NaN and if the rounded result is outside the range of  $2^{31} - 1$  to  $-2^{31}$ , the Invalid Operation exception occurs. If the Invalid Operation exception is not enabled, the exception does not occur and  $2^{31} - 1$  is returned.

624

# FLOOR.W.fmt

# Floating-Point Floor to Single Fixed-Point Format (continued)

# FLOOR.W.fmt

#### **Operation:**

32, 64T: StoreFPR (fd, W, ConvertFmt (ValueFPR (fs, fmt), fmt, W))

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

#### **Floating-Point Exceptions:**

Invalid Operation exception
Unimplemented Operation exception
Inexact Operation exception
Overflow exception

### LDC1

# Load Doubleword to FPU (Coprocessor 1)

LDC1

| Ī | 31             | 26 | 25   | 21 | 20 | 16 | 5 15 0 |
|---|----------------|----|------|----|----|----|--------|
|   | LDC<br>1 1 0 1 |    | base |    | ft |    | offset |
|   | 6              | 3  | 5    |    | 5  |    | 16     |

#### **Format:**

LDC1 ft, offset (base) (MIPS II format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address.

If the FR bit of the Status register is 0, the contents of the doubleword at the memory location specified by the virtual address are stored in floating-point registers ft and ft + 1. At this time, the high-order 32 bits of the doubleword are stored in an odd-numbered register specified by ft + 1 and the low-order 32 bits are stored in an even-numbered register specified by ft. The operation is undefined if the least-significant bit in the ft field is not 0.

If the FR bit is 1, the contents of the doubleword at the memory location specified by the virtual address are stored in floating-point register ft.

If any of the low-order three bits of the address is not zero, an Address Error exception occurs.

### LDC1

# Load Doubleword to FPU (Coprocessor 1) (continued)

LDC1

#### **Operation:**

```
vAddr \leftarrow ((offset_{15})^{16} || offset_{15} || offset_{15} |) + GPR[base]
32
                                   T:
                                                                 (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                                                                 data ← LoadMemory (uncached, DOUBLEWORD, pAddr, vAddr, DATA)
                                                                 if SR_{26} = 1 then
                                                                                         FGR [ft] ← data
                                                                 elseif ft_0 = 0 then
                                                                                          FGR [ft+1] \leftarrow data<sub>63...32</sub>
                                                                                          FGR [ft] \leftarrow data<sub>31...0</sub>
                                                                 else
                                                                                         undefined result
                                                                 endif
                                                                vAddr \leftarrow ((offset_{15})^{48} || offset_{15} || off
64
                                   T:
                                                                 (pAddr, uncached) ← Address Translation (vAddr, DATA)
                                                                 data ← LoadMemory (uncached, DOUBLEWORD, pAddr, vAddr, DATA)
                                                                 if SR_{26} = 1 then
                                                                                         FGR [ft] ← data
                                                                 elseif ft_0 = 0 then
                                                                                         FGR [ft+1] \leftarrow data<sub>63...32</sub>
                                                                                         FGR [ft] \leftarrow data<sub>31...0</sub>
                                                                 else
                                                                                          undefined_result
                                                                 endif
```

### **Exceptions:**

Coprocessor Unusable Exception TLB Miss exception TLB Invalid exception Bus Error exception Address Error exception

### LDXC1

# Load Doubleword Indexed to FPU (Coprocessor 1)

### LDXC1

| 31               | 26 | 25 2 | 1 20 16 | 15 11     | 10 6 | 5                    | ) |
|------------------|----|------|---------|-----------|------|----------------------|---|
| COP12<br>0 1 0 0 |    | base | index   | 0 0 0 0 0 | fd   | LDXC1<br>0 0 0 0 0 1 |   |
| 6                |    | 5    | 5       | 5         | 5    | 6                    | _ |

#### **Format:**

LDXC1 fd, index (base) (MIPS IV format)

### **Description:**

The contents of the 64-bit doubleword at the memory location specified by the aligned effective address are fetched and placed in floating-point regi s t \( \frac{d}{d} \). The contents of general-purpose registers \( index \) and \( base \) are added to form the effective address.

The *Region* bits of the effective address must be supplied by the contents of *base*. If EffectiveAddress<sub>63..6</sub>  $\neq$  *base*<sub>63..62</sub>, the result is undefined.

An Address Error exception occurs if EffectiveAddress<sub>2..0</sub>  $\neq$  0 (not doubleword aligned), and the result of the instruction is undefined.

### LDXC1

# Load Doubleword Indexed to FP (Coprocessor 1) (continued)

### LDXC1

#### **Operation:**

```
 \begin{tabular}{l} vAddr \leftarrow GPR[base] + GPR[index] \\ if vAddr_{2..0} \neq 0^3 then SignalException(AddressError) endif \\ (pAddr, CCA) \leftarrow AddressTranslation (vAddr, DATA, LOAD) \\ mem \leftarrow LoadMemory(CCA, DOUBLEWORD, pAddr, vAddr, DATA) \\ if FP32RegistersMode then \\ FPR[fd] \leftarrow data \\ else \\ if fd_0 = 0 then \\ FPR[fd_{4..1} || 0] \leftarrow data \\ else \\ FPR[fd_{4..1} || 0] \leftarrow undefined^{64} \\ FPR[fd_{4..1} || 1] \leftarrow undefined^{64} \\ endif \\ endif \\ \end{tabular}
```

### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception Address Error exception TLB Refill exception TLB Invalid exception

### LWC<sub>1</sub>

# Load Word to FPU (Coprocessor 1)

### LWC1

| 31  | 26          | 25 | 21   | 20 |    | 16 | 15 0   |  |
|-----|-------------|----|------|----|----|----|--------|--|
| LW( | C1<br>) 0 1 | ŀ  | base |    | ft |    | offset |  |
| 6   |             |    | 5    |    | 5  |    | 16     |  |

#### **Format:**

LWC1 ft, offset (base) (MIPS I format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of the word at the memory location specified by the virtual address are loaded to floating-point register *ft*.

If the FR bit of the Status register is 0 and if the least-significant bit in the ft field is 0, the contents of the word are stored in the low-order 32 bits of floating-point register ft. If the least-significant bit in the ft field is 1, the contents of the word are stored in the high-order 32 bits of floating-point register ft - 1.

If the *FR* bit is 1, all the 64-bit floating-point registers can be accessed; therefore, the contents of the word are stored in floating-point register *ft*. The value of the high-order 32 bits is undefined.

If either of the low-order two bits of the address is not zero, an Address Error exception occurs.

### LWC<sub>1</sub>

# Load Word to FPU (Coprocessor 1) (continued)

### LWC1

#### **Operation:**

```
vAddr \leftarrow ((offset_{15})^{16} || offset_{15...0}) + GPR[base]
32
        T:
                  (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                  data ← LoadMemory (uncached, WORD, pAddr, vAddr, DATA)
                  if SR_{26} = 1 then
                      FGR [ft] \leftarrow undefined<sup>32</sup> || data
                  else
                      FGR [ft] ← data
                  endif
                  vAddr \leftarrow ((offset_{15})^{48} || offset_{15...}) + GPR[base]
64
        T:
                  (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                  data ← LoadMemory (uncached, WORD, pAddr, vAddr, DATA)
                  if SR_{26} = 1 then
                      FGR [ft] ← undefined<sup>32</sup> || data
                  else
                      FGR [ft] ← data
                  endif
```

### **Exceptions:**

Coprocessor Unusable exception TLB Miss exception TLB Invalid exception Bus Error exception Address Error exception

### LWXC1

# Load Word Indexed to FPU (Coprocessor 1)

### LWXC1

| 31               | 26 | 25   | 21 20 | 16  | 15 11     | 10 | 6 5 | 0              |
|------------------|----|------|-------|-----|-----------|----|-----|----------------|
| COP12<br>0 1 0 0 |    | base | ine   | dex | 0 0 0 0 0 | fd |     | LWXC1<br>00000 |
| 6                |    | 5    |       | 5   | 5         | 5  |     | 6              |

#### **Format:**

LWXC1 fd, index (base) (MIPS IV format)

### **Description:**

The contents of the 32-bit word at the memory location specified by the aligned effective address are fetched and placed in the low word of floating-point register *fd*. The contents of general-purpose registers *index* and *base* are added to form the effective address.

The *Region* bits of the effective address must be supplied by the contents of *base*. If EffectiveAddress<sub>63.66</sub>  $\neq$  *base*<sub>63.62</sub>, the result is undefined.

An Address Error exception occurs if EffectiveAddress $_{1..0} \neq 0$  (not word aligned), and the result of the instruction is undefined.

### LWXC1

# Load Word Indexed to FPU (Coprocessor 1) (continued)

### LWXC1

#### **Operation:**

```
vAddr \leftarrow GPR[base] + GPR[index]
if vAddr_{1,0} \neq 0^2 then SignalException(AddressError) endif
(pAddr, CCA) ← AddressTranslation (vAddr, DATA, LOAD)
pAddr \leftarrow pAddr_{PSIZE-1...3} \parallel (pAddr_{2...0} xor (ReverseEndian \parallel 0^2))
/* mem is aligned 64-bits from memory. Pick out correct bytes. */
mem ← LoadMemory(CCA, WORD, pAddr, vAddr, DATA)
bytesel \leftarrow vAddr<sub>2 0</sub> xor (BigEndianCPU || 0<sup>2</sup>)
if FP32RegistersMode then
        FPR[fd] ← undefined<sup>32</sup> || data
else
        if fd_0 = 0 then
                \mathsf{FPR}[\mathsf{fd}_{4..1} \parallel 0] \leftarrow \mathsf{FPR}[\mathsf{fd}_{4..1} \parallel 0]_{63..32} \parallel \mathsf{data}
        else
                FPR[fd_{4-1} || 0] \leftarrow data || FPR[fd_{4-1} || 0]_{31-0}
        endif
endif
```

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception Address Error exception TLB Refill exception TLB Invalid exception

### **MADD.fmt**

# Floating-Point Multiply-Add

### **MADD.fmt**

| 31           | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 | 6 | 5 3         | 3 2 | 0 |
|--------------|----|----|----|----|----|----|----|----|---|-------------|-----|---|
| COF<br>0 1 0 |    | fr |    | ft |    | fs |    | f  | d | MADD<br>100 | fmt |   |
| 6            |    | 5  |    | 5  |    | 5  |    |    | 5 | 3           | 3   |   |

#### Format:

MADD.fmt fd, fr, fs, ft (MIPS IV format)

#### **Description:**

The value in floating-point register fs is multiplied by the value in floating-point register ft to produce a product. The value in floating-point register ft is added to the product. The resulting sum is calculated to infinite precision, rounded according to the current rounding mode in the FCR31 register, and placed into floating-point register fd. The operands and result are values in format ft.

Cause bits are ORed into the Flag bits if no exception is taken.

The fields *fr*, *fs*, *ft*, and *fd* must specify floating-point registers valid for operands of type *fmt*; if they are not valid, the result is undefined.

The operands must be values in format *fint*; if they are not, the result is undefined and the value of the operand floating-point registers becomes undefined.

### **Operation:**

### **MADD.fmt**

### Floating-Point Multiply-Add (continued)

### **MADD.fmt**

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception Invalid Operation exception Overflow exception Underflow exception Inexact Operation exception

### MFC1

# Move Word from FPU (Coprocessor 1)

### MFC1

| 31 2              | 26 | 25              | 21 | 20 | 16 | 15 |    | 11 | 10 | 0 |
|-------------------|----|-----------------|----|----|----|----|----|----|----|---|
| COP1<br>0 1 0 0 0 | 1  | MF<br>0 0 0 0 0 |    | rt |    |    | fs |    | 0  |   |
| 6                 |    | 5               |    | 5  | ·  |    | 5  |    | 11 |   |

#### **Format:**

MFC1 rt, fs (MIPS I format)

#### **Description:**

The contents of floating-point general-purpose register *fs* are stored in general-purpose register *rt* of the CPU register *rt*.

The contents of general-purpose register *rt* are undefined while the instruction immediately following this instruction is being executed.

If the FR bit of the Status register is 0 and if the least-significant bit in the ft field is 0, the low-order 32 bits of floating-point register ft are stored in CPU general-purpose register rt. If the least-significant bit in the ft area is 1, the high-order 32 bits of floating-point register ft - 1 are stored in general-purpose register rt.

If the *FR* bit is 1, all 64-bit floating-point registers can be accessed; therefore, the high-order 32 bits of floating-point register *ft* are stored in CPU general-purpose register *rt*.

### **Operation:**

| 32 | T:<br>T+1: | data ← FGR [fs] <sub>310</sub><br>GPR [rt] ← data                                                             |
|----|------------|---------------------------------------------------------------------------------------------------------------|
| 64 | T:<br>T+1: | data $\leftarrow$ FGR [fs] <sub>310</sub><br>GPR[rt] $\leftarrow$ (data <sub>31</sub> ) <sup>32</sup>    data |

### **Exceptions:**

Coprocessor Unusable exception

### **MOV.fmt**

#### **Floating-Point Move**

### MOV.fmt

| 31 | 26          | 25 | 21 | 20  | 16 | 15 | 11 | 10 | 6  | 5           |           | 0 |
|----|-------------|----|----|-----|----|----|----|----|----|-------------|-----------|---|
|    | DP1<br>0001 | fm | t  | 0.0 | 0  |    | fs |    | fd | M(<br>0 0 0 | OV<br>110 |   |
|    | 6           | 5  |    | •   | 5  |    | 5  |    | 5  |             | 6         |   |

#### **Format:**

MOV.fmt fd. fs

(MIPS I format)

#### **Description:**

The contents of floating-point register *fs* are stored in floating-point register *fd*. The operand is processed in the floating-point format *fmt*.

This instruction is not executed arithmetically, and no IEEE-754 exception is generated.

This instruction is valid only in the single- and double-precision floating-point formats.

If the FR bit of the Status register is 0, only an even number can be specified as a register number, because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

### **Operation:**

32, 64 T: StoreFPR (fd, fmt, ValueFPR (fs, fmt) )

### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

### **Floating-Point Exceptions:**

Unimplemented Operation exception

### **MOVF**

#### **Move Conditional on FPU False**

### **MOVF**

| 31 26                  | 25 21 | 20 18 | 17 | 16      | 15 11 | 10 6      | 5 0                  |
|------------------------|-------|-------|----|---------|-------|-----------|----------------------|
| SPECIAL<br>0 0 0 0 0 0 | rs    | СС    | 0  | tf<br>O | rd    | 0 0 0 0 0 | MOVCI<br>0 0 0 0 0 1 |
| 6                      | 5     | 3     | 1  | 1       | 5     | 5         | 6                    |

#### **Format:**

MOVF rd, rs, cc

(MIPS IV format)

### **Description:**

If the floating-point condition code specified by cc is zero, then the contents of general-purpose register rs are placed into general-purpose register rd.

### **Operation:**

if FPConditionCode(cc) = 0 then  $GPR[rd] \leftarrow GPR[rs]$  endif

### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

### **MOVF.fmt**

## Floating-Point Move Conditional on FPU False

### MOVF.fmt

| 31 26               | 25 21 | 20 18 | 17 16 | 6 15 1° | 1 10 6 | 5 0                  |
|---------------------|-------|-------|-------|---------|--------|----------------------|
| COP1<br>0 1 0 0 0 1 | fmt   | CC    | 0 tt  | f fs    | fd     | MOVCF<br>0 1 0 0 0 1 |
| 6                   | 5     | 3     | 1 1   | 5       | 5      | 6                    |

#### Format:

MOVF.fmt fd, fs, cc (MIPS IV format)

#### **Description:**

If the floating-point condition code specified by cc is zero, then the value in floating-point register fs is placed into floating-point register fd. The source and destination are values in format fmt.

If the condition code is not zero, then floating-point register fs is not copied and floating-point register fd retains its previous value in format fmt. If fd did not contain a value either in format fmt or previously unused data from a load or move-to operation that could be interpreted in format fmt, then the value of fd becomes undefined. The fields fs and fd must specify floating-point registers valid for operands of type fmt; if they are not valid, the result is undefined.

The move is nonarithmetic; it causes no IEEE-754 exceptions.

### **Operation:**

### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

### **Floating-Point Exceptions:**

Unimplemented Operation exception

### MOVN.fmt

## Floating-Point Move Conditional on Not Zero

### **MOVN.fmt**

| 31             | 26 | 25  | 21 20 | 16 | 15 1 | 11 10 | 6 5 | 0               |
|----------------|----|-----|-------|----|------|-------|-----|-----------------|
| COP<br>0 1 0 0 |    | fmt |       | rt | fs   | fd    |     | 10VN<br>0 0 1 1 |
| 6              |    | 5   | ·     | 5  | 5    | 5     | ·   | 6               |

#### Format:

MOVN.fmt fd, fs, rt (MIPS IV format)

#### **Description:**

If the value in general-purpose register rt is not equal to zero, then the value in floating-point register fs is placed in floating-point register fd. The source and destination are values in format fmt.

If general-purpose register *rt* contains zero, then floating-point register *fs* is not copied and floating-point register *fd* contains its previous value in format *fmt*. If *fd* did not contain a value either in format *fmt* or previously unused data from a load or move-to operation that could be interpreted in format *fmt*, then the value of *fd* becomes undefined. The fields *fs* and *fd* must specify floating-point registers valid for operands of type *fmt*; if they are not valid, the result is undefined.

The move is nonarithmetic; it causes no IEEE-754 exceptions.

### **Operation:**

if GPR[rt] ≠ 0 then

StoreFPR(fd, fmt, ValueFPR(fs, fmt))

else

StoreFPR(fd, fmt, ValueFPR(fd, fmt))

endif

### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

### **Floating-Point Exceptions:**

Unimplemented Operation exception

### **MOVT**

#### **Move Conditional on FPU True**

### **MOVT**

| 31 2                   | 6 25 2° | 1 20 18 | 3 17 | 16      | 15 11 | 10 6      | 5 0            |
|------------------------|---------|---------|------|---------|-------|-----------|----------------|
| SPECIAL<br>0 0 0 0 0 0 | rs      | СС      | 0    | tf<br>1 | rd    | 0 0 0 0 0 | MOVT<br>000001 |
| 6                      | 5       | 3       | 1    | 1       | 5     | 5         | 6              |

#### **Format:**

MOVT rd, rs, cc

(MIPS IV format)

### **Description:**

If the floating-point condition code specified by cc is one, then the contents of general-purpose register rs are placed into general-purpose register rd.

### **Operation:**

if FPConditionCode(cc) = 1 then  $GPR[rd] \leftarrow GPR[rs]$ 

endif

### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

### MOVT.fmt

## Floating-Point Move Conditional on FPU True

### **MOVT.fmt**

| 31 26               | 25 21 | 20 18 | 17 | 16 1    | 5 11 | 10 6 | 5 0                 |
|---------------------|-------|-------|----|---------|------|------|---------------------|
| COP1<br>0 1 0 0 0 1 | fmt   | CC    | 0  | tf<br>1 | fs   | fd   | MOVT<br>0 1 0 0 0 1 |
| 6                   | 5     | 3     | 1  | 1       | 5    | 5    | 6                   |

#### Format:

MOVT.fmt fd, fs, cc (MIPS IV format)

#### **Description:**

If the floating-point condition code specified by cc is one, then the value in floating-point register fs is placed into floating-point register fd. The source and destination are values in format fmt.

If the condition code is not one, then floating-point register fs is not copied and floating-point register fd retains its previous value in format fmt. If fd did not contain a value either in format fmt or previously unused data from a load or move-to operation that could be interpreted in format fmt, then the value of fd becomes undefined. The fields fs and fd must specify floating-point registers valid for operands of type fmt; if they are not valid, the result is undefined.

The move is nonarithmetic; it causes no IEEE-754 exceptions.

### **Operation:**

```
if FPConditionCode(cc) = 1 then
StoreFPR(fd, fmt, ValueFPR(fs, fmt))
else
StoreFPR(fd, fmt, ValueFPR(fd, fmt))
endif
```

### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

### **Floating-Point Exceptions:**

Unimplemented Operation exception

### MOVZ.fmt

## Floating-Point Move Conditional on Zero

### MOVZ.fmt

| 31             | 26 | 25  | 21 20 | 16 | 15 11 | 1 10 | 65 0                |
|----------------|----|-----|-------|----|-------|------|---------------------|
| COF<br>0 1 0 0 |    | fmt |       | rt | fs    | fd   | MOVZ<br>0 1 0 0 1 0 |
| 6              |    | 5   | •     | 5  | 5     | 5    | 6                   |

#### Format:

MOVZ.fmt fd, fs, rt

(MIPS IV format)

#### **Description:**

If the value in general-purpose register rt is equal to zero, then the value in floating-point register fs is placed in floating-point register fd. The source and destination are values in format fmt.

If general-purpose register rt does not contain zero, then floating-point register fs is not copied and floating-point register fd contains its previous value in format fmt. If fd did not contain a value either in format fmt or previously unused data from a load or move-to operation that could be interpreted in format fmt, then the value of fd becomes undefined. The fields fs and fd must specify floating-point registers valid for operands of type fmt; if they are not valid, the result is undefined.

The move is nonarithmetic; it causes no IEEE-754 exceptions.

### **Operation:**

```
if GPR[rt] = 0 then
StoreFPR(fd, fmt, ValueFPR(fs, fmt))
else
StoreFPR(fd, fmt, ValueFPR(fd, fmt))
endif
```

### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

### **Floating-Point Exceptions:**

Unimplemented Operation exception

### **MSUB.fmt**

# Floating-Point Multiply-Subtract

### **MSUB.fmt**

| 31 26                | 25 21 | 20 16 | 15 11 | 10 6 | 5 3           | 2 0 |
|----------------------|-------|-------|-------|------|---------------|-----|
| COP1X<br>0 1 0 0 1 1 | fr    | ft    | fs    | fd   | MSUB<br>1 0 1 | fmt |
| 6                    | 5     | 5     | 5     | 5    | 3             | 3   |

#### **Format:**

MSUB.fmt fd, fr, fs, ft (MIPS IV format)

#### **Description:**

The value in floating-point register fs is multiplied by the value in floating-point register ft to produce a product. The value in floating-point register ft is subtracted from the product. The subtraction result is calculated to infinite precision, rounded according to the current rounding mode in the FCR31 register, and placed into floating-point register fd. The operands and result are values in format ftmt.

Cause bits are ORed into the Flag bits if no exception is taken.

The fields *fr*, *fs*, *ft*, and *fd* must specify floating-point registers valid for operands of type *fmt*; if they are not valid, the result is undefined.

The operands must be values in format *fint*; if they are not, the result is undefined and the value of the operand floating-point registers becomes undefined.

### **Operation:**

### **MSUB.fmt**

### Floating-Point Multiply-Subtract (continued)

### **MSUB.fmt**

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception Invalid Operation exception Overflow exception Underflow exception Inexact Operation exception

### MTC1

# Move to FPU (Coprocessor 1)

### MTC1

| 3 | 31 26          | 25 21           | 20 16 | 15 11 | 10 | 0 |
|---|----------------|-----------------|-------|-------|----|---|
|   | COP1<br>010001 | MT<br>0 0 1 0 0 | rt    | fs    | 0  |   |
|   | 6              | 5               | 5     | 5     | 11 |   |

#### **Format:**

MTC1 rt. fs

(MIPS I format)

#### **Description:**

The contents of CPU general-purpose register *rt* are stored in the floating-point general-purpose register *fs*.

The contents of floating-point register *fs* are undefined while the instruction immediately following this instruction is being executed.

If the FR bit of the Status register is 0, only an even number can be specified as a register number because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

If the FR bit is 1, all of the 32 floating-point general-purpose registers can be accessed, but only the low-order 32 bits are affected by this instruction.

### **Operation:**

```
\begin{array}{lll} 32,64 & \text{T:} & \text{data} \leftarrow \text{GPR [rt]} 2_{31..0} \\ & \text{T+1:} & \text{if } \text{SR}_{26} = 1 \text{ then} \\ & \text{FGR [fs]} \leftarrow \text{undefined}^{32} \mid\mid \text{data} \\ & \text{else} \\ & \text{FGR [fs]} \leftarrow \text{data} \\ & \text{endif} \end{array}
```

#### **Exceptions:**

Coprocessor Unusable exception

### **MUL.fmt**

### Floating-Point Multiply

### **MUL.fmt**

| 31 26          | 25 21 | 20 16 | 15 11 | 10 6 | 5 0                |
|----------------|-------|-------|-------|------|--------------------|
| COP1<br>010001 | fmt   | ft    | fs    | fd   | MUL<br>0 0 0 0 1 0 |
| 6              | 5     | 5     | 5     | 5    | 6                  |

#### **Format:**

MUL.fmt fd, fs, ft

(MIPS I format)

#### **Description:**

The contents of floating-point register fs are multiplied by those of floating-point register ft, and the result is stored in floating-point register fd. The operand is processed in the floating-point format fmt.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

### **Operation:**

32, 64T: StoreFPR (fd, fmt, ValueFPR (fs, fmt) \* ValueFPR (ft, fmt) )

### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

### Floating-Point Exceptions:

Unimplemented Operation exception Invalid Operation exception Inexact Operation exception Overflow exception Underflow exception

### **NEG.fmt**

#### Floating-Point Negate

### **NEG.fmt**

| 31 26          | 25 21 | 20 16          | 15 11 | 10 6 | 5 0           |
|----------------|-------|----------------|-------|------|---------------|
| COP1<br>010001 | fmt   | 0<br>0 0 0 0 0 | fs    | fd   | NEG<br>000111 |
| 6              | 5     | 5              | 5     | 5    | 6             |

#### **Format:**

NEG.fmt fd. fs

(MIPS I format)

### **Description:**

The sign of the contents of floating-point register fs is inverted and the result is stored in floating-point register fd. The operand is processed in the floating-point format fmt.

The sign is inverted arithmetically. Therefore, the instruction is invalid if the operand is NaN.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the *FR* bit of the Status register is 0, only an even number can be specified as a register number, because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the *FR* bit is 1, both odd and even register numbers are valid.

### **Operation:**

32, 64T: StoreFPR (fd, fmt, Negate (ValueFPR (fs, fmt) ) )

### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

### **Floating-Point Exceptions:**

Unimplemented Operation exception Invalid Operation exception

### **NMADD.fmt**

### Floating-Point Negative Multiply-Add

### **NMADD.fmt**

| 31 26                | 25 21 | 20 16 | 15 11 | 10 6 | 5 5 3        | 2 0 |
|----------------------|-------|-------|-------|------|--------------|-----|
| COP1X<br>0 1 0 0 1 1 | fr    | ft    | fs    | fd   | NMADD<br>110 | fmt |
| 6                    | 5     | 5     | 5     | 5    | 3            | 3   |

#### **Format:**

NMADD.fmt fd, fr, fs, ft (MIPS IV format)

#### **Description:**

The value in floating-point register fs is multiplied by the value in floating-point register ft to produce a product. The value in floating-point register ft is added to the product. The resulting sum is calculated to infinite precision, rounded according to the current rounding mode in the FCR31 register, negated by changing the sign bit, and placed into floating-point register fd. The operands and result are values in format fmt.

Cause bits are ORed into the Flag bits if no exception is taken.

The fields *fr*, *fs*, *ft*, and *fd* must specify floating-point registers valid for operands of type *fmt*; if they are not valid, the result is undefined.

The operands must be values in format *fint*; if they are not, the result is undefined and the value of the operand floating-point registers becomes undefined.

### **Operation:**

```
\begin{split} \text{vfr} \leftarrow \text{ValueFPR(fr, fmt)} \\ \text{vfs} \leftarrow \text{ValueFPR(fs, fmt)} \\ \text{vft} \leftarrow \text{ValueFPR(ft, fmt)} \\ \text{StoreFPR(fd, fmt, -(vfr +_{fmt} (vfs \times_{fmt} vft)))} \end{split}
```

### **NMADD.fmt**

Floating-Point Negative Multiply-Add (continued)

### **NMADD.fmt**

### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

### **Floating-Point Exceptions:**

Unimplemented Operation exception Invalid Operation exception Overflow exception Underflow exception Inexact Operation exception

### **NMSUB.fmt**

### Floating-Point Negative Multiply-Subtract

### **NMSUB.fmt**

| ( | 31 26                | 25 21 | 20 16 | 15 11 | 10 6 | 5 3          | 2 0 |
|---|----------------------|-------|-------|-------|------|--------------|-----|
|   | COP1X<br>0 1 0 0 1 1 | fr    | ft    | fs    | fd   | NMSUB<br>111 | fmt |
|   | 6                    | 5     | 5     | 5     | 5    | 3            | 3   |

#### **Format:**

NMSUB.fmt fd, fr, fs, ft (MIPS IV format)

#### **Description:**

The value in floating-point register fs is multiplied by the value in floating-point register ft to produce a product. The value in floating-point register ft is subtracted from the product. The subtraction result is calculated to infinite precision, rounded according to the current rounding mode in the FCR31 register, negated by changing the sign bit, and placed into floating-point register fd. The operands and result are values in format fmt.

Cause bits are ORed into the Flag bits if no exception is taken.

The fields *fr*, *fs*, *ft*, and *fd* must specify floating-point registers valid for operands of type *fmt*; if they are not valid, the result is undefined.

The operands must be values in format *fint*; if they are not, the result is undefined and the value of the operand floating-point registers becomes undefined.

### **Operation:**

```
\label{eq:vfr} \begin{split} \text{vfr} &\leftarrow \text{ValueFPR(fr, fmt)} \\ \text{vfs} &\leftarrow \text{ValueFPR(fs, fmt)} \\ \text{vft} &\leftarrow \text{ValueFPR(ft, fmt)} \\ \text{StoreFPR(fd, fmt, -((vfs <math>\times_{\text{fmt}} \text{vft}) -_{\text{fmt}} \text{vfr)})} \end{split}
```

### **NMSUB.fmt**

### Floating-Point Negative Multiply-Subtract

### **NMSUB.fmt**

(continued)

### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

### **Floating-Point Exceptions:**

Unimplemented Operation exception Invalid Operation exception Overflow exception Underflow exception Inexact Operation exception

### **PREFX**

#### **Prefetch Indexed**

### **PREFX**

| 31 26                | 25 21 | 20 16 | 15 11 | 10 6      | 5 0                  |
|----------------------|-------|-------|-------|-----------|----------------------|
| COP1X<br>0 1 0 0 1 1 | base  | index | hint  | 0 0 0 0 0 | PREFX<br>0 0 1 1 1 1 |
| 6                    | 5     | 5     | 5     | 5         | 6                    |

#### **Format:**

PREFX hint, index (base) (MIPS IV format)

### **Description:**

PREFX adds the contents of general-purpose register *index* to the contents of general-purpose register *base* to form an effective byte address. It presents advice that data at the effective address may be used in the near future. The *hint* field supplies information about the way the data is expected to be used.

Unlike the  $V_R5000$ , in which the PREFX instruction is executed as an NOP, in the  $V_R5432$  data may be prefetched into the data cache as a result of executing this instruction.

PREFX is an advisory instruction that may change the performance of the program. For all *hint* values, it neither changes architecturally visible state nor alters the meaning of the program. The supported hint values are shown in Table 18-8.

## **PREFX**

# Prefetch Indexed (continued)

### **PREFX**

Table 18-8 Hint Field Values Used in PREFX Instruction

| Value | Name                 | Data Use and Desired Prefetch Action                                                                                                                                                                                           |
|-------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | load                 | Data is expected to be loaded (not modified).<br>Fetch data as if for a load.                                                                                                                                                  |
| 1     | store                | Data is expected to be stored or modified.<br>Fetch data as if for a store.                                                                                                                                                    |
| 2–3   |                      | Reserved                                                                                                                                                                                                                       |
| 4     | load_streamed        | Data is expected to be loaded (not modified) but not reused extensively; it "streams" through the cache. Fetch data as if for a load and place it in the cache so that it does not displace data prefetched as "retained."     |
| 5     | store_streamed       | Data is expected to be stored or modified but not reused extensively; it "streams" through the cache. Fetch data as if for a store and place it in the cache so that it does not displace data prefetched as "retained."       |
| 6     | load_retained        | Data is expected to be loaded (not modified) and reused extensively; it should be "retained" in the cache. Fetch data as if for a load and place it in the cache so that it is not displaced by data prefetched as "streamed." |
| 7     | store_retained       | Data is expected to be stored or modified and reused extensively; it should be "retained" in the cache. Fetch data as if for a store and place it in the cache so that it is not displaced by data prefetched as "streamed."   |
| 8–24  |                      | Reserved                                                                                                                                                                                                                       |
| 25    | writeback_invalidate |                                                                                                                                                                                                                                |
| 26–31 |                      | Reserved                                                                                                                                                                                                                       |

### **PREFX**

# Prefetch Indexed (continued)

### **PREFX**

If MIPS IV instructions are supported and enabled and Coprocessor 1 is enabled (allowing access to CP1X), PREFX does not cause any addressing-related exceptions. If it does raise a nonaddressing-related exception condition, the exception condition is ignored. If an addressing-related exception condition is raised and ignored, no data is prefetched. In such a case, even if no data is prefetched, some action that is not architecturally visible—such as write-back of a dirty cache line—can take place.

PREFX never generates a memory operation for a location with an *uncached* memory access type. However, it can result in a memory operation.

The *Region* bits of the effective address must be supplied by the contents of *base*. If EffectiveAddress<sub>63.66</sub>  $\neq$  *base*<sub>63.62</sub>, the result of the instruction is undefined.

Prefetch cannot prefetch data from a mapped location unless the translation for that location is present in the TLB. Locations in memory pages that have not been accessed recently may not have translations in the TLB, so prefetch may not be effective for such locations.

Prefetch does not cause addressing exceptions. It does not cause an exception to prefetch using an address pointer value before the validity of a pointer is determined.

### **Operation:**

vAddr ← GPR[base] + GPR[index]
(pAddr, CCA) ← AddressTranslation(vAddr, DATA, LOAD)
Prefetch(CCA, pAddr, vAddr, DATA, hint)

### **Exceptions:**

Reserved Instruction exception Coprocessor Unusable exception

### **RECIP.fmt**

### Reciprocal

### **RECIP.fmt**

| 31                | 26 | 25  | 21 | 20    | 16 15 | 11 | 10 | 65 |                 | 0        |
|-------------------|----|-----|----|-------|-------|----|----|----|-----------------|----------|
| COP1<br>0 1 0 0 0 | 1  | fmt |    | 00000 |       | fs | fd |    | RECIP<br>010101 |          |
| 6                 |    | 5   | •  | 5     |       | 5  | 5  |    | 6               | <u>.</u> |

#### **Format:**

RECIP.fmt fd. fs

(MIPS IV format)

#### **Description:**

The reciprocal of the value in floating-point register *fs* is placed into floating-point register *fd*. The operand and result are values in format *fmt*.

The numeric accuracy of this operation meets the full accuracy specified by the IEEE-754 floating-point standard for this operation.

The fields fs and fd must specify floating-point registers valid for operands of type fmt; if they are not valid, the result is undefined.

### **Operation:**

StoreFPR(fd, fmt, 1.0 / valueFPR(fs, fmt))

### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

### **Floating-Point Exceptions:**

Unimplemented Operation exception
Invalid Operation exception
Overflow exception
Underflow exception
Inexact Operation exception
Division by Zero exception

### ROUND.L.fmt

### Floating-Point Round to Long Fixed-Point Format

### ROUND.L.fmt

| 31 26          | 25 21 | 20 16 | 15 11 | 10 6 | 5 0                    |
|----------------|-------|-------|-------|------|------------------------|
| COP1<br>010001 | fmt   | 0     | fs    | fd   | ROUND.L<br>0 0 1 0 0 0 |
| 6              | 5     | 5     | 5     | 5    | 6                      |

#### **Format:**

ROUND.L.fmt fd, fs (MIPS III format)

#### **Description:**

The contents of floating-point register *fs* are converted into the 64-bit fixed-point format and the result is stored in floating-point register *fd*. The source operand is processed in the floating-point format *fmt*.

The result of the conversion is rounded to the closest value or even number, regardless of the current rounding mode.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number, because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

If the source operand is infinite or NaN and if the rounded result is outside the range of  $-2^{52}$  to  $2^{52} - 1$ , the Unimplemented Operation exception occurs. If the Unimplemented Operation exception is not enabled, the exception does not occur and  $2^{52} - 1$  is returned.

This operation is defined in 64-bit mode and 32-bit Kernel mode. If this instruction is executed during 32-bit User or Supervisor mode, a Reserved Instruction exception occurs.

### ROUND.L.fmt

# Floating-Point Round to Long Fixed-Point Format (continued)

### **ROUND.L.fmt**

#### **Operation:**

64 T: StoreFPR (fd, L, ConvertFmt (ValueFPR (fs, fmt), fmt, L))

*Note:* Same operation in 32-bit Kernel mode.

### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception Reserved Instruction exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception Inexact Operation exception Overflow exception 31

### ROUND.W.fmt

# Floating-Point Round to Single

**Fixed-Point Format** 

### **ROUND.W.fmt**

| 31                  | 26 2 | 25  | 21 | 20  | 16    | 15 |    | 11 | 10 |    | 6 | 5                      | 0 |
|---------------------|------|-----|----|-----|-------|----|----|----|----|----|---|------------------------|---|
| COP1<br>0 1 0 0 0 1 |      | fmt |    | 0 0 | 0 0 0 |    | fs |    |    | fd |   | ROUND.W<br>0 0 1 1 0 0 |   |
| 6                   |      | 5   |    | ı   | 5     |    | 5  |    |    | 5  |   | 6                      |   |

#### **Format:**

ROUND.W.fmt fd, fs

(MIPS II format)

#### **Description:**

The contents of floating-point register *fs* are converted into the 32-bit fixed-point format and the result is stored in floating-point register *fd*. The source operand is processed in the floating-point format *fmt*.

The result of the conversion is rounded to the closest value or even number, regardless of the current rounding mode.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

If the source operand is infinite or NaN and if the rounded result is outside the range of  $2^{31} - 1$  to  $-2^{31}$ , the Invalid Operation exception occurs. If the Invalid Operation exception is not enabled, the exception does not occur and  $2^{31} - 1$  is returned.

### **ROUND.W.fmt**

### Floating-Point Round to Single Fixed-Point Format (continued)

### **ROUND.W.fmt**

#### **Operation:**

32, 64T: StoreFPR (fd, W, ConvertFmt (ValueFPR (fs, fmt), fmt, W))

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

#### **Floating-Point Exceptions:**

Invalid Operation exception Unimplemented Operation exception Inexact Operation exception Overflow exception

### **RSQRT.fmt**

# Reciprocal Square Root

### **RSQRT.fmt**

| 31                | 26 | 25 21 | 20 16 | 15 11 | 10 6 | 5 0             |
|-------------------|----|-------|-------|-------|------|-----------------|
| COP1<br>0 1 0 0 0 | 1  | fmt   | 00000 | fs    | fd   | RSQRT<br>010110 |
| 6                 |    | 5     | 5     | 5     | 5    | 6               |

#### Format:

RSQRT.fmt fd, fs

(MIPS IV format)

#### **Description:**

The reciprocal of the positive square root of the value in floating-point register *fs* is placed into floating-point register *fd*. The operand and result are values in format *fmt*.

The numeric accuracy of this operation meets the full accuracy specified by the IEEE-754 floating-point standard for this operation.

The fields *fs* and *fd* must specify floating-point registers valid for operands of type *fmt*; if they are not valid, the result is undefined.

### **Operation:**

StoreFPR(fd, fmt, 1.0 / SquareRoot(valueFPR(fs, fmt)))

### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

### **Floating-Point Exceptions:**

Unimplemented Operation exception
Invalid Operation exception
Overflow exception
Underflow exception
Inexact Operation exception
Division by Zero exception

## SDC<sub>1</sub>

# Store Doubleword from FPU (Coprocessor 1)

SDC<sub>1</sub>

| 31 26          | 25 21 | 20 16 | 15 0   |  |
|----------------|-------|-------|--------|--|
| SDC1<br>111101 | base  | ft    | offset |  |
| 6              | 5     | 5     | 16     |  |

#### **Format:**

SDC1 ft, offset (base) (MIPS II format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address.

The contents of floating-point registers ft and ft + 1 are stored in the memory position specified by the virtual address as a doubleword if the FR bit of the Status register is 0. At this time, the contents of the odd-numbered register specified by ft + 1 correspond to the high-order 32 bits of the doubleword and the contents of the even-numbered register specified by ft correspond to the low-order 32 bits.

If the least-significant bit in the ft field is not 0, this instruction is not defined.

If the FR bit is 1, the contents of floating-point register ft are stored in the memory location specified by the virtual address as a doubleword.

If any of the low-order three bits of the address is not zero, an Address Error exception occurs.

## SDC1

# Store Doubleword from FPU (Coprocessor 1) (continued)

SDC<sub>1</sub>

#### **Operation:**

```
vAddr \leftarrow ((offset_{15})^{16} || offset_{15} || off
32
                             T:
                                                       (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                                                       if SR_{26} = 1
                                                                         data \leftarrow FGR [ft]<sub>63 0</sub>
                                                       elseif ft_0 = 0 then
                                                                         data ← FGR [ft+1]<sub>31...0</sub> || FGR [ft]<sub>31...0</sub>
                                                       else
                                                                        data ← undefined<sup>64</sup>
                                                       endif
                                                       StoreMemory (uncached, DOUBLEWORD, data, pAddr, vAddr, DATA)
                                    T: vAddr \leftarrow ((offset_{15})^{48} || offset_{15...0}) + GPR [base]
64
                                                      (pAddr, uncached) ← AddressTranslation (vAddr, DATA)
                                                       if SR_{26} = 1
                                                                        data \leftarrow FGR [ft]<sub>63...0</sub>
                                                       elseif ft_0 = 0 then
                                                                        data \leftarrow FGR \ [ft+1]_{31...0} \ || \ FGR \ [ft]_{31...0}
                                                       else
                                                                         data ← undefined<sup>64</sup>
                                                       endif
                                                       StoreMemory (uncached, DOUBLEWORD, data, pAddr, vAddr, DATA)
```

#### **Exceptions:**

Coprocessor Unusable exception
TLB Miss exception
TLB Invalid exception
TLB Modification exception
Bus Error exception
Address Error exception

## SDXC1

## Store Doubleword Indexed from FPU (Coprocessor 1)

## SDXC1

| 31 | 26              | 25 2 | 21 20 16 | 15 11 | 10 6      | 5 0                  | ) |
|----|-----------------|------|----------|-------|-----------|----------------------|---|
|    | OP1X<br>0 0 1 1 | base | index    | fs    | 0 0 0 0 0 | SDXC1<br>0 0 0 0 0 1 |   |
|    | 6               | 5    | 5        | 5     | 5         | 6                    | - |

#### **Format:**

SDXC1 fs, index (base) (MIPS IV format)

#### **Description:**

The 64-bit doubleword in floating-point register *fs* is stored in memory at the location specified by the aligned effective address. The contents of general-purpose registers *index* and *base* are added to form the effective address.

The *Region* bits of the effective address must be supplied by the contents of *base*. If EffectiveAddress<sub>63,6</sub>  $\neq$  *base*<sub>63,62</sub>, the result is undefined.

An Address Error exception occurs if EffectiveAddress $_{2..0} \neq 0$  (not doubleword-aligned). If they are not, the result of the instruction is undefined.

#### **Operation:**

```
v A d d r \leftarrow GPR[base] + GPR[index] \\ if v A d d r_{2..0} \neq 0^3 \ then \ SignalException(AddressError) \ end if \\ (p A d d r, CCA) \leftarrow A d d ressTranslation(v A d d r, DATA, STORE) \\ if FP32RegistersMode \ then \\ data \leftarrow FPR[fs] \\ else \\ if \ fs_0 = 0 \ then \\ data \leftarrow FPR[fs_{4..1} \mid\mid 0] \\ else \\ data \leftarrow undefined^{64} \\ end if \\ StoreMemory(CCA, DOUBLEWORD, \ data, p A d d r, v A d d r, DATA) \\ \label{eq:condition}
```

SDXC1

# Store Doubleword Indexed from FPU (Coprocessor 1) (continued)

SDXC1

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception Address Error exception TLB Refill exception TLB Modified exception TLB Invalid exception

## **SQRT.fmt**

# Floating-Point Square Root

## **SQRT.fmt**

| 31 26               | 25 21 | 20 16     | 15 11 | 10 6 | 5 0            |
|---------------------|-------|-----------|-------|------|----------------|
| COP1<br>0 1 0 0 0 1 | fmt   | 0 0 0 0 0 | fs    | fd   | SQRT<br>000100 |
| 6                   | 5     | 5         | 5     | 5    | 6              |

#### **Format:**

SORT.fmt fd, fs

(MIPS II format)

#### **Description:**

The positive arithmetic square root of the contents of floating-point register fs is calculated and the result is stored in floating-point register fd. The operand is processed in the floating-point format fmt. The result is rounded as if calculated to infinite precision and then rounded according to the current rounding mode. If the value of the source operand is -0, the result will be -0. The result is placed in the floating-point register specified by fd.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number, because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

#### **Operation:**

32, 64T: StoreFPR (fd, fmt, SquareRoot (ValueFPR (fs, fmt) ) )

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception Invalid Operation exception Inexact Operation exception

## **SUB.fmt**

#### **Floating-Point Subtract**

### SUB.fmt

| 31 26          | 25 21 | 20 16 | 15 11 | 10 6 | 5 0                |
|----------------|-------|-------|-------|------|--------------------|
| COP1<br>010001 | fmt   | ft    | fs    | fd   | SUB<br>0 0 0 0 0 1 |
| 6              | 5     | 5     | 5     | 5    | 6                  |

#### **Format:**

SUB.fmt fd. fs. ft

(MIPS I format)

#### **Description:**

The contents of floating-point register ft are subtracted from those of floating-point register fs, and the result is stored in floating-point register fd. The result is rounded as if calculated to infinite precision and then rounded according to the current rounding mode.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number, because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

#### **Operation:**

32, 64T: StoreFPR (fd, fmt, ValueFPR (fs, fmt) - ValueFPR (ft, fmt) )

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception Invalid Operation exception Inexact Operation exception Overflow exception Underflow exception

## SWC<sub>1</sub>

# Store Word from FPU (Coprocessor 1)

## SWC<sub>1</sub>

| 31 26               | 25 21 | 20 16 | 15 0   |
|---------------------|-------|-------|--------|
| SWC1<br>1 1 1 0 0 1 | base  | ft    | offset |
| 6                   | 5     | 5     | 16     |

#### Format:

SWC1 ft, offset (base) (MIPS I format)

#### **Description:**

The 16-bit *offset* is sign extended and added to the contents of general-purpose register *base* to form a virtual address. The contents of the floating-point general-purpose register *ft* are stored in the memory location at the specified address.

If the FR bit of the Status register is 0 and the least-significant bit in the ft field is 0, the contents of the low-order 32 bits of floating-point register ft are stored in memory. If the least-significant bit in the ft field is 1, the contents of the high-order 32 bits of floating-point register ft - I are stored.

If the FR bit is 1, all of the 64-bit floating-point registers can be accessed. The contents of the low-order 32 bits of the register in the ft field are stored in memory.

If either of the low-order two bits of the address is not zero, an Address Error exception occurs.

## SWC1

#### Store Word from FPU (Coprocessor 1) (continued)

SWC1

#### **Operation:**

| 32 | T: | vAddr ← ( (offset <sub>15</sub> ) <sup>16</sup>    offset <sub>15</sub> ) + GPR[base]<br>(pAddr, uncached) ← AddressTranslation (vAddr, DATA)<br>data ← FGR [ft] <sub>310</sub><br>StoreMemory (uncached, WORD, data, pAddr, vAddr, DATA)                                                                                            |
|----|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 64 | T: | $\begin{array}{l} \text{vAddr} \leftarrow (\text{ (offset}_{15})^{48} \mid\mid \text{offset}_{15} \text{ ) + GPR[base]} \\ \text{(pAddr, uncached)} \leftarrow \text{AddressTranslation (vAddr, DATA)} \\ \text{data} \leftarrow \text{FGR [ft]}_{310} \\ \text{StoreMemory (uncached, WORD, data, pAddr, vAddr, DATA)} \end{array}$ |

#### **Exceptions:**

Coprocessor Unusable exception
TLB Miss exception
TLB Invalid exception
TLB Modified exception
Bus Error exception
Address Error exception

## SWXC1

# Store Word Indexed from FPU (Coprocessor 1)

## SWXC1

| 31                 | 26 | 25 2 | 1 20 16 | 15 11 | 10 6      | 5 (                  | 0 |
|--------------------|----|------|---------|-------|-----------|----------------------|---|
| COP1)<br>0 1 0 0 1 |    | base | index   | fs    | 0 0 0 0 0 | SWXC1<br>0 0 1 0 0 0 |   |
| 6                  |    | 5    | 5       | 5     | 5         | 6                    | _ |

#### **Format:**

SWXC1 fs, index (base) (MIPS IV format)

#### **Description:**

The low 32-bit word from floating-point regis t efs is stored in memory at the location specified by the aligned effective address. The contents of general-purpose registers *index* and *base* are added to form the effective address.

The *Region* bits of the effective address must be supplied by the contents of *base*. If EffectiveAddress<sub>63..6</sub>  $\neq$  *base*<sub>63..62</sub>, the result is undefined.

An Address Error exception occurs if EffectiveAddress<sub>1..0</sub>  $\neq$  0 (not word aligned). If they are not, the result of the instruction is undefined.

## SWXC1

# Store Word Indexed from FPU (Coprocessor 1) (continued)

## SWXC1

#### **Operation:**

```
vAddr \leftarrow GPR[base] + GPR[index]
if vAddr_{1,0} \neq 0^2 then SignalException(AddressError) endif
(pAddr, CCA) ← AddressTranslation(vAddr, DATA, STORE)
pAddr \leftarrow pAddr_{PSIZE-1...3} || (pAddr_{2...0} xor (ReverseEndian || 0^2))
bytesel \leftarrow vAddr<sub>2.0</sub> xor (BigEndianCPU || 0<sup>2</sup>)
/* the bytes of the word are moved into the correct byte lanes */
if FP32RegistersMode then
        data \leftarrow FPR[fs]<sub>31 0</sub>
else
        if fs_0 = 0 then
               data \leftarrow FPR[fs_{4..1} \parallel 0]_{31..0}
        else
               data \leftarrow FPR[fs<sub>4..1</sub> || 0]<sub>63..32</sub>
        endif
endif
StoreMemory (CCA, WORD, data, pAddr, vAddr, DATA)
```

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception Address Error exception TLB Refill exception TLB Modified exception TLB Invalid exception

## TRUNC.L.fmt

# Floating-Point Truncate to Long Fixed-Point Format

### TRUNC.L.fmt

| 31 26               | 25 21 | 20 16     | 15 11 | 10 6 | 5 0                   |
|---------------------|-------|-----------|-------|------|-----------------------|
| COP1<br>0 1 0 0 0 1 | fmt   | 0 0 0 0 0 | fs    | fd   | TRUNC.L<br>0 0 1 0 01 |
| 6                   | 5     | 5         | 5     | 5    | 6                     |

#### **Format:**

TRUNC.L.fmt fd, fs (MIPS III format)

#### **Description:**

The contents of floating-point register *fs* are converted into the 64-bit fixed-point format and the result is stored in floating-point register *fd*. The source operand is processed in the floating-point format *fmt*.

The result of the conversion is rounded toward 0, regardless of the current rounding mode.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number, because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

If the source operand is infinite or NaN and if the rounded result is outside the range of  $-2^{52}$  to  $2^{52} - 1$ , the Unimplemented Operation exception occurs. If the Unimplemented Operation exception is not enabled, the exception does not occur and  $2^{52} - 1$  is returned.

This operation is defined in 64-bit mode and 32-bit Kernel mode. If this instruction is executed during 32-bit User or Supervisor mode, a Reserved Instruction exception occurs.

## TRUNC.L.fmt

#### Floating-Point Truncate to Long Fixed-Point Format (continued)

## **TRUNC.L.fmt**

#### **Operation:**

64 T: StoreFPR (fd, L, ConvertFmt (ValueFPR (fs, fmt), fmt, L))

*Note:* Same operation in 32-bit Kernel mode.

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception Reserved Instruction exception

#### **Floating-Point Exceptions:**

Unimplemented Operation exception Inexact Operation exception Overflow exception

## TRUNC.W.fmt

## Floating-Point Truncate to

## TRUNC.W.fmt

#### Single Fixed-Point Format

| 31 2           | 26 25 | 21  | 20           | 16 | 15 | 11 | 10 | 6 | 5                      | 0 |
|----------------|-------|-----|--------------|----|----|----|----|---|------------------------|---|
| COP1<br>010001 |       | fmt | 0<br>0 0 0 0 | 0  | fs |    | fd |   | TRUNC.W<br>0 0 1 1 0 1 |   |
| 6              | •     | 5   | 5            |    | 5  |    | 5  |   | 6                      |   |

#### **Format:**

TRUNC.W.fmt fd. fs

(MIPS II format)

#### **Description:**

The contents of floating-point register *fs* are arithmetically converted into a 32-bit fixed-point single format, and the result is stored in floating-point register *fd*. The source operand is processed in the floating-point format *fmt*.

The result of the conversion is rounded toward 0, regardless of the current rounding mode.

This instruction is valid only for conversion from the single- or double-precision floating-point format.

If the FR bit of the Status register is 0, only an even number can be specified as a register number because adjacent even-numbered and odd-numbered registers are used in pairs as floating-point registers. If an odd number is specified, the operation is undefined. If the FR bit is 1, both odd and even register numbers are valid.

If the source operand is infinite or NaN and if the rounded result is outside the range of  $2^{31} - 1$  to  $-2^{31}$ , the Invalid Operation exception occurs. If the Invalid Operation exception is not enabled, the exception does not occur and  $2^{31} - 1$  is returned.

## TRUNC.W.fmt

# Floating-Point Truncate to

## **TRUNC.W.fmt**

# Single Fixed-Point Format (continued)

#### **Operation:**

32, 64T: StoreFPR (fd, W, ConvertFmt (ValueFPR (fs, fmt), fmt, W))

#### **Exceptions:**

Coprocessor Unusable exception Floating-Point exception

#### **Floating-Point Exceptions:**

Invalid Operation exception
Unimplemented Operation exception
Inexact Operation exception
Overflow exception

#### 18.4 FPU Instruction Opcode Bit Encoding

Figure 18-3 lists the bit encoding for FPU instructions.



Figure 18-3 Bit Encoding for FPU Instructions (1 of 2)

|    | 2 0      |          |         | fun      | ction   |         |        |               |
|----|----------|----------|---------|----------|---------|---------|--------|---------------|
| 53 | 20<br>0  | 1        | 2       | 3        | 4       | 5       | 6      | 7             |
| 0  | ADD      | SUB      | MUL     | DIV      | SQRT    | ABS     | MOV    | NEG           |
| 1  | ROUND.Lη | TRUNC.Lη | CEIL.Lη | FLOOR.Lη | ROUND.W | TRUNC.W | CEIL.W | FLOOR.W/RECIP |
| 2  | γ        | γ        | γ       | γ        | γ       | γ       | RSQRT  | γ             |
| 3  | γ        | γ        | γ       | γ        | γ       | γ       | γ      | γ             |
| 4  | CVT.S    | CVT.D    | γ       | γ        | CVT.W   | CVT.Lη  | γ      | γ             |
| 5  | γ        | γ        | γ       | γ        | γ       | γ       | γ      | γ             |
| 6  | C.F      | C.UN     | C.EQ    | C.UEQ    | C.OLT   | C.ULT   | C.OLE  | C.ULE         |
| 7  | C.SF     | C.NGLE   | C.SEQ   | C.NGL    | C.LT    | C.NGE   | C.LE   | C.NGT         |
|    |          |          |         | I        |         |         |        |               |

Figure 18-4 Bit Encoding for FPU Instructions (2 of 2)

#### Key:

- \* When an opcode marked with an asterisk is executed, the Reserved Instruction exception occurs. These codes are reserved for future expansion.
- γ Opcodes marked with a gamma cause an Unimplemente Operation exception in all current implementations and ar reserved for future expansion
- η Opcodes marked with an eta are only defined when use of the MIPS III instruction set is enabled. If the opcode is executed when use of the instruction set is disabled (i.e., in 32-bit User or Supervisor mode), the Unimplemented Operation exception occurs.

#### Multimedia Instruction Set

19

This chapter provides a detailed description of the multimedia instructions. (For an general overview of VR5432 instructions, see Chapter 16.)

#### 19.1 **Multimedia Extensions**

The V<sub>R</sub>5432 implements instructions and architectural extensions to support high-performance multimedia applications. These instructions interpret the 64-bit floating-point registers as packed vectors of eight unsigned 8-bit integers, called the octal byte or *OB* format. Considerable efficiency can be gained by operating in parallel on data, such as image data, in its original format rather than promoting it to larger integer formats. All of these instructions have a two-cycle latency and a one-cycle repeat rate.

Three types of vector operations are supported:

- **Vector-Vector.** Each element of source vector *vs* is operated against the corresponding elements of source vector *vt* to produce destination vector *vd*, as shown in Figure 19-1.
- **Vector-Scalar.** Each element of source vector vs is operated against a selected element of source vector vt to produce destination vecto vd, as shown in Figure 19-2
- **Vector-Immediate:** Each element of source vector *vs* is operated against an immediate value to produce destination vecto *vd*, as shown in Figure 19-3.



Figure 19-1 Vector-Vector Operation



Figure 19-2 Vector-Scalar Operation



Figure 19-3 Vector-Immediate Operation

The type of vector operation is selected by a field in the instruction. The four-bit *sel* field selects the treatment of the *vt* operand field, as described in Table 19-1. When a vector-immediate operation is selected, the value of the immediate is taken from the *vt* operand field.

| Bit Encoding | Description                                           |
|--------------|-------------------------------------------------------|
| 0000         | Vector-scalar operation; vt[0] is the source operand. |
| 0001         | Vector-scalar operation; vt[1] is the source operand. |
| 0010         | Vector-scalar operation; vt[2] is the source operand. |
| 0011         | Vector-scalar operation; vt[3] is the source operand. |
| 0100         | Vector-scalar operation; vt[4] is the source operand. |
| 0101         | Vector-scalar operation; vt[5] is the source operand. |
| 0110         | Vector-scalar operation; vt[6] is the source operand. |
| 0111         | Vector-scalar operation; vt[7] is the source operand. |
| 1011         | Vector-vector operation                               |
| 1111         | Vector-immediate operation                            |

Table 19-1 sel Field Encoding

Vector arithmetic operations (except for multiply-accumulate and shift) are saturating; i.e., results that overflow or underflow are clamped to the largest or smallest representable values (255 and 0, respectively). No exceptions occur as a result of overflow or underflow.

Vector operations can also be performed using the 192-bit Vector Accumulator as the destination. This register is interpreted as eight 24-bit accumulators, which is sometimes referred to as the *OB* format because it is only operated upon by data in the octal byte format. As with many DSP architectures, having an accumulator

wider than the operand data, shown in Figure 19-4, allows a series of operations to be performed without concern about overflow or accumulation of round-off error.



Figure 19-4 24-Bit Accumulator

#### 19.2 **Multimedia Instruction Format**

A basic set of instructions to perform arithmetic and logical operations between registers is provided. In addition, instructions exist for handling unaligned data, permutations, comparisons, and conditional selection. For data movement, the standard FPU instruction set is used. The R-type format used by the multimedia instructions is shown in Figure 19-5. Some instructions do not require all fields, in which case they are sometimes used to provide additional function selection bits. The ALNI instruction has a unique interpretation of bits 21 through 25, not described by this figure.

#### R-type (Register)



MEDIA: 6-bit opcode

sel: 4-bit vector operation specifier or immediate value

vs: 5-bit source 1 registervt: 5-bit source 2 registervd: 5-bit destination register

function: 6-bit function field

Figure 19-5 Multimedia Instruction Format

#### 19.3 **Multimedia Instructions**

Table 19-2 lists the multimedia instructions sorted by function field.

Table 19-2 Multimedia Instructions and Operations

| Code (5:0)  | Mnemonic     | Operation                                       |
|-------------|--------------|-------------------------------------------------|
| 1           | C.EQ.OB      | Vector Compare Equal                            |
| 2           | PICKF.OB     | Vector Pick False                               |
| 3           | PICKT.OB     | Vector Pick True                                |
| 4           | C.LT.OB      | Vector Compare Less Than                        |
| 5           | C.LE.OB      | Vector Compare Less Than or Equal               |
| 6           | MIN.OB       | Vector Minimum                                  |
| 7           | MAX.OB       | Vector Maximum                                  |
| 10          | SUB.OB       | Vector Subtract                                 |
| 11          | ADD.OB       | Vector ADD                                      |
| 12          | AND.OB       | Vector AND                                      |
| 13          | XOR.OB       | Vector XOR                                      |
| 14          | OR.OB        | Vector OR                                       |
| 15          | NOR.OB       | Vector NOR                                      |
| 16          | SLL.OB       | Vector Shift Left Logical                       |
| 18          | SRL.OB       | Vector Shift Right Logical                      |
| 24          | ALNI.OB      | Vector Align                                    |
| 31, sel = 4 | SHFL.PACH.OB | Vector Element Shuffle                          |
| 31, sel = 5 | SHFL.PACL.OB | Vector Element Shuffle                          |
| 31, sel = 6 | SHFL.MIXH.OB | Vector Element Shuffle                          |
| 31, sel = 7 | SHFL.MIXL.OB | Vector Element Shuffle                          |
| 32          | RZU.OB       | Vector Scale, Round, and Clamp Accumulator      |
| 48          | MUL.OB       | Vector Multiply                                 |
| 50, vd = 0  | MULS.OB      | Vector Multiply and Subtract Accumulator        |
| 50, vd = 16 | MULSL.OB     | Vector Multiply, Subtract, and Load Accumulator |
| 51, vd = 0  | MULA.OB      | Vector Multiply-Accumulate                      |
| 51, vd = 16 | MULL.OB      | Vector Multiply and Load Accumulator            |
| 62, sel = 0 | WACL.OB      | Vector Write Accumulator Low                    |
| 62, sel = 8 | WACH.OB      | Vector Write Accumulator High                   |

Table 19-2 Multimedia Instructions and Operations (continued)

| Code (5:0)    | Mnemonic | Operation                      |
|---------------|----------|--------------------------------|
| 63, sel = $0$ | RACL.OB  | Vector Read Accumulator Low    |
| 63, sel = 4   | RACM.OB  | Vector Read Accumulator Middle |
| 63, sel = 8   | RACH.OB  | Vector Read Accumulator High   |

## ADD.OB

#### **Vector Add**

## ADD.OB

| 31 26                | 25 22 | 21 20 | 16 | 15 11 | 10 6 | 5                  | 0 |
|----------------------|-------|-------|----|-------|------|--------------------|---|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0     | vt | vs    | vd   | ADD<br>0 0 1 0 1 1 |   |
| 6                    | 4     | 1     | 5  | 5     | 5    | 6                  |   |

#### **Format:**

ADD.OB vd, vs, vt

#### **Description:**

The values in vector vt are added to the values in vector vs. Saturated arithmetic is performed: overflows and underflows clamp to the largest or smallest representable value before writing to vector vd. The sel field selects the values of vt[] used for each i.

No data-dependent exceptions are possible. The operands must be values in the *OB* format. If they are not, the results are undefined and the values of the operand vectors become undefined. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

ADD.OB

Vector Add (continued)

ADD.OB

#### **Operation:**

```
ts \leftarrow \mathsf{FPR}[\mathsf{vs}]
tt \leftarrow select(sel, vt)
\mathsf{FPR}[\mathsf{vd}] \leftarrow \mathsf{AddOB}(\mathsf{ts}_{63..56},\,\mathsf{tt}_{63..56})
            || AddOB(ts<sub>55..48</sub>, tt<sub>55..48</sub>)
            || AddOB(ts<sub>47,40</sub>, tt<sub>47,40</sub>)
            || AddOB(ts<sub>39..32</sub>, tt<sub>39..32</sub>)
            || AddOB(ts<sub>31..24</sub>, tt<sub>31..24</sub>)
            || AddOB(ts<sub>23..16</sub>, tt<sub>23..16</sub>)
            || AddOB(ts<sub>15..8</sub>, tt<sub>15..8</sub>)
            || AddOB(ts_{7..0}, tt_{7..0})|
function AddOB(ts, tt)
            t \leftarrow (0 || ts) + (0 || tt)
            if t_8 = 1 then
                       AddOB \leftarrow 1^8
            else
                       AddOB \leftarrow t<sub>7..0</sub>
            endif
end AddOB
```

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

## **ALNI.OB**

# Vector Align, Constant Alignment

## **ALNI.OB**

| 31 26                | 2524     | 23 21 | 20 16 | 15 11 | 10 6 | 5 0                 |
|----------------------|----------|-------|-------|-------|------|---------------------|
| MEDIA<br>0 1 0 0 1 0 | 0<br>0 0 | lmm   | vt    | VS    | vd   | ALNI<br>0 1 1 0 0 0 |
| 6                    | 2        | 3     | 5     | 5     | 5    | 6                   |

#### **Format:**

ALNI.OB vd, vs, vt, imm

#### **Description:**

The align amount is computed by masking the *immediate*, then using that value to control a funnel shift of vector *vs* concatenated with vector *vt*. No immediate or scalar mode is available.

No data-dependent exceptions are possible. The operands must be values in *OB* format. If they are not, the results are undefined and the values of the operand vectors become undefined. This operation does not interpret the format of the registers specified. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

#### **Operation:**

```
\begin{split} s \leftarrow \text{imm}_{2..0} || 0^3 \\ \text{if BigEndianCPU then} \\ & \quad \text{FPR[vd]} \leftarrow (\text{FPR[vs]} \mid| \text{FPR[vt]})_{127\text{-s..64-s}} \\ \text{else} \\ & \quad \text{FPR[vd]} \leftarrow (\text{FPR[vs]} \mid| \text{FPR[vt]})_{63\text{+s..}} \\ \text{endif} \end{split}
```

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

## AND.OB Vector AND. AND.OB

| 31 26                | 25 22 | 21 | 20 16 | 6 15 1 | 1 10 | 6 5 | 0              |
|----------------------|-------|----|-------|--------|------|-----|----------------|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt    | vs     | vd   | - I | AND<br>1 1 0 0 |
| 6                    | 4     | 1  | 5     | 5      | 5    | ,   | 6              |

#### **Format:**

AND.OB vd, vs, vt

#### **Description:**

Each element of vector vs is combined with the corresponding element of vector vt in a bitwise logical AND operation. The sel field selects the values of vt[] used for each i.

No data-dependent exceptions are possible. The operands must be values in the *OB* format. If they are not, the results are undefined and the values of the operand vectors become undefined. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

AND.OB

Vector AND (continued)

AND.OB

#### **Operation:**

```
 \begin{split} \text{ts} \leftarrow \text{FPR[vs]} \\ \text{tt} \leftarrow \text{select(sel, vt)} \\ \text{FPR[vd]} \leftarrow \text{AndOB(ts}_{63..56}, \text{tt}_{63..56}) \\ & \parallel \text{AndOB(ts}_{55..48}, \text{tt}_{55..48}) \\ & \parallel \text{AndOB(ts}_{47..40}, \text{tt}_{47..40}) \\ & \parallel \text{AndOB(ts}_{39..32}, \text{tt}_{39..32}) \\ & \parallel \text{AndOB(ts}_{31..24}, \text{tt}_{31..24}) \\ & \parallel \text{AndOB(ts}_{23..16}, \text{tt}_{23..16}) \\ & \parallel \text{AndOB(ts}_{15..8}, \text{tt}_{15..8}) \\ & \parallel \text{AndOB(ts}_{7..0}, \text{tt}_{7..0}) \\ & \text{function AndOB(ts, tt)} \\ & \text{AndOB} \leftarrow (0 \parallel \text{ts}) \text{ and } (0 \parallel \text{tt}) \\ & \text{end AndOB} \end{split}
```

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

## C.EQ.OB

#### **Vector Compare (Equal)**

C.EQ.OB

| 31 26                | 25 22 | 21 | 20 16 | 15 ′ | 11 10 | 6 | 5                   | 0 |
|----------------------|-------|----|-------|------|-------|---|---------------------|---|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt    | vs   | C     | 0 | C.EQ<br>0 0 0 0 0 1 |   |
| 6                    | 4     | 1  | 5     | 5    | •     | 5 | 6                   |   |

#### **Format:**

C.EQ.OB vs, vt

#### **Description:**

The values in vector vt are compared to the values in vector vs and the result is written to the condition codes. All 8 CC bits are written with comparison results. The comparison made is equal (EQ). The inverse comparison (NE) is not necessary; the instructions that use condition codes (BC1F, BC1T, MOVF, MOVT, PICKF, PICKT) allow both CC = 0 and CC = 1 tests. The sel field selects the values of vt[] used for each i.

No data-dependent exceptions are possible. The operands must be values in the *OB* format. If they are not, the results are undefined and the values of the operand vectors become undefined. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

## C.EQ.OB

# Vector Compare (Equal) (continued)

## C.EQ.OB

#### **Operation:**

```
\begin{split} &ts \leftarrow \text{FPR[vs]} \\ &tt \leftarrow \text{select(sel, vt)} \\ &\text{SetFPConditionCode}(7, (ts_{63..56} = tt_{63..56})) \\ &\text{SetFPConditionCode}(6, (ts_{55..48} = tt_{55..48})) \\ &\text{SetFPConditionCode}(5, (ts_{47..40} = tt_{47..40})) \\ &\text{SetFPConditionCode}(4, (ts_{39..32} = tt_{39..32})) \\ &\text{SetFPConditionCode}(3, (ts_{31..24} = tt_{31..24})) \\ &\text{SetFPConditionCode}(2, (ts_{23..16} = tt_{23..16})) \\ &\text{SetFPConditionCode}(1, (ts_{15..8} = tt_{15..8})) \\ &\text{SetFPConditionCode}(0, (ts_{7..0} = tt_{7..0})) \\ \end{split}
```

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

C.LE.OB

# Vector Compare (Less Than or Equal)

## C.LE.OB

| 31 26                | 25 22 | 21 | 20 16 | 15 1 | 1 10 6    | 5 0                 |
|----------------------|-------|----|-------|------|-----------|---------------------|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt    | VS   | 0 0 0 0 0 | C.LE<br>0 0 0 1 0 1 |
| 6                    | 4     | 1  | 5     | 5    | 5         | 6                   |

#### **Format:**

C.LE.OB vs, vt

#### **Description:**

The values in vector vt are compared to the values in vector vs and the result is written to the condition codes. All 8 CC bits are written with comparison results. The comparison made is less than or equal (LE). The inverse comparison (GT) is not necessary; the instructions that use condition codes (BC1F, BC1T, MOVF, MOVT, PICKF, PICKT) allow both CC = 0 and CC = 1 tests. The sel field selects the values of vt[] used for each i.

No data-dependent exceptions are possible. The operands must be values in the *OB* format. If they are not, the results are undefined and the values of the operand vectors become undefined. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

## C.LE.OB

#### Vector Compare (Less Than or Equal) (continued)

## C.LE.OB

#### **Operation:**

```
\begin{array}{l} ts \leftarrow \text{FPR[vs]} \\ tt \leftarrow \text{select(sel, vt)} \\ \text{SetFPConditionCode}(7, (ts_{63..56} \leq tt_{63..56})) \\ \text{SetFPConditionCode}(6, (ts_{55..48} \leq tt_{55..48})) \\ \text{SetFPConditionCode}(5, (ts_{47..40} \leq tt_{47..40})) \\ \text{SetFPConditionCode}(4, (ts_{39..32} \leq tt_{39..32})) \\ \text{SetFPConditionCode}(3, (ts_{31..24} \leq tt_{31..24})) \\ \text{SetFPConditionCode}(2, (ts_{23..16} \leq tt_{23..16})) \\ \text{SetFPConditionCode}(1, (ts_{15..8} \leq tt_{15..8})) \\ \text{SetFPConditionCode}(0, (ts_{7..0} \leq tt_{7..0})) \\ \end{array}
```

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

## C.LT.OB

## Vector Compare (Less Than)

## **C.LT.OB**

| 31                 | 26 | 25 22 | 21 | 20 16 | 15 | 11 1 | 10 6  | 5                   | 0 |
|--------------------|----|-------|----|-------|----|------|-------|---------------------|---|
| MEDIA<br>0 1 0 0 1 | 0  | sel   | 0  | vt    | VS |      | 00000 | C.LT<br>0 0 0 1 0 0 |   |
| 6                  |    | 4     | 1  | 5     | 5  |      | 5     | 6                   |   |

#### Format:

C.LT.OB vs, vt

#### **Description:**

The values in vector vt are compared to the values in vector vs and the result is written to the condition codes. All 8 CC bits are written with comparison results. The comparison made is less than(LT). The inverse comparison (GE) is not necessary; the instructions that use condition codes (BC1F, BC1T, MOVF, MOVT, PICKF, PICKT) allow both CC = 0 and CC = 1 tests. The sel field selects the values of vt[] used for each i.

No data-dependent exceptions are possible. The operands must be values in the *OB* format. If they are not, the results are undefined and the values of the operand vectors become undefined. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

C.LT.OB

Vector Compare (Less Than) (continued)

C.LT.OB

#### **Operation:**

```
\begin{split} &ts \leftarrow \text{FPR[vs]} \\ &tt \leftarrow \text{select(sel, vt)} \\ &\text{SetFPConditionCode(7, } (ts_{63..56} < tt_{63..56})) \\ &\text{SetFPConditionCode(6, } (ts_{55..48} < tt_{55..48})) \\ &\text{SetFPConditionCode(5, } (ts_{47..40} < tt_{47..40})) \\ &\text{SetFPConditionCode(4, } (ts_{39..32} < tt_{39..32})) \end{split}
```

SetFPConditionCode(3, (ts<sub>31..24</sub> < tt<sub>31..24</sub>))

SetFPConditionCode(2, (ts<sub>23..16</sub> < tt<sub>23..16</sub>))

SetFPConditionCode(1, (ts<sub>15..8</sub> < tt<sub>15..8</sub>))

SetFPConditionCode(0, (ts<sub>7..0</sub> < tt<sub>7..0</sub>))

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

## **MAX.OB**

#### **Vector Maximum**

## **MAX.OB**

| 31 26                | 25 22 | 21 | 20 1 | 6 15 1 | 1 10 | 6 5                | 0 |
|----------------------|-------|----|------|--------|------|--------------------|---|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt   | VS     | vd   | MAX<br>0 0 0 1 1 1 |   |
| 6                    | 4     | 1  | 5    | 5      | 5    | 6                  |   |

#### **Format:**

MAX.OB vd, vs, vt

#### **Description:**

The values in vector vt are compared to the values in vector vs and the larger is written to each element of vector vd. The sel field selects the values of vt[] used for each i.

No data-dependent exceptions are possible. The operands must be values in the *OB* format. If they are not, the results are undefined and the values of the operand vectors become undefined. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

## **MAX.OB**

# Vector Maximum (continued)

## **MAX.OB**

#### **Operation:**

```
ts \leftarrow FPR[vs]
tt \leftarrow select(sel, vt)
\mathsf{FPR}[\mathsf{vd}] \leftarrow \mathsf{MaxOB}(\mathsf{ts}_{63..56},\,\mathsf{tt}_{63..56})
           || MaxOB(ts<sub>55..48</sub>, tt<sub>55..48</sub>)
           || MaxOB(ts<sub>47..40</sub>, tt<sub>47..40</sub>)
           || MaxOB(ts<sub>39..32</sub>, tt<sub>39..32</sub>)
          || MaxOB(ts_{31..24}, tt_{31..24})|
          || MaxOB(ts<sub>23..16</sub>, tt<sub>23..16</sub>)
          || MaxOB(ts<sub>15..8</sub>, tt<sub>15..8</sub>)
          || MaxOB(ts_{7..0}, tt_{7..0})|
function MaxOB(ts, tt)
           if (0 || ts) > (0 || tt) then
                    MaxOB \leftarrow ts
           else
                    MaxOB ← tt
           endif
end MaxOB
```

#### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

# MIN.OB

#### **Vector Minimum**

### MIN.OB

| 31 26                | 25 22 | 21 | 20 | 16 15 | 5 11 | 10 | 65 | C              | ) |
|----------------------|-------|----|----|-------|------|----|----|----------------|---|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt |       | vs   | vd |    | МIN<br>0 1 1 0 |   |
| 6                    | 4     | 1  | 5  | •     | 5    | 5  |    | 6              | _ |

#### **Format:**

MIN.OB vd, vs, vt

#### **Description:**

The values in vector vt are compared to the values in vector vs and the smaller is written to each element of vector vd. The sel field selects the values of vt[] used for each i.

# MIN.OB

# Vector Minimum (continued)

# MIN.OB

### **Operation:**

```
ts \leftarrow FPR[vs]
tt \leftarrow select(sel, vt)
\mathsf{FPR}[\mathsf{vd}] \leftarrow \mathsf{MinOB}(\mathsf{ts}_{63..56},\,\mathsf{tt}_{63..56})
           || MinOB(ts<sub>55..48</sub>, tt<sub>55..48</sub>)
           || MinOB(ts<sub>47..40</sub>, tt<sub>47..40</sub>)
           || MinOB(ts<sub>39..32</sub>, tt<sub>39..32</sub>)
           || MinOB(ts<sub>31..24</sub>, tt<sub>31..24</sub>)
           || MinOB(ts<sub>23..16</sub>, tt<sub>23..16</sub>)
           || MinOB(ts<sub>15..8</sub>, tt<sub>15..8</sub>)
           || MinOB(ts_{7..0}, tt_{7..0})|
function MinOB(ts, tt)
           if (0 || ts) < (0 || tt) then
                      MinOB \leftarrow ts
           else
                      MinOB \leftarrow tt
           endif
end MinOB
```

### **Exceptions:**

# **MUL.OB**

#### **Vector Multiply**

# **MUL.OB**

| 31 26                | 25 22 | 21 | 20 1 | 6 15 | 11 1 | 0 6 | 5                  | 0 |
|----------------------|-------|----|------|------|------|-----|--------------------|---|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt   | vs   |      | vd  | MUL<br>1 1 0 0 0 0 |   |
| 6                    | 4     | 1  | 5    | 5    |      | 5   | 6                  |   |

#### Format:

MUL.OB vd, vs, vt

#### **Description:**

The values in vector vt are multiplied by the values in vector vs and the product is written into vector vd. Saturated arithmetic is performed: overflows and underflows clamp to the largest or smallest representable value before writing to vector vd. The sel field selects the values of vt[] used for each i.

# **MUL.OB**

# Vector Multiply (continued)

## **MUL.OB**

### **Operation:**

```
\mathsf{ts} \leftarrow \mathsf{FPR}[\mathsf{vs}]
tt \leftarrow select(sel, vt)
\mathsf{FPR}[\mathsf{vd}] \leftarrow \mathsf{MulOB}(\mathsf{ts}_{63..56},\,\mathsf{tt}_{63..56})
            || MulOB(ts<sub>55..48</sub>, tt<sub>55..48</sub>)
            || MulOB(ts<sub>47..40</sub>, tt<sub>47..40</sub>)
            || MulOB(ts<sub>39..32</sub>, tt<sub>39..32</sub>)
            || MulOB(ts<sub>31..24</sub>, tt<sub>31..24</sub>)
            || MulOB(ts<sub>23..16</sub>, tt<sub>23..16</sub>)
            || MulOB(ts<sub>15..8</sub>, tt<sub>15..8</sub>)
            || MulOB(ts<sub>7..0</sub>, tt<sub>7..0</sub>)
function MulOB(ts, tt)
            t \leftarrow (0^8 \parallel ts) \times (0^8 \parallel tt)
            if t_{15...8} \neq 0^{8} then
                        MuIOB ← 1^8
             else
                        MulOB \leftarrow t_{7..0}
             endif
end MulOB
```

### **Exceptions:**

# **MULA.OB**

# Vector Multiply-Accumulate

## **MULA.OB**

| 31 26                | 25 22 | 21 | 20 16 | 15 1 | 1 10 6     | 5 0                 |
|----------------------|-------|----|-------|------|------------|---------------------|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt    | vs   | A<br>00000 | MULA<br>1 1 0 0 1 1 |
| 6                    | 4     | 1  | 5     | 5    | 5          | 6                   |

#### Format:

MULA.OB vs, vt

#### **Description:**

The values in vector vt are multiplied by the values in vector vs and the product is added to the Accumulator. Wrapped arithmetic is performed: overflows and underflows wrap around the Accumulator's representable range before being written into the Accumulator. The Accumulator is in the OB format. The sel field selects the values of vt[] used for each i.

### **MULA.OB**

### Vector Multiply-Accumulate (continued)

### **MULA.OB**

### **Operation:**

```
\begin{split} \text{ts} \leftarrow \text{FPR[vs]} \\ \text{tt} \leftarrow \text{select(sel, vt)} \\ \text{ACC} \leftarrow \text{AccMulOB(ACC}_{191..168}, \, \text{ts}_{63..56}, \, \text{tt}_{63..56}) \\ & \parallel \text{AccMulOB(ACC}_{167..144}, \, \text{ts}_{55..48}, \, \text{tt}_{55..48}) \\ & \parallel \text{AccMulOB(ACC}_{143..120}, \, \text{ts}_{47..40}, \, \text{tt}_{47..40}) \\ & \parallel \text{AccMulOB(ACC}_{119..96}, \, \text{ts}_{39..3}, \, \text{tt}_{39..32}) \\ & \parallel \text{AccMulOB(ACC}_{95..72}, \, \text{ts}_{31..24}, \, \text{tt}_{31..24}) \\ & \parallel \text{AccMulOB(ACC}_{71..48}, \, \text{ts}_{23..16}, \, \text{tt}_{23..16}) \\ & \parallel \text{AccMulOB(ACC}_{47..24}, \, \text{ts}_{15..8}, \, \text{tt}_{15..8}) \\ & \parallel \text{AccMulOB(ACC}_{23..0}, \, \text{ts}_{7..0}, \, \text{tt}_{7..0}) \\ & \text{function AccMulOB(a, ts, tt)} \\ & \text{AccMulOB} \leftarrow \text{a} + (0^{16} \parallel \text{ts}) \times (0^{16} \parallel \text{tt}) \\ & \text{end AccMulOB} \end{split}
```

### **Exceptions:**

### **MULL.OB**

#### Vector Multiply and Load Accumulator

### **MULL.OB**

| 31 26                | 25 22 | 21 2 | 20 16 | 15 1° | 1 10 6     | 5 0                 |
|----------------------|-------|------|-------|-------|------------|---------------------|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0    | vt    | vs    | L<br>10000 | MULL<br>1 1 0 0 1 1 |
| 6                    | 4     | 1    | 5     | 5     | 5          | 6                   |

#### **Format:**

MULL.OB vs, vt

#### **Description:**

The values in vector vt are multiplied by the values in vector vs and the product is stored in the Accumulator. Wrapped arithmetic is performed, such that overflows and underflows wrap around the Accumulator's representable range before being written into the Accumulator. The Accumulator result is in the OB format. The sel field selects the values of vt[] used for each i.

# **MULL.OB**

### Vector Multiply and Load Accumulator (continued)

### **MULL.OB**

### **Operation:**

```
\begin{array}{l} \text{ts} \leftarrow \text{FPR[vs]} \\ \text{tt} \leftarrow \text{select(sel, vt)} \\ \text{ACC} \leftarrow \text{AccMulOB}(0^{24}, \, \text{ts}_{63..56}, \, \text{tt}_{63..56}) \\ \parallel \text{AccMulOB}(0^{24}, \, \text{ts}_{55..48}, \, \text{tt}_{55..48}) \\ \parallel \text{AccMulOB}(0^{24}, \, \text{ts}_{47..40}, \, \text{tt}_{47..40}) \\ \parallel \text{AccMulOB}(0^{24}, \, \text{ts}_{39..32}, \, \text{tt}_{39..32}) \\ \parallel \text{AccMulOB}(0^{24}, \, \text{ts}_{31..24}, \, \text{tt}_{31..24}) \\ \parallel \text{AccMulOB}(0^{24}, \, \text{ts}_{23..16}, \, \text{tt}_{23..16}) \\ \parallel \text{AccMulOB}(0^{24}, \, \text{ts}_{15..8}, \, \text{tt}_{15..8}) \\ \parallel \text{AccMulOB}(0^{24}, \, \text{ts}_{7..0}, \, \text{tt}_{7..0}) \\ \text{function AccMulOB}(a, \, \text{ts}, \, \text{tt}) \\ \text{AccMulOB} \leftarrow a + (0^{16} \, \| \, \text{ts}) \times (0^{16} \, \| \, \text{tt}) \\ \text{end AccMulOB} \end{array}
```

### **Exceptions:**

### **MULS.OB**

# Vector Multiply and Subtract Accumulator

## **MULS.OB**

| 31 26                | 25 22 | 21 | 20 16 | 15 1 | 1 10 6     | 5 0                 |  |
|----------------------|-------|----|-------|------|------------|---------------------|--|
| MEDIA<br>0 1 0 0 1 0 | sel   | 00 | vt    | VS   | S<br>00000 | MULS<br>1 1 0 0 1 0 |  |
| 6                    | 4     | 1  | 5     | 5    | 5          | 6                   |  |

#### **Format:**

MULS.OB vs, vt

#### **Description:**

The values in vector vt are multiplied by the values in vector vs and the product is subtracted from the Accumulator. Wrapped arithmetic is performed: overflows and underflows wrap around the Accumulator's representable range before being written into the Accumulator. The Accumulator is in the OB format. The sel field selects the values of vt[] used for each i.

### **MULS.OB**

### Vector Multiply and Subtract Accumulator (continued)

### **MULS.OB**

### **Operation:**

```
\begin{array}{l} \text{ts} \leftarrow \text{FPR[vs]} \\ \text{tt} \leftarrow \text{select(sel, vt)} \\ \text{ACC} \leftarrow \text{SubMulOB(ACC}_{191..168}, \, \text{ts}_{63..56}, \, \text{tt}_{63..5} \; ) \\ & \parallel \text{SubMulOB(ACC}_{167..144}, \, \text{ts}_{55..48}, \, \text{tt}_{55..48}) \\ & \parallel \text{SubMulOB(ACC}_{143..120}, \, \text{ts}_{47..40}, \, \text{tt}_{47..40}) \\ & \parallel \text{SubMulOB(ACC}_{119..96}, \, \text{ts}_{39..32}, \, \text{tt}_{39..32}) \\ & \parallel \text{SubMulOB(ACC}_{95..72}, \, \text{ts}_{31..24}, \, \text{tt}_{31..24}) \\ & \parallel \text{SubMulOB(ACC}_{71..48}, \, \text{ts}_{23..16}, \, \text{tt}_{23..16}) \\ & \parallel \text{SubMulOB(ACC}_{47..24}, \, \text{ts}_{15..8}, \, \text{tt}_{15..8}) \\ & \parallel \text{SubMulOB(ACC}_{23..0}, \, \text{ts}_{7..0}, \, \text{tt}_{7..0}) \\ & \text{function SubMulOB(a, ts, tt)} \\ & \text{SubMulOB} \leftarrow \text{a} - (0^{16} \parallel \text{ts}) \times (0^{16} \parallel \text{tt}) \\ & \text{end SubMulOB} \end{array}
```

### **Exceptions:**

### **MULSL.OB**

# Vector Multiply Subtract and Load

# **MULSL.OB**

| 31 26                | 25 22 | 21 | 20 16 | 15 1 | 11 10      | 55 0                 |  |
|----------------------|-------|----|-------|------|------------|----------------------|--|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt    | VS   | L<br>10000 | MULSL<br>1 1 0 0 1 0 |  |
| 6                    | 4     | 1  | 5     | 5    | 5          | 6                    |  |

#### **Format:**

MULSL.OB vs, vt

#### **Description:**

The values in vector vt are multiplied by the values in vector vs and negated. The vector result is stored to the Accumulator. The Accumulator result is in the OB format. The sel field selects the values of vt[] used for each i.

# **MULSL.OB**

### Vector Multiply Subtract and Load (continued)

# **MULSL.OB**

### **Operation:**

```
\begin{array}{l} \text{ts} \leftarrow \text{FPR[vs]} \\ \text{tt} \leftarrow \text{select(sel, vt)} \\ \text{ACC} \leftarrow \text{SubMulOB}(0^{24}, \, \text{ts}_{63..56}, \, \text{tt}_{63..56}) \\ \parallel \text{SubMulOB}(0^{24}, \, \text{ts}_{55..48}, \, \text{tt}_{55..48}) \\ \parallel \text{SubMulOB}(0^{24}, \, \text{ts}_{47..40}, \, \text{tt}_{47..40}) \\ \parallel \text{SubMulOB}(0^{24}, \, \text{ts}_{39..32}, \, \text{tt}_{39..32}) \\ \parallel \text{SubMulOB}(0^{24}, \, \text{ts}_{31..24}, \, \text{tt}_{31..24}) \\ \parallel \text{SubMulOB}(0^{24}, \, \text{ts}_{23..16}, \, \text{tt}_{23..16}) \\ \parallel \text{SubMulOB}(0^{24}, \, \text{ts}_{15..8}, \, \text{tt}_{15..8}) \\ \parallel \text{SubMulOB}(0^{24}, \, \text{ts}_{7..0}, \, \text{tt}_{7..0}) \\ \text{function SubMulOB}(a, \, \text{ts}, \, \text{tt}) \\ \text{SubMulOB} \leftarrow \text{a} - (0^{16} \parallel \text{ts}) \times (0^{16} \parallel \text{tt}) \\ \text{end SubMulOB} \end{array}
```

### **Exceptions:**

# NOR.OB

#### **Vector NOR**

# **NOR.OB**

| 31 26                | 25 22 | 21 | 20 16 | 3 15 1 | 1 10 | 6 5 | 0             |
|----------------------|-------|----|-------|--------|------|-----|---------------|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt    | vs     | vd   |     | OR<br>  1 1 1 |
| 6                    | 4     | 1  | 5     | 5      | 5    |     | 6             |

#### **Format:**

NOR.OB vd, vs, vt

#### **Description:**

Each element of vector vs is combined with the corresponding element of vector vt in a bitwise logical NOR operation. The sel field selects the values of vt[] used for each i.

NOR.OB

Vector NOR (continued)

NOR.OB

### **Operation:**

```
 ts \leftarrow \text{FPR[vs]} \\ tt \leftarrow \text{select(sel, vt)} \\ \text{FPR[vd]} \leftarrow \text{NorOB(ts}_{63..56}, tt_{63..56}) \\ \parallel \text{NorOB(ts}_{55..48}, tt_{55..48}) \\ \parallel \text{NorOB(ts}_{47..40}, tt_{47..40}) \\ \parallel \text{NorOB(ts}_{39..32}, tt_{39..32}) \\ \parallel \text{NorOB(ts}_{31..24}, tt_{31..24}) \\ \parallel \text{NorOB(ts}_{23..16}, tt_{23..16}) \\ \parallel \text{NorOB(ts}_{15..8}, tt_{15..8}) \\ \parallel \text{NorOB(ts}_{7..0}, tt_{7..0}) \\ \text{function NorOB(ts, tt)} \\ \text{NorOB} \leftarrow (0 \parallel \text{ts}) \text{ nor } (0 \parallel \text{tt}) \\ \text{end NorOB} \\ \end{aligned}
```

#### **Exceptions:**

OR.OB

#### **Vector OR**

OR.OB

| 31 | 1 26                 | 25 22 | 21 | 20 16 | 6 15 1° | 1 10 | 65              | 0  |
|----|----------------------|-------|----|-------|---------|------|-----------------|----|
|    | MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt    | vs      | vd   | OR<br>0 0 1 1 1 | 10 |
|    | 6                    | 4     | 1  | 5     | 5       | 5    | 6               |    |

#### **Format:**

OR.OB vd, vs, vt

#### **Description:**

Each element of vector vs is combined with the corresponding element of vector vt in a bitwise logical OR operation. The sel field selects the values of vt[] used for each i.

OR.OB

Vector OR (continued)

OR.OB

### **Operation:**

```
\begin{array}{l} \text{ts} \leftarrow \text{FPR[vs]} \\ \text{tt} \leftarrow \text{select(sel, vt)} \\ \text{FPR[vd]} \leftarrow \text{OrOB(ts}_{63..56}, \, \text{tt}_{63..56}) \\ & \parallel \text{OrOB(ts}_{55..4} \, , \, \text{tt}_{55..48}) \\ & \parallel \text{OrOB(ts}_{47..4} \, , \, \text{tt}_{47..40}) \\ & \parallel \text{OrOB(ts}_{39..3} \, , \, \text{tt}_{39..32}) \\ & \parallel \text{OrOB(ts}_{33..2} \, , \, \text{tt}_{31..24}) \\ & \parallel \text{OrOB(ts}_{23..1} \, , \, \text{tt}_{23..16}) \\ & \parallel \text{OrOB(ts}_{15..8}, \, \text{tt}_{15..8}) \\ & \parallel \text{OrOB(ts}_{7..0}, \, \text{tt}_{7..0}) \\ & \text{function OrOB(ts, tt)} \\ & \text{OrOB} \leftarrow (0 \parallel \text{ts}) \text{ or } (0 \parallel \text{tt}) \\ & \text{end OrOB} \end{array}
```

### **Exceptions:**

### PICKF.OB

#### **Vector Pick False**

### PICKF.OB

| 31 26                | 25 22 | 21 | 20 16 | 5 15 11 | 10 6 | 5 5                  | 0 |
|----------------------|-------|----|-------|---------|------|----------------------|---|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt    | vs      | vd   | PICKF<br>0 0 0 0 1 0 |   |
| 6                    | 4     | 1  | 5     | 5       | 5    | 6                    |   |

#### **Format:**

PICKF.OB vd, vs, vt

#### **Description:**

The vector vd is written with either the corresponding element of vector vs or the corresponding element of vector vt, depending on the state of the CC bits. All 8 CC bits are used. The sel field selects the values of vt[] used for each i.

Both PICKF and PICKT are necessary since the operands are not symmetrical; every element of vector vs is used, whereas the sel field selects values of vt[] used for each i.

### PICKF.OB

# Vector Pick False (continued)

## PICKF.OB

#### **Operation:**

```
ts \leftarrow FPR[vs]
tt \leftarrow select(sel, vt)
FPR[vd] \leftarrow PickOB(FPConditionCode(7) = 0, ts_{63..56}, tt_{63..56})
        || PickOB(FPConditionCode(6) = 0, ts_{55..48}, tt_{55..48})
        || PickOB(FPConditionCode(5) = 0, ts_{47..40}, tt_{47..40})
        || PickOB(FPConditionCode(4) = 0, ts_{39..32}, tt_{39..32})
        || PickOB(FPConditionCode(3) = 0, ts_{31..24}, tt_{31..24})
        \parallel PickOB(FPConditionCode(2) = 0, ts<sub>23,16</sub>, tt<sub>23,16</sub>)
        || PickOB(FPConditionCode(1) = 0, ts_{15...8}, tt_{15...8})
        \parallel PickOB(FPConditionCode(0) = 0, ts<sub>7..0</sub>, tt<sub>7..0</sub>)
function PickOB(c, ts, tt)
        if c then
                PickOB ← ts
        else
                PickOB \leftarrow tt
endif
```

#### **Exceptions:**

### PICKT.OB

#### **Vector Pick True**

### PICKT.OB

| 31 26                | 25 22 | 21 | 20 1 | 16 15 | 11 | 10 | 65 |                      | 0 |
|----------------------|-------|----|------|-------|----|----|----|----------------------|---|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt   | ,     | VS | vd |    | PICKT<br>0 0 0 0 1 1 |   |
| 6                    | 4     | 1  | 5    |       | 5  | 5  | ·  | 6                    |   |

#### **Format:**

PICKT.OB vd, vs, vt

#### **Description:**

The vector vd is written with either the corresponding element of vector vs or the corresponding element of vector vt, depending on the state of the CC bits. All 8 CC bits are used. The sel field selects the values of vt[] used for each i.

Both PICKF and PICKT are necessary since the operands are not symmetrical; every element of vector vs is used, whereas the *sel* field selects values of vt[] used for each i.

### PICKT.OB

# Vector Pick True (continued)

# **PICKT.OB**

#### **Operation:**

```
ts \leftarrow FPR[vs]
tt \leftarrow select(sel, vt)
FPR[vd] \leftarrow PickOB(FPConditionCode(7) = 1, ts_{63..56}, tt_{63..56})
        || PickOB(FPConditionCode(6) = 1, ts_{55..48}, tt_{55..48})
        || PickOB(FPConditionCode(5) = 1, ts_{47..40}, tt_{47..40})
        || PickOB(FPConditionCode(4) = 1, ts_{39..32}, tt_{39..32})
        || PickOB(FPConditionCode(3) = 1, ts_{31...24}, tt_{31...24})
        || PickOB(FPConditionCode(2) = 1, ts_{23..16}, tt_{23..16})
        || PickOB(FPConditionCode(1) = 1, ts<sub>15..8</sub>, tt<sub>15..8</sub>)
        || PickOB(FPConditionCode(0) = 1, ts_{7..0}, tt_{7..0})
function PickOB(c, ts, tt)
        if c then
               PickOB \leftarrow ts
        else
               PickOB \leftarrow tt
endif
```

#### **Exceptions:**

## RACH.OB

### Vector Read Accumulator High

# **RACH.OB**

| 31 26                | 25 22     | 21 | 20 16     | 15 11     | 10 6 | 5 0           |
|----------------------|-----------|----|-----------|-----------|------|---------------|
| MEDIA<br>0 1 0 0 1 0 | H<br>1000 | 0  | 0 0 0 0 0 | 0 0 0 0 0 | vd   | RACH<br>11111 |
| 6                    | 4         | 1  | 5         | 5         | 5    | 6             |

#### **Format:**

RACH.OB vd

#### **Description:**

Read the most-significant third of the bits of the Accumulator elements. No clamping of the values extracted is performed; the bits are simply copied into elements of vd[].

RACL/RACM/RACH followed by WACL/WACH are used to save and restore the Accumulator.

No data-dependent exceptions are possible. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

### **Operation:**

$$\begin{aligned} \mathsf{FPR}[\mathsf{vd}] &\leftarrow \mathsf{ACC}_{191..184} \\ &\parallel \mathsf{ACC}_{167..160} \\ &\parallel \mathsf{ACC}_{143..136} \\ &\parallel \mathsf{ACC}_{119..112} \\ &\parallel \mathsf{ACC}_{95..88} \\ &\parallel \mathsf{ACC}_{71..64} \\ &\parallel \mathsf{ACC}_{47..40} \\ &\parallel \mathsf{ACC}_{23..16} \end{aligned}$$

### **Exceptions:**

Coprocessor Unusable exception

# **RACL.OB**

#### Vector Read Accumulator Low

## RACL.OB

| 31 26                | 25 22     | 21 | 20 16     | 15 11     | 10 6 | 5 0            |
|----------------------|-----------|----|-----------|-----------|------|----------------|
| MEDIA<br>0 1 0 0 1 0 | L<br>0000 | 0  | 0 0 0 0 0 | 0 0 0 0 0 | vd   | RACL<br>111111 |
| 6                    | 4         | 1  | 5         | 5         | 5    | 6              |

#### Format:

RACL.OB vd

#### **Description:**

Read the least-significant third of the bits of the Accumulator elements. No clamping of the values extracted is performed; the bits are simply copied into elements of vd[].

RACL/RACM/RACH followed by WACL/WACH are used to save and restore the Accumulator.

No data-dependent exceptions are possible. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

### **Operation:**

$$\begin{aligned} \mathsf{FPR}[\mathsf{vd}] &\leftarrow \mathsf{ACC}_{175..168} \\ &\parallel \mathsf{ACC}_{151..144} \\ &\parallel \mathsf{ACC}_{127..120} \\ &\parallel \mathsf{ACC}_{103..96} \\ &\parallel \mathsf{ACC}_{79..72} \\ &\parallel \mathsf{ACC}_{55..48} \\ &\parallel \mathsf{ACC}_{31..24} \\ &\parallel \mathsf{ACC}_{7..0} \end{aligned}$$

### **Exceptions:**

Coprocessor Unusable exception

## RACM.OB

# Vector Read Accumulator Middle

## RACM.OB

| 31 26                | 25 22        | 21 | 20 16     | 15 11     | 10 6 | 5 0            |
|----------------------|--------------|----|-----------|-----------|------|----------------|
| MEDIA<br>0 1 0 0 1 0 | M<br>0 1 0 0 | 0  | 0 0 0 0 0 | 0 0 0 0 0 | vd   | RACM<br>111111 |
| 6                    | 4            | 1  | 5         | 5         | 5    | 6              |

#### **Format:**

RACM.OB vd

#### **Description:**

Read the middle third of the bits of the Accumulator elements. No clamping of the values extracted is performed; the bits are simply copied into elements of vd[].

RACL/RACM/RACH followed by WACL/WACH are used to save and restore the Accumulator.

No data-dependent exceptions are possible. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

### **Operation:**

$$\begin{aligned} \text{FPR[vd]} &\leftarrow \mathsf{ACC}_{183..176} \\ &\parallel \mathsf{ACC}_{159..152} \\ &\parallel \mathsf{ACC}_{135..128} \\ &\parallel \mathsf{ACC}_{111..104} \\ &\parallel \mathsf{ACC}_{87..80} \\ &\parallel \mathsf{ACC}_{63..56} \\ &\parallel \mathsf{ACC}_{39..32} \\ &\parallel \mathsf{ACC}_{15..8} \end{aligned}$$

### **Exceptions:**

Coprocessor Unusable exception

## RZU.OB

# Vector Scale, Round, and Clamp Accumulator

# **RZU.OB**

| 31 26                | 25 22 | 21 | 20 16 | 15 11     | 10 | 6 5                | 0 |
|----------------------|-------|----|-------|-----------|----|--------------------|---|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt    | 0 0 0 0 0 | vd | RZU<br>1 0 0 0 0 0 |   |
| 6                    | 4     | 1  | 5     | 5         | 5  | 6                  |   |

#### **Format:**

RZU.OB vd, vt

#### **Description:**

The values in the Accumulator are logically shifted right by the values in vector vt, rounded to the nearest value with exactly halfway results rounded toward zero, and clamped to an unsigned subset of the range of vd[]. The Accumulator is in the OB format. The sel field selects the values of vt[] used for each i. The shift amount must be an immediate and the value must be 0, 8, or 16. The clamping range is 0..255.

### RZU.OB

### Vector Scale, Round, and Clamp Accumulator (continued)

### RZU.OB

#### **Operation:**

```
tt \leftarrow select(sel, vt)
FPR[vd] \leftarrow RZUOB(ACC_{191..168}, tt_{63..56})
         || RZUOB(ACC_{167..144}, tt_{55..48})
         || RZUOB(ACC_{143..120}, tt_{47..40})
         || RZUOB(ACC<sub>119...96</sub>, tt<sub>39...32</sub>)
         || RZUOB(ACC<sub>95..72</sub>, tt<sub>31..24</sub>)
         || RZUOB(ACC<sub>71..48</sub>, tt<sub>23..16</sub>)
         || RZUOB(ACC<sub>47,24</sub>, tt<sub>15,8</sub>)
         || RZUOB(ACC<sub>23..0</sub>, tt<sub>7..0</sub>)
function RZUOB(a, s)
         if 0 || s > 23 then
                  RZUOB \leftarrow 0^8
         else
                  t \leftarrow 0^s \parallel a_{23..s}
                  if 0 \parallel t < 0^{17} \parallel 1^8 then
                                     RZUOB \leftarrow t_{7..0}
                  else
                                     RZUOB \leftarrow 1^8
                  endif
         endif
end RZUOB
```

### **Exceptions:**

|              | _  | -  |    |    |    | •  |    |    |    |    | _                   |   |
|--------------|----|----|----|----|----|----|----|----|----|----|---------------------|---|
| 31           | 26 | 25 | 22 | 21 | 20 | 16 | 15 | 11 | 10 | 6  | 5                   | 0 |
| MEI<br>0 1 0 |    | se | el | 0  | ,  | vt |    | vs | ١  | /d | SHFL<br>0 1 1 1 1 1 |   |
| 6            |    | 4  |    | 1  |    | 5  |    | 5  |    | 5  | 6                   |   |

Vector

Shuffle

#### **Format:**

SHFL.op.OB vd, vs, vt

#### **Description:**

SHFL.op.OB

Elements of vectors *vs* and *vt* are merged into a new vector. Not all combinations of values are available; the operations of the variants of this instruction are tailored to the data movement patterns of specific calculations. The shuffles available are given in Table 19-3.

The *sel* field selects the values of vt[] used for each i. The *sel* field must specify a vector, not an immediate or a scalar. The remaining bits in the field are not used for a vt[] select, but rather are used to encode the shuffle operation.

| sel  | Operation | vd[7] | vd[6] | vd[5] | vd[4] | vd[3] | vd[2] | vd[1] | vd[0] |
|------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0100 | PACH      | vs[7] | vs[5] | vs[3] | vs[1] | vt[7] | vt[5] | vt[3] | vt[1] |
| 0101 | PACL      | vs[6] | vs[4] | vs[2] | vs[0] | vt[6] | vt[4] | vt[2] | vt[0] |
| 0110 | MIXH      | vs[7] | vt[7] | vs[6] | vt[6] | vs[5] | vt[5] | vs[4] | vt[4] |
| 0111 | MIXL      | vs[3] | vt[3] | vs[2] | vt[2] | vs[1] | vt[1] | vs[0] | vt[0] |

*Table 19-3 Operation Encoding for Shuffles* 

No data-dependent exceptions are possible. The operands must be values in the *OB* format. If they are not, the results are undefined and the values of the operand vectors become undefined. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

SHFL.op.OB

# SHFL.op.OB

### Vector Shuffle (continued)

# SHFL.op.OB

### **Operation:**

```
PACH.OB
             ts \leftarrow FPR[vs]
             tt \leftarrow select(sel, vt)
             FPR[vd] \leftarrow ts_{63..56} || ts_{47..40}
                         || ts<sub>31,24</sub> || ts<sub>15,8</sub>
                         || tt<sub>63..56</sub> || tt<sub>47..4</sub>
                         || tt<sub>31..24</sub> || tt<sub>15..8</sub>
PACL.OB
             ts \leftarrow FPR[vs]
             tt \leftarrow select(sel, vt)
             \mathsf{FPR}[\mathsf{vd}] \leftarrow \mathsf{ts}_{55..48} \, || \, \mathsf{ts}_{39..32}
                         || ts<sub>23..16</sub> || ts<sub>7..0</sub>
                         || tt<sub>55,48</sub> || tt<sub>39,3</sub>
                         || tt<sub>23..16</sub> || tt<sub>7..0</sub>
MIXH.OB
             ts \leftarrow FPR[vs]
             tt \leftarrow select(sel, vt)
             FPR[vd] \leftarrow ts_{63..56} || tt_{63..56}
                         || ts<sub>55..48</sub> || tt<sub>55..48</sub>
                         || ts<sub>47..40</sub> || tt<sub>47..40</sub>
                         || ts<sub>39..32</sub> || tt<sub>39..32</sub>
```

# SHFL.op.OB

### Vector Shuffle (continued)

# SHFL.op.OB

### **Operation (continued):**

```
MIXL.OB ts \leftarrow FPR[vs] \\ tt \leftarrow select(sel, vt) \\ FPR[vd] \leftarrow ts_{31..24} \parallel tt_{31..24} \\ \parallel ts_{23..16} \parallel tt_{23..16} \\ \parallel ts_{15..8} \parallel tt_{15..8} \\ \parallel ts_{7..0} \parallel tt_{7..0}
```

### **Exceptions:**

# **SLL.OB**

#### **Vector Shift Left Logical**

**SLL.OB** 

| 31                   | 26 | 25 22 | 21 | 20 16 | 15 11 | 10 6 | 5             | 0 |
|----------------------|----|-------|----|-------|-------|------|---------------|---|
| MEDIA<br>0 1 0 0 1 0 | 0  | sel   | 0  | vt    | vs    | vd   | SLL<br>010000 |   |
| 6                    |    | 4     | 1  | 5     | 5     | 5    | 6             |   |

#### **Format:**

SLL.OB vd, vs, vt

#### **Description:**

Each element of vector vs is shifted left by an amount specified by an immediate or an element of vector vt, and zeros are shifted into the low-order bits. The results are written into vector vt. All but the lower 3 bits of the shift amount are masked to 0, so the largest possible shift is 7 places. The sel field selects the values of vt[] used for each i, which must be a scalar or an immediate.

# **SLL.OB**

# Vector Shift Left Logical (continued)

# **SLL.OB**

### **Operation:**

```
\begin{array}{l} \text{ts} \leftarrow \text{FPR[vs]} \\ \text{tt} \leftarrow \text{select(sel, vt)} \\ \text{FPR[vd]} \leftarrow \text{SLLOB}(\text{ts}_{63..56}, \, \text{tt}_{63..56}) \\ \parallel \text{SLLOB}(\text{ts}_{55..48}, \, \text{tt}_{55..48}) \\ \parallel \text{SLLOB}(\text{ts}_{47..40}, \, \text{tt}_{47..40}) \\ \parallel \text{SLLOB}(\text{ts}_{39..32}, \, \text{tt}_{39..32}) \\ \parallel \text{SLLOB}(\text{ts}_{31..24}, \, \text{tt}_{31..24}) \\ \parallel \text{SLLOB}(\text{ts}_{23..16}, \, \text{tt}_{23..16}) \\ \parallel \text{SLLOB}(\text{ts}_{15..8}, \, \text{tt}_{15..8}) \\ \parallel \text{SLLOB}(\text{ts}_{7..0}, \, \text{tt}_{7..0}) \\ \text{function SLLOB}(\text{ts}, \, \text{tt}) \\ \text{s} \leftarrow \text{tt}_{2..0} \\ \text{SLLOB} \leftarrow \text{ts}_{7\text{-s..0}} \parallel 0^{\text{S}} \\ \text{end SLLOB} \end{array}
```

### **Exceptions:**

### **SRL.OB**

#### **Vector Shift Right Logical**

### **SRL.OB**

| 31 26                | 25 22 | 2 21 | 20 16 | 15 11 | 10 6 | 5 0           |
|----------------------|-------|------|-------|-------|------|---------------|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0    | vt    | vs    | vd   | SRL<br>010010 |
| 6                    | 4     | 1    | 5     | 5     | 5    | 6             |

#### Format:

SRL.OB vd, vs, vt

#### **Description:**

Each element of vector vs is shifted right by an amount specified by an immediate or an element of vector vt, and zeros are shifted into the low-order bits. The results are written into vector vd. All but the lower 3 bits of the shift amount are masked to 0, so the largest possible shift is 7 places. The sel field selects the values of vt[] used for each i, which must be a scalar or an immediate.

# **SRL.OB**

# Vector Shift Right Logical (continued)

# **SRL.OB**

### **Operation:**

```
\begin{array}{l} \text{ts} \leftarrow \text{FPR[vs]} \\ \text{tt} \leftarrow \text{select(sel, vt)} \\ \text{FPR[vd]} \leftarrow \text{SRLOB(ts}_{63..56}, \, \text{tt}_{63..56}) \\ \parallel \text{SRLOB(ts}_{55..48}, \, \text{tt}_{55..48}) \\ \parallel \text{SRLOB(ts}_{47..40}, \, \text{tt}_{47..40}) \\ \parallel \text{SRLOB(ts}_{39..32}, \, \text{tt}_{39..32}) \\ \parallel \text{SRLOB(ts}_{31..24}, \, \text{tt}_{31..24}) \\ \parallel \text{SRLOB(ts}_{23..16}, \, \text{tt}_{23..16}) \\ \parallel \text{SRLOB(ts}_{15..8}, \, \text{tt}_{15..8}) \\ \parallel \text{SRLOB(ts}_{7..0}, \, \text{tt}_{7..0}) \\ \text{function SRLOB(ts}, \, \text{tt}) \\ \text{s} \leftarrow \text{tt}_{2..0} \\ \text{SRLOB} \leftarrow 0^{\text{S}} \parallel \text{ts}_{7..\text{S}} \\ \text{end SRLOB} \end{array}
```

### **Exceptions:**

### SUB.OB

#### **Vector Subtract**

### SUB.OB

| 31 26                | 25 22 | 21 | 20 1 | 6 15 | 11 1 | 0 6 | 5             | 0 |
|----------------------|-------|----|------|------|------|-----|---------------|---|
| MEDIA<br>0 1 0 0 1 0 | sel   | 0  | vt   | VS   |      | vd  | SUB<br>001010 |   |
| 6                    | 4     | 1  | 5    | 5    | •    | 5   | 6             |   |

#### **Format:**

SUB.OB vd, vs, vt

#### **Description:**

The difference of the values in vector vt and vector vs is written into vector vd. Saturated arithmetic is performed: overflows and underflows clamp to the largest or smallest representable value before writing to vector vd. The sel field selects the values of vt[] used for each i.

# **SUB.OB**

# Vector Subtract (continued)

# SUB.OB

### **Operation:**

```
ts \leftarrow FPR[vs]
tt \leftarrow select(fmtsel, vt)
\text{FPR[vd]} \leftarrow \text{SubOB(ts}_{63..56}, \, \text{tt}_{63..56})
            || SubOB(ts<sub>55..48</sub>, tt<sub>55..48</sub>)
           || SubOB(ts<sub>47..40</sub>, tt<sub>47..40</sub>)
            || SubOB(ts<sub>39..32</sub>, tt<sub>39..32</sub>)
           || SubOB(ts<sub>31..24</sub>, tt<sub>31..24</sub>)
           || SubOB(ts<sub>23..16</sub>, tt<sub>23..16</sub>)
           || SubOB(ts<sub>15..8</sub>, tt<sub>15..8</sub>)
           || SubOB(ts<sub>7..0</sub>, tt<sub>7..0</sub>)
function SubOB(ts, tt)
           t \leftarrow (0 || ts) - (0 || tt)
           if t_8 = 1 then
                      SubOB \leftarrow 0<sup>8</sup>
            else
                      SubOB \leftarrow t<sub>7..0</sub>
            endif
end SubOB
```

#### **Exceptions:**

### WACH.OB

# Vector Write Accumulator High

## **WACH.OB**

| 31 26                | 25 22     | 21 | 20 16 | 15 11 | 1 10 6    | 5 0                 |
|----------------------|-----------|----|-------|-------|-----------|---------------------|
| MEDIA<br>0 1 0 0 1 0 | H<br>1000 | 0  | 00000 | vs    | 0 0 0 0 0 | WACH<br>1 1 1 1 1 0 |
| 6                    | 4         | 1  | 5     | 5     | 5         | 6                   |

#### Format:

WACH.OB vs

#### **Description:**

This instruction writes the most-significant third of the bits of the Accumulator elements. The least-significant two-thirds of the bits of the Accumulator elements are unaffected.

RACL/RACM/RACH followed by WACL/WACH are used to save and restore the Accumulator.

This instruction is the only instruction that writes a portion of the Accumulator. WACL writes all bits in the accumulator, so it must precede WACH when restoring the Accumulator.

No data-dependent exceptions are possible. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

### **Operation:**

$$\label{eq:ACC} \begin{split} \mathsf{ACC} \leftarrow \mathsf{FPR}[\mathsf{vs}]_{63..56} \parallel \mathsf{ACC}_{183..168} \\ \parallel \mathsf{FPR}[\mathsf{vs}]_{55..48} \parallel \mathsf{AC}_{159..144} \\ \parallel \mathsf{FPR}[\mathsf{vs}]_{47..40} \parallel \mathsf{AC}_{135..120} \\ \parallel \mathsf{FPR}[\mathsf{vs}]_{39..32} \parallel \mathsf{AC}_{111..96} \\ \parallel \mathsf{FPR}[\mathsf{vs}]_{31..24} \parallel \mathsf{AC}_{87..72} \\ \parallel \mathsf{FPR}[\mathsf{vs}]_{23..16} \parallel \mathsf{AC}_{63..48} \\ \parallel \mathsf{FPR}[\mathsf{vs}]_{15..8} \parallel \mathsf{AC}_{39..24} \\ \parallel \mathsf{FPR}[\mathsf{vs}]_{7..0} \parallel \mathsf{ACC}_{15..0} \end{split}$$

**WACH.OB** 

Vector Write Accumulator High (continued) **WACH.OB** 

### **Exceptions:**

# **WACL.OB**

# Vector Write Accumulator Low

# **WACL.OB**

| 31 26                | 25 22     | 21 | 20 16 | 15 | 11 10 | 6            | 5              | 0 |
|----------------------|-----------|----|-------|----|-------|--------------|----------------|---|
| MEDIA<br>0 1 0 0 1 0 | L<br>0000 | 0  | vt    | vs | 0     | 0<br>0 0 0 0 | WACL<br>111110 |   |
| 6                    | 4         | 1  | 5     | 5  |       | 5            | 6              |   |

#### **Format:**

WACL.OB vs, vt

#### **Description:**

This instruction writes the least-significant two-thirds of the bits of the Accumulator elements. The upper one-third of the bits of the Accumulator elements are written by the sign bits of the corresponding elements of vector *vs*[] and replicated by 8, depending on the format.

RACL/RACM/RACH followed by WACL/WACH are used to save and restore the Accumulator.

No data-dependent exceptions are possible. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

### **Operation:**

$$\begin{split} \mathsf{ACC} \leftarrow 0^8 \parallel \mathsf{FPR}[\mathsf{vs}]_{63..56} \parallel \mathsf{FPR}[\mathsf{vt}]_{63..56} \\ \parallel 0^8 \parallel \mathsf{FPR}[\mathsf{vs}]_{55..48} \parallel \mathsf{FPR}[\mathsf{vt}]_{55..48} \\ \parallel 0^8 \parallel \mathsf{FPR}[\mathsf{vs}]_{47..40} \parallel \mathsf{FPR}[\mathsf{vt}]_{47..40} \\ \parallel 0^8 \parallel \mathsf{FPR}[\mathsf{vs}]_{39..32} \parallel \mathsf{FPR}[\mathsf{vt}]_{39..32} \\ \parallel 0^8 \parallel \mathsf{FPR}[\mathsf{vs}]_{31..24} \parallel \mathsf{FPR}[\mathsf{vt}]_{31..24} \\ \parallel 0^8 \parallel \mathsf{FPR}[\mathsf{vs}]_{23..16} \parallel \mathsf{FPR}[\mathsf{vt}]_{23..16} \\ \parallel 0^8 \parallel \mathsf{FPR}[\mathsf{vs}]_{15..8} \parallel \mathsf{FPR}[\mathsf{vt}]_{15..8} \\ \parallel 0^8 \parallel \mathsf{FPR}[\mathsf{vs}]_{7..0} \parallel \mathsf{FPR}[\mathsf{vt}]_{7..0} \end{split}$$

### **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

# XOR.OB

#### **Vector XOR**

# XOR.OB

| Ī | 31 26                | 25 22 | 21 2 | 0 16 | 15 11 | 10 6 | 5                  | 0 |
|---|----------------------|-------|------|------|-------|------|--------------------|---|
|   | MEDIA<br>0 1 0 0 1 0 | sel   | 0    | vt   | VS    | vd   | XOR<br>0 0 1 1 0 1 |   |
|   | 6                    | 4     | 1    | 5    | 5     | 5    | 6                  |   |

#### **Format:**

XOR.OB vd, vs, vt

### **Description:**

Each element of vector vs is combined with the corresponding element of vector vt in a bitwise logical XOR operation. The sel field selects the values of vt[] used for each i.

No data-dependent exceptions are possible. The operands must be values in the *OB* format. If they are not, the results are undefined and the values of the operand vectors become undefined. The result of this instruction is undefined if the processor is executing in 16 FP register mode.

XOR.OB

Vector XOR (continued)

XOR.OB

#### **Operation:**

```
 \begin{split} & \text{ts} \leftarrow \text{FPR[vs]} \\ & \text{tt} \leftarrow \text{select(sel, vt)} \\ & \text{FPR[vd]} \leftarrow \text{XorOB(ts}_{63..56}, \, \text{tt}_{63..56}) \\ & \parallel \text{XorOB(ts}_{55..48}, \, \text{tt}_{55..48}) \\ & \parallel \text{XorOB(ts}_{47..40}, \, \text{tt}_{47..40}) \\ & \parallel \text{XorOB(ts}_{39..32}, \, \text{tt}_{39..32}) \\ & \parallel \text{XorOB(ts}_{31..24}, \, \text{tt}_{31..24}) \\ & \parallel \text{XorOB(ts}_{23..16}, \, \text{tt}_{23..16}) \\ & \parallel \text{XorOB(ts}_{15..}, \, \text{tt}_{15..8}) \\ & \parallel \text{XorOB(ts}_{7..0}, \, \text{tt}_{7..0}) \\ & \text{function XorOB(ts, tt)} \\ & \text{XorOB} \leftarrow (0 \parallel \text{ts}) \, \text{xor} \, (0 \parallel \text{tt}) \\ & \text{end XorOB} \end{split}
```

## **Exceptions:**

Coprocessor Unusable exception Reserved Instruction exception

## 19.4 Multimedia Instruction Opcode Bit Encoding

Figure 19-6 lists the bit encoding for multimedia instructions.

| bits | 20   |      | Func     | tion (for O | pcode = ( | COP2) |          |          |
|------|------|------|----------|-------------|-----------|-------|----------|----------|
| 53   | 0    | 1    | 2        | 3           | 4         | 5     | 6        | 7        |
| 0    |      | C.EQ | PICKF    | PICKT       | C.LT      | C.LE  | MIN      | MAX      |
| 1    |      |      | SUB      | ADD         | AND       | XOR   | OR       | NOR      |
| 2    | SLL  |      | SRL      |             |           |       |          |          |
| 3    | ALNI |      |          |             |           |       |          | SHFL     |
| 4    | RZU  |      |          |             |           |       |          |          |
| 5    |      |      |          |             |           |       |          |          |
| 6    | MUL  |      | MULS{,L} | MUL{A,L}    |           |       |          |          |
| 7    |      |      |          |             |           |       | WAC{H,L} | RAC{H,L} |
|      |      | II.  | II.      | 1           |           | I.    | 1        | 1        |

Figure 19-6 Bit Encoding for Multimedia Instructions

## Debug and Test Features

20

This chapter describes the VR5432 processor's debug and test functions, which are intended for the exclusive use of debug software and hardware tools. These functions do not involve the WatchLo and WatchHi registers; instead, they replace and greatly improve on the debug functions implemented by the WatchLo and WatchHi registers.

The debug and other JTAG-accessible registers described here are not architecturally visible parts of the processor. Programs running in Normal mode (User, Supervisor, or Kernel mode) cannot access the debug resources directly. However, a special Normal mode instruction, DBREAK, is provided for accessing Debug mode, and a debug tool attached to the JTAG port can access Debug mode directly.

#### 20.1 **Overview**

The processor implements both internally and externally accessible debug resources. The externally accessible resources are accessed via the JTAG interface, which complies with IEEE Standards 1149.1 and 1149.1a and implements N-Wire and N-Trace debug enhancements.

The processor's Debug mode is entered when a debug break occurs. The debug functions can be controlled internally or externally, as follows:

- Internal Access. A processor-resident debugger program, invoked via
  the Debug Exception vector, uses debug instructions to access the
  processor's debug registers. The DBREAK instruction is provided fo
  this purpose; when executed, it causes the processor to enter Debug
  mode.
- External Access. An external debug tool, attached to the JTAG test
  access port (TAP), can access the processor's internal debug module,
  which includes JTAG-accessible registers that support JTAG, N-Wire,
  and N-Trace test interfaces.

Figure 20-1 shows the processor resources accessible to debug programs and external debug tools using the internal- and external-access methods.



Figure 20-1 Access to Processor Resources in Debug Mode

The *debug registers*—DR0 through DR15—can be accessed by the *debug instructions*—DBREAK, MTDR, MFDR, and DRET—in either the internal- or external-access Debug mode. These registers and instructions give software or hardware the ability to break the processor, modify its state or set breakpoints, and resume running, or to break the processor, single-step, and resume running.

The N-Wire and N-Trace interfaces, available in external-access Debug mode, support comprehensive hardware and software breakpoints and trace functions. They use a *monitor* mechanism that gives debug tools access to all system resources, including the processor's user and debug registers, program counter, register file, caches, external memory, and I/O. For example, an external-access debug tool can download data via the JTAG port into external memory, return to normal operation mode, and monitor the result of execution using this data. The N-Wire functions provide run-time control and access to the processor's internal state. The N-Trace functions support instruction-execution tracing via trace packets on the trace signals. Both functions share a set of *JTAG-accessible registers*. In the VR5432 implementation, "N" equals 4, as represented by the four TrcData [3:0] signals.

Because an external-access debug tool can access both the debug registers and the JTAG-accessible registers, the external-access Debug mode provides more control of the processor than does internal-access Debug mode.

#### 20.2 **Definition of Terms**

**Debug Break.** An event that causes the processor to asynchronously leave Normal mode (User, Supervisor, or Kernel mode) execution and enter Debug mode. The terms "break" and "debug break" are used interchangeably. Section 20.3 defines all possible debug break events.

**Debug Exception Vector.** Address 0xFFFF FFFF BFC0 1000. The DBREAK instruction is designed for accessing this vector.

**Debug Instructions.** DBREAK, MTDR, MFDR, and DRET, as described in Section 20.4.1.

**Debug Mode.** The processor enters Debug mode as the result of a debug break. If the debug module is in reset at the debug break, the processor begins executing internal-access resident debugger instructions, starting at the Debug Exception vector address. If the debug module is not in reset at the debug break, the processor begins executing external-access instructions from the JTAG-accessible N-Wire Monitor Instruction (MON\_INST) register. Although Debug mode can be entered and controlled via internal or external access, external access supports maximum control of the processor. See also *Normal Mode*, *Debug Module*, and Section 20.3.

**Debug Mode Registers.** The internally accessible debug registers and the JTAG-accessible registers.

**Debug Module.** A module inside the processor that supports external access to the debug features via the JTAG port. The debug module contains the JTAG, N-Wire, and N-Trace interfaces. See Figure 20-1.

**Debug Module Reset.** The processor state in which external access to the processor's debug module is disabled. This reset is unrelated to the processor reset (Reset\*). The debug module is enabled and disabled with the *DINIT* bit in the JTAG-accessible N-Wire Debug Module System (DM\_SYSTEM) register. In the internal-access method, the debug module is disabled (in reset), and the processor can enter Debug mode by executing the DBREAK instruction. In the external-access method, the debug module is enabled (not in reset). Compare to *Debug Reset*.

**Debug Registers.** The registers accessible with the *debug instructions*. These registers include DR0 through DR15 (DRCNTL, DEPC, DDATA0, DDATA1, IBC, DBC, IBA, IBAM, DBA, DBAM, DBD, and DBDM). All of the debug registers are accessible directly in the internal-access Debug mode, and they are accessible either directly or indirectly in the external-access Debug mode. The debug registers are described in Section 20.4.2. These registers overlap (share registers or copy register bits) with the JTAG-accessible registers described in Section 20.5.2.

**Debug Reset.** A reset to the processor from the debug module, accomplished by externally setting the *RESET* bit in the N-Wire Debug Module Control (DM\_CONTROL) register. The effect of a debug reset on the processor is the same as asserting Reset\*. Compare to *Debug Module Reset*.

**External Access.** Debug access to processor resources and operations by an external debug tool through the JTAG port and the on-chip debug module, which supports JTAG, N-Wire, and N-Trace debug functions (see Figure 20-1). In the external-access method, a debug tool can access all of the debug registers and all of the JTAG-accessible registers. External access thus provides more control of processor resources than does internal access.

**Hardware Breakpoint.** An instruction address, data address, or data-data breakpoint specified in the debug registers or the JTAG-accessible registers. The hardware breakpoint registers are shared between the debug and JTAG-accessible register sets.

**Internal Access.** Debug access to processor resources and operations via a resident debugger program invoked at the processor's Debug Exception vector address (the DBREAK instruction is provided for this purpose). The resident debugger program can use the debug instructions MTDR and MFDR to access the processor state, set breakpoints, and single-step.

JTAG-Accessible Registers. The registers accessible in external-access Debug mode. They include the three required JTAG registers (Instruction, Bypass, and Boundary Scan), plus registers to support the N-Wire and N-Trace debug functions (DM\_SYSTEM, DM\_CONTROL, MON\_INST, MON\_DATA, TRCSYS, and most of the internal-access debug registers). These registe rsare described in Section 20.5.2.

**Monitor.** A JTAG-accessible mechanism for accessing all system resources, including the processor's Normal mode and Debug mode registers, cache, external memory, and I/O.

**Normal Mode.** User, Supervisor, or Kernel mode. The processor is also in Normal mode when it is in Reset or is being reset by the debug module. See also *Debug Mode*.

**Resident Debugger.** An optional program that can be accessed internally via the Debug Exception vector (the DBREAK instruction is designed for this purpose). This program provides system access to most (but not all) of the processor's debug features when there is no attached debug tool or the debug tool is in Reset.

**Trigger.** The BkTgIO\* output signal.

**Trigger Event.** An event that causes assertion of the BkTgIO\* output signal. Such events can include:

- · An enabled hardware breakpoint
- An enabled debug break

### 20.3 **Debug Mode**

The processor enters Debug mode as a result of one of the following possible debug break events:

- Internal-access debug break events
  - Execution of the DBREAK instructio
  - Setting th *STEP* bit in the DRCNTL debug register (DR0)
  - Reaching an instruction-address, data-address, or data-data breakpoint specified in the debug registers
- External-access debug break events
  - Assertion o the BkTgIO\* signal, when it is configured for inpu
  - Setting of th *BREAK* bit in the JTAG-accessible N-Wire Debug Module Control (DM\_CONTROL) register
  - Setting th STEP bit in either the DRCNTL register or th DM\_CONTROL register
  - Reaching an instruction-address, data-address, or data-data breakpoint specified in the debug registers

Debug mode is entered regardless of the state of the debug module.

- If the *debug modul* is *in Reset* (*DINIT* bit set to 1 in the N-Wire DM\_SYSTEM register), the processor begins executing internal-access resident debugger instructions starting at the Debug Exception vector address. In this case, the DRCNTL register controls Debug mode operations.
- If the *debug modul* is *not in Reset* (*DINIT* bit cleared to 0 in the N-Wire DM\_SYSTEM register), the processor begins executing external-access instructions from the N-Wire Monitor Instruction (MON\_INST) register, if execution is enabled. In this case, the JTAG port controls Debug mode operations.

When Debug mode is entered, all incomplete instructions are flushed from the pipeline, all outstanding external bus transactions are completed, execution transitions to Debug mode at an instruction boundary, the program counter (PC) is saved in the DEPC debug register, and execution is redirected to the 64-bit Debug Exception vector (location 0xFFFF FFFF BFC0 1000). There may be a delay entering Debug mode to allow the pipeline flush and to allow all outstanding external transactions to complete; if so, the processor stalls during this time.

The processor will not enter Debug mode at a branch delay slot instruction boundary. Instead it stops at the branch instruction or the target of the branch. If a software or hardware breakpoint occurs for the branch delay slot instruction, the breakpoint occurs at the corresponding Branch instruction. If a single-step break is executed on a Branch instruction, both the branch and its delay slot are executed.

Instructions that redirect the PC (e.g., branches) are not allowed to be executed in the MON\_INST register when the debug module is in reset. Any attempt to do so results in undefined behavior. Instructions that redirect the PC are allowed if the debug module is not in reset.

While in Debug mode, the processor behaves as if it is in Kernel mode (CP0 Status EXL = 1), although entering Debug mode does not set the EXL bit. All interrupts are disabled, including NMI\*, and any debug break events are ignored. If a Load or Store instruction causes an exception in Debug mode, the exception is processed as if the processor is in Kernel mode. The  $DM\_EXCEPT$  bit in the relevant Debug Control register (DRCNTL for internal access, or DM\_CONTROL for external access) indicates whether an exception occurred. If any instruction other than Load or Store causes an exception, the results and processor state are undefined.

The processor returns to Normal mode from Debug mode by executing a DRET instruction. The processor vectors the PC to the address in the Debug Exception PC (DEPC) register.

### 20.4 Internal Access

In the processor's internal-access Debug mode, a resident debugger program can use the debug instructions to access all of the debug registers. These instructions and registers are (with a few exceptions) also available to external-access Debug mode, as described in Section 20.5.

#### 20.4.1 **Debug Instructions**

The DBREAK, DRET, MTDR and MFDR instructions are unique to the processor's debug features. Except for DBREAK, these instructions are accessible only when the processor is in Debug mode; executing them in Normal mode causes a Reserved Instruction trap.

#### 20.4.1.1 DBREAK: Debug Break



The DBREAK instruction forces entry into Debug mode by causing a trap to the Debug Exception vector address (0xFFFF FFFF BFC0 1000). This instruction may only be executed in Normal (User, Supervisor, or Kernel) mode. Execution in Debug mode results in undefined behavior.

#### 20.4.1.2 DRET: Debug Return

| 31 26                   | 25                       | 6 | 5 | 0             |
|-------------------------|--------------------------|---|---|---------------|
| SPECIAL2<br>0 1 1 1 0 0 | 0000 0000 0000 0000 0000 |   | 1 | DRET<br>11110 |
| 6                       | 20                       |   |   | 6             |

The DRET instruction returns from Debug mode to the mode in effect (User, Supervisor, or Kernel mode) when the last debug break occurred. Control is passed to the instruction pointed to by the Debug Exception PC (DEPC) register. Unlike most jumps and branches, the execution of which also executes the next instruction (the one in the delay slot), DRET does not execute a delay slot instruction. The DRET instruction must not be placed in a branch delay slot.

### 20.4.1.3 MTDR: Move to Debug Register

| 31 26                   | 25 21             | I 20 16 | S 15 11 | 10 6      | 5 0                       |
|-------------------------|-------------------|---------|---------|-----------|---------------------------|
| SPECIAL2<br>0 1 1 1 0 0 | MTDR<br>0 0 1 0 0 | rt      | dr      | 0 0 0 0 0 | Debug Move<br>1 1 1 1 0 1 |
| 6                       | 5                 | 5       | 5       | 5         | 6                         |

This instruction moves the contents of general register rt into debug register dr.

### 20.4.1.4 MFDR: Move from Debug Register

| 31              | 26 | 25 | 21         | 20 | 16 | 15 | 11 | 10 6      | 3 5                   | 0 |
|-----------------|----|----|------------|----|----|----|----|-----------|-----------------------|---|
| SPEC<br>0 1 1 1 |    |    | FDR<br>000 | rt |    | dı |    | 0 0 0 0 0 | Debug Mo<br>1 1 1 1 0 |   |
| 6               |    |    | 5          | 5  |    | 5  |    | 5         | 6                     |   |

This instruction moves the contents of debug register dr into general register rt.

### 20.4.2 **Debug Registers**

Table 20-1 lists the debug registers. The *DME* bit in the CP0 Status register is only accessible in Normal mode via Normal mode instructions. All of the debug registers except the *DME* bit are accessible in both the internal-access and external-access Debug modes via the MFDR and MTDR instructions. Unless otherwise specified, the contents of the debug registers are undefined after a processor cold reset.

Table 20-1 Debug Registers

| Register<br>Mnemonic | Register Name                                  | Register<br>Number | Register<br>Width<br>(Bits) | Register-Set<br>Membership <sup>1</sup> |
|----------------------|------------------------------------------------|--------------------|-----------------------------|-----------------------------------------|
| DME                  | DME bit in the CP0 Status register             | _                  | 1                           | Internal                                |
| DRCNTL               | Debug Register Control register                | DR0                | 32                          | Internal                                |
| DEPC                 | Debug Exception PC register                    | DR1                | 64                          | Internal                                |
| DDATA0               | Debug Data Monitor 0 and Monitor Data register | DR2                | 64                          | Internal and external                   |
| DDATA1               | Debug Data Monitor 1 register                  | DR3                | 64                          | Internal                                |
| IBC                  | Instruction Breakpoint Control/Status register | DR4                | 32                          | Internal and external                   |
| DBC                  | Data Breakpoint Control/Status register        | DR5                | 32                          | Internal and external                   |
| _                    | Reserved                                       | DR6                |                             | _                                       |
| _                    | Reserved                                       | DR7                |                             | _                                       |
| IBA                  | Instruction Breakpoint Address register        | DR8                | 64 <sup>2</sup>             | Internal and external                   |
| IBAM                 | Instruction Breakpoint Address Mask register   | DR9                | 64 <sup>2</sup>             | Internal and external                   |
| _                    | Reserved                                       | DR10               |                             | _                                       |
| _                    | Reserved                                       | DR11               |                             | _                                       |
| DBA                  | Data Breakpoint Address register               | DR12               | 64                          | Internal and external                   |
| DBAM                 | Data Breakpoint Address Mask register          | DR13               | 64                          | Internal and external                   |
| DBD                  | Data Breakpoint Data register                  | DR14               | 64                          | Internal and external                   |
| DBDM                 | Data Breakpoint Data Mask register             | DR15               | 64                          | Internal and external                   |

#### Notes:

- 1. All debug registers except DME are accessible in both the internal-access and external-access Debug modes via the MFDR and MTDR instructions. However, the registers marked "internal and external" are actually shared by the internal-access and external-access register sets.
- 2. Only 40 bits of the virtual address, plus the region bits (63:62), are compared. The unused address bits must be sign extended to bit 61 for all address spaces, except *xkphys*. For *xkphys* address space, bits 61:59 must also indicate the correct cacheability attribute, because these bits are compared.

#### 20.4.2.1 Debug Mode Enable (DME) bit in the CP0 Status register

Bit 24 is the *Debug Mode Enable (DME)* bit in the *Diagnostic Status (DS)* field of the CP0 Exception Processing Status register (see Section 6.2.5 on page 97). It indicates to the processor that there is a resident debugger program at the Debug Exception vector. The bit is only accessible in Normal mode via Normal mode instructions, and it is only meaningful when the debug module is in reset.

- *DME* = 0: A debug break event does not cause the processor to enter Debug mode. The DBREAK instruction causes a Reserved Instruction exception instead of a debug break
- *DME* = 1: A debug break event causes the processor to enter Debug mode.

#### 20.4.2.2 DRCNTL: Debug Register Control register (DR0)

The DRCNTL register is accessible only to internal-access resident debugger programs. It duplicates a subset of bits from two external-access registers that constitute part of the N-Wire interface—the Debug Module System (DM\_SYSTEM) register and the Debug Module Control (DM\_CONTROL) register, described in Section 20.5.2.5 and Section 20.5.2.6.

Although the *DRCNTL* bits duplicate some of the DM\_SYSTEM and DM\_CONTROL bits, the *DRCNTL* bits are a separate set of bits; they are not shared by the DM\_SYSTEM and DM\_CONTROL registers. Either the DRCNTL register is active or the two external-access registers are active; use of these registers is mutually exclusive. DRCNTL is used when the debug module is in reset (i.e., for internal access). The two external-access registers are used when the debug module is not in reset. The *DINIT* bit in the DM\_SYSTEM register determines whether the debug module is in reset.

Figure 20-2 shows the register format. Table 20-2 describes the register fields.



Figure 20-2 Debug Register Control (DRCNTL) Register Format

Table 20-2 Debug Register Control Register (DRCNTL) Fields

| Bits | Field     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0  | Reserved  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2    | MRST      | Mask User Reset in Debug mode  1 → Ignores Reset* input while in Debug mode  0 → Accepts Reset* input while in Debug mode  Defaulted to 1 at the debug module initialization.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3    | MNMI      | Mask User NMI* $1 \rightarrow \text{Ignores NMI*}$ $0 \rightarrow \text{Accepts NMI*}$ Defaulted to 0 at the debug module initialization.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4    | MINT      | Mask User Interrupts  1 → Ignores user interrupt input  0 → Accepts user interrupt input  Defaulted to 0 at the debug module initialization. MINT effects interrupts via the Int signals or via an external write. Software interrupts are not masked.                                                                                                                                                                                                                                                                                                                                |
| 5    | STEP      | Single-Step Break Single-step allows the user to execute one Normal mode instruction. Single-step occurs after a DRET instruction. The processor returns to Normal mode, executes a single instruction, and breaks back into Debug mode.  1 → Enables single-step break (single-step mode) 0 → Disables single-step break Defaulted to 0 at the debug module initialization.                                                                                                                                                                                                          |
| 13:6 | BRK_CAUSE | Break Cause This consists of multiple bits. One bit is assigned for each break cause and a corresponding bit is set when the break occurred. Multiple bits are set if the break occurred by multiple break causes. The bit assignments are defined as follows:  Bit $6 \rightarrow$ External break Bit $7 \rightarrow$ Single-step Bit $8 \rightarrow$ Software breakpoint Bit $9 \rightarrow$ Reserved Bit $10 \rightarrow$ Reserved Bit $11 \rightarrow$ Instruction-address breakpoint Bit $12 \rightarrow$ Data access (address or data) breakpoint Bit $13 \rightarrow$ Reserved |

Table 20-2 Debug Register Control Register (DRCNTL) Fields (continued)

| Bits  | Field     | Description                                                                                                                                                                                                                                                                                                                                                                                |
|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14    | DBM       | Debug Mode Indicates Debug mode or Normal mode (read only).  1 → Normal mode (User, Supervisor, or Kernel mode)  0 → Debug mode                                                                                                                                                                                                                                                            |
| 17:15 | CPU_STAT  | Processor Status $000 \rightarrow \text{Reset (highest)}$ $001 \rightarrow Reserved$ $010 \rightarrow Reserved$ $011 \rightarrow Reserved$ $100 \rightarrow Reserved$ $101 \rightarrow Reserved$ $110 \rightarrow Reserved$ $110 \rightarrow Reserved$ $111 \rightarrow \text{Normal (lowest)}$                                                                                            |
| 20:18 | Reserved  | _                                                                                                                                                                                                                                                                                                                                                                                          |
| 21    | DM_EXCEPT | Debug Mode Exception Indicates that an exception occurred while in Debug mode (read/write).  Read 1 → Instruction executed in Debug mode caused exception Read 0 → No exception in Debug mode since flag was cleared Write 1 → No operation Write 0 → Clear exception flag If any instruction other than Load or Store causes an exception, the results and processor state are undefined. |
| 22    | BKIODIR   | BkTgIO* direction Indicates the direction of the BkTgIO* signal. $1 \rightarrow \text{Input}$ $0 \rightarrow \text{Output}$ Defaulted to 1 at the debug module initialization.                                                                                                                                                                                                             |
| 23    | BKIOEN    | BkTgIO* Break Enable $1 \rightarrow$ Enable driving of BkTgIO* trigger output at a debug break event, or to break the processor at a BkTgIO* break input $0 \rightarrow$ Disable Defaulted to 0 at the debug module initialization.                                                                                                                                                        |
| 24    | BKIOTEN   | BkTgIO* Trigger Enable (read/write) $1 \rightarrow \text{Enable detected internal trigger events to the BkTgIO* signal when it is configured in the output direction } 0 \rightarrow \text{Disable}$ Defaulted to 0 at the debug module initialization.                                                                                                                                    |
| 31:25 | Reserved  |                                                                                                                                                                                                                                                                                                                                                                                            |

#### 20.4.2.3 DEPC: Debug Exception PC (DR1)

When entering Debug mode, the DEPC register contains the virtual address of the instruction where the debug break occurred. This is the address at which Normal mode instruction processing may resume after exiting Debug mode. Figure 20-3 shows the register format.



Figure 20-3 Debug Exception PC (DEPC) Register Format

## 20.4.2.4 DDATA0: Debug Data Monitor 0 and Monitor Data (DR2)

The DDATA0 register and the JTAG-accessible Monitor Data (MON\_DATA) register (see Section 20.5.2.8) are the same register. The register is used for external access when the debug module is active, and therefore is scannable. It can also be used as a scratch register in Debug mode. The user is responsible for ensuring that the types of use for the register do not overlap. Figure 20-4 shows the register format.



Figure 20-4 Debug Data Monitor 0 (DDATA0) Register Format

#### 20.4.2.5 DDATA1: Debug Data Monitor 1 (DR3)

The DDATA1 register can be used as a stack pointer or scratch register. Figure 20-5 shows the register format.



Figure 20-5 Debug Data Monitor 1 (DDATA1) Register Format

#### 20.4.2.6 Instruction Address Breakpoint

Instruction address hardware breakpoints are supported by three registers: IBC, IBA, and IBAM. These three registers are used in both internal-access and external-access Debug mode.

To determine an instruction address match, the program counter is compared with the Breakpoint instruction address before TLB translation. If the breakpoint condition is met and the break is enabled in the IBC register, the processor enters Debug mode. The instruction that caused the breakpoint is not executed.

The VR5432 implementation of instruction address breakpoints has the following limitations:

- Only doubleword addresses can be compared (IBAM[2:0] must be 111<sub>2</sub>) for instruction address breakpoints.
- Triggers (BkTgIO\* trigger output) are not supported for instructio address breakpoints
- Only 40-bit virtual addresses are supported for instruction address breakpoints.

The following registers are used to set an instruction address breakpoint.

#### IBC: Instruction Breakpoint Control/Status register (DR4)

The IBC register is the control and status register for the instruction-address breakpoint. Figure 20-6 shows the register format. Table 20-3 describes the register fields.



Figure 20-6 Instruction Breakpoint Control/Status (IBC) Register Format

Table 20-3 Instruction Breakpoint Control/Status (IBC) Register Fields

| Bits  | Name     | Description                                                                                                                                                                                  |
|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | BS       | Breakpoint Status  1 → Breakpoint match occurred.  0 → Breakpoint match did not occur.  Cleared to 0 on cold reset.                                                                          |
| 1     | BE       | Break Enable. Causes a debug break when a breakpoint match occurs. $1 \rightarrow \text{Enabled.} \\ 0 \rightarrow \text{Disabled.}$ Cleared to 0 on cold reset.                             |
| 2     | Reserved | _                                                                                                                                                                                            |
| 3     | INV      | Invert address match condition $1 \rightarrow \text{Address}$ matches when conditions don't match. $0 \rightarrow \text{Address}$ matches when conditions match.                             |
| 4     | ASIDM    | ASID compare mask $1 \rightarrow \text{Address}$ match is not qualified with ASID matching. $0 \rightarrow \text{Address}$ match is qualified with ASID matching the current processor ASID. |
| 12:5  | ASID     | Address Space ID to compare.                                                                                                                                                                 |
| 31:13 | Reserved | _                                                                                                                                                                                            |

#### IBA: Instruction Breakpoint Address register (DR8)

The IBA register contains the address of the instruction breakpoint. When the instruction stored at the specified address is being executed, the condition is met. Figure 20-7 shows the register format.

Even though a 64-bit IBA register is specified, only 40 bits of the virtual address, plus the region bits (63:62) are compared. The unused address bits must be sign extended to bit 61 for all address spaces except *xkphys*. For *xkphys* address space, bits 61:59 must also indicate the correct cacheability attribute, because these bits are compared. Please refer to the memory mapping and address space discussions in Chapter 4.



Figure 20-7 Instruction Breakpoint Address (IBA) Register Format

#### IBAM: Instruction Breakpoint Address Mask register (DR9)

The IBAM register contains the mask for IBA. If a bit of this register is 1, the corresponding bit of IBA is not compared. Figure 20-8 shows the register format.

As with the IBA register, even though a 64-bit IBAM register is specified, only 40 bits of the virtual address, plus the region bits (63:62), are compared. The unused address bits must be sign extended to bit 61 for all address spaces except for *xkphys*. For *xkphys* address space, bits 61:59 must also indicate the correct cacheability attribute, because these bits are compared.



Figure 20-8 Instruction Breakpoint Address Mask (IBAM) Register Format

#### 20.4.2.7 Data Access Breakpoint

Data access hardware breakpoints (break on address, break on data, or break on both) are supported by five registers: DBC, DBA, DBAM, DBD, and DBDM. These five registers are used in both internal-access and external-access Debug mode.

To determine a data instruction address match, the program counter is compared with the breakpoint instruction address before TLB translation. If the breakpoint condition is met and the break is enabled, the processor enters Debug mode. If only a data address condition is specified, the instruction that caused the breakpoint is not executed. If a data access condition (load or store) is specified in the DBC register, the break occurs sometime after the instruction that caused the breakpoint. If the breakpoint condition is met and the trigger is enabled in the DBC register, the processor asserts a trigger on BkTgIO\* output.

The VR5432 implementation of data access breakpoints has the following limitations and features:

- For data access store breakpoints, only doubleword addresses can be compared (IBAM[2:0] must be 111<sub>2</sub>).
- For data access load breakpoints, data access sizes other than 64 bits are supported.
- Only 40-bit virtual addresses are supported for data access breakpoints.

The processor supports data access sizes other than 64 bits. For loads, the DBDM register must mask all bits that are not part of the data access size, or the DBD register must specify the proper sign-extended 64-bit value. For stores, only data access for doublewords is supported.

The following registers are used to set a data access breakpoint.

#### **DBC:** Data Breakpoint Control/Status register (DR5)

The DBC register provides control and status for the data address and data access breakpoints. Figure 20-9 shows the register format. Table 20-4 describes the register fields.



Figure 20-9 Data Breakpoint Control/Status (DBC) Register Format

Table 20-4 Data Breakpoint Control/Status (DBC) Register Fields

| Bits  | Name     | Description                                                                                                                                                          |
|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | BS       | Breakpoint Status  1 → Breakpoint match occurred  0 → Breakpoint match did not occur  Cleared to 0 on cold reset.                                                    |
| 1     | BEA      | Break Enable at Address Match Causes a debug break when the address match condition is met. $1 \to \text{Enabled}$ $0 \to \text{Disabled}$                           |
| 2     | TEA      | Trigger Enable at Address Match Outputs a trigger on BkTgIO* when the address match condition is met. $1 \rightarrow \text{Enabled}$ $0 \rightarrow \text{Disabled}$ |
| 3     | AINV     | Invert Address-Match Condition $1 \rightarrow$ Address matches when conditions don't match $0 \rightarrow$ Address matches when conditions match                     |
| 4     | ASIDM    | ASID Compare Mask  1 → Address match is not qualified with ASID matching  0 → Address match is qualified with ASID matching the current processor ASID               |
| 12:5  | ASID     | Address Space ID to compare                                                                                                                                          |
| 15:13 | Reserved | _                                                                                                                                                                    |

Table 20-4 Data Breakpoint Control/Status (DBC) Register Fields (continued)

| Bits | Name | Description                                                                                                                                                                                                                                                                                                                                                 |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16   | TS   | Trigger Status $1 \rightarrow \text{Trigger occurred}$ $0 \rightarrow \text{Trigger has not occurred}$                                                                                                                                                                                                                                                      |
| 17   | BED  | Break Enable at Data Match Causes a debug break when the data condition is met.  1 → Enabled 0 → Disabled BEA and BED are in effect if either BERD or BEWR are set. In this case, if both BEA and BED are set, a break occurs only when both conditions are met. If both are cleared, a break occurs regardless of the compare results.                     |
| 18   | TED  | Trigger Enable at Data Match Outputs a trigger on BkTgIO* when the data match condition is met.  1 → Enabled 0 → Disabled TEA and TED are in effect if either TERD or TEWR is set. In this case, if both TEA and TED are set, a trigger is output when both conditions are met. If both are cleared, a trigger is output regardless of the compare results. |
| 19   | DINV | Invert Data Match Condition $1 \rightarrow A$ data match occurs when conditions don't match $0 \rightarrow A$ data match occurs when conditions match                                                                                                                                                                                                       |
| 20   | BERD | Break Enable for Read Access (i.e., Loads) $1 \rightarrow$ Break enabled for loads $0 \rightarrow$ No break enabled for loads Cleared to 0 on cold reset.                                                                                                                                                                                                   |
| 21   | BEWR | Break Enable for Write Access (i.e., Stores) $1 \rightarrow \text{Break enabled for stores}$ $0 \rightarrow \text{No break enabled for stores}$ Cleared to 0 on cold reset. If neither BERD nor BEWR are set, no data access debug break occurs. These are the primary break enable bits.                                                                   |

| Bits  | Name     | Description                                                                                                                                                                                                                                              |  |
|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 22    | TER      | Trigger Enable for Read Access (i.e., Loads) $1 \rightarrow \text{Trigger enabled for loads}$ $0 \rightarrow \text{No trigger enabled for loads}$ Cleared to 0 on cold reset.                                                                            |  |
| 23    | TEWR     | Trigger Enable for Write Access (i.e., Stores)  1 → Trigger enabled for stores  0 → No trigger enabled for stores  Cleared to 0 on cold reset. If neither TERD nor TEWR is set, no data access trigger occurs. These are the primary triggerenable bits. |  |
| 31:24 | Reserved | _                                                                                                                                                                                                                                                        |  |

Table 20-4 Data Breakpoint Control/Status (DBC) Register Fields (continued)

#### DBA: Data Breakpoint Address register (DR12)

The DBA register contains the address of the data breakpoint. When the instruction stored in the specified address is being executed, the condition is met. Figure 20-10 shows the register format.

Even though a 64-bit DBA register is specified, only 40 bits of the virtual address, plus the region bits (63:62) are compared. The unused address bits must be sign-extended to bit 61 for all address spaces except for *xkphys*. For *xkphys* address space, bits 61:59 must also indicate the correct cacheability attribute, because these bits are compared. Please refer to the memory mapping and address space discussions in Chapter 4.



Figure 20-10 Data Breakpoint Address (DBA) Register Format

#### DBAM: Data Breakpoint Address Mask register (DR13)

The DBAM register contains the bit mask for DBA. If a bit of this register is 1, the corresponding bit of DBA is not compared. Figure 20-11 shows the register format.

As with the DBA register, even though a 64-bit DBAM register is specified, only 40 bits of the virtual address, plus the region bits (63:62), are compared. The unused address bits must be sign extended to bit 61 for all address spaces except for *xkphys*. For *xkphys* address space, bits 61:59 must also indicate the correct cacheability attribute, because these bits are compared.



Figure 20-11 Data Breakpoint Address Mask (DBAM) Register Format

#### **DBD:** Data Breakpoint Data register (DR14)

The DBD register contains the data of the data breakpoint. The break condition is met when this data is read or written. Figure 20-12 shows the register format.



Figure 20-12 Data Breakpoint Data (DBD) Register Format

#### DBDM: Data Breakpoint Data Mask register (DR15)

The DBDM register contains the bit mask for DBD. If a bit of this register is 1, the corresponding bit of DBD is not compared. For partial word or partial doubleword operations, the unused bits must be masked. Figure 20-13 shows the register format.



Figure 20-13 Data Breakpoint Data Mask (DBDM) Register Format

## 20.5 External Access

In the processor's external-access Debug mode, an external debug tool controls processor operations through the JTAG test access port (TAP). The JTAG port supports not only JTAG testing but also N-Wire and N-Trace testing. In external access, the debug tool can access all Debug mode registers, including the debug registers (Section 20.4.2) available to an internal-access resident debugger program and the JTAG, N-Wire, and N-Trace registers described below. This access to debug resources gives external-access Debug mode more control of the processor than does internal-access Debug mode.

## 20.5.1 **JTAG Port Signals**

## 20.5.1.1 Signal summary

Table 20-5 JTAG Test Access Port Signal

| Name          | Definition               | Direction | Description                                                                                                                                                                                                                                                                                                                 |
|---------------|--------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTCK          | JTAG Test Clock input    | Input     | The processor accepts a serial clock on the JTCK input. At the rising edge of JTCK, both JTDI and JTMS are sampled. The maximum frequency of JTCK is 33 MHz, and it runs asynchronously to the processor clock, SysClock. The ratio of SysClock to JTCK must be at least 4:1 for proper N-Wire and N-Trace synchronization. |
| JTMS          | JTAG Test Mode<br>Select | Input     | The JTAG command signal. It is decoded by the TAP controller to control test operations. The signal has an internal pull-up so that its level is High when the debug tool is not connected.                                                                                                                                 |
| JTDI          | JTAG Test Data In        | Input     | Data is serially scanned in through this signal. The signal has an internal pull-up so that its level is High when the debug tool is not connected.                                                                                                                                                                         |
| JTDO          | JTAG Test Data Out       | Output    | Data is serially scanned out through this signal on the falling edge of JTCK. Per the IEEE-1149.1 standard, the JTDO output is tristated unless data is actively being scanned.                                                                                                                                             |
| TrcData (3:0) | N-Trace Data Port        | Output    | This bus is used for output of all trace packets generated as a result of processor execution. Trace packets can consist of one or more clock cycles of data on this bus.                                                                                                                                                   |
| TrcEnd        | N-Trace End              | Output    | Assertion of this signal indicates the end of a trace packet on the TrcData (3:0) bus.                                                                                                                                                                                                                                      |

|                    | Tuble 20 5 51110 Test ficeess Fort Signates (Continued)    |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------------|------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Name               | Definition                                                 | Direction        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| TrcClk             | N-Trace Clock                                              | Output           | This clock is generated for the benefit of test equipment that requires a clock reference for trace information. It runs at the same frequency as SysClock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| RMode*,<br>BkTgIO* | N-Wire Reset Mode,<br>or<br>N-Wire Break or<br>Trigger I/O | Input/<br>output | This pin supports two N-Wire signals: debug reset (RMode*), and debug break or trigger (BkTgIO*). During assertion of ColdReset*, the pin carries the RMode* input signal. In all other states the pin carries the BkTgIO* debug break input or debug trigger output signal, depending on its setup in various debug registers (Section 20.4.2) and JTAG-accessible registers (Section 20.5.2). The pin operates at SysClock frequency and must be driven synchronously with SysClock. The pin has an internal pull-up so that its level is High when the debug tool is not connected. See Section 20.5.1.2 and Section 20.5.1.3 for details. |  |
| Tristate           | Tristate Outputs                                           | Input            | This signal floats all processor outputs to allow isolation for board-level tests.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |

Table 20-5 JTAG Test Access Port Signals (continued)

## 20.5.1.2 Reset mode (RMode\*) signal

When ColdReset\* is deasserted, the RMode\* input is sampled to set the value of the *RESET* bit in the Debug Module Control (DM\_CONTROL) register, which is the N-Wire debug reset variable. The RMode\* value initializes the *RESET* bit as follows:

- **Low.** Enables debug reset (when RMode\* is sampled low, the *RESET* bit is set to 1). The debug module asserts debug reset to th processor. The effect on the processor of asserting RMode\* is the same as asserting Reset\*.
- **High.** Disables debug reset. The debug module does not assert debu reset to the processor.

## 20.5.1.3 Break or Trigger I/O (BkTgIO\*) signal

After ColdReset\* is deasserted, BkTgIO\* acts as a debug break input or a debug trigger output. The direction of the BkTgIO\* signal defaults to input at debug module initialization, but its direction can thereafter be configured in the JTAG-accessible DM\_SYSTEM register (see Section 20.5.2.5).

If the signal is configured for *output*, it can be enabled to act as a trigger to an external debug tool, or it indicates whether the processor is currently in Debug mode:

- Low (1 cycle pulse) The debug module has detected one or more processor internal trigger events
- Low (> 1 cycle). The processor is in Debug mode
- High. The processor is operating in Normal mode (User, Supervisor, or Kernel mode).

Since the processor is a superscalar core running at a higher frequency than the system interface, trigger events can occur much faster than BkTgIO\* can report them. Trigger events can be reported at the maximum rate of one every two SysClock cycles (1 cycle pulse). All trigger events that have occurred since the last BkTgIO\* trigger output are reported in one trigger. If the processor enters Debug mode, any trigger events that have not been reported will not be reported.

If the signal is configured for *input*, it acts as a debug break from an external debug tool that can force the processor from Normal mode (User, Supervisor, or Kernel mode) to Debug mode:

- Low. Break request, forces processor into Debug mode
- **High.** Maintain current processor mod

The debug break request needs to be asserted for only one cycle. The processor enters Debug mode as soon as it is conveniently possible. If the processor is already in Debug mode, or if there is already an outstanding debug break request, a subsequent debug break request has no effect.

#### 20.5.1.4 Board connector for debug tool

System designers are encouraged to incorporate into their board design a 26-pin high-density connector that provides 13 signals and 13 grounds. This assures maximum performance and eliminates noise problems. The target connector is a 0.05"-pitch 26-pin header connector, Samtec part number FTSH-113-01-L-D (through-hole) or FTSH-113-01-L-DV (surface mount), or equivalent. The 26 pins are allocated to 12 signals (and one spare) and 13 grounds. The connector spacing is a convenient 0.05" x 0.05" and provides easy cabling to external equipment.

Alternatively, there is a 10-pin connector option. This smaller connector contains only the basic JTAG boundary scan TAP signals and excludes the real-time trace-related signals.

Figure 20-14 shows the two connectors. Table 20-6 and Table 20-7 list their pinouts.



Figure 20-14 JTAG Connector Types

Table 20-6 26-Pin JTAG Connector Signals

| Pin | Signal             | I/O          | Target Termination        |
|-----|--------------------|--------------|---------------------------|
| 1   | Reserved           | _            | _                         |
| 3   | JTDI               | Input        | 1-KOhm pull-up resistor   |
| 5   | JTDO               | Output       | 33-ohm series resistor    |
| 7   | JTMS               | Input        | 1-KOhm pull-up resistor   |
| 9   | JTCK               | Input        | 1-KOhm pull-up resistor   |
| 11  | Tristate           | Input        | 1-KOhm pull-down resistor |
| 13  | RMode*/<br>BkTgIO* | Input/Output | 1-KOhm pull-up resistor   |
| 15  | TrcData 0          | Output       | 33-ohm series resistor    |
| 17  | TrcData 1          | Output       | 33-ohm series resistor    |
| 19  | TrcData 2          | Output       | 33-ohm series resistor    |
| 21  | TrcData 3          | Output       | 33-ohm series resistor    |
| 23  | TrcEnd             | Output       | 33-ohm series resistor    |
| 25  | TrcClk             | Output       | 33-ohm series resistor    |

Table 20-7 10-Pin JTAG Connector Sign a l

| Pin | Signal   | I/O    | Target Termination      |
|-----|----------|--------|-------------------------|
| 1   | Reserved | _      | _                       |
| 3   | JTDI     | Input  | 1-KOhm pull-up resistor |
| 5   | JTDO     | Output | 33-ohm series resistor  |
| 7   | JTMS     | Input  | 1-KOhm pull-up resistor |
| 9   | JTCK     | Input  | 1-KOhm pull-up resistor |

In addition to the above debug port connector, system designers may also want to include a 208-pin PQFP test socket. The socket or connector should have the exact pinout, shape, and layout of the actual 208-pin PQFP processor chip and should be placed as close as possible to the processor chip. This extra socket or connector enables connection to a logic analyzer preprocessor between the target board and the processor without having to remove the processor from the board. The preprocessor can then support full visibility to all external processor signals, as well as real-time trace and inverse assembly.

## 20.5.2 **JTAG-Accessible Registers**

Table 20-8 lists the registers accessible by a debug tool through the JTAG port. These registers support JTAG, N-Wire, and N-Trace functions.

Table 20-8 JTAG-Accessible Regist e r

| Mnemonic                           | c Register Name                                                                                                                               |         |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------|
| _                                  | JTAG Instruction register                                                                                                                     | 5       |
| _                                  | JTAG Bypass register                                                                                                                          | 1       |
|                                    | JTAG Boundary Scan register                                                                                                                   | 109     |
| _                                  | Processor Type register                                                                                                                       | 25      |
| DM_SYSTEM                          | N-Wire Debug Module System register                                                                                                           | 7       |
| DM_CONTROL                         | N-Wire Debug Module Control register                                                                                                          | 22      |
| MON_INST                           | N-Wire Monitor Instruction register                                                                                                           | 64      |
| MON_DATA                           | N-Wire Monitor Data register This is the same as Debug register DR2 (DDATA0). See Section 20.4.2.4.                                           | 64      |
| TRCSYS                             | N-Trace System register                                                                                                                       | 11      |
| IBC IBA IBAM DBC DBA DBAM DBD DBDM | N-Wire and N-Trace Hardware Breakpoint registers  These are the same as Debug Registers DR4— DR15. See Section 20.4.2.6 and Section 20.4.2.7. | Various |

## 20.5.2.1 JTAG Instruction register

The JTAG Instruction register holds the opcodes for JTAG, N-Wire, and N-Trace operations. Instructions are entered into the test logic during an instruction register scan sequence in the TAP controller. Figure 20-15 shows the register format. Table 20-9 describes the JTAG, N-Wire, and N-Trace instructions.



Figure 20-15 JTAG Instruction Register Format

Table 20-9 JTAG Instructions

| Instruction        | Opcode | Data Register                       | Function                                                                                                                                                                                                              |
|--------------------|--------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXTEST             | 00000  | JTAG Boundary Scan register         | Tests circuitry external to the chip                                                                                                                                                                                  |
| SAMPLE/<br>PRELOAD | 00001  | JTAG Boundary Scan register         | Allows a snapshot of the normal operation of the chip to be taken and examined. Also allows data to be preloaded into the parallel outputs of the Boundary Scan register prior to another instruction such as EXTEST. |
| DM_SYSTEM          | 00010  | N-Wire Debug Mode System register   | Accesses the Debug Module<br>System register                                                                                                                                                                          |
| DM_CONTROL         | 00011  | N-Wire Debug Mode Control register  | Accesses the Debug Module<br>Control register                                                                                                                                                                         |
| PROCTYPE           | 00100  | Processor Type register             | Accesses the Processor Type register                                                                                                                                                                                  |
| NTRACE_SYS         | 00101  | N-Trace System register             | Accesses the Trace System register                                                                                                                                                                                    |
| MON_INST           | 01000  | N-Wire Monitor Instruction register | Accesses the Monitor<br>Instruction register                                                                                                                                                                          |
| MON_DATA           | 01001  | N-Wire Monitor Data register        | Accesses the Monitor Data register                                                                                                                                                                                    |

Table 20-9 JTAG Instructions (continued)

| Instruction | Opcode | Data Register        | Function                                                      |
|-------------|--------|----------------------|---------------------------------------------------------------|
| CACHE_TEST  | 01100  | Cache Test register  | Enables Cache Test mode                                       |
| HIGHZ       | 01110  | JTAG Bypass register | Tristates all outputs of the chip                             |
| BYPASS      | 11111  |                      | Connects JTDI to JTDO<br>through the 1-bit Bypass<br>register |

#### 20.5.2.2 JTAG Bypass register

The JTAG Bypass register is 1 bit wide. When the TAP controller is in the Shift-DR (Bypass) state, the data on the JTDI signal is shifted into the Bypass register, and the data on Bypass register output shifts to the JTDO output signal. Figure 20-16 shows the register format.



Figure 20-16 JTAG Bypass Register Format

The Bypass register is like a short-circuit. It allows bypassing of board-level devices in the boundary scan chain that do not require a specific test. Use of the register speeds up access to Boundary Scan registers in those ICs that remain active in the board-level test data path.

## 20.5.2.3 JTAG Boundary Scan register

The JTAG Boundary Scan register is a single bus comprising a 74-bit Shift register, each bit of which is connected to a processor signal. The Boundary Scan register retains states for all of the processor's input and output signals, except for some clock and phase-locked loop signals. The external signals can be configured to drive any arbitrary pattern, depending on the data scanned into the Boundary Scan register while in the JTAG Shift-DR state. Data driven into the signals from other devices can be examined while in the Capture-DR state.

Figure 20-17 shows the register format. Table 20-10 describes the register bits in their scan order.



Figure 20-17 JTAG Boundary Scan Register Format

The least-significant bit, jSysADEn, is the JTAG output enable bit for all processor outputs. Output is enabled when this bit is set to 1. The remaining 73 bits correspond to the processor's 73 signal pads, as shown in Table 20-10. The scan starts by shifting the least-significant bit out of the Boundary Scan register, so the first scan-out bit is the jSysADEn signal.

| No. | Signal     | No. | Signal  | No. | Signal      | No. | Signal    |
|-----|------------|-----|---------|-----|-------------|-----|-----------|
| 1   | jSysADEn   | 20  | NMI*    | 39  | SysCmd7     | 58  | RdRdy*    |
| 2   | Tristate   | 21  | SysAD8  | 40  | SysCmd6     | 59  | SysAD30   |
| 3   | ColdReset* | 22  | SysAD9  | 41  | SysCmd5     | 60  | ValidOut* |
| 4   | BigEndian  | 23  | SysAD10 | 42  | SysCmd4     | 61  | SysAD31   |
| 5   | DivMode0   | 24  | SysAD11 | 43  | SysCmd3     | 62  | PReq*     |
| 6   | DivMode1   | 25  | SysAD12 | 44  | SysCmd2     | 63  | SysAD0    |
| 7   | ByPassPLL  | 26  | SysAD13 | 45  | ValidIn*    | 64  | SysAD1    |
| 8   | TrcEnd     | 27  | SysAD14 | 46  | OptionR43k* | 65  | SysAD2    |
| 9   | TrcData3   | 28  | SysAD15 | 47  | Reset*      | 66  | SysAD3    |
| 10  | TrcData2   | 29  | SysAD16 | 48  | SysCmd1     | 67  | SysAD4    |

Table 20-10 JTAG Boundary Scan Register Order

|     |          |     |         | •   | · ·      |     |         |
|-----|----------|-----|---------|-----|----------|-----|---------|
| No. | Signal   | No. | Signal  | No. | Signal   | No. | Signal  |
| 11  | TrcClk   | 30  | SysAD17 | 49  | SysCmd0  | 68  | SysAD5  |
| 12  | TrcData1 | 31  | SysAD18 | 50  | ExtRqst* | 69  | SysAD6  |
| 13  | TrcData0 | 32  | SysAD19 | 51  | SysAd25  | 70  | SysAD7  |
| 14  | BkTgIO*  | 33  | SysAD20 | 52  | Release* | 71  | SysADC3 |
| 15  | Int4     | 34  | SysAD21 | 53  | SysAD26  | 72  | SysADC2 |
| 16  | Int3     | 35  | SysAD22 | 54  | SysAD27  | 73  | SysADC1 |
| 17  | Int2     | 36  | SysAD23 | 55  | SysAD28  | 74  | SysADC0 |
| 18  | Int1     | 37  | SysAD24 | 56  | SysAD29  |     |         |
| 19  | Int0     | 38  | SysCmd8 | 57  | WrRdy*   |     |         |

Table 20-10 JTAG Boundary Scan Register Order (continued)

## 20.5.2.4 Processor Type register

This register contains the CPU type and the debug module version. Figure 20-18 shows the register format. Table 20-11 describes the register fields.



Figure 20-18 Processor Type Register Format

Table 20-11 Processor Type Register Format Register Fields

| Bits  | Field | Description                       |
|-------|-------|-----------------------------------|
| 15:0  | DMV   | Debug module version. Set to 10H. |
| 24:16 | PID   | Processor ID. Set to 5400H.       |

## 20.5.2.5 N-Wire Debug Module System register (DM\_SYSTEM)

The DM\_SYSTEM register contains the basic configuration fields for debug module initialization, N-Wire RMode\*/BkTgIO\* signal functions, and N-Trace functions. Figure 20-19 shows the register format. Table 20-12 describes the register fields. Certain fields of this register are copied into the DRCNTL debug register, described in Section 20.4.2.



Figure 20-19 N-Wire Debug Module System (DM\_SYSTEM) Register Format

| Bits | Name      | Description                                                                                                                                                                                                                                                                                                                                              |  |
|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0    | DINIT     | Initialize the Debug Module (read/write)  1 → Resets (initializes) the debug module  0 → Releases reset of debug module (enable debug module)  Defaulted to 1 at processor ColdReset* or JTAG in reset. When DINIT = 1, all the N-Wire register bits are at their reset value. The N-Wire function cannot be loaded unless DINIT is enabled (DINIT = 0). |  |
| 1    | BKTGIO    | RMode* /BkTgIO* Signal Implementation (read only)  1 → Implemented  0 → Not implemented                                                                                                                                                                                                                                                                  |  |
| 2    | BKTGIODIR | BkTgIO* Direction (read/write)  1 → Input  0 → Output  Defaulted to 1 at the debug module initialization.                                                                                                                                                                                                                                                |  |
| 3    | BKIOBEN   | BkTgIO* Break Enable (read/write)  1 → Enable driving of trigger output on BkTgIO* at a processor break, or to break the processor at a BkTgIO* input 0 → Disable  Defaulted to 0 at the debug module initialization.                                                                                                                                    |  |

Table 20-12 N-Wire Debug Module System (DM\_SYSTEM) Register Fields

| Bits | Name                                                                                           | Description                                                                                                                                                                                                           |
|------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4    | BKIOTEN                                                                                        | BkTgIO* Trigger Enable (read/write)  1 → Enable detected internal trigger events to the BkTgIO* signal when it is configured in the output direction  0 → Disable  Defaulted to 0 at the debug module initialization. |
| 5    | N-Trace Implementation (read only) $1 \rightarrow Implemented$ $0 \rightarrow Not implemented$ |                                                                                                                                                                                                                       |
| 6    | NTRACEN                                                                                        | N-Trace Port Enable (read/write) $1 \rightarrow \text{Enable}$ $0 \rightarrow \text{Disable}$ Defaulted to 0 at the debug module initialization.                                                                      |

Table 20-12 N-Wire Debug Module System (DM\_SYSTEM) Register Fields (continued)

## 20.5.2.6 N-Wire Debug Module Control register (DM\_CONTROL)

The DM\_CONTROL register contains enabling and status fields for debug reset, processor breaking, interrupt and exception handling, single-stepping, and execution of N-Wire Monitor instructions. Figure 20-20 shows the register format. Table 20-13 describes the register fields. Certain fields of this register are copied into the DRCNTL debug register, as described in Section 20.4.2.



Figure 20-20 N-Wire Debug Module Control (DM\_CONTROL)

Register Format

Table 20-13 N-Wire Debug Module Control (DM\_CONTROL) Register Fields

| Bits | Name  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | RESET | Debug Reset (read/write)  1 → Requests debug reset  0 → Releases debug reset  Defaulted according to the level of the RMode* input at processor ColdReset*. When RMode* is active low, this register bit is active high.                                                                                                                                                                                                                                                                             |
| 1    | BREAK | Break Request (read/write)  Write 1 → Requests break  Write 0 → No operation  Read 1 → Command not completed (still requesting break)  Read 0 → Break is completed  This bit is cleared when the break is completed.  Defaulted to 0 at the debug module initialization.                                                                                                                                                                                                                             |
| 2    | MRST  | Mask Reset* (read/write)  1 → Ignores (masks) Reset* input while in Debug mode  0 → Accepts Reset* input while in Debug mode  Defaulted to 1 at the debug module initialization. ColdReset* is not masked by this bit.                                                                                                                                                                                                                                                                               |
| 3    | MNMI  | Mask NMI* (read/write)  1 → Suppress the occurrence of NMI*  0 → Do not suppress the occurrence of NMI*  Defaulted to 0 at the debug module initialization.                                                                                                                                                                                                                                                                                                                                          |
| 4    | MINT  | Mask Interrupts (read/write) $1 \rightarrow \text{Ignores user interrupt input} \\ 0 \rightarrow \text{Accepts user interrupt input} $ This mask affects interrupts via the Int* signals or via an external write. Software interrupts are not masked. Defaulted to 0 at the debug module initialization.                                                                                                                                                                                            |
| 5    | STEP  | Single-Step (read/write) This bit allows the user to execute one Normal mode instruction followed by a break. Single-step occurs after a DRET instruction. The processor returns to Normal mode, executes a single instruction, and breaks back into Debug mode. Enabling a single-step break while the processor is in Normal mode results in undefined behavior.  1 → Enable single-step break (single-step mode) 0 → Disable single-step break Defaulted to 0 at the debug module initialization. |

Table 20-13 N-Wire Debug Module Control (DM\_CONTROL) Register Fields (continued)

| Bits  | Name       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13:6  | BRKCAUSE   | Break Cause (read only)  This field consists of multiple bits. One bit is assigned for each break cause and the corresponding bit is set when the break occurred. Multiple bits are set if the break occurred by multiple break causes. Break Cause is cleared by DRET or by processor reset.  The bit assignments are defined as follows:  Bit 6 → External break  Bit 7 → Single-step  Bit 8 → Software breakpoint  Bit 9 → Reserved  Bit 10 → Reserved  Bit 11 → Instruction address breakpoint  Bit 12 → Data access (address or data) breakpoint  Bit 13 → Reserved |
| 14    | DBM        | Debug or Normal Mode (read only) $1 \rightarrow \text{Debug mode is active}$ $0 \rightarrow \text{Normal mode is active}$                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 17:15 | CPUSTAT    | CPU Status (read only) The processor status is encoded as follows: $000 \rightarrow \text{Reset (highest)}$ $001 \rightarrow Reserved$ $010 \rightarrow Reserved$ $011 \rightarrow Reserved$ $100 \rightarrow Reserved$ $100 \rightarrow Reserved$ $101 \rightarrow Reserved$ $111 \rightarrow Reserved$ $110 \rightarrow Reserved$                                                                                                                                                                                                                                      |
| 18    | ACTFLG_CLK | Active Flag for Processor Clock (read/write) This bit indicates clock activity. The debug tool can use this bit to detect whether a clock is supplied into the processor from the target system board.  Write 1 → No operation Write 0 → Clear active flag Read 1 → Clock is active Read 0 → Clock has not been active since flag was cleared This flag is set when there's any activity on the clock. This flag is cleared when the debug tool writes 0 into this bit.                                                                                                  |

Table 20-13 N-Wire Debug Module Control (DM\_CONTROL) Register Fields (continued)

| Bits | Name         | Description                                                                                                                                                                                                                                                                                                                                   |
|------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19   | ACTFLG_BUS   | Active Flag for Bus (read/write) This bit indicates bus activity. Write 1 → No operation Write 0 → Clear active flag Read 1 → Bus cycle is active Read 0 → Bus cycle has not occurred since flag was cleared This flag is set when there is any activity on the bus. It is cleared when the debug tool writes 0 into this bit.                |
| 20   | MON_INSTEXEC | Monitor Instruction Execution (read/write) Setting this bit causes the processor to fetch and execute the instruction in the MON_INST register.  Write 1 → Fetches and executes MON_INST instruction Write 0 → No operation  Read 1 → A monitor instruction is executing  Read 0 → No monitor instruction is executing                        |
| 21   | DM_EXCEPT    | Debug Mode Exception (read/write)  Read 1 → Instruction executed in Debug mode has caused an exception  Read 0 → No exception in Debug mode since flag was cleared  Write 1 → No operation  Write 0 → Clear exception flag  If any instruction other than a Load or Store causes an exception, the results and processor state are undefined. |

### 20.5.2.7 N-Wire Monitor Instruction register (MON\_INST)

All JTAG accesses to system resources, such as the processor's Normal mode and Debug mode registers, cache, external memory, and I/O are accessed via a monitor mechanism. The MON\_INST and MON\_DATA registers are used to insert instructions and data, respectively, into the processor.

When the debug module is active (*DINIT* bit cleared to 0 in the DM\_SYSTEM register) and a debug break occurs, processor instructions can be loaded and executed. The MON\_INST instruction causes a processor instruction to be scanned into the write-only MON\_INST register through the JTAG port. The *MON\_INSTEXEC* bit in the DM\_CONTROL register can then be set to cause the processor to execute the instruction.

When executing Monitor instructions, the processor PC does not give meaning to the instruction. Therefore, all processor instructions and events that redirect the PC are not defined and produce unpredictable behavior. The DRET instruction is the only instruction that can be used for redirecting the PC.

Figure 20-21 shows the register format. A monitor instruction can only be executed while the processor is in Debug mode and the debug module is not reset. If the *MON\_INSTEXEC* bit is written to while in Normal mode, the results are undefined. Attempts to modify the MON\_INST or MON\_DATA registers while executing a Monitor instruction will result in undefined behavior.

An example of loading processor instructions and data with the Monitor instruction is given in Section 20.5.3.



Figure 20-21 N-Wire Monitor Instruction (MON\_INST) Register Format

## 20.5.2.8 N-Wire Monitor Data register (MON\_DATA)

The MON\_DATA register is identical to the DDATA0 debug register (DR2), described in Section 20.4.2.4. The MON\_DATA instruction and register are used in conjunction with the MON\_INST instruction and register to insert data and instructions into the processor. The MON\_DATA instruction causes data to be scanned into the MON\_DATA (DR2) register through the JTAG port. The MON\_INST instruction is then used to scan the MFDR instruction into the MON\_INST register. The MON\_INSTEXEC bit in the DM\_CONTROL register can then be set to cause the instruction currently loaded in the MON\_INST register (i.e., the MFDR instruction) to move this data into a general-purpose register.

Figure 20-22 shows the register format. An example of loading processor instructions and data with the Monitor instruction is given in Section 20.5.3.



Figure 20-22 N-Wire Monitor Data (MON\_DATA) Register Format

## 20.5.2.9 N-Trace System register (TRCSYS)

The TRCSYS register is used to control N-Trace reset and to give read-only information that indicates the processor's N-Trace implementation parameters. Figure 20-23 shows the register format. Table 20-14 describes the register fields.



Figure 20-23 N-Trace System (TRCSYS) Register Format

Table 20-14 N-Trace System (TRCSYS) Register Fields

| Bits | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2:0  | MODE     | Trace Mode (read only) The read value is 2H. Bits 2:1 are 01, indicating Target PC (TPC) packet tracing in the N-Trace Level 1 mode (TPC) packets at exceptions and indirect jumps). Bit 0 is 0, indicating a non-real-time trace.                                                                                                                                                                                                    |  |
| 4:3  | CLKDIV   | Trace Clock (TrcClk) Divisor (read only) These bits are set by the <i>DivMode</i> (1:0) pins. The trace port runs at the system interface clock frequency.                                                                                                                                                                                                                                                                            |  |
| 5    | RESET    | Reset N-Trace (read/write)  1 → N-Trace is in reset. The NOP packet is output to the TrcData (3:0) port. The bit is initialized to 1 at ColdReset*.  0 → N-Trace is active. Trace information is output to the TrcData (3:0) port.  If N-Trace is reset, no trace packets are generated (NOP packets are on the internal N-Trace port). When reset is released, the value of the current PC is output and trace information proceeds. |  |
| 7:6  | Reserved | The read value is 0H.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 10:8 | NDATAPIN | N-Trace Data Pins (read only) The read value is 4H, indicating 4 pins in the TrcData (3:0) port.                                                                                                                                                                                                                                                                                                                                      |  |

## 20.5.2.10 N-Wire and N-Trace Hardware Breakpoint registers

Debug registers DR4–DR15 serve as the hardware breakpoint registers for both internal-access and external-access Debug mode. The registers are described in Section 20.4.2.

#### 20.5.3 N-Wire Monitor Data Download Example

The following example describes the steps for downloading data into external memory using the N-Wire Monitor instruction and data resources. To do this, use the following sequence:

- 1. Break into Debug mode with the debug module enabled (*DINIT* bit cleared).
- 2. Scan the download data into the MON\_DATA register via JTAG.
- 3. Scan the MFDR instruction into the MON\_INST register via JTAG.
- 4. Set the MON\_INSTEXEC bit in the DM\_CONTROL register via JTAG. This causes the processor to execute the instruction in the MON\_INST register, thus moving the data from the MON\_DATA debug register (same as debug register DR2) into a general-purpose register in preparation for a store operation.
- 5. Check for completion by checking the MON\_INSTEXEC bit via JTAG.
- 6. Scan a Store instruction into the MON INST register via JTAG.
- 7. Set the *MON\_INSTEXEC* bit via JTAG. This causes the processor to execute the Store instruction in the MON\_INST register, thus storing the data from the general-purpose register into memory.
- 8. Check for completion by checking the MON\_INSTEXEC bit via JTAG.
- 9. Repeat steps 2–8 for each doubleword of data to be stored in memory.
- 10. Scan a DRET instruction into the MON\_INST register via JTAG.
- 11. Set the *MON INSTEXEC* bit via JTAG to execute the DRET.
- 12. Check for completion by checking the *MON\_INSTEXEC* bit via JTAG. When the DRET is complete, the processor has returned to Normal mode.

#### 20.5.4 N-Trace Packets

The processor can trace its internal instruction execution by using the N-Trace protocol. It uses the TrcData (3:0), TrcEnd, and TrcClk signals on the JTAG port (Section 20.5.1) to send N-Trace packets to an external debug tool. The processor supports the N-Trace packets shown in Table 20-15. All packets maintain a 4-bit code definition and output information that is a multiple of four bits.

Mnemonic Code **Description EXP**  $0,1,1,0,<\exp_id>$ Exception **LSEO** 0,1,1,1 Long Sequential Execution NOP 0.0.0.0 No Operation **NSEQ** 1,0,0,0,<seq #> Non-Sequential Operation **TPC** 0,1,0,0,counter> Target PC

Table 20-15 N-Trace Packet Types

The processor generates useful trace packets only in Normal mode (User, Supervisor, or Kernel mode). It does not generate trace packets (other than NOP) in Debug mode; instead, NOP packets are continuously output on the N-Trace interface. When the processor is at the instruction boundary before entering Debug mode, all packets that have been generated are output. The processor also finishes all pending system interface operations before entering Debug mode. When the processor leaves Debug mode, it generates a Target PC (TPC) trace packet to indicate the instruction address where the normal execution resumes.

The processor supports only one N-Trace mode (N-Trace Level 1 mode, with TPC packets at exceptions and indirect jumps). The mode is non-real time, which implies that the CPU pipeline stalls if the trace buffer fills. N-Trace is either on or off and does not have additional control options.

## 20.5.4.1 Exception (EXP)

- Mnemonic EXP <exp\_id>
- Code 0,1,1,0,<exp\_id>

The EXP packet is output when an exception occurs within the processor. The <exp\_id> field contains the Exception vector address taken. Bit 3 is equal to the *BEV* bit of the Status register. Bits 2:0 are an ID indicating the exception type.

| ID    | Exception   |
|-------|-------------|
| 0 0 0 | NMI         |
| 0 0 1 | Debug Break |
| 0 1 0 | Reserved    |
| 0 1 1 | Reserved    |
| 100   | TLB Refill  |
| 1 0 1 | XTLB Refill |
| 110   | Cache Error |
| 1 1 1 | Others      |

## 20.5.4.2 Long Sequential Execution (LSEQ)

- Mnemonic LSEQ
- Code 0,1,1,1

The LSEQ packet indicates that 256 instructions have been executed sequentially. This is the limit of the sequential instruction counter.

## 20.5.4.3 No Operation (NOP)

- Mnemonic NOP
- Code 0,0,0,0

The NOP packet is output if there are no other packets while trace is enabled. It is also output if trace is disabled.

## 20.5.4.4 Non-Sequential Operation (NSEQ)

- Mnemonic NSEQ <seq #>
- Code 1,0,0,0, <seq #>

The NSEQ packet indicates the current value of the 8-bit Trace instruction counter (IC). It is output when a branch, jump, or exception occurs. The <seq #> field is the count of instructions since the last NSEQ or LSEQ occurred; the count starts at 0.

## 20.5.4.5 Target PC (TPC)

- Mnemonic TPC program\_counter>
- Code 0,1,0,0,counter>

The TPC packet contains a 40-bit value representing the virtual address of:

- The target address of a Jump Register instruction after an NSEQ packet
- The new PC after an ERET instructi
- The starting trace location when trace reset is released
- The new PC when the processor leaves Debug mode whil N-Trace is enabled

## 20.5.4.6 N-Trace instruction summary

Table 20-16 summarizes the Trace instructions and the trace behavior that they create. The instructions are grouped according to the classifications that are defined as part of the N-Trace architecture. The instruction counter (IC) is a pointer that indicates the count of instructions after an NSEQ or TPC packet. This count starts at 0. The IC reported by a trace action is the IC of the instruction that caused the action.

Table 20-16 N-Trace Instruction Summary

| Instruction Set                  | Instruction or Group                                                                           | Trace Action <sup>1</sup>                                                                                               |
|----------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| CPU Instruction Set              | J, JAL (Action occurs in the delay slot)                                                       | NSEQ <ic>; IC = 0;</ic>                                                                                                 |
| CPU Instruction Set              | JR, JALR<br>(Action occurs in the delay slot)                                                  | NSEQ <ic>; IC = 0; TPC;</ic>                                                                                            |
| CPU Instruction Set              | PC-Relative Conditional Branches<br>(Action occurs in the delay slot for<br>Branch Taken case) | If (Branch Taken) NSEQ <ic>; IC = 0; Else (Not Taken) IC &lt;- IC + 1; If (IC = 256) LSEQ; IC = 0;</ic>                 |
| CPU Instruction Set              | Exceptions and SYSCALL, BREAK instructions                                                     | NSEQ <ic>; EXP<cause>; IC = 0;</cause></ic>                                                                             |
| CPU Instruction Set              | Conditional Traps                                                                              | If (Trap Taken) NSEQ <ic>; EXP<cause>; IC = 0; Else (Not Taken) IC &lt;- IC +; If (IC = 256) LSEQ; IC = 0;</cause></ic> |
| CPU Instruction Set              | All other instructions                                                                         | IC <- IC + 1; If (IC = 256)<br>LSEQ; IC = 0;                                                                            |
| CP0 Instruction Set              | ERET                                                                                           | NSEQ < IC >; IC = 0; TPC;                                                                                               |
| CP0 Instruction Set              | All other instructions                                                                         | IC <- IC + 1;<br>If (IC = 256) LSEQ; IC = 0;                                                                            |
| FPU Instruction Set              | Conditional Branches<br>(Action occurs in the delay slot for<br>Branch Taken case)             | If (Branch Taken) NSEQ <ic>; IC = 0; Else (Not Taken) IC &lt;- IC + 1; If (IC = 256) LSEQ; IC = 0;</ic>                 |
| FPU Instruction Set              | All other instructions                                                                         | IC <- IC + 1; If (IC = 256)<br>LSEQ; IC = 0;                                                                            |
| Debug Instructions               | Debug Break or Break instruction                                                               | NSEQ < IC >; IC = 0;                                                                                                    |
| Debug Instructions               | DRET                                                                                           | IC = 0; TPC;                                                                                                            |
| Debug Instructions               | All other instructions                                                                         | No action                                                                                                               |
| Note: 1. IC = instruction counte | r, a pointer indicating the number of instructi                                                | ons after an NSEQ or TPC packet.                                                                                        |

Table 20-17 shows an example of a Break instruction with an exception handler instruction indicated as the target.

Table 20-17 Trace Example #1

| IC | Instruction | Trace Packet(s)                  |
|----|-------------|----------------------------------|
| N  | Break       | NSEQ <n>; EXP<cause></cause></n> |
| 0  | Target      |                                  |
| 1  | Target + 1  |                                  |

For taken branches and Jump instructions, the PC is not redirected until the delay slot is executed. The NSEQ and IC reported is for the delay slot of the Branch instruction. Table 20-18 shows an example of a Branch instruction with a Target instruction target:

Table 20-18 Trace Example #2

| IC  | Instruction | Trace Packet(s) |
|-----|-------------|-----------------|
| N-1 | Branch      |                 |
| N   | Delay Slot  | NSEQ <n></n>    |
| 0   | Target      |                 |
| 1   | Target + 1  |                 |

Table 20-19 shows an example of a Jump Register instruction with a Target instruction and target address.

Table 20-19 Trace Example #3

| IC  | Instruction   | Trace Packet(s)                                  |
|-----|---------------|--------------------------------------------------|
| N-1 | Jump Register |                                                  |
| N   | Delay Slot    | NSEQ <n>; TPC<targetaddress></targetaddress></n> |
| 0   | Target        |                                                  |
| 1   | Target + 1    |                                                  |

For Branch instructions not taken, the delay slot is always part of the instruction flow. The NSEQ and IC reported include delay slots of all Branch instructions. delay slot is included even for branch-likely cases where the architecture does not include it. For branch-likely cases, the delay slot is treated as an NOP.

## Subblock Data Retrieval Order

A

Data block elements (bytes, halfwords, words, or doublewords) can be retrieved from storage in either sequential or subblock order. This appendix describes these retrieval methods, with an emphasis on subblock retrieval order.

*Note:* The VR5432 processor requires external memory systems to retrieve data in subblock order.

Sequential retrieval fetches data block elements in serial, or sequential, order. Figure A-1 shows an example of sequential retrieval, in which word 0 is taken first and word 3 is taken last.



Figure A-1 Retrieving a Data Block in Sequential Order

Subblock retrieval allows the system to define the retrieval order. Figure A-2 shows retrieval of a four-word block; the critical word at the target address is retrieved first (W2), followed by the remaining words. (The smallest data element of a block transfer is a doubleword.)



Figure A-2 Subblock Order Data Retrieval

The subblock ordering logic generates an address for each word as it is retrieved by executing a bitwise exclusive-OR (XOR) of the starting block address with the output of a binary counter that increments with each word, starting at word zero  $(00_2)$ . Using this scheme, Table A-1 through Table A-3 list subblock word retrieval for a four-word block, based on three different starting-block addresses:  $10_2$ ,  $11_2$ , and  $01_2$ . The subblock order is generated by an XOR of the subblock address  $(10_2, 11_2, \text{ and } 01_2)$  with the binary count of the word  $(00_2 \text{ through } 11_2)$ .

| Cycle | Starting Block<br>Address | Binary Count | Word<br>Retrieved |
|-------|---------------------------|--------------|-------------------|
| 1     | 10                        | 00           | 10                |
| 2     | 10                        | 01           | 11                |
| 3     | 10                        | 10           | 00                |
| 4     | 10                        | 11           | 01                |

Table A-1 Subblock Sequence: Address 102

 $Table \ A-2 \quad Subblock \ Sequence: \ Address \ 11_2$ 

| Cycle | Starting Block<br>Address | Binary Count | Word<br>Retrieved |
|-------|---------------------------|--------------|-------------------|
| 1     | 11                        | 00           | 11                |
| 2     | 11                        | 01           | 10                |
| 3     | 11                        | 10           | 01                |
| 4     | 11                        | 11           | 00                |

Table A-3 Subblock Sequence: Address 012

| Cycle | Starting Block<br>Address | Binary Count | Word<br>Retrieved |
|-------|---------------------------|--------------|-------------------|
| 1     | 01                        | 00           | 01                |
| 2     | 01                        | 01           | 00                |
| 3     | 01                        | 10           | 11                |
| 4     | 01                        | 11           | 10                |

# Comparing the VR4300, VR5000, and VR5432 Processors

B

Table B-1 compares the VR4300, VR5000, and VR5432 processor features.

Table B-1 VR4300, VR5000, and VR5432 Feature Compariso

| Feature                      | VR4300                          | VR5000                                                    | VR5432                                                                   |
|------------------------------|---------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------|
| Cache Algorithms             | Cached (write-back)<br>Uncached | Cached (write-back)<br>Cached (write-through)<br>Uncached | Cached (write-back) Cached (write-through) Uncached Accelerated uncached |
| Circuit Design<br>Technique  | Dynamic                         | Static                                                    | Static                                                                   |
| Coprocessor 0 Hazards        | Yes                             | Yes                                                       | No                                                                       |
| Data Cache<br>Array Size     | 8 KB                            | 32 KB                                                     | 32 KB                                                                    |
| Data Cache<br>Associativity  | Direct mapped                   | 2-way set associative                                     | 2-way set associative                                                    |
| Data Cache<br>Line Locking   | No                              | No                                                        | Yes (Lock bit/cache line)                                                |
| Data Cache<br>Line Size      | 16 bytes                        | 32 bytes                                                  | 32 bytes                                                                 |
| Data Cache<br>Parity Support | No                              | Yes                                                       | No                                                                       |

Table B-1 VR4300, VR5000, and VR5432 Feature Comparison (continued)

| Feature                                           | VR4300             | Vr5000                | VR5432                                                                                    |
|---------------------------------------------------|--------------------|-----------------------|-------------------------------------------------------------------------------------------|
| Hardware Debug<br>Features                        | JTAG Boundary Scan | No                    | JTAG Boundary Scan<br>N-Wire debug support<br>Hardware breakpoints<br>Instruction jamming |
| Instruction Cache<br>Array Size                   | 16 KB              | 32 KB                 | 32 KB                                                                                     |
| Instruction Cache<br>Associativity                | Direct-mapped      | 2-way set associative | 2-way set associative                                                                     |
| Instruction Cache Line Locking                    | No                 | No                    | Yes<br>(Lock bit/cache line)                                                              |
| Instruction Cache<br>Line Size                    | 32 bytes           | 32 bytes              | 32 bytes                                                                                  |
| Instruction Cache<br>Parity Support               | No                 | Yes                   | No                                                                                        |
| Instruction Fetch<br>Branch Prediction            | No                 | No                    | 4096 entries<br>2-bit saturating counter                                                  |
| Instruction Set<br>Architecture                   | MIPS III           | MIPS IV               | MIPS IV + Rotate<br>+ DSP<br>(Integer MAC, etc.)<br>+ Media                               |
| Load/Store<br>Architecture                        | Blocking           | Blocking              | Nonblocking<br>hits under misses<br>Up to 4 outstanding D-<br>cache misses                |
| Performance Counters<br>(Software/Code<br>Tuning) | No                 | No                    | Two 32-bit counters<br>Selectable any 2 of 16<br>different events                         |
| Physical Address<br>Size                          | 32 bits            | 36 bits               | 36 bits internal; 32 bits external                                                        |
| Power-On<br>Configuration Modes                   | Dedicated pins     | Scan-in boot ROM      | Dedicated pins                                                                            |
| Secondary Cache<br>Support                        | No                 | Yes                   | No                                                                                        |

Table B-1 VR4300, VR5000, and VR5432 Feature Comparison (continued)

| Feature                                   | VR4300                                                   | VR5000                                                   | VR5432                                                                            |
|-------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------|
| Superscalar<br>(Execution Units)          | Scalar (Single Issue)                                    | Limited 2-way<br>(1 Integer<br>+ 1 Floating Point)       | Symmetrical 2-way (2 Integer + 2 Floating Point + 1 Load/Store + 1 MAC + 1 Media) |
| System Interface<br>Clock Divisors        | 1, 1.5, 2, 3                                             | 2, 3, 4, 5, 6, 7, 8                                      | 2, 2.5, 3, 4                                                                      |
| System Interface<br>Parity Support        | No                                                       | Yes                                                      | No                                                                                |
| System Interface<br>Protocol              | R4000-like<br>(Removed Unused<br>Encodings)              | R4000 +<br>Additional Write<br>Modes                     | R5000 +<br>Split Transactions, or<br>R4000-like (in VR4300<br>Emulation mode)     |
| System Interface<br>Width                 | 32 bits address/data<br>multiplexed                      | 64 bits + parity<br>address/data<br>multiplexed          | 32 bits + parity<br>address/data<br>multiplexed                                   |
| TLB<br>Data Micro-TLB                     | No                                                       | 2 entries<br>(4 KB fixed page size)                      | 4 entries<br>(4 KB–16 MB variable<br>page sizes)                                  |
| TLB<br>Instruction Micro-<br>TLB          | 2 entries<br>(4 KB fixed page size)                      | 2 entries<br>(4 KB fixed page size)                      | 4 entries<br>(4 KB – 16 MB variable<br>page sizes)                                |
| TLB<br>Joint (2nd Level)                  | 32 double entries<br>(4 KB–16 MB variable<br>page sizes) | 48 double entries<br>(4 KB–16 MB variable<br>page sizes) | 48 double entries<br>(4 KB–16 MB variable<br>page sizes)                          |
| Virtual Address<br>Size (largest segment) | 40 bits                                                  | 40 bits                                                  | 40 bits                                                                           |

## PLL Analog Power Filtering

C

For noisy module environments, a phase-locked loop (PLL) filter circuit, as shown in Figure C-1, is recommended. In addition, the configuration shown in Figure C-2 is required for PLLCap input.



Figure C-1 PLL Filter Circuit



Figure C-2 PLLCap Circuit

R1 = 1 KOhm, C1 = 400 pF, and C2 = 40 pF. All values shown are nominal. Minimum and maximum values are TBD. All components should be placed as closely as possible to the indicated pins.

## Instruction Hazards

This chapter identifies R5432 instruction hazards that occur with certain instruction and event combinations (such as pipeline delays, cache misses, interrupts, and exceptions). These hazards can cause unpredictable system behavior and malfunctions.

Most hazards result from instructions modifying and reading state in different pipeline stages. Such hazards are defined between instruction pairs, not on a single instruction in isolation. Other hazards are associated with instruction restartability in the presence of exceptions.

For the following code hazards, the behavior is undefined and unpredictable.

- Any instruction that would modify the PageMask, EntryHi, EntryLo0, EntryLo1, or Random CP0 registers should not be followed by TLBWR instruction. There should be at least two integer instruction between the register modification and the TLBWR instruction
- Any instruction that would modify the PageMask, EntryHi, EntryLo0, EntryLo1, or Index CP0 registers should not be followed by TLBWI instruction. There should be at least two integer instructions between the register modification and the TLBWI instruction.
- Any instruction that would modify the Index CP0 register or the contents of the JTLB should not be followed by a TLBR instruction.
   There should be at least two integer instructions between the register modification and the TLBR instruction
- Any instruction that would modify the PageMask or EntryHi CP0
  registers or the contents of the JTLB should not be followed by a
  TLBP instruction. There should be at least two integer instructions
  between the register modification and the TLBP instruction.
- Any instruction that would modify the EPC, ErrorEPC, or Status CP0
  registers should not be followed by an ERET instruction. There
  should be at least two integer instructions between the register
  modification and the ERET instruction.
- A Branch or Jump instruction is not allowed in the delay slot o another Branch/Jump instruction. This sequence is illegal in th MIPS architecture.
- The two instructions preceding a DIV, DIVU, DDIV, DDIVU, MULT, MULTU, DMULT, or DMULTU instruction should not read the HI o LO registers. There should be at least two integer instruction between the register read and the register modification

## Index

#### address space identifier (ASID) ... 46 address spaces 64-bit translation of ... 50 address space identifier (ASID) ... 46 physical ... 47 Numerics virtual ... 46 32-bit virtual-to-physical translation of ... 47 addressing ... 101 addresses ... 45 data format ... 10 addressing instructions ... 321 and data formats ... 10 operands, in 64-bit mode ... 327 big-endian ... 10 single-precision FP format ... 159 Kernel mode ... 56 32-bit mode little-endian ... 10 address space ... 17 Supervisor mode ... 53 address translation ... 81 User mode ... 51 FPU operations ... 150 virtual address translation ... 81 TLB entry format ... 64 See also address spaces 64-bit array, page table entry (PTE) ... 94 addressing ... 101 ASID. See address space identifier bus, address and data ... 22 data format ... 10 В double-precision FP format ... 159 Bad Virtual Address register (BadVAddr) ... 95 floating-point registers ... 153 big-endian, byte addressing ... 10, 166 operations ... 327 binary fixed-point format ... 161 virtual-to-physical address translation ... 50 bit definition of 64-bit mode ERL ... 51, 53, 56, 101 32-bit operands, handling of ... 327 EXL ... 51, 53, 56, 101, 104, 113 address space ... 17 IE ... 101 address translation ... 81 KSU ... 51, 53, 56 FPU operations ... 150 KX ... 56, 101 TLB entry format ... 64 SX ... 53, 101 UX ... 51, 101 branch delay ... 34

A

address cycles ... 206

Address Error exception ... 123

| Branch instructions, CPU 9                | signals 24                                                                                               |  |  |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--|
| Branch instructions, FPU 167              | cold reset 307                                                                                           |  |  |
| Break or Trigger I/O (BkTgIO*) Signal 762 | Compare instructions, FPU 167<br>Compare register 96                                                     |  |  |
| Breakpoint exception 131                  |                                                                                                          |  |  |
| Bus Error exception 128                   | compatibility                                                                                            |  |  |
| byte addressing                           | DEC VAX 10                                                                                               |  |  |
| big-endian 10, 166                        | iAPX x86 10                                                                                              |  |  |
| little-endian 10, 166                     | IBM 370 10                                                                                               |  |  |
|                                           | MC68000 10                                                                                               |  |  |
| C                                         | computational instructions, CPU 9                                                                        |  |  |
| Cache Error (CacheErr) register 110       | 64-bit operations 327                                                                                    |  |  |
| Cache Error exception 127                 | formats 326                                                                                              |  |  |
| Cache Error exception process 114         | computational instructions, FPU                                                                          |  |  |
| Cause register 102                        | floating-point 167                                                                                       |  |  |
| central processing unit (CPU)             | Config register 77                                                                                       |  |  |
| data formats and addressing 10            | Context register 94                                                                                      |  |  |
| exception processing 91                   | Control/Status register, FPU 153, 155                                                                    |  |  |
| See also exception processing, CPU        | conversion instructions, FPU 166                                                                         |  |  |
| instruction formats 8                     | coprocessor instructions 9 Coprocessor Unusable exception 133 Count register 95                          |  |  |
| instruction set                           |                                                                                                          |  |  |
| overview 8                                |                                                                                                          |  |  |
| instructions. See instructions, CPU       | CP0. See System Control Coprocessor                                                                      |  |  |
| interrupts 143                            | csseg 56                                                                                                 |  |  |
| See also interrupts, CPU                  |                                                                                                          |  |  |
| memory management                         | D                                                                                                        |  |  |
| See also memory management                | Data Access Breakpoint 754                                                                               |  |  |
| operating modes 17                        | Data Breakpoint Address Mask register 758                                                                |  |  |
| registers                                 | Data Breakpoint Address register 757                                                                     |  |  |
| See also registers, CPU                   | Data Breakpoint Control/Status register 755                                                              |  |  |
| System Control Coprocessor (CP0) 63       | Data Breakpoint Data Mask register 759  Data Breakpoint Data register 758  data cycles 206  data formats |  |  |
| transfers between FPU and CPU 165         |                                                                                                          |  |  |
| ckseg0 62                                 |                                                                                                          |  |  |
| ckseg1 62                                 |                                                                                                          |  |  |
| ckseg3 62                                 | and addressing 10                                                                                        |  |  |
| cksseg 62                                 | byte ordering 10                                                                                         |  |  |
| Clock interface 313                       | data identifiers 243                                                                                     |  |  |
|                                           |                                                                                                          |  |  |

data rate ... 237 Hardware Breakpoint ... 740 DBA ... 757 Hardware Breakpoint registers ... 779 DBAM ... 758 Instruction Breakpoint Address Mask register ... 753 DBC ... 755 Instruction Breakpoint Address register ... 753 DBD ... 758 Instruction Breakpoint Control/Status register DBDM ... 759 ... 752 DBREAK ... 744 Instruction-Address Breakpoint ... 751 DDATA0 ... 750 Internal Access ... 738, 741, 743 DDATA1 ... 751 JTAG Boundary Scan register ... 769 Debug JTAG Bypass register ... 768 Board Connector ... 763 JTAG Instruction register ... 767 Break or Trigger I/O (BkTgIO\*) signal ... 762 JTAG Port signals ... 760 Data Access Breakpoint ... 754 JTAG-Accessible registers ... 738, 741, 766 Data Breakpoint Address Mask register ... 758 Monitor ... 741 Data Breakpoint Address register ... 757 Monitor Data register ... 777 Data Breakpoint Control/Status register ... 755 Monitor example ... 779 Data Breakpoint Data Mask register ... 759 Monitor Instruction register ... 776 Data Breakpoint Data register ... 758 N-Trace instruction summary ... 782 Debug Break ... 739 N-Trace packets ... 780 Debug Data Monitor 0 and Monitor Data N-Trace System register ... 778 register ... 750 N-Wire and N-Trace functions ... 759 Debug Data Monitor 1 register ... 751 Processor Type register ... 770 Debug Exception PC register ... 750 Reset Mode (RMode\*) signal ... 761 Debug exception vector ... 739 Trigger ... 741 Debug instructions ... 739, 744 Trigger Event ... 741 Debug mode ... 739, 742 DEC VAX, compatibility with ... 10 Debug Mode Enable (DME) Bit ... 747 Divide registers, CPU ... 6 Debug module ... 738, 740 Division by Zero exception ... 181 Debug Module Control register ... 772 DM\_CONTROL ... 772 Debug module reset ... 740 DM\_SYSTEM ... 771 Debug Module System register ... 771 DR0 ... 747 Debug Register Control register ... 747 DR1 ... 750 Debug registers ... 738, 740, 745 DR12 ... 757 Debug Reset ... 740 DR13 ... 758 Debug mode registers ... 740 DR14 ... 758 External Access ... 738, 740, 759 DR15 ... 759 Features ... 737

| DR2 750                                             | TLB 124                                         |  |
|-----------------------------------------------------|-------------------------------------------------|--|
| DR3 751                                             | Trap 129                                        |  |
| DR4 752                                             | exception vector location                       |  |
| DR5 755                                             | Reset 115                                       |  |
| DR8 753                                             | exception processing, FPU                       |  |
| DR9 753                                             | exception types                                 |  |
| DRET 744                                            | Division by Zero 181                            |  |
|                                                     | Inexact Operation 179                           |  |
| _                                                   | Invalid Operation 180                           |  |
| E                                                   | Overflow 181                                    |  |
| EntryHi register 64, 75                             | overview 174                                    |  |
| EntryLo register 72                                 | Underflow 181                                   |  |
| EntryLo0 register 64, 72                            | Unimplemented Exception 183                     |  |
| EntryLo1 register 64, 72                            | flags 176                                       |  |
| ERL bit 51, 53, 56, 101                             | saving and restoring state 184                  |  |
| Error Exception Program Counter (ErrorEPC)          | trap handlers 184                               |  |
| register 112                                        | Exception Program Counter (EPC) register 104    |  |
| exception processing, CPU                           | EXL bit 51, 53, 56, 101, 104, 113               |  |
| exception handler flowcharts 136                    | EXP 781                                         |  |
| exception types                                     | External Access 738, 740, 759                   |  |
| Address Error 123                                   |                                                 |  |
| Breakpoint 131                                      | TD                                              |  |
| Bus Error 128                                       | F                                               |  |
| Cache Error 127                                     | features                                        |  |
| Cache Error exception process 114                   | Floating-Point Unit (FPU) 150                   |  |
| Coprocessor Unusable 133                            | Floating-Point exception 134                    |  |
| Floating-Point 134                                  | Floating-Point General-Purpose registers (FGRs) |  |
| general exception process 114                       | 151                                             |  |
| Integer Overflow 129                                | Floating-Point registers (FPRs) 153             |  |
| Interrupt 135                                       | Floating-Point Unit (FPU)                       |  |
| Nonmaskable Interrupt (NMI) exception               | designated as CP1 16, 149                       |  |
| process 114                                         | exception types 174                             |  |
| overview 113                                        | See also exception processing, FPU,             |  |
| Reserved Instruction 132                            | exception types                                 |  |
| Reset 119                                           | features 16, 150                                |  |
| Reset exception process 113                         | formats                                         |  |
| Soft Reset 121                                      | binary fixed-point 161                          |  |
| Soft Reset exception process 114<br>System Call 130 | floating-point 159                              |  |
|                                                     |                                                 |  |

| instruction execution cycle time 169          | reset signal description 307, 311                |
|-----------------------------------------------|--------------------------------------------------|
| instruction pipeline 169                      | warm reset 307, 310                              |
| See also pipeline, FPU                        | Instruction Breakpoint Address Mask register 753 |
| instruction set, overview 162                 | Instruction Breakpoint Address register 753      |
| overview 149                                  | instruction formats, CPU                         |
| programming model 150                         | types of 8                                       |
| transfers between FPU and CPU 165             | instruction set architecture (ISA)               |
| transfers between FPU and memory 165          | overview 8                                       |
| FPU. See Floating-Point Unit                  | instruction set, CPU                             |
|                                               | overview 8                                       |
| G                                             | See also instructions, CPU                       |
|                                               | instruction set, FPU 162                         |
| general exception handler 137                 | Instruction-Address Breakpoint 751               |
|                                               | instructions, CPU                                |
| process 114                                   | branch 9                                         |
| servicing guidelines 138                      | computational 9                                  |
|                                               | 64-bit operations 327                            |
| Н                                             | formats 326                                      |
| hardware                                      | coprocessor 9                                    |
| interlocks 166                                | jump 9                                           |
| interrupts 143                                | load                                             |
| Hardware Breakpoint 740                       | defining access types 323                        |
| Hardware Breakpoint registers 779             | overview 9                                       |
|                                               | store                                            |
| I                                             | defining access types 323                        |
|                                               | overview 9                                       |
| iAPX x86, compatibility with 10               | System Control Coprocessor (CP0) 9               |
| IBA 753                                       | translation lookaside buffer (TLB) 83            |
| IBAM 753                                      | instructions, FPU                                |
| IBC 752                                       | branch 167                                       |
| IBM 370, compatibility with 10                | compare 167                                      |
| IE bit 101                                    | computational 167                                |
| Implementation/Revision register, FPU 153–154 | conversion 166                                   |
| Index register 70                             | load 165                                         |
| Initialization interface                      | move 165                                         |
| cold reset 307, 309                           | store 165                                        |
| power-on reset 308                            | Integer Overflow exception 129                   |

| interlocks, hardware 166                 | xkseg 62                                         |  |  |  |
|------------------------------------------|--------------------------------------------------|--|--|--|
| Internal Access 738, 741, 743            | xksseg 61                                        |  |  |  |
| Interrupt exception 135                  | xkuseg 61                                        |  |  |  |
| Interrupt interface, signals 27          | kseg0 60                                         |  |  |  |
| Interrupt register 143–146               | kseg1 60                                         |  |  |  |
| interrupts, CPU                          | kseg3 60                                         |  |  |  |
| accessing 143                            | ksseg 60                                         |  |  |  |
| hardware 143                             | KSU bit 51, 53, 56                               |  |  |  |
| Nonmaskable Interrupt (NMI) 143          | kuseg 59                                         |  |  |  |
| Invalid Operation exception 180          | KX bit 56, 101                                   |  |  |  |
| J                                        | L                                                |  |  |  |
| Joint Test Action Group (JTAG) interface | latency                                          |  |  |  |
| signals 26                               | external response 243                            |  |  |  |
| JTAG Boundary Scan register 769          | FPU operation 169                                |  |  |  |
| JTAG Bypass register 768                 | release 243                                      |  |  |  |
| JTAG Instruction register 767            | little-endian, byte addressing 10, 166           |  |  |  |
| JTAG port signals 760                    | load delay 166                                   |  |  |  |
| JTAG test access port 759                | Load instructions, CPU                           |  |  |  |
| JTAG-Accessible registers 738, 741, 766  | defining access types 323                        |  |  |  |
| Jump instructions, CPU 9                 | overview 9                                       |  |  |  |
|                                          | Load instructions, FPU 165                       |  |  |  |
| K                                        | Load Linked Address (LLAddr) register 80         |  |  |  |
|                                          | LSEQ 781                                         |  |  |  |
| Kernel mode                              |                                                  |  |  |  |
| and exception processing 92              | M                                                |  |  |  |
| ckseg0 62                                |                                                  |  |  |  |
| ckseg1 62                                | master state 209                                 |  |  |  |
| ckseg3 62                                | MC68000, compatibility with 10                   |  |  |  |
| cksseg 62                                | memory management                                |  |  |  |
| kseg0 60                                 | address spaces 45                                |  |  |  |
| kseg1 60                                 | addressing 17                                    |  |  |  |
| kseg3 60 memory management unit (MM      |                                                  |  |  |  |
| ksseg 60 register numbers 69             |                                                  |  |  |  |
| kuseg 59                                 | registers. See registers, CPU, memory management |  |  |  |
| operations 56                            | System Control Coprocessor (CP0) 63              |  |  |  |
| xkphys 61                                | bystem control coprocessor (Cr 0) 05             |  |  |  |

| MFDR 745                              | physical address space 47                         |  |  |
|---------------------------------------|---------------------------------------------------|--|--|
| MON_DATA 750, 777                     | pipeline                                          |  |  |
| MON_INST 776                          | branch delay 34                                   |  |  |
| Monitor 741, 779                      | cycle time 169                                    |  |  |
| Move instructions, FPU 165            | overview 169                                      |  |  |
| MTDR 745                              | pipelined writes 219                              |  |  |
| Multiply registers, CPU 6             | power-on reset 308                                |  |  |
|                                       | Processor Revision Identifier (PRId) register 76  |  |  |
| N                                     |                                                   |  |  |
| NMI 122, 143                          | R                                                 |  |  |
| Nonmaskable Interrupt (NMI) exception | Random register 71                                |  |  |
| handling 142                          | registers, CPU                                    |  |  |
| process 114                           | exception processing                              |  |  |
| NOP 781                               | Bad Virtual Address (BadVAddr) 95                 |  |  |
| Normal Mode 741                       | Cache Error (CacheErr) 110                        |  |  |
| NSEQ 782                              | Cause 102                                         |  |  |
| N-Trace 759                           | Compare 96                                        |  |  |
| N-Trace Instruction summary 782       | Config 77                                         |  |  |
| N-Trace packets 780                   | Context 94                                        |  |  |
| N-Trace System register 778           | Count 95                                          |  |  |
| null request 231                      | Error Exception Program Counter<br>(ErrorEPC) 112 |  |  |
| N-Wire 759                            | Exception Program Counter (EPC) 104               |  |  |
| - · · · · · · · · · · · · · · · · ·   | Load Linked Address (LLAddr) 80                   |  |  |
| 0                                     | Parity Error (PErr) 109                           |  |  |
|                                       | Processor Revision Identifier (PRId) 76           |  |  |
| operating modes 17                    | register numbers 93                               |  |  |
| Kernel mode 56                        | Status 97                                         |  |  |
| User mode 51                          | TagHi 80                                          |  |  |
| OptionR43K* signal 19, 28, 253        | TagLo 80                                          |  |  |
| Overflow exception 181                | XContext 105                                      |  |  |
|                                       | Interrupt 143–146                                 |  |  |
| P                                     | memory management                                 |  |  |
| page table entry (PTE) array 94       | EntryHi 64, 75<br>EntryLo 72<br>EntryLo0 64, 72   |  |  |
| PageMask register 64, 72              |                                                   |  |  |
| Parity Error (PErr) register 109      |                                                   |  |  |
| PClock 313                            | EntryLo1 64, 72                                   |  |  |
| 1 CIOCK J1J                           | Index 70                                          |  |  |

| PageMask 64, 72                           | handling 142                     |  |  |
|-------------------------------------------|----------------------------------|--|--|
| Random 71                                 | overview 121                     |  |  |
| Wired 71, 74                              | process 114                      |  |  |
| overview 6                                | sseg 55                          |  |  |
| System Control Coprocessor (CP0) 63       | Status register                  |  |  |
| registers, FPU                            | access states 101                |  |  |
| Control/Status 153, 155                   | format 97                        |  |  |
| Floating-Point (FPRs) 153                 | operating modes 101              |  |  |
| Floating-Point General-Purpose (FGRs) 151 | Store instructions, CPU          |  |  |
| Implementation/Revision 153-154           | defining access types 323        |  |  |
| requests 198                              | overview 9                       |  |  |
| requests. See System interface            | Store instructions, FPU 165      |  |  |
| Reserved Instruction exception 132        | subblock ordering 250            |  |  |
| Reset exception                           | Supervisor mode                  |  |  |
| handling 142                              | csseg 56                         |  |  |
| overview 119                              | sseg 55                          |  |  |
| process 113                               | suseg 55                         |  |  |
| Reset mode (RMode*) signal 761            | xsseg 55                         |  |  |
| resets                                    | xsuseg 55                        |  |  |
| cold 307, 309                             | suseg 55                         |  |  |
| power-on 308                              | SX bit 53, 101                   |  |  |
| warm 307, 310                             | SysClock 313                     |  |  |
| resident debugger 741                     | System Call exception 130        |  |  |
|                                           | System Control Coprocessor (CP0) |  |  |
| S                                         | instructions 9                   |  |  |
| sequential ordering 250                   | register numbers 63              |  |  |
| shutdown 100                              | registers                        |  |  |
| signals                                   | used in exception processing 93  |  |  |
| Clock interface 24                        | System interface                 |  |  |
| descriptions 19                           | addressing conventions 250       |  |  |
| Interrupt interface 27                    | buses 188                        |  |  |
| JTAG interface 26                         | commands                         |  |  |
| request cycle control signals 208, 268    | overview 243                     |  |  |
| System interface 21                       | read requests 245                |  |  |
| slave state 209                           | syntax 244                       |  |  |
| Soft Reset exception                      | write requests 246               |  |  |
| bott reset enception                      | data identifiers                 |  |  |

| overview 243                            | read request 196, 256                          |  |  |
|-----------------------------------------|------------------------------------------------|--|--|
| data identifiers, syntax 244, 248       | write request 197, 257                         |  |  |
| data rate 237                           | request 211                                    |  |  |
| data rate control                       | control signals 208, 268                       |  |  |
| data transfer patterns 237, 297, 298    | rules 194, 255                                 |  |  |
| independent transmissions on SysAD bus  | sequential ordering 250                        |  |  |
| 242                                     | signals 21                                     |  |  |
| external request protocols              | slave state 209, 269                           |  |  |
| arbitration request 228, 283            | subblock ordering 250                          |  |  |
| null request 231, 287                   | write reissue 219                              |  |  |
| overview 227, 281                       |                                                |  |  |
| read request 229, 286                   | T.                                             |  |  |
| write request 232, 290, 291, 293, 294,  | T                                              |  |  |
| 296, 297, 298, 299, 300, 302, 304, 306  | TagHi register 80                              |  |  |
| external requests                       | TagLo register 80                              |  |  |
| null request 231, 287                   | Test Features 737                              |  |  |
| overview 257                            | TLB Invalid exception 125                      |  |  |
| read request 199                        | TLB Modified exception 126                     |  |  |
| read response request 200, 259          | TLB Refill exception 124                       |  |  |
| write request 200, 259                  | TLB/XTLB Miss exception handler 139            |  |  |
| handling requests                       | TLB/XTLB Refill exception servicing guidelines |  |  |
| load miss 201–202, 261                  | 140                                            |  |  |
| store hit 203, 262                      | TPC 782                                        |  |  |
| store miss 202-203, 262                 | translation lookaside buffer (TLB)             |  |  |
| uncached loads or stores 203, 263       | and memory management 41                       |  |  |
| independent transmission 242            | entry formats 64                               |  |  |
| issue cycles 206, 266                   | exceptions 124                                 |  |  |
| latency 243                             | instructions 83                                |  |  |
| master state 209, 269                   | misses 83, 94, 136                             |  |  |
| null request 231                        | page attributes 61                             |  |  |
| pipelined writes 219                    | shutdown 100                                   |  |  |
| processor internal address map 251      | translation, virtual to physical               |  |  |
| processor request protocols             | 64-bit 50                                      |  |  |
| cluster flow control 216, 218, 276, 277 | Trap exception 129                             |  |  |
| read request 212, 272                   | TRCSYS 778                                     |  |  |
| write request 214, 274                  | Trigger 741                                    |  |  |
| processor requests                      | Trigger event 741                              |  |  |
| overview 194–195, 255–256               |                                                |  |  |

```
U
Underflow exception ... 181
Unimplemented exception ... 183
useg ... 51, 52
User mode
     operations ... 51
     useg ... 52
     xuseg ... 52
UX bit ... 51, 101
\mathbf{V}
virtual address space ... 46
virtual memory
     hits and misses ... 42
     mapping ... 17
     virtual address translation ... 81
VR4300 compatibility mode ... xvi, 19, 28, 253, 265
W
warm reset ... 307, 310
Wired register ... 71, 74
write reissue ... 219
X
XContext register ... 105
xkphys ... 61
xkseg ... 62
xksseg ... 61
xkuseg ... 61
xsseg ... 55
```

xsuseg ... 55 xuseg ... 51, 52



Some of the information contained in this document may vary from country to country. Before using any NEC product in your application, please contact a representative from the NEC office in your country to obtain a list of authorized representatives and distributors who can verify the following:

|   | Device | avail | labilitv |
|---|--------|-------|----------|
| _ | D01100 | avan  | iasiiity |

- Ordering information
- □ Product release schedule
- Availability of related technical literature
- □ Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

In addition, trademarks, export restrictions, and other legal issues may also vary from country to country.

#### **NEC Electronics Inc. (U.S.)**

Santa Clara Tel: 800-366-9782 Fax: 800-729-9288

#### **NEC Electronics (Germany) GmbH**

Duesseldorf, Germany Tel: 0211-65 03 02 Fax: 0211-65 03 490

#### **NEC Electronics (UK) Ltd.**

Milton Keynes, UK Tel: 01908-691-133 Fax: 01908-670-290

#### NEC Electronics Italiana s.r.l.

Milano, Italy Tel: 02-66 75 41 Fax: 02-66 75 42 99

#### **NEC Electronics (Germany) GmbH**

Benelux Office

Eindhoven, the Netherlands

Tel: 040-2445845 Fax: 040-2444580

#### **NEC Electronics (France) S.A.**

Velizy-Villacoublay, France Tel: 01-30-67 58 00 Fax: 01-30-67 58 99

#### **NEC Electronics (France) S.A.**

Spain Office Madrid, Spain Tel: 01-504-2787 Fax: 01-504-2860

#### **NEC Electronics (Germany) GmbH**

Scandinavia Office Taeby, Sweden Tel: 08-63 80 820 Fax: 08-63 80 388

#### **NEC Electronics Hong Kong Ltd.**

Hong Kong Tel: 2886-9318 Fax: 2886-9022/9044

#### **NEC Electronics Hong Kong Ltd.**

Seoul Branch Seoul, Korea Tel: 02-528-0303 Fax: 02-528-4411

## **NEC Electronics Singapore Pte.**

Ltd.

United Square, Singapore 1130

Tel: 253-8311 Fax: 250-3583

#### **NEC Electronics Taiwan Ltd.**

Taipei, Taiwan Tel: 02-719-2377 Fax: 02-719-5951

#### **NEC do Brasil S.A.**

Sao Paulo-SP,Brasil Tel: 011-889-1680 Fax: 011-889-1689

## NEC

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document. NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features. NEC devices are classified into the following three quality grades: "Standard," "Special," and "Specific." The Specific quality grade applies only to devices developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers may check the quality grade of each device before using it in a particular application. Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots. Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anticrime systems, safety equipment (not specifically designed for life support). Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc. The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's data sheets or data books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

In North America: No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics Inc. (NECEL). The information in this document is subject to change without notice. All devices sold by NECEL are covered by the provisions appearing in NECEL Terms and Conditions of Sales only, including the limitation of liability, warranty, and patent provisions. NECEL makes no warranty, express, statutory, implied or by description, regarding information set forth herein or regarding the freedom of the described devices from patent infringement. NECEL assumes no responsibility for any errors that may appear in this document. NECEL makes no commitments to update or to keep current information contained in this document. The devices listed in this document are not suitable for use in applications such as, but not limited to, aircraft control systems, aerospace equipment, submarine cables, nuclear reactor control systems and life support systems. "Standard" quality grade devices are recommended for computers, office equipment, communication equipment, test and measurement equipment, machine tools, industrial robots, audio and visual equipment, and other consumer products. For automotive and transportation equipment, traffic control systems, anti-disaster and anti-crime systems, it is recommended that the customer contact the responsible NECEL salesperson to determine the reliability requirements for any such application and any cost adder. NECEL does not recommend or approve use of any of its products in life support devices or systems or in any application where failure could result in injury or death. If customers wish to use NECEL devices in applications not intended by NECEL, customers must contact the responsible NECEL salespeople to determine NECEL's willingness to support a given application.