**EEL 3701C: Digital Logic & Computer Systems** University of Florida Revision 0

Department of Electrical & Computer Engineering

Lab 2 Report: MSI Circuits Page 1/13

Zhou, Emilee Class #: <11195> Keith Khadar February 17, 2025

## REQUIREMENTS NOT MET

N/A

## VIDEO FILE LINK

https://drive.google.com/file/d/15XCk-p2LTxNXuliOADmf0P1iI8 1zABs/view?usp=sharing

#### PROBLEMS ENCOUNTERED

There were no problems encountered.

## **FUTURE WORK/APPLICATIONS**

This lab primarily focused on the functions and uses of the MUX and Decoder (Hex to Seven-Segment Display), these components have several applications in constructing more complex circuits such as in future labs, with the counter and flip flops.

Zhou, Emilee

Page 2/13

## Lab 2 Report: MSI Circuits

# PRE-LAB QUESTIONS OR EXERCISES

#### PART 1: INTRODUCTION TO MULTIPLEXERS

Table 1: Truth Table for Part 1

| S0 | D1 | D0 | Y |
|----|----|----|---|
| 0  | *  | 0  | 0 |
| 0  | *  | 1  | 1 |
| 1  | 0  | *  | 0 |
| 1  | 1  | *  | 1 |

SOP: Y = /S0\*D0 + S0\*D1

POS: Y = (S0 + D0)\*(/S0 + D1)

Table 2: Voltage Table for Part 1

| S0 (H) | D1 (H) | D0 (L) | Y(L) |
|--------|--------|--------|------|
| L      | *      | Н      | Н    |
| L      | *      | L      | L    |
| Н      | L      | *      | Н    |
| Н      | Н      | *      | L    |



Figure 1: 2-input MUX Block Diagram

Description: 2-input MUX

Zhou, Emilee Class #: <11195> Keith Khadar

February 17, 2025

Page 3/13

## Lab 2 Report: MSI Circuits

Lab 2 Part 1

Name: Emilee Zhou

Class #: 11195

Pl's Name: Keith Khadar



Figure 2: 2-input MUX BDF for Part 1



Figure 3: Function Simulation for Part 1

Zhou, Emilee

Page 4/13

Lab 2 Report: MSI Circuits



Figure 4: Switch and LED Legends for Part 1

## PART 2: FOUR-INPUT MULTIPLEXER DESIGN

Table 3: Truth Table for Part 2

| <b>S1</b> | S0 | <b>D3</b> | <b>D2</b> | <b>D1</b> | <b>D0</b> | Y |
|-----------|----|-----------|-----------|-----------|-----------|---|
| 0         | 0  | *         | *         | *         | 0         | 0 |
| 0         | 0  | *         | *         | *         | 1         | 1 |
| 0         | 1  | *         | *         | 0         | *         | 0 |
| 0         | 1  | *         | *         | 1         | *         | 1 |
| 1         | 0  | *         | 0         | *         | *         | 0 |
| 1         | 0  | *         | 1         | *         | *         | 1 |
| 1         | 1  | 0         | *         | *         | *         | 0 |
| 1         | 1  | 1         | *         | *         | *         | 1 |

**POS:** Y = (/S1 + /S0 + D0)\*(/S1 + S0 + D1)\*(S1 + /S0 + D2)\*(S1 + S0 + D3)

SOP:  $Y = \frac{S1*}{S0*D0} + \frac{S1*S0*D1}{S0*D1} + \frac{S1*}{S0*D2} + \frac{S1*S0*D3}{S0*D1}$ 

Page 5/13

Revision 0
Lab 2 Report: MSI Circuits

Table 4: Voltage Table for Part 2

| <b>S1(H)</b> | S0(H) | <b>D3(H)</b> | <b>D2</b> (L) | <b>D1(H)</b> | <b>D0</b> (L) | Y(H)    |
|--------------|-------|--------------|---------------|--------------|---------------|---------|
| ${f L}$      | L     | *            | *             | *            | Н             | ${f L}$ |
| $\mathbf{L}$ | L     | *            | *             | *            | L             | Н       |
| $\mathbf{L}$ | Н     | *            | *             | L            | *             | L       |
| L            | Н     | *            | *             | Н            | *             | Н       |
| H            | L     | *            | Н             | *            | *             | L       |
| H            | L     | *            | L             | *            | *             | H       |
| Н            | Н     | L            | *             | *            | *             | L       |
| H            | Н     | H            | *             | *            | *             | H       |



Figure 5: 4-input MUX Block Diagram for Part 2



Figure 6: 4-input MUX Diagram for Part 2

Page 6/13

Department of Electrical & Computer Engineering

Revision 0

Lab 2 Report: MSI Circuits



Figure 7: 4-input MUX BDF for Part 2



Figure 8: BDF with programmed pins for Part 2

| Node Name                 | Direction | Location | I/O Bank | VREF Group | Fitter Location | I/O Standard | Reserved | Current Strength | Slew Rate   | Dif |
|---------------------------|-----------|----------|----------|------------|-----------------|--------------|----------|------------------|-------------|-----|
| <u></u> D0                | Input     | PIN_AA7  | 3        | B3_N0      | PIN_AA7         | 2.5 V        |          | 12mA (default)   |             |     |
| <u></u> D1                | Input     | PIN_AA6  | 3        | B3_N0      | PIN_AA6         | 2.5 V        |          | 12mA (default)   |             |     |
| <u></u> D2                | Input     | PIN_AA5  | 3        | B3_N0      | PIN_AA5         | 2.5 V        |          | 12mA (default)   |             |     |
| <b>₽</b> D3               | Input     | PIN_AB3  | 3        | B3_N0      | PIN_AB3         | 2.5 V        |          | 12mA (default)   |             |     |
| <u></u> S0                | Input     | PIN_Y6   | 3        | B3_N0      | PIN_Y6          | 2.5 V        |          | 12mA (default)   |             |     |
| <u></u> S1                | Input     | PIN_Y5   | 3        | B3_N0      | PIN_Y5          | 2.5 V        |          | 12mA (default)   |             |     |
| out Y                     | Output    | PIN_AA2  | 3        | B3_N0      | PIN_AA2         | 2.5 V        |          | 12mA (default)   | 2 (default) |     |
| < <new node="">&gt;</new> |           |          |          |            |                 |              |          |                  |             |     |

Figure 9: Pin Assignments for Part 2

University of Florida

Page 7/13

**EEL 3701C: Digital Logic & Computer Systems** 

Department of Electrical & Computer Engineering

Revision 0

Lab 2 Report: MSI Circuits

Zhou, Emilee Class #: <11195> Keith Khadar February 17, 2025

Table 5: 4-input MUX LED and Switch Legends for Part 2





## PART 3: DECODER DESIGN

Table 6: Truth Table for Part 3

| T | X3 | X2 | X1 | X0 | A | В | С | D | Е | F | G |
|---|----|----|----|----|---|---|---|---|---|---|---|
| 0 | 0  | 0  | 0  | 0  | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 0 | 0  | 0  | 0  | 1  | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 0 | 0  | 0  | 1  | 0  | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 0 | 0  | 0  | 1  | 1  | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 0 | 0  | 1  | 0  | 0  | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 0 | 0  | 1  | 0  | 1  | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 0 | 0  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0  | 1  | 1  | 1  | 1 | 1 | 1 | 1 | 0 | 0 | 0 |
| 0 | 1  | 0  | 0  | 0  | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 1  | 0  | 0  | 1  | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 0 | 1  | 0  | 1  | 0  | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 0 | 1  | 0  | 1  | 1  | 0 | 0 | 1 | 1 | 1 | 1 | 1 |
| 0 | 1  | 1  | 0  | 0  | 1 | 0 | 0 | 1 | 1 | 1 | 0 |
| 0 | 1  | 1  | 0  | 1  | 0 | 1 | 1 | 1 | 1 | 0 | 1 |
| 0 | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 1 | 1 | 1 | 1 |
| 0 | 1  | 1  | 1  | 1  | 1 | 0 | 0 | 0 | 1 | 1 | 1 |
| 1 | *  | *  | *  | *  | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Page 8/13

Lab 2 Report: MSI Circuits

Figure 10: SOP and POS equations for Output A for Part 3

(B) 
$$SOP: \overline{X_3}\overline{X_2}\overline{X_1}\overline{X_0}\overline{T} + \overline{X_3}\overline{X_1}\overline{X_0}\overline{T} + \overline{X_3}\overline{X_1}\overline{X_1}\overline{X_0}\overline{T} + \overline{X_3}\overline{X_1}\overline{X_1}\overline{X_0}\overline{T} + \overline{X_3}\overline{X_1}\overline{X_1}\overline{X_0}\overline{T} + \overline{X_3}\overline{X_1}\overline{X_1}\overline{X_0}\overline{T} + \overline{X_3}\overline{X_1}\overline{X_1}\overline{X_0}\overline{T} + \overline{X_3}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_0}\overline{T} + \overline{X_3}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{X_1}\overline{$$

Figure 11: SOP and POS equations for Output B for Part 3

( SOP: 
$$\widetilde{X}_3\widetilde{X}_2\widetilde{X}_1\widetilde{X}_0\overline{T} + \widetilde{X}_3\widetilde{X}_2\widetilde{X}_1X_0\overline{T} + \widetilde{X}_3\widetilde{X}_2X_1X_0\overline{T} + \widetilde{X}_3X_2\widetilde{X}_1\widetilde{X}_0\overline{T} + \widetilde{X}_3X_2\widetilde{X}_1X_0\overline{T} + \widetilde{X}_3X_2\widetilde{X}_1X_0\overline{T} + \widetilde{X}_3X_2X_1X_0\overline{T} + \widetilde{X}_3X_1X_0\overline{T} +$$

Figure 12: SOP equations for Output A for Part 3



Figure 13: K-Maps for Part 3

Table 7: Voltage Table for Part 3

| T(L) | X3 (H) | X2 (H) | X1 (H) | X0 (H) | A (L) | B (L) | C(L) |
|------|--------|--------|--------|--------|-------|-------|------|
| Н    | L      | L      | L      | L      | L     | L     | L    |

Page 9/13

Revision 0 Department of Electrical & Computer Engineering

Zhou, Emilee Class #: <11195> Lab 2 Report: MSI Circuits Keith Khadar

February 17, 2025

| Н | L | L | L | Н | Н | L | L |
|---|---|---|---|---|---|---|---|
| Н | L | L | Н | L | L | L | Н |
| Н | L | L | Н | Н | L | L | L |
| Н | L | Н | L | L | Н | L | L |
| Н | L | Н | L | Н | L | Н | L |
| Н | L | Н | Н | L | L | Н | L |
| Н | L | Н | Н | Н | L | L | L |
| Н | Н | L | L | L | L | L | L |
| Н | Н | L | L | Н | L | L | L |
| Н | Н | L | Н | L | L | L | L |
| Н | Н | L | Н | Н | Н | Н | L |
| Н | Н | Н | L | L | L | Н | Н |
| Н | Н | Н | L | Н | Н | L | L |
| Н | Н | Н | Н | L | L | Н | Н |
| Н | Н | Н | Н | Н | L | Н | Н |
| L | * | * | * | * | L | L | L |



Figure 14: Block Diagram of Hex to 7-seg Decoder for Part 3



Figure 15: BDF of Hex to 7-Segment Display Decoder for Part 3

Page 10/13



Figure 16: Functional Simulation for Part 3

| Node Name                 | Direction | Location | I/O Bank | VREF Group | Fitter Location | I/O Standard    | Reserved | Current Strength | Slew Rate   | Differential Pair | Strict Preserva |
|---------------------------|-----------|----------|----------|------------|-----------------|-----------------|----------|------------------|-------------|-------------------|-----------------|
| <b>≅</b> A                | Output    | PIN_C14  | 7        | B7_N0      | PIN_E8          | 2.5 V (default) |          | 12mA (default)   | 2 (default) |                   |                 |
| <sup>ut</sup> B           | Output    | PIN_E15  | 7        | B7_N0      | PIN_D5          | 2.5 V (default) |          | 12mA (default)   | 2 (default) |                   |                 |
| ≝ C                       | Output    | PIN_C15  | 7        | B7_N0      | PIN_B5          | 2.5 V (default) |          | 12mA (default)   | 2 (default) |                   |                 |
| ut D                      | Output    | PIN_C16  | 7        | B7_N0      | PIN_B2          | 2.5 V (default) |          | 12mA (default)   | 2 (default) |                   |                 |
| ≝ E                       | Output    | PIN_E16  | 7        | B7_N0      | PIN_D6          | 2.5 V (default) |          | 12mA (default)   | 2 (default) |                   |                 |
| <sup>ut</sup> F           | Output    | PIN_D17  | 7        | B7_N0      | PIN_C5          | 2.5 V (default) |          | 12mA (default)   | 2 (default) |                   |                 |
| ≝ G                       | Output    | PIN_C17  | 7        | B7_N0      | PIN_C4          | 2.5 V (default) |          | 12mA (default)   | 2 (default) |                   |                 |
| <u></u> S0                | Input     | PIN_Y6   | 3        | B3_N0      | PIN_A3          | 2.5 V (default) |          | 12mA (default)   |             |                   |                 |
| <u>-</u> S1               | Input     | PIN_Y5   | 3        | B3_N0      | PIN_A2          | 2.5 V (default) |          | 12mA (default)   |             |                   |                 |
| <u></u> T_L               | Input     | PIN_AB2  | 3        | B3_N0      | PIN_E9          | 2.5 V (default) |          | 12mA (default)   |             |                   |                 |
| L X[3]                    | Input     | PIN_AB3  | 3        | B3_N0      | PIN_D7          | 2.5 V (default) |          | 12mA (default)   |             |                   |                 |
| → X[2]                    | Input     | PIN_AA5  | 3        | B3_N0      | PIN_B4          | 2.5 V (default) |          | 12mA (default)   |             |                   |                 |
| L X[1]                    | Input     | PIN_AA6  | 3        | B3_N0      | PIN_B3          | 2.5 V (default) |          | 12mA (default)   |             |                   |                 |
| ► X[0]                    | Input     | PIN_AA7  | 3        | B3_N0      | PIN_C6          | 2.5 V (default) |          | 12mA (default)   |             |                   |                 |
| <u>"</u> Y                | Output    | PIN_AA2  | 3        | B3_N0      | PIN_F7          | 2.5 V (default) |          | 12mA (default)   | 2 (default) |                   |                 |
| < <new node="">&gt;</new> |           |          |          |            |                 |                 |          |                  |             |                   |                 |

Figure 17: Pin Assignments for Part 3



Figure 18: Switch and LED Legend for Part 3

Page 11/13

Department of Electrical & Computer Engineering

Revision 0

Lab 2 Report: MSI Circuits



Figure 19: BDF of Double 4-input MUX



Figure 20: Functional Simulation for Part 4

# EEL 3701C: Digital Logic & Computer Systems Revision 0

Department of Electrical & Computer Engineering

Class #: <11195> Keith Khadar

February 17, 2025

Zhou, Emilee

Page 12/13

Lab 2 Report: MSI Circuits

Table 8: Truth Table for Part 4

| V | W | X | Z | /V | /X | /X*Z | (W+/X*Z) | /V*(W+/X*Z) | /V*/W*/X | F |
|---|---|---|---|----|----|------|----------|-------------|----------|---|
| 0 | 0 | 0 | 0 | 1  | 1  | 0    | 0        | 0           | 1        | 1 |
| 0 | 0 | 0 | 1 | 1  | 1  | 1    | 1        | 1           | 1        | 1 |
| 0 | 0 | 1 | 0 | 1  | 0  | 0    | 0        | 0           | 0        | 0 |
| 0 | 0 | 1 | 1 | 1  | 0  | 0    | 0        | 0           | 0        | 0 |
| 0 | 1 | 0 | 0 | 1  | 1  | 0    | 1        | 1           | 0        | 1 |
| 0 | 1 | 0 | 1 | 1  | 1  | 1    | 1        | 1           | 0        | 1 |
| 0 | 1 | 1 | 0 | 1  | 0  | 0    | 1        | 1           | 0        | 1 |
| 0 | 1 | 1 | 1 | 1  | 0  | 0    | 1        | 1           | 0        | 1 |
| 1 | 0 | 0 | 0 | 0  | 1  | 0    | 0        | 0           | 0        | 0 |
| 1 | 0 | 0 | 1 | 0  | 1  | 1    | 1        | 0           | 0        | 0 |
| 1 | 0 | 1 | 0 | 0  | 0  | 0    | 0        | 0           | 0        | 0 |
| 1 | 0 | 1 | 1 | 0  | 0  | 0    | 0        | 0           | 0        | 0 |
| 1 | 1 | 0 | 0 | 0  | 1  | 0    | 1        | 0           | 0        | 0 |
| 1 | 1 | 0 | 1 | 0  | 1  | 1    | 1        | 0           | 0        | 0 |
| 1 | 1 | 1 | 0 | 0  | 0  | 0    | 1        | 0           | 0        | 0 |
| 1 | 1 | 1 | 1 | 0  | 0  | 0    | 1        | 0           | 0        | 0 |



$$mSOP = \overline{X}\overline{V} + \overline{V}W$$

$$\overline{V}(\overline{V} + W)$$

Figure 21: MSOP and K-Map for Part 4

Page 13/13

Department of Electrical & Computer Engineering

Revision 0

Lab 2 Report: MSI Circuits



Figure 22: BDF of F for Part 4

Table 9: Voltage Table for Part 4

| V(L) | W(H) | X(H) | Z(H) | F(H) |
|------|------|------|------|------|
| L    | *    | *    | *    | L    |
| Н    | L    | L    | *    | Н    |
| Н    | L    | Н    | *    | L    |
| Н    | Н    | L    | *    | Н    |
| Н    | Н    | Н    | *    | Н    |



Figure 23: Functional Simulation for Part 4