University of Florida **EEL 3701C: Digital Logic & Computer Systems** 

Department of Electrical & Computer Engineering Revision 0

Page 1/12 Lab #7 Report: Assembly Programming PI Name: Jaiden Magnan

April 17, 2025

Poche, Natalie

Class #: 11198

# REQUIREMENTS NOT MET

N/A

#### VIDEO FILE LINK

https://youtu.be/D0PMlahxjUo?si=xKvcWjgoS-V64An1

#### PROBLEMS ENCOUNTERED

N/A

#### **FUTURE WORK/APPLICATIONS**

In this lab, we gained hands-on experience on how a simple CPU executes instructions and how the addresses correspond to assembly code. We learned how to handle machine instructions into a .mif file as well as test G-IDE to simulate out code. This simple lab felt really complex, so understanding this lab is a good foundation for applications that are even more complex since most computers now have a lot more automated functions than this lab does.

University of Florida **EEL 3701C: Digital Logic & Computer Systems** 

Department of Electrical & Computer Engineering

Revision 0

Page 2/12 Lab #7 Report: Assembly Programming

PI Name: Jaiden Magnan April 17, 2025

Poche, Natalie

Class #: 11198

# PRE-LAB QUESTIONS OR EXERCISES

Part 1: Simulating Existing Code

1.2) Briefly discuss the purpose of this (eprom.mif) program.

The eprom.mif file stores the insctuctions for the GPU to follow.

Class #: 11198 PI Name: Jaiden Magnan April 17, 2025

Poche, Natalie

## PRE-LAB REQUIREMENTS (Design, Schematic, ASM Chart, VHDL, etc.)

Each section of the pre-lab requirements should be completed separately, and in order. Include each of the following items in order. Note that some of these items will not apply to every lab. Anything scanned or copied *must be clear and legible*.

- Logic equations. (Note that logic equations do not contain activation levels.)
- All tables and figures should have captions with Figure/Table numbers and a description of for which part of the lab it references, e.g., *Table 3: Truth Table for Part B*.
- Truth tables and voltage tables (and/or next-state truth tables).
- When applicable, include Karnaugh Maps (i.e., K-Maps).
- Include hand-drawn circuits (when required). Label all input and output activation-levels and intermediate equations in the circuits.
- Include screenshots of the BDF designs of circuits.
  - Label all input and output activation-levels, i.e., use \_L suffix for active-low signals and no suffix for active-high signals. Add chip and pin numbers to any schematic that will be constructed.
  - o Images should be large enough so that inputs, outputs, labels, and parts are clearly visible and distinguishable to any reader.
  - o Each BDF should have the following info on the top left corner (similar to the top right of this page):

Last Name, First Name

Lab #, Part #

Class #

PI Name:

Description: (short description of what is to be accomplished in the design; perhaps an equation)

- o In Windows, I use the *Snipping Tool*, which is now built into Windows. Just type "snip" in the Windows search box and then select *Snipping Tool*.
- When necessary, include ASM Charts. These can be hand-drawn, but clear and legible. We recommend that you use resources like <a href="https://www.draw.io/">https://www.draw.io/</a> to create computer-generated ASMs.
- Truth tables or next-state truth tables should have the following characteristics.
  - o Can be either typed or hand-written and scanned (must be clear and legible)
  - o Must be in **counting order** (i.e., inputs of 000, 001, 010, 011, ..., 111)
  - o Clearly distinguish inputs from outputs (see the example below that uses a thick line)
  - o If you are designing a state machine or a controller, clearly indicate and separate signal values both before the clock and after the clock (i.e., Q1 and Q1<sup>+</sup> respectively)
  - o Tip: divide rows into consecutive groups of 4 (or 2 or 8) to make it easier for both you and your PI to read.
  - Example

| A | В | C | Y |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 |

Table: Caption for above table. It should reference the part of the lab, e.g., "Table 3: Truth Table for Part B."

University of Florida **EEL 3701C: Digital Logic & Computer Systems**Department of Electrical & Computer Engineering Revision **0** 

Department of Electrical & Computer Engineering Revision 0 Class #: 11198
Page 4/12 Lab #7 Report: Assembly Programming PI Name: Jaiden Magnan

April 17, 2025

Poche, Natalie

• Voltage tables should have the following characteristics.

- o Must be in counting order (i.e., inputs of LLL, LLH, LHL, ..., HHH)
- Use similar formatting to truth tables (described above)

**EEL 3701C: Digital Logic & Computer Systems** 

Department of Electrical & Computer Engineering

Revision 0

Page 5/12 Lab #7 Report

Lab #7 Report: Assembly Programming

PI Name: Jaiden Magnan April 17, 2025

Poche, Natalie

Class #: 11198

#### Example

| A(H) | B(H) | C(L) | Y(L) |
|------|------|------|------|
| L    | L    | L    | Н    |
| L    | L    | Н    | Н    |
| L    | Н    | L    | L    |
| L    | Н    | Н    | Н    |
| Н    | L    | L    | Н    |
| Н    | L    | Н    | Н    |
| Н    | Н    | L    | Н    |
| Н    | Н    | Н    | L    |

- Include **meaningfully annotated** functional simulations.
  - Using the grouping tool, *group as many signals together as possible* (when it makes sense to group them)! If you are simulating a basic logic equation, group all the inputs together. If you are simulating a circuit that includes MSI elements, group signals of the form  $X_{N-0}$ . The most-significant bit should appear first, ending with the least-significant bit. If you are simulating an ALU, group the buses together as just described.
  - o Not every row of your voltage table must be annotated in the waveform simulation, but your choices of rows that you annotate must be *encompassing*
  - o If you are designing a state machine or a controller, your CLK signal should appear *at the top* of your inputs and outputs. The general order is CLK -> Reset -> state bits -> inputs -> outputs.
  - o *Tip*: Use Microsoft Paint to annotate your waveforms. An alternative is to print out the waveforms, annotate them by hand, then scan and upload
  - O *Hint*: Consider a truth table where the output is true in significantly less cases than it is false (or vice versa). If the output signal is active-high, it would be wise to annotate only the cases where the output voltage is HIGH.
- Include every line of VHDL programs, including both *architecture* and *behavior* sections.
- Include every line of any **MIF** files. If these are associated with assembly language programs, you can either put the assembly code as comments or separately include assembly language programs

Department of Electrical & Computer Engineering

Lab #7 Report: Assembly Programming Page 6/12

PI Name: Jaiden Magnan April 17, 2025

Poche, Natalie

Class #: 11198

#### Part1: Simulation Existing Code

| % File name = eprom.mif            |                                                                    |                   |                                       |            |         |   |        |  |
|------------------------------------|--------------------------------------------------------------------|-------------------|---------------------------------------|------------|---------|---|--------|--|
| DEPTH = 4096;<br>WIDTH = 8;        | DEPTH = 4096;  % Address Bus Size %<br>WIDTH = 8;  % Data Format % |                   |                                       |            |         |   |        |  |
| ADDRESS_RADIX =<br>DATA_RADIX = HE |                                                                    | % Addre           | % Address Format %<br>% Data Format % |            |         |   |        |  |
| CONTENT<br>BEGIN                   |                                                                    |                   |                                       |            |         |   |        |  |
| 0<br>1<br>2                        |                                                                    | 08;<br>00;<br>18; | %                                     | LDX        | #\$1800 | % |        |  |
| 3<br>4<br>5                        |                                                                    | 09;<br>00;<br>19; | %                                     | LDY        | #\$1900 | % |        |  |
| 6<br>7                             |                                                                    | 0C;<br>00;        | % LOOP LDAA 0,                        | ,х         | %       |   |        |  |
| 8                                  |                                                                    | 00;               | %                                     | TAB        |         |   | %      |  |
| 9<br>A                             |                                                                    | 13;<br>00;        | %                                     | STAB 0     | Y       | % |        |  |
| B<br>C                             |                                                                    | 30;<br>31;        | %<br>%                                | INX<br>INY |         |   | %<br>% |  |
| D<br>E                             |                                                                    | 21;<br>06;        | %                                     | BNE LOC    | )P      | % |        |  |
| [fFFF]<br>END;                     | :                                                                  | 00;               | % zero rest of                        | memory     | %       |   |        |  |

Figure 1: Lab 7 Part 1.1 - Code from the eprom.mif file

EEL 3701C: Digital Logic & Computer Systems

eering Revision 0

Department of Electrical & Computer Engineering

Page 7/12

# Lab #7 Report: Assembly Programming

PI Name: Jaiden Magnan April 17, 2025

Poche, Natalie

| Address(es) [\$] | Opcodes [\$] | Instruction   | A [\$] | B [\$] | X [\$] | Y [\$] | Z | N | PC [\$] |
|------------------|--------------|---------------|--------|--------|--------|--------|---|---|---------|
| 0000-0002        | 08 00 18     | LDX #\$1800   | 00     | 00     | 1800   | 0000   | 1 | 0 | 0003    |
| 0003-0005        | 09 00 19     | LDY #\$1900   | 00     | 00     | 1800   | 1900   | 1 | 0 | 0006    |
| 0006-0007        | 0C 00        | LOOP LDAA 0,X | 00     | 00     | 1800   | 1900   | 1 | 0 | 0008    |
| 0008             | 00           | TAB           | 02     | 00     | 1800   | 1900   | 0 | 0 | 0009    |
| 0009-000A        | 13 00        | STAB 0,Y      | 02     | 02     | 1800   | 1900   | 0 | 0 | 000B    |
| 000B-000C        | 30 31        | INX INY       | 02     | 02     | 1801   | 1900   | 0 | 0 | 000D    |
| 000D-000E        | 21 06        | BNE LOOP      | 02     | 02     | 1801   | 1901   | 0 | 0 | 0006    |
| 0006-0007        | 0C 00        | LOOP LDAA 0,X | 02     | 02     | 1801   | 1901   | 0 | 0 | 8000    |
| 0008             | 00           | TAB           | 37     | 02     | 1801   | 1901   | 0 | 0 | 0009    |
| 0009-000A        | 13 00        | STAB 0,Y      | 37     | 37     | 1801   | 1901   | 0 | 0 | 000B    |
| 000B-000C        | 30 31        | INX INY       | 37     | 37     | 1802   | 1902   | 0 | 0 | 000D    |
| 000D-000E        | 21 06        | BNE LOOP      | 37     | 37     | 1802   | 1902   | 0 | 0 | 0006    |
| 0006-0007        | 0C 00        | LOOP LDAA 0,X | 37     | 37     | 1802   | 1902   | 0 | 0 | 0008    |
| 0008             | 00           | TAB           | 00     | 37     | 1802   | 1902   | 1 | 0 | 0009    |
| 0009-000A        | 13 00        | STAB 0,Y      | 00     | 00     | 1802   | 1902   | 1 | 0 | 000B    |
| 000B-000C        | 30 31        | INX INY       | 00     | 00     | 1803   | 1903   | 1 | 0 | 000D    |
| 000D-000E        | 21 06        | BNE LOOP      | 00     | 00     | 1803   | 1903   | 1 | 0 | 0006    |
| 0006-0007        | 0C 00        | LOOP LDAA 0,X | 00     | 00     | 1803   | 1903   | 0 | 0 | 0008    |
| 0008             | 00           | TAB           | 9D     | 00     | 1803   | 1903   | 0 | 0 | 0009    |
| 0009-000A        | 13 00        | STAB 0,Y      | 9D     | 9D     | 1803   | 1903   | 0 | 0 | 000B    |
| 000B-000C        | 30 31        | INX INY       | 9D     | 9D     | 1804   | 1904   | 0 | 0 | 000D    |
| 000D-000E        | 21 06        | BNE LOOP      | 9D     | 9D     | 1804   | 1904   | 0 | 0 | 0006    |
| 0006-0007        | 0C 00        | LOOP LDAA 0,X | 9D     | 9D     | 1804   | 1904   | 0 | 0 | 0008    |
| 0008             | 00           | TAB           | 9D     | 9D     | 1804   | 1904   | 0 | 0 | 0009    |
| 0009-000A        | 13 00        | STAB 0,Y      | 9D     | 9D     | 1804   | 1904   | 0 | 0 | 000B    |
| 000B-000C        | 30 31        | INX INY       | 9D     | 9D     | 1805   | 1905   | 0 | 0 | 000D    |
| 000D-000E        | 21 06        | BNE LOOP      | 9D     | 9D     | 1805   | 1905   | 0 | 0 | 0006    |
| 0006-0007        | 0C 00        | LOOP LDAA 0,X | 9D     | 9D     | 1805   | 1905   | 0 | 0 | 0008    |
| 0008             | 00           | TAB           | 02     | 9D     | 1805   | 1905   | 0 | 0 | 0009    |
| 0009-000A        | 13 00        | STAB 0,Y      | 02     | 02     | 1805   | 1905   | 0 | 0 | 000B    |
| 000B-000C        | 30 31        | INX INY       | 02     | _      | 1806   | _      | _ | 0 | 000D    |
| 000D-000E        | 21 06        | BNE LOOP      | 02     | 02     | 1806   | 1906   | 0 | 0 | 0006    |
| 0006-0007        | 0C 00        | LOOP LDAA 0,X | 02     | 02     | 1806   | 1906   | 0 | 0 | 0008    |
| 0008             | 00           | TAB           | 02     | 02     | 1806   | 1906   | 0 | 0 | 0009    |
| 0009-000A        | 13 00        | STAB 0,Y      | 02     |        | 1806   |        | _ | 0 | 000B    |
| 000B-000C        | 30 31        | INX INY       | 02     |        | 1807   |        | _ | 0 | 000D    |
| 000D-000E        | 21 06        | BNE LOOP      | 02     | 02     | 1807   | 1907   | 0 | 0 | 0006    |

Figure 2: Lab 7 Part 1 - Register Table

Poche, Natalie

Class #: 11198

Page 8/12

## Lab #7 Report: Assembly Programming



Figure 3: Lab 7 Part 1 - Functional Simulation for Original Code



Figure 4: Lab 7 Part 1 - Changed sram.mif for 800 from 02 to A2

**EEL 3701C: Digital Logic & Computer Systems** 

Department of Electrical & Computer Engineering

Revision 0

Page 9/12

Lab #7 Report: Assembly Programming

Class #: 11198 PI Name: Jaiden Magnan

Poche, Natalie



Figure 5: Lab 7 Part 1 - Functional Simulation with changed sram.mif

#### Part 2: New Program Creation

# EEL 3701C: Digital Logic & Computer Systems eering Revision 0

Department of Electrical & Computer Engineering

Page 10/12

# Lab #7 Report: Assembly Programming

PI Name: Jaiden Magnan April 17, 2025

Poche, Natalie

| A 11 [6]   |         | rea |        |                      |                                                         |
|------------|---------|-----|--------|----------------------|---------------------------------------------------------|
|            | Opcodes |     | Labels | Assembly Instruction | Comments                                                |
| 0001-0002  |         |     |        | LDY \$0E37           | Loads output address into Y, no '#' bc don't want value |
| 0003-0005  |         | 0E  |        | LDX #\$0E39          | Loads pointer value into X                              |
| 0006       | 30      |     |        | INX                  | Increases X                                             |
| 0007       | 30      |     |        | INX                  | Increases X                                             |
| 0008-0009  | 0C 00   |     |        | LDAA 0,X             | Load A with TabSize                                     |
| 000A-000C  | 06 00   | 10  | LOOP   | STAA \$1000          | Stores TabSize                                          |
| 000D-000E  | 02 00   |     |        | LDAA #00             | Load A with Loop Counter, Start at 0                    |
| 000F-0011  | 06 01   | 10  |        | STAA \$1001          | Store loop counter                                      |
| 0012-0014  | 04 01   | 10  |        | LDAA \$1001          | Load A with Loop Counter, Start at 0                    |
| 0015-0016  | 03 01   |     |        | LDAB #01             | Load B with 1                                           |
| 0017       | 14      |     |        | SUM_BA               | Add A,B save to A - Loop Counter at +1                  |
| 0018-001A  | 06 01   | 10  |        | STAA \$1001          | Stores updated loop counter                             |
| 001B       | 30      |     |        | INX                  | Increases X - Goes to NumA                              |
| 001C-001D  | 0E 00   |     |        | LDAB 0,X             | Loads Register B with NumA Value                        |
| 001E       | 18      |     |        | COMB                 | 1's Compliment of B (NumA)                              |
| 001F-0020  | 02 01   |     |        | LDAA #01             | Load Register A with value 1                            |
| 0021       | 15      |     |        | SUM_AB               | Add A,B save to B - Get 2's Compliment of B (NumA)      |
| 0022       | 30      |     |        | INX                  | Increase X - Get to NumB address                        |
| 0023-0024  | 0C 00   |     |        | LDAA 0,X             | Load Register A with NumB                               |
| 0025       | 15      |     |        | SUM AB               | Add A, B save to B (B - A)                              |
| 0026-0027  | 13 00   |     |        | STAB 0,Y             | Store B int OutputTable(\$0E37)                         |
| 0028       | 31      |     |        | INY                  | Increases Y by 1 - Goes to next output location         |
| 0029-002B  | 05 01   | 10  |        | LDAB \$1001          | Loads B with loop counter                               |
| 002C       | 1B      |     |        | COMB                 | 1's Compliment of loop counter                          |
| 002D-002E  | 03 01   |     |        | LDAA #01             | Loads A with value 1                                    |
| 002F       | 15      |     |        | SUM AB               | Add A, B save to B - Get 2's Compliment (Loop Counter)  |
| 0030-0032  | 04 00   | 10  |        | LDAA \$1000          | Load B with TabSize                                     |
| 0033       | 14      |     |        | SUM BA               | Adds A,B saves to A (A = A-B)                           |
| 0034-0035] | 21 10   |     |        | BNE LOOP             | If A is not 0, goes to \$0010                           |

Figure 6: Lab 7 Part 2 - Table

Department of Electrical & Computer Engineering

Revision 0

Page 11/12

Lab #7 Report: Assembly Programming

PI Name: Jaiden Magnan April 17, 2025

Poche, Natalie

```
$1000
       org
       org
                0 ; In RAM
       LDX #$0E39
       LDY #$1E37
       INX
       INX
       LDAA 0,X
LOOP
       STAA $1E3B ; Load TableSize
       LDAA #00
       STAA $1E3C
       LDAA $1E3C
       LDAB #01
       SUM_BA
       STAA $1E3C
       INX
       LDAB 0,X
       COMB
       LDAA #01
       SUM_AB
       INX
       LDAA 0,X
       SUM AB
       STAB 0, Y
       INY
       LDAB $1E3C
       COMB
       LDAA #01
       SUM_AB
       LDAA $1E3B
       SUM_BA
       BNE LOOP
```

Figure 7: Lab 7 Part 2 - Assembly Code



Figure 8: Lab 7 Part 2 - eprom.mif

Revision 0

Department of Electrical & Computer Engineering Page 12/12  $L_{\rm c}$ 

Lab #7 Report: Assembly Programming

PI Name: Jaiden Magnan April 17, 2025

Poche, Natalie

```
      002a
      :
      3C;

      002b
      ;
      1E;

      002c
      :
      1B;
      -- COMB

      002d
      :
      02;
      -- LDAA #01

      002e
      :
      01;
      -- SUM_AB

      002e
      :
      04;
      -- LDAA $1E3B

      0031
      :
      3B;
      0834
      -- SUM_BA

      0033
      :
      14;
      -- SUM_BA

      0034
      :
      21;
      -- BNE LOOP

      0035
      :
      04;
      --

      END
      :
      00;
      :
```

Figure 9: Lab 7 Part 2 - eprom.mif Continued

```
% Automated build for Lab7Part2Work.asm %
DEPTH = 4096;
WIDTH = 8;
ADDRESS_RADIX = HEX;
DATA_RADIX = HEX;
CONTENT
BEGIN

[0000..0E3A] : 00;
0E3B: 03; % Table Size %
0E3C: 00; % Loop COunter %
0E3D: 04; % Num1A %
0E3E: 07; % Num1B %
0E3F: 05; % Num2A %
0E40: 08; % Num2A %
0E40: 08; % Num2B %
0E41: 03; % Num3B %
0E42: 04; % Num3B %
[0E43..0FFF]: 00;
END
```

Figure 10: Lab 7 Part 2 - sram.mif



Figure 11: : Lab 7 Part 2 - Functional Simulation