University of Florida **EEL3701C – Digital Logic and Computer Systems** Poche, Natalie Electrical & Computer Engineering Dept. Revision: **X** Class #: 11198

Page 1/6 Homework # Report: **Homework 10** April 1, 2025

### REQUIREMENTS NOT MET

N/A

## PROBLEMS ENCOUNTERED

N/A

University of Florida Electrical & Computer Engineering Dept.

Page 2/6

# EEL3701C –Digital Logic and Computer Systems g Dept. Revision: X

Homework # Report: Homework 10

Poche, Natalie Class #: 11198 April 1, 2025

## HOMEWORK EXERCISES

EEL3701C –Digital Logic and Computer Systems
g Dept. Revision: X University of Florida Electrical & Computer Engineering Dept.

Class #: 11198 Homework # Report: **Homework 10** Page 3/6 April 1, 2025

Poche, Natalie

EEL3701C –Digital Logic and Computer Systems
g Dept. Revision: X University of Florida Electrical & Computer Engineering Dept.

Class #: 11198 Homework # Report: **Homework 10** Page 4/6 April 1, 2025

Poche, Natalie

Poche, Natalie

#### Homework # Report: Homework 10

```
-- Homework 10
-- Name: NaTalie Poche
-- Due: April 1, 2025
-- Description: VMDL Code
Hibrary teee;
use teee.std_logic_1164.a11;
    entity Combangic is port(
                                     Y_L: in std_logic;
                                         T co not T_L; -- Changes initial T_L to be opposite
                                                                                                                   on xi) and (not xi) and (no ((not xi) and (((not xi) and (xi) and (((not xi) and (xi) and (((xi) xi) and ((not xi) and (((xi) xi) and ((not xi) and (((xi) xi) and ((not xi) and (((xi) xi) and ((xi) xi) and ((
```

Figure 1: Homework 10 - VDHL of Code for Combinational Logic Block for Hex to 7-Segment Decoder

X[3..0]

T\_L

Revision: 2

Page 6/6 Homework # Report: **Homework 10** 

Poche, Natalie Class #: 11198 April 1, 2025

Homework 10

Name: Natalie Poche

Class #: 11198

Description: combinational logic block with VDHL code for Hex to 7-Segment Decoder





Figure 2: Homework 10 - BDF of Combinational Logic Block for Hex to 7-Segment Decoder



Figure 3: Homework 10 - Functional Simulation of Hex to 7-Segment Decoder