

# ANALOG 16-/32-Channel, 4 Ω, +1.8 V to +5.5 V and +2 5 V Analog Multipleyers ±2.5 V Analog Multiplexers

**Data Sheet** 

**ADG726/ADG732** 

#### **FEATURES**

1.8 V to 5.5 V single-supply operation ±2.5 V dual-supply operation On resistance:  $4 \Omega$  at  $25^{\circ}$ C (+5 V single supply/ $\pm 2.5$  V dual

0.5  $\Omega$  on-resistance flatness at 25°C (+5 V single supply/ ±2.5 V dual supply)

Rail-to-rail operation

Transition times: 23 ns typical at 25°C Single 32-to-1 channel multiplexer

Dual/differential 16-to-1 channel multiplexer

TTL-/CMOS-compatible inputs

48-lead TQFP or 48-lead, 7 mm × 7 mm LFCSP

#### **APPLICATIONS**

**Optical applications Data acquisition systems Communication systems Relay replacement** Audio and video switching **Battery-powered systems Medical instrumentation Automatic test equipment (ATE)** 

#### GENERAL DESCRIPTION

The ADG726/ADG732 are monolithic, complementary metal oxide semiconductor (CMOS) 32-channel and dual 16-channel analog multiplexers. The ADG732 switches one of 32 inputs (S1 to S32) to a common output, D, as determined by the 5-bit binary address lines A0, A1, A2, A3, and A4. The ADG726 switches one of 16 inputs as determined by the 4-bit binary address lines A0, A1, A2, and A3.

On-chip latches facilitate microprocessor interfacing. The ADG726 may also be configured for differential operation by tying CSA and CSB together. An EN input is used to enable or disable the devices. When disabled, all channels are switched off.

These multiplexers are designed on an enhanced submicron process that provides low power dissipation yet gives high switching speed, very low on resistance, and leakage currents. They operate from a single supply of +1.8 V to +5.5 V and a ±2.5 V dual supply, making them ideally suited to a variety of applications. On resistance is in the region of a few ohms and is

Rev. B **Document Feedback** Information furnished by Analog Devices is believed to be accurate and reliable. However, no

responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### **FUNCTIONAL BLOCK DIAGRAMS**



Figure 1.



Figure 2.

closely matched between switches and very flat over the full signal range. These devices can operate equally well as either multiplexers or demultiplexers and have an input signal range that extends to the supplies. In the off condition, signal levels up to the supplies are blocked. All channels exhibit break-before-make switching action, preventing momentary shorting when switching channels.

The ADG726/ADG732 are available in a 48-lead LFCSP or a 48-lead TQFP. For functionally equivalent devices with serial interface, see the ADG725/ADG731.

#### PRODUCT HIGHLIGHTS

- +1.8 V to +5.5 V single- or  $\pm 2.5 \text{ V}$  dual-supply operation. These devices are specified and guaranteed with  $+5 \text{ V} \pm 10\%$ ,  $+3~V \pm 10\%$  single-supply, and  $\pm 2.5~V \pm 10\%$  dual-supply rails.
- An on resistance of 4  $\Omega$ .
- Guaranteed break-before-make switching action.
- 48-lead LFCSP package or 48-lead TQFP package.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2002–2015 Analog Devices, Inc. All rights reserved. **Technical Support** www.analog.com

## **TABLE OF CONTENTS**

| Features                                               |
|--------------------------------------------------------|
| Applications1                                          |
| Functional Block Diagrams                              |
| General Description                                    |
| Product Highlights                                     |
| Revision History                                       |
| Specifications                                         |
| +5 V Single Supply                                     |
| +3 V Single Supply5                                    |
| ±2.5 V Dual Supply7                                    |
| Timing Characteristics8                                |
|                                                        |
| REVISION HISTORY                                       |
| 6/15—Rev. A to Rev. B                                  |
| Changes to Figure 4 and Table 6                        |
| Added Figure 5 and Table 7; Renumbered Sequentially 11 |
| Added Figure 6 and Table 812                           |
| Changes to Figure 7, Table 9, and Table 10             |
| Changes to Table 1114                                  |
|                                                        |
| 2/15—Rev. 0 to Rev. A                                  |
| Updated FormatUniversal                                |
| Changes to Features Section                            |
| Changes to Table 1                                     |
| Changes to Table 25                                    |
| Changes to Table 37                                    |
| Changes to Table 59                                    |
| Added Table 6; Renumbered Sequentially10               |
| Added Table 711                                        |
| Changes to Figure 511                                  |
| Changes to Figure 8 to Figure 11                       |
| Changes to Figure 13 and Figure 15 to Figure 1714      |
| Changes to Figure 25 to Figure 28                      |
| Changes to Figure 2917                                 |
| Moved Terminology Section                              |
| Changes to Terminology Section                         |
| Updated Outline Dimensions                             |
| Changes to Ordering Guide                              |

| Absolute Maximum Ratings                    | 9  |
|---------------------------------------------|----|
| ESD Caution                                 | 9  |
| Pin Configurations and Function Description | 10 |
| 48-Lead TQFP                                | 10 |
| 48-Lead LFCSP                               | 12 |
| Typical Performance Characteristics         | 15 |
| Test Circuits                               | 17 |
| Terminology                                 | 20 |
| Outline Dimensions                          | 21 |
| Ordering Guide                              | 21 |

## **SPECIFICATIONS**

## +5 V SINGLE SUPPLY

 $V_{\text{DD}}$  = 5 V  $\pm$  10%,  $V_{\text{SS}}$  = 0 V, GND = 0 V, unless otherwise noted.

Table 1.

|                                           |                                                | ADG72      | 6/ADG732               | ADG732   |            |                                                                                                                                             |
|-------------------------------------------|------------------------------------------------|------------|------------------------|----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| _                                         |                                                |            | −40°C to               | −40°C to | ]          |                                                                                                                                             |
| Parameter                                 | Symbol                                         | +25°C      | +85°C                  | +125°C   | Unit       | Test Conditions/Comments                                                                                                                    |
| ANALOG SWITCH                             |                                                |            | 01/1                   |          | .,         |                                                                                                                                             |
| Analog Signal Range                       |                                                |            | 0 V to V <sub>DD</sub> |          | V          | V 0V V I 10 A F: 20                                                                                                                         |
| On Resistance                             | Ron                                            | 4          | 5                      |          | Ωtyp       | $V_S = 0 \text{ V to } V_{DD}$ , $I_{DS} = 10 \text{ mA}$ , see Figure 20                                                                   |
|                                           |                                                | 5.5        | 6                      | 7        | Ω max      | N 974 N 1 49 4                                                                                                                              |
| On Resistance Match Between<br>Channels   | ΔR <sub>ON</sub>                               |            | 0.3                    |          | Ωtyp       | $V_S = 0 \text{ V to V}_{DD}$ , $I_{DS} = 10 \text{ mA}$                                                                                    |
|                                           |                                                |            | 0.8                    | 1        | Ω max      |                                                                                                                                             |
| On Resistance Flatness                    | R <sub>FLAT (ON)</sub>                         | 0.5        |                        |          | Ω typ      | $V_S = 0 \text{ V to } V_{DD}$ , $I_{DS} = 10 \text{ mA}$                                                                                   |
|                                           |                                                |            | 1                      | 1.2      | Ω max      |                                                                                                                                             |
| LEAKAGE CURRENTS                          |                                                |            |                        |          |            | $V_{DD} = 5.5 \text{ V}$                                                                                                                    |
| Source Off Leakage                        | Is (Off)                                       | ±0.01      |                        |          | nA typ     | $V_D = 4.5 \text{ V}/1 \text{ V}, V_S = 1 \text{ V}/4.5 \text{ V}, \text{ see Figure 21}$                                                   |
|                                           |                                                | ±0.25      | ±1                     | ±2       | nA max     |                                                                                                                                             |
| Drain Off Leakage                         | I <sub>D</sub> (Off)                           | ±0.05      |                        |          | nA typ     | $V_D = 4.5 \text{ V}/1 \text{ V}, V_S = 1 \text{ V}/4.5 \text{ V}, \text{ see Figure 24}$                                                   |
| ADG726                                    |                                                | ±0.5       | ±2.5                   |          | nA max     |                                                                                                                                             |
| ADG732                                    |                                                | ±1         | ±5                     | ±10      | nA max     |                                                                                                                                             |
| Channel On Leakage                        | I <sub>D</sub> , I <sub>S</sub> (On)           | ±0.05      |                        |          | nA typ     | $V_D = V_S = 1 \text{ V, or } 4.5 \text{ V, see Figure } 25$                                                                                |
| ADG726                                    |                                                | ±0.5       | ±2.5                   |          | nA max     |                                                                                                                                             |
| ADG732                                    |                                                | ±1         | ±5                     | ±10      | nA max     |                                                                                                                                             |
| DIGITAL INPUTS                            |                                                |            |                        |          |            |                                                                                                                                             |
| Input High Voltage                        | V <sub>INH</sub>                               |            | 2.4                    | 2.4      | V min      |                                                                                                                                             |
| Input Low Voltage                         | V <sub>INL</sub>                               |            | 0.8                    | 0.8      | V max      |                                                                                                                                             |
| Input Current                             |                                                |            |                        |          |            |                                                                                                                                             |
| Low or High                               | I <sub>INL</sub> or I <sub>INH</sub>           | 0.005      |                        |          | μA typ     | $V_{IN} = V_{INL} \text{ or } V_{INH}$                                                                                                      |
|                                           |                                                |            | ±0.5                   | ±0.5     | μA max     |                                                                                                                                             |
| Digital Input Capacitance                 | C <sub>IN</sub>                                | 5          |                        |          | pF typ     |                                                                                                                                             |
| DYNAMIC CHARACTERISTICS <sup>1</sup>      |                                                |            |                        |          |            |                                                                                                                                             |
| Transition Time                           | t <sub>TRANSITION</sub>                        | 23         |                        |          | ns typ     | $R_L = 300 \Omega$ , $C_L = 35 pF$ , see Figure 27                                                                                          |
|                                           |                                                | 34         | 40                     | 48       | ns max     | $V_{S1} = 3 \text{ V/O V}, V_{S32} = 0 \text{ V/3 V}$                                                                                       |
| Break-Before-Make Time Delay              | t <sub>D</sub>                                 | 18         |                        |          | ns typ     | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 3 V$ , see Figure 28                                                                            |
|                                           |                                                |            | 1                      | 1        | ns min     |                                                                                                                                             |
| On Time (CS, WR)                          | $t_{ON}$ ( $\overline{CS}$ , $\overline{WR}$ ) | 18         |                        |          | ns typ     | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 3 V$ , see Figure 29                                                                            |
|                                           |                                                | 25         | 32                     | 38.5     | ns max     |                                                                                                                                             |
| Off Time $(\overline{CS}, \overline{WR})$ | toff (CS, WR)                                  | 17         |                        |          | ns typ     | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 3 V$ , see Figure 29                                                                            |
|                                           |                                                | 23         | 29                     | 33       | ns max     | ·                                                                                                                                           |
| On Time (EN)                              | t <sub>on</sub> (EN)                           | 24         |                        |          | ns typ     | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 3 V$ , see Figure 30                                                                            |
| (-, -,                                    | 15.17 (=1.17)                                  | 32         | 40                     | 43       | ns max     | Σ , , , , , ,                                                                                                                               |
| Off Time (EN)                             | t <sub>OFF</sub> (EN)                          | 16         | 10                     | 43       | ns typ     | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 3 V$ , see Figure 30                                                                            |
| On Time (EIV)                             | torr (EIV)                                     | 22         | 25                     | 25       | ns max     | 11 = 300 12, CL = 33 pr, v3 = 3 v, see rigare 30                                                                                            |
| Charge Injection                          | Q <sub>INJ</sub>                               | 5          | 23                     | 23       | pC typ     | $V_S = 2.5 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF, see Figure 31}$                                                                    |
| Off Isolation                             | I <sub>SO</sub>                                | -72        |                        |          | dB typ     | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 22                                                                              |
| Channel-to-Channel Crosstalk              | C <sub>TK</sub>                                | -72<br>-72 |                        |          | dB typ     | $R_L = 50 \Omega$ , $C_L = 5 \text{ pF}$ , $f = 1 \text{ MHz}$ , see Figure 23                                                              |
| –3 dB Bandwidth                           | BW                                             | -, 2       |                        |          | ub typ     | $R_L = 50 \Omega$ , $C_L = 5 \text{ pF}$ , $I = 1 \text{ Min2}$ , see Figure 25<br>$R_L = 50 \Omega$ , $C_L = 5 \text{ pF}$ , see Figure 26 |
| ADG726                                    | D V V                                          | 34         |                        |          | MHz typ    | 11L = 30 12, CL = 3 pi , 3ee i igule 20                                                                                                     |
| ADG720<br>ADG732                          |                                                | 18         |                        |          | MHz typ    |                                                                                                                                             |
| ADG/32                                    |                                                | 10         |                        |          | wii iz typ |                                                                                                                                             |

|                               |                      | ADG72 | 6/ADG732 | ADG732   |        |                               |
|-------------------------------|----------------------|-------|----------|----------|--------|-------------------------------|
| Davision                      | Ch.al                | . 25% | -40°C to | -40°C to | 11     | T-46                          |
| Parameter                     | Symbol               | +25°C | +85°C    | +125°C   | Unit   | Test Conditions/Comments      |
| Off Switch Source Capacitance | Cs (Off)             | 13    |          |          | pF typ | f = 1 MHz                     |
| Off Switch Drain Capacitance  | C <sub>D</sub> (Off) |       |          |          |        |                               |
| ADG726                        |                      | 170   |          |          | pF typ | f = 1 MHz                     |
| ADG732                        |                      | 340   |          |          | pF typ | f = 1 MHz                     |
| On Switch Drain, Source       | $C_D$ , $C_S$ (On)   |       |          |          |        |                               |
| Capacitance                   |                      |       |          |          |        |                               |
| ADG726                        |                      | 175   |          |          | pF typ | f = 1 MHz                     |
| ADG732                        |                      | 350   |          |          | pF typ | f = 1 MHz                     |
| POWER REQUIREMENTS            |                      |       |          |          |        | $V_{DD} = 5.5 \text{ V}$      |
| Positive Supply Current       | I <sub>DD</sub>      | 10    |          |          | μA typ | Digital inputs = 0 V or 5.5 V |
|                               |                      |       | 20       | 20       | μA max |                               |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design; not subject to production test.

### +3 V SINGLE SUPPLY

 $V_{\rm DD}$  = 3 V  $\pm$  10%,  $V_{SS}$  = 0 V, GND = 0 V, unless otherwise noted.

Table 2.

| s                 |
|-------------------|
| S                 |
|                   |
|                   |
|                   |
| see Figure 20     |
|                   |
|                   |
|                   |
|                   |
|                   |
| Figure 21         |
| 3                 |
| Figure 24         |
|                   |
|                   |
| re 25             |
|                   |
|                   |
|                   |
|                   |
|                   |
|                   |
|                   |
|                   |
|                   |
|                   |
| gure 27           |
|                   |
| , see Figure 28   |
|                   |
| , see Figure 29   |
|                   |
| , see Figure 29   |
|                   |
| , see Figure 30   |
| _                 |
| , see Figure 30   |
| , <b>.</b>        |
| , see Figure 31   |
| Iz, see Figure 22 |
| Iz, see Figure 23 |
| re 26             |
| - <del></del>     |
|                   |
|                   |

|                                        | A                                    |       | DG726/ADG732 ADG7 |                    | 32     |                               |
|----------------------------------------|--------------------------------------|-------|-------------------|--------------------|--------|-------------------------------|
| Parameter                              | Symbol                               | +25°C | −40°C to<br>+85°C | -40°C to<br>+125°C | Unit   | Test Conditions/Comments      |
| Off Switch Source Capacitance          | Cs (Off)                             | 13    |                   |                    | pF typ | f = 1 MHz                     |
| Off Switch Drain Capacitance           | C <sub>D</sub> (Off)                 |       |                   |                    |        |                               |
| ADG726                                 |                                      | 170   |                   |                    | pF typ | f = 1 MHz                     |
| ADG732                                 |                                      | 340   |                   |                    | pF typ | f = 1 MHz                     |
| On Switch Drain, Source<br>Capacitance | C <sub>D</sub> , C <sub>S</sub> (On) |       |                   |                    |        |                               |
| ADG726                                 |                                      | 175   |                   |                    | pF typ | f = 1 MHz                     |
| ADG732                                 |                                      | 350   |                   |                    | pF typ | f = 1 MHz                     |
| POWER REQUIREMENTS                     |                                      |       |                   |                    |        | $V_{DD} = 3.3 \text{ V}$      |
| Positive Supply Current                | I <sub>DD</sub>                      | 5     |                   |                    | μA typ | Digital inputs = 0 V or 3.3 V |
|                                        |                                      |       | 10                | 10                 | μA max |                               |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design; not subject to production test.

## ±2.5 V DUAL SUPPLY

 $V_{\text{DD}}$  = +2.5 V  $\pm$  10%,  $V_{\text{SS}}$  = -2.5 V  $\pm$  10%, GND = 0 V, unless otherwise noted.

Table 3.

|                                                             |                                                 | ADG72 | 6/ADG732             | ADG732   |              |                                                                                    |
|-------------------------------------------------------------|-------------------------------------------------|-------|----------------------|----------|--------------|------------------------------------------------------------------------------------|
| _                                                           |                                                 |       | −40°C to             | −40°C to |              |                                                                                    |
| Parameter                                                   | Symbol                                          | +25°C | +85°C                | +125°C   | Unit         | Test Conditions/Comments                                                           |
| ANALOG SWITCH                                               |                                                 |       |                      |          |              |                                                                                    |
| Analog Signal Range                                         |                                                 |       | $V_{SS}$ to $V_{DD}$ |          | V            |                                                                                    |
| On Resistance                                               | Ron                                             | 4     |                      |          | Ωtyp         | $V_S = V_{SS}$ to $V_{DD}$ , $I_{DS} = 10$ mA, see Figure 20                       |
|                                                             |                                                 | 5.5   | 6                    | 7        | Ω max        |                                                                                    |
| On Resistance Match Between Channels                        | ΔR <sub>ON</sub>                                |       | 0.3                  |          | Ωtyp         | $V_S = V_{SS}$ to $V_{DD}$ , $I_{DS} = 10$ mA                                      |
| Channels                                                    |                                                 |       | 0.8                  | 1        | Ω max        |                                                                                    |
| On Resistance Flatness                                      | R <sub>FLAT</sub> (ON)                          | 0.5   | 0.6                  | !        | Ωtyp         | $V_S = V_{SS}$ to $V_{DD}$ , $I_{DS} = 10$ mA                                      |
| Off Resistance Flatness                                     | INFLAT (ON)                                     | 0.5   | 1                    | 1.2      | $\Omega$ max | VS - VSS to VDD, IDS - TO TITA                                                     |
| LEAKAGE CURRENTS                                            |                                                 |       | 1                    | 1.2      | 12 111dA     | $V_{DD} = +2.75 \text{ V}, V_{SS} = -2.75 \text{ V}$                               |
| Source Off Leakage                                          | Is (Off)                                        | ±0.01 |                      |          | nA typ       | $V_S = +2.25 \text{ V/} -1.25 \text{ V, } V_D = -1.25 \text{ V/} +2.25 \text{ V,}$ |
| Source Oil Leakage                                          | is (OII)                                        | ±0.01 |                      |          | па сур       | see Figure 21                                                                      |
|                                                             |                                                 | ±0.25 | ±0.5                 | ±1       | nA max       |                                                                                    |
| Drain Off Leakage                                           | I <sub>D</sub> (Off)                            | ±0.05 |                      |          | nA typ       | $V_S = +2.25 \text{ V/} -1.25 \text{ V}, V_D = -1.25 \text{ V/} +2.25 \text{ V},$  |
|                                                             | 15 (511)                                        |       |                      |          |              | see Figure 24                                                                      |
| ADG726                                                      |                                                 | ±0.5  | ±2.5                 |          | nA max       |                                                                                    |
| ADG732                                                      |                                                 | ±1    | ±5                   | ±10      | nA max       |                                                                                    |
| Channel On Leakage                                          | I <sub>D</sub> , I <sub>S</sub> (On)            | ±0.05 |                      |          | nA typ       | $V_S = V_D = +2.25 \text{ V/}-1.25 \text{ V, see Figure 25}$                       |
| ADG726                                                      |                                                 | ±0.5  | ±2.5                 |          | nA max       |                                                                                    |
| ADG732                                                      |                                                 | ±1    | ±5                   | ±10      | nA max       |                                                                                    |
| DIGITAL INPUTS                                              |                                                 |       |                      |          |              |                                                                                    |
| Input High Voltage                                          | V <sub>INH</sub>                                |       | 1.7                  | 1.7      | V min        |                                                                                    |
| Input Low Voltage                                           | V <sub>INL</sub>                                |       | 0.7                  | 0.7      | V max        |                                                                                    |
| Input Current                                               |                                                 |       |                      |          |              |                                                                                    |
|                                                             | I <sub>INL</sub> or I <sub>INH</sub>            | 0.005 |                      |          | μA typ       | $V_{IN} = V_{INL}$ or $V_{INH}$                                                    |
|                                                             |                                                 |       | ±0.5                 | ±0.5     | μA max       |                                                                                    |
| Digital Input Capacitance                                   | C <sub>IN</sub>                                 | 5     |                      |          | pF typ       |                                                                                    |
| DYNAMIC CHARACTERISTICS <sup>1</sup>                        |                                                 |       |                      |          |              |                                                                                    |
| Transition Time                                             | <b>t</b> transition                             | 33    |                      |          | ns typ       | $R_L = 300 \Omega$ , $C_L = 35 pF$ , see Figure 27                                 |
|                                                             |                                                 | 45    | 51                   | 56       | ns max       | $V_{S1} = 1.5 \text{ V/O V}, V_{S32} = 0 \text{ V/1.5 V}$                          |
| Break-Before-Make Time Delay                                | t <sub>D</sub>                                  | 15    |                      |          | ns typ       | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 1.5 V$ , see Figure 28                 |
|                                                             |                                                 |       | 1                    | 1        | ns min       |                                                                                    |
| On Time ( $\overline{\text{CS}}$ , $\overline{\text{WR}}$ ) | ton (WR, CS)                                    | 21    |                      |          | ns typ       | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 1.5 V$ , see Figure 29                 |
|                                                             |                                                 | 30    | 37                   | 43       | ns max       |                                                                                    |
| Off Time $(\overline{CS}, \overline{WR})$                   | $t_{OFF}$ ( $\overline{WR}$ , $\overline{CS}$ ) | 20    |                      |          | ns typ       | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 1.5 V$ , see Figure 29                 |
|                                                             |                                                 | 29    | 35                   | 38       | ns max       |                                                                                    |
| On Time (EN)                                                | t <sub>on</sub> (EN)                            | 26    |                      |          | ns typ       | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 1.8 V$ , see Figure 30                 |
|                                                             |                                                 | 37    |                      | 50       | ns max       |                                                                                    |
| Off Time (EN)                                               | t <sub>OFF</sub> (EN)                           | 18    |                      |          | ns typ       | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 1.8 V$ , see Figure 30                 |
|                                                             |                                                 | 26    | 29                   | 29       | ns max       |                                                                                    |
| Charge Injection                                            | Qınj                                            | 1     |                      |          | pC typ       | $V_S = 0 \text{ V}$ , $R_S = 0 \Omega$ , $C_L = 1 \text{ nF}$ , see Figure 31      |
| Off Isolation                                               | Iso                                             | -72   |                      |          | dB typ       | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 22                     |
| Channel-to-Channel Crosstalk                                | Стк                                             | -72   |                      |          | dB typ       | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 23                     |
| −3 dB Bandwidth                                             | BW                                              | 1     |                      |          |              | $R_L = 50 \Omega$ , $C_L = 5 pF$ , see Figure 26                                   |
| ADG726                                                      |                                                 | 34    |                      |          | MHz typ      |                                                                                    |
| ADG732                                                      |                                                 | 18    |                      |          | MHz typ      |                                                                                    |

|                                        |                                      | ADG726/ADG732 |                   | ADG732             |        |                                |
|----------------------------------------|--------------------------------------|---------------|-------------------|--------------------|--------|--------------------------------|
| Parameter                              | Symbol                               | +25°C         | −40°C to<br>+85°C | −40°C to<br>+125°C | Unit   | Test Conditions/Comments       |
| Off Switch Source Capacitance          | C <sub>s</sub> (Off)                 | 13            |                   |                    | pF typ |                                |
| Off Switch Drain Capacitance           | C <sub>D</sub> (Off)                 |               |                   |                    |        |                                |
| ADG726                                 |                                      | 137           |                   |                    | pF typ | f = 1 MHz                      |
| ADG732                                 |                                      | 275           |                   |                    | pF typ | f = 1 MHz                      |
| On Switch Drain, Source<br>Capacitance | C <sub>D</sub> , C <sub>S</sub> (On) |               |                   |                    |        |                                |
| ADG726                                 |                                      | 150           |                   |                    | pF typ | f = 1 MHz                      |
| ADG732                                 |                                      | 300           |                   |                    | pF typ | f = 1 MHz                      |
| POWER REQUIREMENTS                     |                                      |               |                   |                    |        |                                |
| Positive Supply Current                | I <sub>DD</sub>                      | 10            |                   |                    | μA typ | $V_{DD} = 2.75 \text{ V}$      |
|                                        |                                      |               | 20                | 20                 | μA max | Digital inputs = 0 V or 2.75 V |
| Negative Supply Current                | I <sub>SS</sub>                      | 10            |                   |                    | μA typ | $V_{DD} = -2.75 \text{ V}$     |
|                                        |                                      |               | 20                | 20                 | μA max | Digital inputs = 0 V or 2.75 V |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design; not subject to production test.

#### **TIMING CHARACTERISTICS**

Table 4.

| Parameter <sup>1, 2, 3</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | Unit   | Test Conditions/Comments   |
|------------------------------|----------------------------------------------|--------|----------------------------|
| t <sub>1</sub>               | 0                                            | ns min | CS to WR setup time        |
| $t_2$                        | 0                                            | ns min | CS to WR hold time         |
| $t_3$                        | 10                                           | ns min | WR pulse width             |
| t <sub>4</sub>               | 10                                           | ns min | Time between WR cycles     |
| <b>t</b> <sub>5</sub>        | 5                                            | ns min | Address, enable setup time |
| $t_6$                        | 2                                            | ns min | Address, enable hold time  |

<sup>&</sup>lt;sup>1</sup> See Figure 3.

<sup>&</sup>lt;sup>3</sup> Guaranteed by design and characterization, not production tested.



Figure 3 shows the timing sequence for latching the switch address and enable inputs. The latches are level sensitive; therefore, while  $\overline{WR}$  is held low, the latches are transparent and the switches respond to changing the address and enable the inputs.

Input data is latched on the rising edge of  $\overline{WR}$ . The ADG726 has two  $\overline{CS}$  inputs. This enables the device to be used either as a dual 16-to-1 channel multiplexer or a differential 16-channel multiplexer. If a differential output is required, tie  $\overline{CSA}$  and  $\overline{CSB}$  together.

<sup>&</sup>lt;sup>2</sup> All input signals are specified with tr = tf = 1 ns (10% to 90% of  $V_{DD}$ ).

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

Table 5.

| Table 3.                                                         |                                                                                           |
|------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Parameter                                                        | Rating                                                                                    |
| $V_{DD}$ to $V_{SS}$                                             | 7 V                                                                                       |
| V <sub>DD</sub> to GND                                           | −0.3 V to +7 V                                                                            |
| V <sub>SS</sub> to GND                                           | +0.3 V to -7 V                                                                            |
| Analog Inputs <sup>1</sup>                                       | $V_{SS} - 0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$<br>or 30 mA, whichever<br>occurs first |
| Digital Inputs <sup>1</sup>                                      | -0.3 V to V <sub>DD</sub> + 0.3 V or<br>30 mA, whichever<br>occurs first                  |
| Peak Current, S or D (Pulsed at 1 ms,<br>10% Duty Cycle Maximum) | 60 mA                                                                                     |
| Continuous Current, S or D                                       | 30 mA                                                                                     |
| Operating Temperature Range                                      |                                                                                           |
| ADG726                                                           | −40°C to +85°C                                                                            |
| ADG732                                                           | −40°C to +125°C                                                                           |
| Storage Temperature Range                                        | −65°C to +150°C                                                                           |
| Junction Temperature                                             | 150°C                                                                                     |
| Thermal Impedance θ <sub>JA</sub> (4-Layer Board)                |                                                                                           |
| 48-Lead LFCSP                                                    | 25°C/W                                                                                    |
| 48-Lead TQFP                                                     | 54.6°C/W                                                                                  |
| Reflow Soldering Peak Temperature,<br>Pb Free                    | As per JEDEC J-STD-020                                                                    |

 $<sup>^1</sup>$  Overvoltages at A,  $\overline{\text{EN}}, \overline{\text{WR}}, \overline{\text{CS}},$  S, or D will be clamped by internal diodes. Current should be limited to the maximum ratings given.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATIONS AND FUNCTION DESCRIPTION 48-LEAD TOFP



Figure 4. ADG726 Pin Configuration

Table 6. ADG726 Pin Function Description

| Pin No.           | Mnemonic        | Description                                                                                                                                                                                                               |
|-------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 to 12, 45 to 48 | S16A to S1A     | Source Terminal. This pin may be an input or output.                                                                                                                                                                      |
| 13, 14            | $V_{DD}$        | Most Positive Power Supply Potential.                                                                                                                                                                                     |
| 15 to 18          | A0 to A3        | Logic Control Inputs.                                                                                                                                                                                                     |
| 19                | CSA             | Chip Select Pin A. CSA is active low. If a differential output configuration is required, tie CSA and CSB together.                                                                                                       |
| 20                | CSB             | Chip Select Pin B. CSB is active low. If a differential output configuration is required, tie CSB and CSA together.                                                                                                       |
| 21                | WR              | Write pin. When $\overline{WR}$ is low, the logic control inputs (A0 to A3) control which state the switches are in. On the rising edge of $\overline{WR}$ , the logic control input data is latched.                     |
| 22                | EN              | Active Low, Digital Input. When this pin is high, the device is disabled and all switches are off. When this pin is low, the Ax logic control inputs determine the on switches. The EN input signal is not latched by WR. |
| 23                | GND             | Ground (0 V) Reference.                                                                                                                                                                                                   |
| 24                | V <sub>SS</sub> | Most Negative Power Supply in a Dual-Supply Application. In single-supply applications, connect this pin to GND.                                                                                                          |
| 25 to 40          | S1B to S16B     | Source Terminal. This pin may be an input or output.                                                                                                                                                                      |
| 41                | DB              | Drain Terminal. This pin may be an input or output.                                                                                                                                                                       |
| 42, 44            | NIC             | Not Internally Connected. Do not connect to this pin.                                                                                                                                                                     |
| 43                | DA              | Drain Terminal. This pin may be an input or output.                                                                                                                                                                       |



Figure 5. ADG732 Pin Configuration

Table 7. ADG732 Pin Function Description

| Pin No.           | Mnemonic        | Description                                                                                                                                                                                                               |
|-------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 to 12, 45 to 48 | S16 to S1       | Source Terminal. This pin may be an input or output.                                                                                                                                                                      |
| 13, 14            | $V_{DD}$        | Most Positive Power Supply Potential.                                                                                                                                                                                     |
| 15 to 19          | A0 to A4        | Logic Control Inputs.                                                                                                                                                                                                     |
| 20                | CS              | Chip Select Pin. CS is active low.                                                                                                                                                                                        |
| 21                | WR              | Write Pin. When $\overline{WR}$ is low, the logic control inputs (A0 to A4) control which state the switches are in. On the rising edge of $\overline{WR}$ , the logic control input data is latched.                     |
| 22                | EN              | Active Low, Digital Input. When this pin is high, the device is disabled and all switches are off. When this pin is low, the Ax logic control inputs determine the on switches. The EN input signal is not latched by WR. |
| 23                | GND             | Ground (0 V) Reference.                                                                                                                                                                                                   |
| 24                | V <sub>SS</sub> | Most Negative Power Supply in a Dual-Supply Application. In single-supply applications, connect this pin to GND.                                                                                                          |
| 25 to 40          | S17 to S32      | Source Terminal. This pin may be an input or output.                                                                                                                                                                      |
| 41, 42, 44        | NIC             | Not Internally Connected. Do not connect to this pin.                                                                                                                                                                     |
| 43                | D               | Drain Terminal. This pin may be an input or output.                                                                                                                                                                       |

#### **48-LEAD LFCSP**



Figure 6. ADG726 Pin Configuration

Table 8. ADG726 Pin Function Description

| Pin No.           | Mnemonic        | Description                                                                                                                                                                                                               |
|-------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 to 12, 45 to 48 | S16A to S1A     | Source Terminal. This pin may be an input or output.                                                                                                                                                                      |
| 13, 14            | $V_{\text{DD}}$ | Most Positive Power Supply Potential.                                                                                                                                                                                     |
| 15 to 18          | A0 to A3        | Logic Control Inputs.                                                                                                                                                                                                     |
| 19                | CSA             | Chip Select Pin A. CSA is active low. If a differential output configuration is required, tie CSA and CSB together.                                                                                                       |
| 20                | CSB             | Chip Select Pin B. CSB is active low. If a differential output configuration is required, tie CSB and CSA together.                                                                                                       |
| 21                | WR              | Write pin. When $\overline{WR}$ is low, the logic control inputs (A0 to A3) control which state the switches are in. On the rising edge of $\overline{WR}$ , the logic control input data is latched.                     |
| 22                | EN              | Active Low, Digital Input. When this pin is high, the device is disabled and all switches are off. When this pin is low, the Ax logic control inputs determine the on switches. The EN input signal is not latched by WR. |
| 23                | GND             | Ground (0 V) Reference.                                                                                                                                                                                                   |
| 24                | V <sub>SS</sub> | Most Negative Power Supply in a Dual-Supply Application. In single-supply applications, connect this pin to GND.                                                                                                          |
| 25 to 40          | S1B to S16B     | Source Terminal. This pin may be an input or output.                                                                                                                                                                      |
| 41                | DB              | Drain Terminal. This pin may be an input or output.                                                                                                                                                                       |
| 42, 44            | NIC             | Not Internally Connected. Do not connect to this pin.                                                                                                                                                                     |
| 43                | DA              | Drain Terminal. This pin may be an input or output.                                                                                                                                                                       |
|                   | EPAD            | Exposed Pad. The exposed pad must be connected to GND.                                                                                                                                                                    |



NOTES

Figure 7. ADG732 Pin Configuration

Table 9. ADG732 Pin Function Description

| Pin No.           | Mnemonic        | Description                                                                                                                                                                                                               |
|-------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 to 12, 45 to 48 | S16 to S1       | Source Terminal. This pin may be an input or output.                                                                                                                                                                      |
| 13, 14            | $V_{\text{DD}}$ | Most Positive Power Supply Potential.                                                                                                                                                                                     |
| 15 to 19          | A0 to A4        | Logic Control Inputs.                                                                                                                                                                                                     |
| 20                | CS              | Chip Select Pin. CS is active low.                                                                                                                                                                                        |
| 21                | WR              | Write Pin. When $\overline{WR}$ is low, the logic control inputs (A0 to A4) control which state the switches are in. On the rising edge of $\overline{WR}$ , the logic control input data is latched.                     |
| 22                | EN              | Active Low, Digital Input. When this pin is high, the device is disabled and all switches are off. When this pin is low, the Ax logic control inputs determine the on switches. The EN input signal is not latched by WR. |
| 23                | GND             | Ground (0 V) Reference.                                                                                                                                                                                                   |
| 24                | Vss             | Most Negative Power Supply in a Dual-Supply Application. In single-supply applications, connect this pin to GND.                                                                                                          |
| 25 to 40          | S17 to S32      | Source Terminal. This pin may be an input or output.                                                                                                                                                                      |
| 41, 42, 44        | NIC             | Not Internally Connected. Do not connect to this pin.                                                                                                                                                                     |
| 43                | D               | Drain Terminal. This pin may be an input or output.                                                                                                                                                                       |
|                   | EPAD            | Exposed Pad. The exposed pad must be connected to GND.                                                                                                                                                                    |

#### **Truth Tables**

Table 10. ADG726 Truth Table

| A3 <sup>1</sup> | A21 | A11 | A01 | EN <sup>1</sup> | CSA | CSB | WR <sup>1</sup>   | On Switch                     |
|-----------------|-----|-----|-----|-----------------|-----|-----|-------------------|-------------------------------|
| X               | Х   | Х   | Х   | Х               | 1   | 1   | $L \rightarrow H$ | Latches control input data    |
| Χ               | Χ   | Х   | Χ   | Х               | 1   | 1   | X                 | No change in switch condition |
| Χ               | Х   | Х   | Х   | 1               | X   | Χ   | X                 | None                          |
| 0               | 0   | 0   | 0   | 0               | 0   | 0   | 0                 | S1A to DA, S1B to DB          |
| 0               | 0   | 0   | 1   | 0               | 0   | 0   | 0                 | S2A to DA, S2B to DB          |
| 0               | 0   | 1   | 0   | 0               | 0   | 0   | 0                 | S3A to DA, S3B to DB          |
| 0               | 0   | 1   | 1   | 0               | 0   | 0   | 0                 | S4A to DA, S4B to DB          |
| 0               | 1   | 0   | 0   | 0               | 0   | 0   | 0                 | S5A to DA, S5B to DB          |
| 0               | 1   | 0   | 1   | 0               | 0   | 0   | 0                 | S6A to DA, S6B to DB          |
| 0               | 1   | 1   | 0   | 0               | 0   | 0   | 0                 | S7A to DA, S7B to DB          |
| 0               | 1   | 1   | 1   | 0               | 0   | 0   | 0                 | S8A to DA, S8B to DB          |
| 1               | 0   | 0   | 0   | 0               | 0   | 0   | 0                 | S9A to DA, S9B to DB          |
| 1               | 0   | 0   | 1   | 0               | 0   | 0   | 0                 | S10A to DA, S10B to DB        |
| 1               | 0   | 1   | 0   | 0               | 0   | 0   | 0                 | S11A to DA, S11B to DB        |
| 1               | 0   | 1   | 1   | 0               | 0   | 0   | 0                 | S12A to DA, S12B to DB        |

| A31 | A2 <sup>1</sup> | A1 <sup>1</sup> | A01 | EN <sup>1</sup> | CSA | CSB | WR <sup>1</sup> | On Switch              |
|-----|-----------------|-----------------|-----|-----------------|-----|-----|-----------------|------------------------|
| 1   | 1               | 0               | 0   | 0               | 0   | 0   | 0               | S13A to DA, S13B to DB |
| 1   | 1               | 0               | 1   | 0               | 0   | 0   | 0               | S14A to DA, S14B to DB |
| 1   | 1               | 1               | 0   | 0               | 0   | 0   | 0               | S15A to DA, S15B to DB |
| 1   | 1               | 1               | 1   | 0               | 0   | 0   | 0               | S16A to DA, S16B to DB |

<sup>&</sup>lt;sup>1</sup> X is don't care, L is low, and H is high.

Table 11. ADG732 Truth Table

| A41 | A3 <sup>1</sup> | A2 <sup>1</sup> | A1 <sup>1</sup> | A01 | EN <sup>1</sup> | CS | WR <sup>1</sup>   | Switch Condition              |
|-----|-----------------|-----------------|-----------------|-----|-----------------|----|-------------------|-------------------------------|
| Χ   | Х               | Х               | Х               | Х   | Х               | 1  | $L \rightarrow H$ | Latches control input data    |
| Χ   | Х               | Х               | Х               | Χ   | Х               | 1  | Х                 | No change in switch condition |
| Χ   | Х               | Х               | Х               | Х   | 1               | Х  | Х                 | None                          |
| 0   | 0               | 0               | 0               | 0   | 0               | 0  | 0                 | 1                             |
| 0   | 0               | 0               | 0               | 1   | 0               | 0  | 0                 | 2                             |
| )   | 0               | 0               | 1               | 0   | 0               | 0  | 0                 | 3                             |
| 0   | 0               | 0               | 1               | 1   | 0               | 0  | 0                 | 4                             |
| 0   | 0               | 1               | 0               | 0   | 0               | 0  | 0                 | 5                             |
| 0   | 0               | 1               | 0               | 1   | 0               | 0  | 0                 | 6                             |
| 0   | 0               | 1               | 1               | 0   | 0               | 0  | 0                 | 7                             |
| 0   | 0               | 1               | 1               | 1   | 0               | 0  | 0                 | 8                             |
| 0   | 1               | 0               | 0               | 0   | 0               | 0  | 0                 | 9                             |
| 0   | 1               | 0               | 0               | 1   | 0               | 0  | 0                 | 10                            |
| 0   | 1               | 0               | 1               | 0   | 0               | 0  | 0                 | 11                            |
| 0   | 1               | 0               | 1               | 1   | 0               | 0  | 0                 | 12                            |
| 0   | 1               | 1               | 0               | 0   | 0               | 0  | 0                 | 13                            |
| 0   | 1               | 1               | 0               | 1   | 0               | 0  | 0                 | 14                            |
| 0   | 1               | 1               | 1               | 0   | 0               | 0  | 0                 | 15                            |
| 0   | 1               | 1               | 1               | 1   | 0               | 0  | 0                 | 16                            |
| 1   | 0               | 0               | 0               | 0   | 0               | 0  | 0                 | 17                            |
| 1   | 0               | 0               | 0               | 1   | 0               | 0  | 0                 | 18                            |
| 1   | 0               | 0               | 1               | 0   | 0               | 0  | 0                 | 19                            |
| 1   | 0               | 0               | 1               | 1   | 0               | 0  | 0                 | 20                            |
| 1   | 0               | 1               | 0               | 0   | 0               | 0  | 0                 | 21                            |
| 1   | 0               | 1               | 0               | 1   | 0               | 0  | 0                 | 22                            |
| 1   | 0               | 1               | 1               | 0   | 0               | 0  | 0                 | 23                            |
| 1   | 0               | 1               | 1               | 1   | 0               | 0  | 0                 | 24                            |
| 1   | 1               | 0               | 0               | 0   | 0               | 0  | 0                 | 25                            |
| 1   | 1               | 0               | 0               | 1   | 0               | 0  | 0                 | 26                            |
| 1   | 1               | 0               | 1               | 0   | 0               | 0  | 0                 | 27                            |
| 1   | 1               | 0               | 1               | 1   | 0               | 0  | 0                 | 28                            |
| 1   | 1               | 1               | 0               | 0   | 0               | 0  | 0                 | 29                            |
| 1   | 1               | 1               | 0               | 1   | 0               | 0  | 0                 | 30                            |
| 1   | 1               | 1               | 1               | 0   | 0               | 0  | 0                 | 31                            |
| 1   | 1               | 1               | 1               | 1   | 0               | 0  | 0                 | 32                            |

<sup>&</sup>lt;sup>1</sup> X is don't care, L is low, and H is high.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 8. On Resistance vs. V<sub>D</sub> (V<sub>s</sub>), Single Supply



Figure 9. On Resistance vs.  $V_D$  ( $V_S$ ), Dual Supply



Figure 10. On Resistance vs. V<sub>D</sub> (V<sub>S</sub>) for Different Temperatures, Single Supply



Figure 11. On Resistance vs.  $V_D$  ( $V_S$ ), Single Supply



Figure 12. On Resistance vs. V<sub>D</sub> (V<sub>s</sub>), Dual Supply



Figure 13. Leakage Currents vs. Temperature



Figure 14. ADG732 Charge Injection ( $Q_{INJ}$ ) vs.  $V_D$  ( $V_S$ )



Figure 15.  $t_{ON}/t_{OFF}$  (EN) Time vs. Temperature



Figure 16. Logic Threshold Voltage vs. Supply Voltage (VDD)



Figure 17. Off Isolation vs. Frequency



Figure 18. Crosstalk vs. Frequency



Figure 19. Insertion Loss vs. Frequency

## **TEST CIRCUITS**



Figure 20. On Resistance



Figure 21. Is (Off)



Figure 22. Off Isolation



Figure 23. Channel-to-Channel Crosstalk



Figure 24. I<sub>D</sub> (Off)



Figure 25. I<sub>D</sub> (On)



Figure 26. Bandwidth



Figure 27. Switching Time of Multiplexer,  $t_{TRANSITION}$ 



Figure 28. Break-Before-Make Delay, t<sub>OPEN</sub>



Figure 29. Write Turn-On and Turn-Off Time,  $t_{ON}$ ,  $t_{OFF}$  ( $\overline{WR}$ )



Figure 30. Enable Delay,  $t_{ON}(\overline{EN})$ ,  $t_{OFF}(\overline{EN})$ 



Figure 31. Charge Injection

### **TERMINOLOGY**

#### $I_{DD}$

I<sub>DD</sub> represents the positive supply current.

#### $I_{SS}$

Iss represents the negative supply current.

#### IN

IN represents the logic control input.

#### $V_D(V_S)$

 $V_{\text{D}}$  and  $V_{\text{S}}$  represent the analog voltage on the Dx pins and the Sx pins, respectively.

#### Ron

 $R_{\text{ON}}$  represents the ohmic resistance between the Dx pins and the Sx pins.

#### $\Delta R_{ON}$

 $\Delta R_{\rm ON}$  represents the difference between the  $R_{\rm ON}$  of any two channels.

#### R<sub>FLAT(ON)</sub>

R<sub>FLAT(ON)</sub> is the flatness that is defined as the difference between the maximum and minimum value of on resistance measured over the specified analog signal range.

#### Is (Off)

Is (Off) represents the source leakage current with the switch off.

#### I<sub>D</sub> (Off)

 $I_{\mbox{\tiny D}}$  (Off) represents the drain leakage current with the switch off.

#### $I_D$ (On), $I_S$ (On)

 $I_{D}\left(On\right)$  and  $I_{S}\left(On\right)$  represent the channel leakage currents with the switch on.

#### $\mathbf{V}_{\text{INL}}$

 $V_{\text{INL}}$  is the maximum input voltage for Logic 0.

#### $V_{INH}$

 $V_{\text{INH}}$  is the minimum input voltage for Logic 1.

#### IINL, IINH

 $I_{\text{INL}}$  and  $I_{\text{INH}}$  represent the low and high input currents of the digital inputs.

#### Cs (Off)

C<sub>s</sub> (Off) represents the off switch source capacitance. It is measured with a reference to ground.

#### C<sub>D</sub> (Off)

 $C_D$  (Off) represents the off switch drain capacitance. It is measured with reference to ground.

#### $C_D(On), C_S(On)$

C<sub>D</sub> (On) and C<sub>S</sub> (On) represent the on switch capacitances, which are measured with reference to ground.

#### CIN

C<sub>IN</sub> is the digital input capacitance.

#### **t**TRANSITION

ttransition is the delay time measured between the 50% and 90% points of the digital inputs and the switch on condition when switching from one address state to another.

#### ton (EN

 $t_{ON}$  (EN) is the delay time between the 50% and 90% points of the EN digital input and the switch on condition.

#### $t_{OFF}(\overline{EN})$

 $t_{OFF}$   $\overline{(EN)}$  is the delay time between the 50% and 90% points of the  $\overline{EN}$  digital input and the switch off condition.

#### **t**open

 $t_{\text{OPEN}}$  is the off time measured between the 80% points of both switches when switching from one address state to another

#### **Charge Injection**

Charge injection is a measure of the glitch impulse transferred from the digital input to the analog output during switching.

#### Off Isolation

Off isolation is a measure of the unwanted signal coupling through an off switch.

#### **Channel-to-Channel Crosstalk**

Crosstalk is a measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.

#### **Insertion Loss**

Insertion loss is the loss due to the on resistance of the switch.

## **OUTLINE DIMENSIONS**



#### COMPLIANT TO JEDEC STANDARDS MO-220-VKKD-2

Figure 32. 48-Lead Frame Chip Scale Package [LFCSP\_VQ] 7 mm  $\times$  7 mm Body, Very Thin Quad (CP-48-1)

Dimensions shown in millimeters



#### COMPLIANT TO JEDEC STANDARDS MS-026ABC

Figure 33. 48-Lead Thin Plastic Quad Flat Package [TQFP] (SU-48) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                           | Package Option |  |  |  |  |  |  |
|--------------------|-------------------|-----------------------------------------------|----------------|--|--|--|--|--|--|
| ADG726BCPZ         | -40°C to +85°C    | 48-Lead Frame Chip Scale Package [LFCSP_VQ]   | CP-48-1        |  |  |  |  |  |  |
| ADG726BCPZ-REEL    | -40°C to +85°C    | 48-Lead Frame Chip Scale Package [LFCSP_VQ]   | CP-48-1        |  |  |  |  |  |  |
| ADG726BSUZ         | -40°C to +85°C    | 48-Lead Thin Plastic Quad Flat Package [TQFP] | SU-48          |  |  |  |  |  |  |
| ADG726BSUZ-REEL    | -40°C to +85°C    | 48-Lead Thin Plastic Quad Flat Package [TQFP] | SU-48          |  |  |  |  |  |  |
| ADG732BCPZ         | -40°C to +125°C   | 48-Lead Frame Chip Scale Package [LFCSP_VQ]   | CP-48-1        |  |  |  |  |  |  |
| ADG732BCPZ-REEL    | -40°C to +125°C   | 48-Lead Frame Chip Scale Package [LFCSP_VQ]   | CP-48-1        |  |  |  |  |  |  |
| ADG732BSUZ         | -40°C to +125°C   | 48-Lead Thin Plastic Quad Flat Package [TQFP] | SU-48          |  |  |  |  |  |  |
| ADG732BSUZ-REEL    | -40°C to +125°C   | 48-Lead Thin Plastic Quad Flat Package [TQFP] | SU-48          |  |  |  |  |  |  |
|                    |                   |                                               |                |  |  |  |  |  |  |

 $<sup>^{1}</sup>$  Z = RoHS-Compliant Part

