

# AN3308 Application note

# LIS3DH: MEMS digital output motion sensor ultra-low-power high-performance 3-axis "nano" accelerometer

#### Introduction

This document describes the low-voltage 3-axis digital output linear MEMS accelerometer provided in an LGA package.

The LIS3DH is an ultra-low-power high-performance 3-axis linear accelerometer belonging to the "nano" family, with a digital I<sup>2</sup>C/SPI serial interface standard output.

The device features ultra-low-power operational modes that allow advanced power saving and smart sleep-to-wake-up and return-to-sleep functions.

The LIS3DH has dynamic user-selectable full scales of  $\pm 2g/\pm 4g/\pm 8g/\pm 16g$  and is capable of measuring accelerations with output data rates from 1 Hz to 5 kHz.

The device may be configured to generate interrupt signals using an independent inertial wake-up/free-fall event as well as by the position of the device itself. Thresholds and timing of the interrupt generator are programmable by the end user on the fly.

Automatic programmable sleep-to-wakeup and return-to-sleep functions are also available for enhanced power saving.

The LIS3DH has an integrated 32-level first-in first-out (FIFO) buffer allowing the user to store data in order to limit intervention by the host processor.

The LIS3DH is available in a small thin plastic land grid array package (LGA) and is guaranteed to operate over an extended temperature range from -40 °C to +85 °C.

The ultra-small size and weight of the SMD package make it an ideal choice for handheld portable applications such as smartphones, IoT connected devices, and wearables, or any other application where reduced package size and weight are required.

January 2017 DocID18198 Rev 2 1/55

# **Contents**

| 1 | Registe   | rs          |                                           | 6  |
|---|-----------|-------------|-------------------------------------------|----|
| 2 | Operati   | ng modes    |                                           | 8  |
|   | 2.1       | Power-do    | own mode                                  | 9  |
|   | 2.2       | Low-pow     | er mode                                   | 9  |
|   | 2.3       | Normal m    | node                                      | 9  |
|   | 2.4       | High-reso   | olution mode                              | 10 |
|   | 2.5       | _           | modes                                     |    |
| 3 | Startup   | •           | )                                         |    |
|   | 3.1       | -           | acceleration data                         |    |
|   | <b>0.</b> | 3.1.1       | Using the status register                 |    |
|   |           | 3.1.2       | Using the data-ready (DRDY) signal        |    |
|   |           | 3.1.3       | Using the block data update (BDU) feature |    |
|   | 3.2       | Understa    | nding acceleration data                   |    |
|   |           | 3.2.1       | Data alignment                            | 14 |
|   |           | 3.2.2       | Big-little endian selection               | 14 |
|   |           | 3.2.3       | Example of acceleration data              | 15 |
|   | 3.3       | High-pas    | s filter                                  | 15 |
|   |           | 3.3.1       | Filter configuration                      | 16 |
| 4 | Interrup  | ot generati | ion                                       | 18 |
|   | 4.1       | Interrupt   | pin configuration                         | 18 |
| 5 | Inertial  | interrupt.  |                                           | 20 |
|   | 5.1       | Duration    |                                           | 20 |
|   | 5.2       | Threshol    | db                                        | 20 |
|   | 5.3       | Free-fall   | and wake-up interrupts                    | 21 |
|   |           | 5.3.1       | Inertial wake-up                          |    |
|   |           | 5.3.2       | HP filter bypassed                        | 23 |
|   |           | 5.3.3       | Using the HP filter                       | 23 |
|   | 5.4       | Free-fall   | detection                                 | 24 |
| 6 | 6D/4D c   | rientation  | detection                                 | 26 |
|   | 6.1       | 6D orient   | ation detection                           | 26 |
|   | 6.2       | 4D orient   | ation direction                           | 28 |
| 7 | Click ar  | nd double   | -click recognition                        | 29 |
|   | 7.1       |             | ck                                        |    |
|   |           | 5g.0 011    |                                           |    |

| AN3308 | Contents |
|--------|----------|
| ANSSUA | Contents |
|        |          |

| 32<br>32<br>33<br>34<br>34 |
|----------------------------|
| 32<br>33<br>33             |
| 33<br>33<br>34             |
| 34                         |
|                            |
| 2/                         |
| 34                         |
| 34                         |
| 35                         |
| 35                         |
| 36                         |
| 37                         |
| 38                         |
| 39                         |
| 39                         |
| 41                         |
| 41                         |
| 42                         |
| 42                         |
| 44                         |
| 44                         |
| 44                         |
| 45                         |
| 47                         |
| 49                         |
| 49                         |
| 51                         |
| 53                         |
| 54                         |
|                            |

# List of tables

| Table 1: Registers                                                                      |    |
|-----------------------------------------------------------------------------------------|----|
| Table 2: Operating mode selection                                                       |    |
| Table 3: Data rate configuration                                                        |    |
| Table 4: Current consumption of operating modes                                         |    |
| Table 5: Turn-on time for operating mode transition                                     |    |
| Table 6: STATUS_REG                                                                     |    |
| Table 7: STATUS_REG description                                                         | 12 |
| Table 8: Output data registers content vs. acceleration (FS = ±2 g)                     | 15 |
| Table 9: High-pass filter mode configuration                                            |    |
| Table 10: Low-power mode - high-pass filter cutoff frequency [Hz]                       |    |
| Table 11: Reference mode LSB value                                                      |    |
| Table 12: CTRL_REG3 register                                                            |    |
| Table 13: CTRL_REG3 description                                                         |    |
| Table 14: CTRL_REG6 register                                                            |    |
| Table 15: CTRL_REG6 description                                                         |    |
| Table 16: Interrupt mode configuration                                                  |    |
| Table 17: Duration LSB value in normal mode                                             |    |
| Table 18: INT1_SRC register in 6D positions                                             | 28 |
| Table 19: CLICK_CFG register                                                            |    |
| Table 20: CLICK_CFG description                                                         |    |
| Table 21: Truth table                                                                   |    |
| Table 22: CLICK_SRC register                                                            |    |
| Table 23: CLICK_SRC description                                                         |    |
| Table 24: CLICK_THS register                                                            |    |
| Table 25: CLICK_THS description                                                         |    |
| Table 26: TIME_LIMIT register                                                           |    |
| Table 27: TIME_LIMIT register description                                               |    |
| Table 28: TIME_LATENCY register                                                         |    |
| Table 29: TIME_LATENCY description                                                      |    |
| Table 30: TIME_WINDOW description                                                       |    |
| Table 31: TIME_WINDOW description                                                       |    |
| Table 32: CTRL_REG3 register                                                            |    |
| Table 33: CTRL_REG3 description                                                         |    |
| Table 34: FIFO buffer full representation (32nd sample set stored)                      |    |
| Table 35: FIFO overrun representation (33rd sample set stored and 1st sample discarded) |    |
| Table 36: FIFO enable bit in CTRL_REG5                                                  |    |
| Table 37: FIFO_CTRL_REG                                                                 |    |
| Table 38: FIFO_SRC_REG                                                                  |    |
| Table 39: FIFO_SRC_REG behavior assuming FTH[4:0] = 15                                  |    |
| Table 40: CTRL_REG3 (0x22)                                                              |    |
| Table 41: Document revision history                                                     | 54 |

AN3308 List of figures

# **List of figures**

| Figure 1: DRDY signal synchronization                    | 13 |
|----------------------------------------------------------|----|
| Figure 2: Data-ready signal                              |    |
| Figure 3: High-pass filter connections block diagram     | 15 |
| Figure 4: REFERENCE readings                             | 16 |
| Figure 5: Reference mode                                 | 17 |
| Figure 6: Autoreset                                      |    |
| Figure 7: Free-fall, wake-up interrupt generator         |    |
| Figure 8: FF_WU_CFG high and low                         |    |
| Figure 9: Inertial wake-up interrupt                     |    |
| Figure 10: Free-fall interrupt                           |    |
| Figure 11: ZH, ZL, YH, YL, XH, and XL behavior           |    |
| Figure 12: 6D movement vs. 6D position                   |    |
| Figure 13: 6D recognized positions                       | 27 |
| Figure 14: Single-click event with non-latched interrupt |    |
| Figure 15: Single and double-click recognition           |    |
| Figure 16: Double-click recognition                      |    |
| Figure 17: Short time limit                              |    |
| Figure 18: Long time limit                               |    |
| Figure 19: Short latency                                 |    |
| Figure 20: Long latency                                  |    |
| Figure 21: Short window                                  |    |
| Figure 22: Long window                                   |    |
| Figure 23: FIFO_EN connection block diagram              |    |
| Figure 24: FIFO mode behavior                            |    |
| Figure 25: Stream mode fast reading behavior             |    |
| Figure 26: Stream mode slow reading behavior             |    |
| Figure 27: Stream mode slow reading zoom                 | 47 |
| Figure 28: Stream-to-FIFO mode: interrupt not latched    |    |
| Figure 29: Stream-to-FIFO mode: interrupt latched        |    |
| Figure 30: Watermark behavior - FTH[4:0] = 10            |    |
| Figure 31: FIFO reading diagram - FTH[4:0] = 10          |    |
| Figure 32: Activity / Inactivity recognition             |    |
| Figure 33: Activity / Inactivity duration                | 52 |



Registers AN3308

# 1 Registers

Table 1: Registers

| Register name  | Address | Bit7            | Bit6             | Bit5             | Bit4     | Bit3             | Bit2             | Bit1             | Bit0             |
|----------------|---------|-----------------|------------------|------------------|----------|------------------|------------------|------------------|------------------|
| STATUS_REG_AUX | 07h     | 321OR           | 3OR              | 2OR              | 1OR      | 321DA            | 3DA              | 2DA              | 1DA              |
| OUT_ADC1_L     | 08h     | A1D7            | A1D6             | A1D5             | A1D4     | A1D3             | A1D2             | A1D1             | A1D0             |
| OUT_ADC1_H     | 09h     | A1D15           | A1D14            | A1D13            | A1D12    | A1D11            | A1D10            | A1D9             | A1D8             |
| OUT_ADC2_L     | 0Ah     | A2D7            | A2D6             | A2D5             | A2D4     | A2D3             | A2D2             | A2D1             | A2D0             |
| OUT_ADC2_H     | 0Bh     | A2D15           | A2D14            | A2D13            | A2D12    | A2D11            | A2D10            | A2D9             | A2D8             |
| OUT_ADC3_L     | 0Ch     | A3D7            | A3D6             | A3D5             | A3D4     | A3D3             | A3D2             | A3D1             | A3D0             |
| OUT_ADC3_H     | 0Dh     | A3D15           | A3D14            | A3D13            | A3D12    | A3D11            | A3D10            | A3D9             | A3D8             |
| RESERVED       | 0Eh     |                 |                  |                  |          |                  |                  |                  |                  |
| WHO_AM_I       | 0Fh     | 0               | 0                | 1                | 1        | 0                | 0                | 1                | 1                |
| CTRL_REG0      | 1Eh     | SDO_PU_<br>DISC | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | 1(2)     | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> |
| TEMP_CFG_REG   | 1Fh     | ADC_EN          | TEMP_EN          | 0                | 0        | 0                | 0                | 0                | 0                |
| CTRL_REG1      | 20h     | ODR3            | ODR2             | ODR1             | ODR0     | LPen             | Zen              | Yen              | Xen              |
| CTRL_REG2      | 21h     | HPM1            | HPM0             | HPCF2            | HPCF1    | FDS              | HPCLICK          | HP_IA2           | HP_IA1           |
| CTRL_REG3      | 22h     | I1_CLICK        | I1_IA1           | I1_IA2           | I1_ZYXDA | I1_321DA         | I1_WTM           | I1_<br>OVERRUN   | -                |
| CTRL_REG4      | 23h     | BDU             | BLE              | FS1              | FS0      | HR               | ST1              | ST0              | SIM              |
| CTRL_REG5      | 24h     | BOOT            | FIFO_EN          | -                | -        | LIR_INT1         | D4D_INT1         | LIR_INT2         | D4D_INT2         |
| CTRL_REG6      | 25h     | I2_CLICK        | I2_IA1           | I2_IA2           | I2_BOOT  | I2_ACT           | -                | INT_<br>POLARITY | -                |
| REFERENCE      | 26h     | REF7            | REF6             | REF5             | REF4     | REF3             | REF2             | REF1             | REF0             |
| STATUS_REG     | 27h     | ZYXOR           | ZOR              | YOR              | XOR      | ZYXDA            | ZDA              | YDA              | XDA              |
| OUT_X_L        | 28h     | XD7             | XD6              | XD5              | XD4      | XD3              | XD2              | XD1              | XD0              |

**\** 

AN3308 Registers

| Register name | Address | Bit7      | Bit6      | Bit5   | Bit4   | Bit3  | Bit2  | Bit1  | Bit0  |
|---------------|---------|-----------|-----------|--------|--------|-------|-------|-------|-------|
| OUT_X_H       | 29h     | XD15      | XD14      | XD13   | XD12   | XD11  | XD10  | XD9   | XD8   |
| OUT_Y_L       | 2Ah     | YD7       | YD6       | YD5    | YD4    | YD3   | YD2   | YD1   | YD0   |
| OUT_Y_H       | 2Bh     | YD15      | YD14      | YD13   | YD12   | YD11  | YD10  | YD9   | YD8   |
| OUT_Z_L       | 2Ch     | ZD7       | ZD6       | ZD5    | ZD4    | ZD3   | ZD2   | ZD1   | ZD0   |
| OUT_Z_H       | 2Dh     | ZD15      | ZD14      | ZD13   | ZD12   | ZD11  | ZD10  | ZD9   | ZD8   |
| FIFO_CTRL_REG | 2Eh     | FM1       | FM0       | TR     | FTH4   | FTH3  | FTH2  | FTH1  | FTH0  |
| FIFO_SRC_REG  | 2Fh     | WTM       | OVRN_FIFO | EMPTY  | FSS4   | FSS3  | FSS2  | FSS1  | FSS0  |
| INT1_CFG      | 30h     | AOI       | 6D        | ZHIE   | ZLIE   | YHIE  | YLIE  | XHIE  | XLIE  |
| INT1_SRC      | 31h     | 0         | IA        | ZH     | ZL     | YH    | YL    | XH    | XL    |
| INT1_THS      | 32h     | 0         | THS6      | THS5   | THS4   | THS3  | THS2  | THS1  | THS0  |
| INT1_DURATION | 33h     | 0         | D6        | D5     | D4     | D3    | D2    | D1    | D0    |
| INT2_CFG      | 34h     | AOI       | 6D        | ZHIE   | ZLIE   | YHIE  | YLIE  | XHIE  | XLIE  |
| INT2_SRC      | 35h     | 0         | IA        | ZH     | ZL     | YH    | YL    | XH    | XL    |
| INT2_THS      | 36h     | 0         | THS6      | THS5   | THS4   | THS3  | THS2  | THS1  | THS0  |
| INT2_DURATION | 37h     | 0         | D6        | D5     | D4     | D3    | D2    | D1    | D0    |
| CLICK_CFG     | 38h     | -         | -         | ZD     | ZS     | YD    | YS    | XD    | XS    |
| CLICK_SRC     | 39h     | -         | IA        | DCLICK | SCLICK | Sign  | Z     | Υ     | X     |
| CLICK_THS     | 3Ah     | LIR_CLICK | Ths6      | Ths5   | Ths4   | Ths3  | Ths2  | Ths1  | Ths0  |
| TIME_LIMIT    | 3Bh     | -         | TLI6      | TLI5   | TLI4   | TLI3  | TLI2  | TLI1  | TLI0  |
| TIME_LATENCY  | 3Ch     | TLA7      | TLA6      | TLA5   | TLA4   | TLA3  | TLA2  | TLA1  | TLA0  |
| TIME_WINDOW   | 3Dh     | TW7       | TW6       | TW5    | TW4    | TW3   | TW2   | TW1   | TW0   |
| ACT_THS       | 3Eh     | -         | Acth6     | Acth5  | Acth4  | Acth3 | Acth2 | Acth1 | Acth0 |
| INACT_DUR     | 3Fh     | ActD7     | ActD6     | ActD5  | ActD4  | ActD3 | ActD2 | ActD1 | ActD0 |

#### Notes:

<sup>(2)</sup>This bit must be set to 1 for correct operation of the device.



DocID18198 Rev 2 7/55

<sup>&</sup>lt;sup>(1)</sup>This bit must be set to 0 for correct operation of the device.

Operating modes AN3308

# 2 Operating modes

The LIS3DH provides four different operating modes: power-down mode, high-resolution/normal mode, and low-power mode. While normal mode guarantees higher resolution, low-power mode further reduces the current consumption.

After the power supply is applied, the LIS3DH performs a 5 ms boot procedure to load the trimming parameter. After the boot is completed, the device is automatically configured in power-down mode.

Referring to the LIS3DH datasheet, the output data rate (ODR) and the low-power enable (LPen) bits of CTRL\_REG1 and the HR bits of CTRL\_REG4 are used to select the operating modes (power-down mode, high-resolution/normal mode and low-power mode) and output data rate (*Table 2: "Operating mode selection"* and *Table 3: "Data rate configuration"*).

Table 2: Operating mode selection

| Operating mode                            | CTRL_REG1[3]<br>(LPen bit) | CTRL_REG4[3]<br>(HR bit) | BW<br>[Hz] | Turn-on time<br>[ms] | So @ ±2g<br>[mg/digit] |
|-------------------------------------------|----------------------------|--------------------------|------------|----------------------|------------------------|
| Low-power mode (8-bit data output)        | 1                          | 0                        | ODR/2      | 1                    | 16                     |
| Normal mode<br>(10-bit data output)       | 0                          | 0                        | ODR/2      | 1.6                  | 4                      |
| High-resolution mode (12-bit data output) | 0                          | 1 ODR/9 7/C              |            | 7/ODR                | 1                      |
| Not allowed                               | 1                          | 1                        |            |                      |                        |

Table 3: Data rate configuration

| ODR3 | ODR2 | ODR1 | ODR0 | DR0 Power mode selection                      |  |  |
|------|------|------|------|-----------------------------------------------|--|--|
| 0    | 0    | 0    | 0    | Power-down mode                               |  |  |
| 0    | 0    | 0    | 1    | HR/Normal /Low-power mode (1 Hz)              |  |  |
| 0    | 0    | 1    | 0    | HR/Normal/Low-power mode (10 Hz)              |  |  |
| 0    | 0    | 1    | 1    | 1 HR/Normal/Low-power mode (25 Hz)            |  |  |
| 0    | 1    | 0    | 0    | ) HR/Normal/Low-power mode (50 Hz)            |  |  |
| 0    | 1    | 0    | 1    | HR/Normal/Low-power mode (100 Hz)             |  |  |
| 0    | 1    | 1    | 0    | HR/Normal/Low-power mode (200 Hz)             |  |  |
| 0    | 1    | 1    | 1    | HR/Normal/Low-power mode (400 Hz)             |  |  |
| 1    | 0    | 0    | 0    | Low-power mode (1.60 kHz)                     |  |  |
| 1    | 0    | 0    | 1    | Normal (1.344 kHz)/Low-power mode (5.376 kHz) |  |  |

AN3308 Operating modes

Table 4: "Current consumption of operating modes" shows the typical values of the power consumption for the different operating modes.

Table 4: Current consumption of operating modes

| Operating mode [Hz] | Low-power mode<br>(8-bit data output)<br>[µA] | Normal mode<br>(10-bit data output)<br>[μΑ] | High resolution<br>(12-bit data output)<br>[µA] |  |
|---------------------|-----------------------------------------------|---------------------------------------------|-------------------------------------------------|--|
| 1                   | 2                                             | 2                                           | 2                                               |  |
| 10                  | 3                                             | 4                                           | 4                                               |  |
| 25                  | 4                                             | 6                                           | 6                                               |  |
| 50                  | 6                                             | 11                                          | 11                                              |  |
| 100                 | 10                                            | 20                                          | 20                                              |  |
| 200                 | 18                                            | 38                                          | 38                                              |  |
| 400                 | 36                                            | 73                                          | 73                                              |  |
| 1344                |                                               | 185                                         | 185                                             |  |
| 1620                | 100                                           |                                             |                                                 |  |
| 5376                | 185                                           |                                             |                                                 |  |

#### 2.1 Power-down mode

When the device is in power-down mode, almost all internal blocks of the device are switched off to minimize power consumption. Digital interfaces (I<sup>2</sup>C and SPI) are still active to allow communication with the device. The content of the configuration registers is preserved and output data registers are not updated, therefore keeping the last data sampled in memory before going into power-down mode.

## 2.2 Low-power mode

In low-power mode, data are generated at the data rate selected through the ODR bits and for the axis enabled through the Zen, Yen, and Xen bits of CTRL\_REG1. Data generated for a disabled axis is 00h.

In low-power mode the acceleration data resolution is 8-bit, left-aligned and is stored in the OUT registers (from 28h to 2D).

In order to enable low-power mode, clear the HR bit in CTRL\_REG4 and set the LPen bit in CTRL\_REG1.

Data interrupt generation is active and configured through INT1\_CFG and INT2\_CFG and can be routed to the INT1 or INT2 pin through the CTRL\_REG3 and CTRL\_REG6 registers.

#### 2.3 Normal mode

In Normal mode, data are generated at the data rate selected through the ODR bits and for the axis enabled through the Zen, Yen, and Xen bits of CTRL\_REG1. Data generated for a disabled axis is 00h.

In Normal mode the acceleration data resolution is 10-bit, left-aligned and is stored in the OUT registers (from 28h to 2D).

Operating modes AN3308

In order to enable Normal Mode, clear the HR bit in CTRL\_REG4 and clear the LPen bit in CTRL\_REG1.

Data interrupt generation is active and configured through INT1\_CFG and INT2\_CFG and can be routed to the INT1 or INT2 pin through the CTRL\_REG3 and CTRL\_REG6 registers.

# 2.4 High-resolution mode

In High-resolution mode, data are generated at the data rate selected through the ODR bits and for the axis enabled through the Zen, Yen, and Xen bits of CTRL\_REG1. Data generated for a disabled axis is 00h.

In high-resolution mode the acceleration data resolution is 12-bit, left-aligned and is stored in OUT registers (from 28h to 2D).

In order to enable high-resolution mode, set the HR bit in CTRL\_REG4 and clear the LPen bit in CTRL\_REG1.

Data interrupt generation is active and configured through INT1\_CFG and INT2\_CFG and can be routed to the INT1 or INT2 pin through the CTRL\_REG3 and CTRL\_REG6 registers.

# 2.5 Switching modes

The turn-on time to transition to another operating mode is given in *Table 5: "Turn-on time for operating mode transition"*.

| Operating mode change      | Turn-on time<br>[ms] |
|----------------------------|----------------------|
| 12-bit mode to 8-bit mode  | 1/ODR                |
| 12-bit mode to 10-bit mode | 1/ODR                |
| 10-bit mode to 8-bit mode  | 1/ODR                |
| 10-bit mode to 12-bit mode | 7/ODR                |
| 8-bit mode to 10-bit mode  | 1/ODR                |
| 8-bit mode to 12-bit mode  | 7/ODR                |

Table 5: Turn-on time for operating mode transition

AN3308 Startup sequence

# 3 Startup sequence

Once the device is powered up, it automatically downloads the calibration coefficients from the embedded flash to the internal registers. When the boot procedure is completed, i.e. after approximately 5 milliseconds, the device automatically enters power-down mode. To turn on the device and gather acceleration data, select the HR bit in CTRL\_REG4 and the LPen bit in CTRL\_REG1, enable at least one of the axes and select the preferred ODR

The following general-purpose sequence can be used to configure the device:

- 1. Write CTRL REG1
- 2. Write CTRL\_REG2
- 3. Write CTRL REG3
- 4. Write CTRL\_REG4
- 5. Write CTRL\_REG5
- 6. Write CTRL\_REG6
- 7. Write REFERENCE
- 8. Write INTx\_THS
- 9. Write INTx\_DUR
- 10. Write INTx\_CFG
- 11. Write CTRL\_REG5

#### 3.1 Reading acceleration data

#### 3.1.1 Using the status register

The LIS3DH generates data serially (X first, Y second, Z third). Every time the single-axis data is generated, the corresponding DA signal (XDA, YDA, ZDA) bit of STATUS\_REG is set to 1. XDA, YDA, ZDA are individually reset to 0 when the respective higher part of the data is read (ie. XDA goes to 0 as soon as the X-axis higher part of the data (reg. 29h) is read, and so on).

The ZYXDA signal can be set only after Z data generation and is set if XDA, YDA and ZDA bits are simultaneously '1', otherwise the ZYXDA bit is reset to '0' when XDA, YDA and ZDA are simultaneously '0'.

The overrun flags XOR, YOR, ZOR bits are individually set to '1' when the corresponding data is generated and the corresponding DA bit is already at 1, while they are reset to '0' (with corresponding DA bit) when the corresponding data is read.

The ZYXOR bit is set to 1 when at least one overrun flag (XOR, YOR, ZOR) goes to 1, while the ZYXOR bit is reset to 0 when all the overrun flags are zero.

Startup sequence AN3308

|       | Table 6: STATUS_REG |     |     |       |     |     |     |  |  |
|-------|---------------------|-----|-----|-------|-----|-----|-----|--|--|
| ZYXOR | ZOR                 | YOR | XOR | ZYXDA | ZDA | YDA | XDA |  |  |

#### Table 7: STATUS\_REG description

|       | X, Y and Z-axis data overrun. Default value: 0                                 |
|-------|--------------------------------------------------------------------------------|
| ZYXOR | (0: no overrun has occurred;                                                   |
| LIXOR | 1: a new set of data has overwritten the previous set)                         |
|       | Z-axis data overrun. Default value: 0                                          |
| ZOR   | (0: no overrun has occurred;                                                   |
|       | 1: a new data for the Z-axis has overwritten the previous data)                |
|       | Y-axis data overrun. Default value: 0                                          |
| YOR   | (0: no overrun has occurred;                                                   |
|       | 1: new data for the Y-axis has overwritten the previous data)                  |
|       | X-axis data overrun. Default value: 0                                          |
| XOR   | (0: no overrun has occurred;                                                   |
|       | 1: new data for the X-axis has overwritten the previous data)                  |
| ZYXDA | X, Y and Z-axis new data available. Default value: 0                           |
| ZIADA | (0: a new set of data is not yet available; 1: a new set of data is available) |
|       | Z-axis new data available. Default value: 0                                    |
| ZDA   | (0: new data for the Z-axis is not yet available;                              |
|       | 1: new data for the Z-axis is available)                                       |
|       | Y-axis new data available. Default value: 0                                    |
| YDA   | (0: new data for the Y-axis is not yet available;                              |
|       | 1: new data for the Y-axis is available)                                       |

The device is provided with a STATUS\_REG which should be polled to check when a new set of data is available. The reading procedure should be the following:

- 1. Read STATUS REG
- 2. If STATUS\_REG(3) = 0, then go to 1
- 3. If  $STATUS\_REG(7) = 1$ , then some data have been overwritten
- 4. Read OUTX L
- 5. Read OUTX\_H
- 6. Read OUTY\_L
- 7. Read OUTY\_H
- 8. Read OUTZ\_L
- 9. Read OUTZ\_H
- 10. Data processing
- 11. Go to 1

The check performed at step 3 allows understanding whether the reading rate is adequate compared to the data production rate. If one or more acceleration samples have been overwritten by new data, because of an insufficient reading rate, the ZYXOR bit of STATUS\_REG is set to 1.

The overrun bits are automatically cleared when all the data present inside the device have been read and new data have not been produced in the meantime.

AN3308 Startup sequence

#### 3.1.2 Using the data-ready (DRDY) signal

ZYXDA can be driven to the INT1 pin when the I1\_ ZYXDA bit of CTRL\_REG3 (22h) is set to '1'.

This signal is called DRDY. DRDY signal behavior is the same as that of the ZYXDA bit (Figure 1: "DRDY signal synchronization").



Figure 1: DRDY signal synchronization

In order to be sure to have the first DRDY rising edge synchronous with the selected ODR (avoid condition in *Figure 1: "DRDY signal synchronization"*) set the I1\_ ZYXDA bit to '1' before enabling the ODR.

The DRDY signal can change its polarity set to active-low or active-high through INT\_POLARITY of CTRL\_REG6. The data-ready signal rises to '1' when a new set of acceleration data has been generated and is available to be read. DRDY is reset when the higher part of the data of all the enabled channels has been read (29h, 2Bh, 2Dh).

Note: The LIR\_INT1 bits of CTRL\_REG5 do not act on the DRDY signal.



Figure 2: Data-ready signal

Startup sequence AN3308

#### 3.1.3 Using the block data update (BDU) feature

If the reading of the acceleration data is particularly slow and cannot be synchronized (or it is not required) with either the XYZDA bit present inside the STATUS\_REG or with the DRDY signal, it is strongly recommended to set the BDU (block data update) bit in CTRL\_REG4 to 1.

This feature avoids the reading of values (most significant and least significant parts of the acceleration data) related to different samples. In particular, when the BDU is activated, the data registers related to each channel always contain the most recent acceleration data produced by the device, but, in case the read of a given pair (i.e. OUT\_X\_H and OUT\_X\_L, OUT\_Y\_H and OUT\_Y\_L, OUT\_Z\_H and OUT\_Z\_L) is initiated, the refresh for that pair is blocked until both MSB and LSB parts of the data are read.

Note: BDU only guarantees that OUT\_X(Y, Z)\_L and OUT\_X(X,Z)\_H have been sampled at the same moment. For example, if the reading speed is too low, it may read X and Y sampled at T1 and Z sampled at T2.

## 3.2 Understanding acceleration data

The measured acceleration data are sent to the OUTX\_H, OUTX\_L, OUTY\_H, OUTY\_L, OUTZ\_H, and OUTZ\_L registers. These registers contain, respectively, the most significant part and the least significant part of the acceleration signals acting on the X, Y, and Z axes.

The complete acceleration data for the X (Y, Z) channel is given by the concatenation OUTX\_H & OUTX\_L (OUTY\_H & OUTY\_L, OUTZ\_H & OUTZ\_L) and is expressed as a 2's complement number.

#### 3.2.1 Data alignment

Acceleration data are represented as 16-bit numbers and are left-justified. The resolution is dependent on the power mode selected.

#### 3.2.2 Big-little endian selection

The LIS3DH allows swapping the content of the lower and the upper part of the acceleration registers (i.e. OUT\_X\_L with OUT\_X\_H), to be compliant with both little-endian and big-endian data representations.

"Little Endian" means that the low-order byte of the number is stored in memory at the lowest address, and the high-order byte at the highest address. (The little end comes first). This mode corresponds to bit BLE in CTRL REG4 reset to 0 (default configuration).

On the contrary, "Big Endian" means that the high-order byte of the number is stored in memory at the lowest address, and the low-order byte at the highest address.

The BLE function can be activated only in high-resolution mode.

AN3308 Startup sequence

### 3.2.3 Example of acceleration data

Table 8: "Output data registers content vs. acceleration ( $FS = \pm 2$  g)" provides a few basic examples of the data that is read in the data registers when the device is subject to a given acceleration. The values listed in the table are given under the hypothesis of perfect device calibration (i.e. no offset, no gain error,....) and practically show the effect of the BLE bit.

| 1 0                 |     |          |         |     |
|---------------------|-----|----------|---------|-----|
|                     | BLE | E = 0    | BLE     | = 1 |
| Acceleration values |     | Register | address |     |
|                     | 28h | 29h      | 28h     | 29h |
| 0 g                 | 00h | 00h      | 00h     | 00h |
| 350 mg              | E0h | 15h      | 15h     | E0h |
| 1 g                 | 00h | 04h      | 04h     | 00h |
| -350 m <i>g</i>     | 20h | EAh      | EAh     | 20h |
| -1 <i>g</i>         | 00h | C0h      | C0h     | 00h |

Table 8: Output data registers content vs. acceleration (FS =  $\pm 2$  g)

# 3.3 High-pass filter

The LIS3DH provides an embedded high-pass filtering capability to easily delete the DC component of the measured acceleration. As shown in *Figure 3: "High-pass filter connections block diagram"*, through the FDS, HP\_IA1, and HP\_IA2 bits of CTRL\_REG2 configuration, it is possible to independently apply the filter on the output data and/or on the interrupt data. This means that it is possible to get filtered data while the interrupt generation works on unfiltered data.



Figure 3: High-pass filter connections block diagram

Startup sequence AN3308

#### 3.3.1 Filter configuration

Referring to *Table 9: "High-pass filter mode configuration"*, two operating modes are possible for the high-pass filter:

| Table 9: | High-pass | filter mode | configuration |
|----------|-----------|-------------|---------------|
|          |           |             |               |

| HPM1 | НРМ0 | High-pass filter mode                          |  |  |  |
|------|------|------------------------------------------------|--|--|--|
| 0    | 0    | Normal mode (reset by reading REFERENCE (26h)) |  |  |  |
| 0    | 1    | Reference signal for filtering                 |  |  |  |
| 1    | 0    | Normal mode                                    |  |  |  |
| 1    | 1    | Autoreset on interrupt event                   |  |  |  |

The bandwidth of the high-pass filter depends on the selected ODR and on the settings of the HPCFx bits of CTRL\_REG2. The high-pass filter cutoff frequencies (ft) are shown in Table 10: "Low-power mode - high-pass filter cutoff frequency [Hz]".

Table 10: Low-power mode - high-pass filter cutoff frequency [Hz]

| HPCF[2:1] | ft [Hz]<br>@1 Hz | ft [Hz]<br>@10 Hz | ft [Hz]<br>@25 Hz | f <sub>t</sub> [Hz]<br>@50 Hz | ft [Hz]<br>@100 Hz | ft [Hz]<br>@200 Hz | ft [Hz]<br>@400 Hz | ft [Hz]<br>@1.6 kHz | ft [Hz]<br>@5 kHz |
|-----------|------------------|-------------------|-------------------|-------------------------------|--------------------|--------------------|--------------------|---------------------|-------------------|
| 00        | 0.02             | 0.2               | 0.5               | 1                             | 2                  | 4                  | 8                  | 32                  | 100               |
| 01        | 0.008            | 0.08              | 0.2               | 0.5                           | 1                  | 2                  | 4                  | 16                  | 50                |
| 10        | 0.004            | 0.04              | 0.1               | 0.2                           | 0.5                | 1                  | 2                  | 8                   | 25                |
| 11        | 0.002            | 0.02              | 0.05              | 0.1                           | 0.2                | 0.5                | 1                  | 4                   | 12                |

#### 3.3.1.1 Normal mode

In this configuration the high-pass filter can be reset by reading REFERENCE (26h), instantly deleting the DC component of the acceleration.

Figure 4: REFERENCE readings



AN3308 Startup sequence

#### 3.3.1.2 Reference mode

±16 g

In this configuration the output data is calculated as the difference between the input acceleration and the content of REFERENCE (26h). This register is in 2's complement representation and the value of 1 LSB of these 7-bit registers depends on the selected full scale (Table 11: "Reference mode LSB value").

**Full scale** Reference mode LSB value (mg) ±2 g ~16 ±4 g ~31 ±8 g ~63

Table 11: Reference mode LSB value

~127

Figure 5: Reference mode



#### 3.3.1.3 **Autoreset**

In this configuration the filter is automatically reset when the configured interrupt event occurs. REFERENCE (26h) is, however, used to set the filter instantaneously.

Note: The XYZ dataset used to reset the filter is the one after the interrupt.



Interrupt generation AN3308

# 4 Interrupt generation

The LIS3DH interrupts signals can behave as free-fall, wake-up, 6D and 4D orientation detection, and click detection. These signals can be driven to the two interrupt pins (INT1 and INT2).

# 4.1 Interrupt pin configuration

The device is provided with two pins which can be activated to generate either the data-ready or the interrupt signals. The functionality of the pins is selected through CTRL\_REG3 (22h) and CTRL\_REG6 (25h).

Table 12: CTRL\_REG3 register

| I1_CLICK | I1_IA1 | I1_IA2 | I1_ZYXDA | I1_321DA | I1_WTM | I1_OVERRUN |  |
|----------|--------|--------|----------|----------|--------|------------|--|

#### Table 13: CTRL\_REG3 description

|            | <u> </u>                                                                   |
|------------|----------------------------------------------------------------------------|
| I1_CLICK   | Click interrupt on INT1. Default value: 0 (0: disable; 1: enable)          |
| I1_IA1     | IA1 interrupt on INT1. Default value: 0 (0: disable; 1: enable)            |
| I1_IA2     | IA2 interrupt on INT1. Default value: 0 (0: disable; 1: enable)            |
| I1_ZYXDA   | ZYXDA interrupt on INT1. Default value: 0 (0: disable; 1: enable)          |
| I1_321DA   | 321DA interrupt on INT1. Default value: 0 (0: disable; 1: enable)          |
| I1_WTM     | FIFO watermark interrupt on INT1. Default value: 0 (0: disable; 1: enable) |
| I1_OVERRUN | FIFO overrun interrupt on INT1. Default value: 0 (0: disable; 1: enable)   |

AN3308 Interrupt generation

#### Table 14: CTRL\_REG6 register

| I2_CLICK | I2_IA1 | I2_IA2 | I2_BOOT | I2_ACT |  | INT_POLARITY |  |
|----------|--------|--------|---------|--------|--|--------------|--|

#### Table 15: CTRL\_REG6 description

| I2_CLICK     | Click interrupt on INT2 pin. Default value: 0 (0: disabled; 1: enabled)                               |
|--------------|-------------------------------------------------------------------------------------------------------|
| I2_IA1       | Enable interrupt 1 function on INT2 pin. Default value: 0 (0: function disabled; 1: function enabled) |
| I2_IA2       | Enable interrupt 2 function on INT2 pin. Default value: 0 (0: function disabled; 1: function enabled) |
| I2_BOOT      | Enable boot on INT2 pin. Default value: 0 (0: disabled; 1:enabled)                                    |
| I2_ACT       | Enable activity interrupt on INT2 pin. Default value: 0 (0: disabled; 1:enabled)                      |
| INT_POLARITY | INT1 and INT2 pin polarity. Default value: 0 (0: active-high; 1: active-low)                          |

Inertial interrupt AN3308

# 5 Inertial interrupt

The LIS3DH can provide two inertial interrupt signals and offers several possibilities to personalize these signals. The registers involved in the interrupt generation behavior are INTx\_CFG, INTx\_THS and INTx\_DURATION.

AOI 6D Interrupt mode

0 0 OR combination of interrupt events

0 1 6-direction movement recognition

1 0 AND combination of interrupt events

Table 16: Interrupt mode configuration

Whenever an interrupt condition is verified, the interrupt signal is generated and by reading the INTx\_SRC register, it is possible to understand which condition happened.

6-direction position recognition

#### 5.1 Duration

1

1

The content of the duration registers sets the minimum duration of the interrupt event to be recognized. Duration steps and maximum values depend on the ODR chosen.

Duration time is measured in N/ODR, where N is the content of the duration register.

| ODR (Hz) | Duration LSB value (ms) |
|----------|-------------------------|
| 1        | 1000                    |
| 10       | 100                     |
| 25       | 40                      |
| 50       | 20                      |
| 100      | 10                      |
| 200      | 5                       |
| 400      | 2.5                     |
| 1600     | 0.6                     |
| 1344     | 0.744                   |
| 5376     | 0.186                   |

Table 17: Duration LSB value in normal mode

#### 5.2 Threshold

Threshold registers define the reference accelerations used by the interrupt generation circuitry. The value of 1 LSB of these 7-bit registers depends on the selected full scale and power mode (refer to "Table 4: Mechanical characteristics" of the LIS3DH datasheet).

AN3308 Inertial interrupt

## 5.3 Free-fall and wake-up interrupts

The LIS3DH interrupt signals can behave as free-fall and wake-up. Whenever an interrupt condition is verified, the interrupt signal is generated and by reading the INTx\_SRC register, it is possible to understand which condition happened.

The free-fall signal (FF) and wake-up signal (WU) interrupt generation block is represented in *Figure 7: "Free-fall, wake-up interrupt generator"*.

The FF or WU interrupt generation is selected through the AOI bit in the INTx\_CFG register. If the AOI bit is '0', signals coming from comparators for the axis enabled through the INTx\_CFG register are put in logical OR. In this case, an interrupt is generated when at least one of the enabled axes exceeds the threshold written in the module in the INTx\_THS registers. Otherwise, if the AOI bit is '1', signals coming from comparators enter a "NAND" port. In this case an interrupt signal is generated only if all the enabled axes are passing the threshold written in the INTx\_THS register.

The LIR\_INTx bits of CTRL\_REG5 allow deciding if the interrupt request must be latched or not. If the LIR\_INTx bit is '0' (default value), the interrupt signal goes high when the interrupt condition is satisfied and returns to low immediately if the interrupt condition is no longer verified. Otherwise, if the LIR\_INTx bit is '1', whenever an interrupt condition is applied the interrupt signal remains high even if the condition returns to a non-interrupt status until a read of the INTx\_SRC register is performed.

The ZHIE, ZLIE, YHIE, YLIE, XHIE, and XLIE bits of the INTx\_CFG register allow deciding on which axis the interrupt decision must be performed and on which direction the threshold must be passed to generate the interrupt request.



Figure 7: Free-fall, wake-up interrupt generator

The threshold module which is used by the system to detect any free-fall or inertial wake-up event is defined by the INTx\_THS register. The threshold value is expressed over 7 bits as an unsigned number and is symmetrical around the zero-g level. XH (YH, ZH) is true when the unsigned acceleration value of the X (Y, Z) channel is higher than INTx\_THS. Similarly, XL (YL, ZL) low is true when the unsigned acceleration value of the X (Y, Z)

Inertial interrupt AN3308

channel is lower than INTx\_THS. Refer to Figure 8: "FF\_WU\_CFG high and low" for more details.

Figure 8: FF\_WU\_CFG high and low



## 5.3.1 Inertial wake-up

Wake-up interrupt refers to a specific configuration of the INTx\_CTRL register that allows interrupt generation when the acceleration on the configured axis exceeds a defined threshold (*Figure 9: "Inertial wake-up interrupt"*).

Figure 9: Inertial wake-up interrupt



AN3308 Inertial interrupt

#### 5.3.2 HP filter bypassed

This paragraph provides a basic algorithm which shows the practical use of the inertial wake-up feature. In particular, with the code below, the device is configured to recognize when the absolute acceleration along either the X or Y-axis exceeds a preset threshold

(250 mg used in the example). The event which triggers the interrupt is latched inside the device and its occurrence is signaled through the use of the INT1 pin.

```
// Turn on the sensor and enable X, Y, and Z
1.
     Write 57h into CTRL_REG1
                                                       // ODR = 100 Hz
2.
     Write 00h into CTRL REG2
                                                        // High-pass filter disabled
3.
                                                        // Interrupt activity 1 driven to INT1 pad
     Write 40h into CTRL_REG3
4.
     Write 00h into CTRL_REG4
                                                        // FS = \pm 2 g
5.
     Write 08h into CTRL REG5
                                                        // Interrupt 1 pin latched
                                                        // Threshold = 250 mg
6.
     Write 10h into INT1_THS
7.
     Write 00h into INT1_DURATION
                                                        // Duration = 0
8.
     Write 0Ah into INT1 CFG
                                                       // Enable XH and YH interrupt generation
                                                        // Poll DRDY/INT1 pin waiting for the
9.
     Poll INT1 pad; if INT1=0 then go to 8
                                                        // wake-up event
                                                        // Return the event that has triggered the
10. Read INT1_SRC
                                                        // interrupt
     (Wake-up event has occurred; insert your code
11.
                                                        // Event handling
     here)
12.
     Go to 8
```

#### 5.3.3 Using the HP filter

The code provided below gives a basic routine which shows the practical use of the inertial wake-up feature performed on high-pass filtered data. In particular the device is configured to recognize when the high-frequency component of the acceleration applied along either the X, Y, or Z-axis exceeds a preset threshold (250 mg used in the example).

The event which triggers the interrupt is latched inside the device and its occurrence is signaled through the use of the INT1 pin.

```
// Turn on the sensor, enable X, Y, and Z
     Write 57h into CTRL_REG1
1.
                                                     // ODR = 100 Hz
2.
                                                     // High-pass filter enabled on interrupt activity 1
     Write 09h into CTRL REG2
     Write 40h into CTRL REG3
                                                     // Interrupt activity 1 driven to INT1 pad
3.
4.
     Write 00h into CTRL_REG4
                                                     // FS = \pm 2 g
5.
     Write 08h into CTRL REG5
                                                     // Interrupt 1 pin latched
6.
     Write10h into INT1 THS
                                                     // Threshold = 250 mg
7.
     Write 00h into INT1 DURATION
                                                     // Duration = 0
                                                     // Dummy read to force the HP filter to
     Read REFERENCE
8.
                                                     // current acceleration value
                                                     // (i.e. set reference acceleration/tilt value)
9.
     Write 2Ah into INT1 CFG
                                                     // Configure desired wake-up event
                                                     // Poll INT1 pin waiting for the
10. Poll INT1 pad: if INT1 = 0 then go to 9
                                                     // wake-up event
```

Inertial interrupt AN3308

| 11. | (Wake-up event has occurred; insert your code here) | // Event handling                                                           |
|-----|-----------------------------------------------------|-----------------------------------------------------------------------------|
| 12. | Read INT1_SRC                                       | // Return the event that has triggered the // interrupt and clear interrupt |
| 13. | (Insert your code here)                             | // Event handling                                                           |
| 1/  | Go to 9                                             |                                                                             |

At step 8, a dummy read of the REFERENCE register is performed to set the current/reference acceleration/tilt state against which the device performed the threshold comparison.

This read may be performed any time it is required to set the orientation/tilt of the device as a reference state without waiting for the filter to settle.

#### 5.4 Free-fall detection

Free-fall detection refers to a specific configuration of the INTx\_CTRL registers that allows recognizing when the device is free falling: the acceleration measured along all the axes goes to zero. In a real case a "free-fall zone" is defined around the zero-g level where all the accelerations are small enough to generate the interrupt (*Figure 10: "Free-fall interrupt"*).



Figure 10: Free-fall interrupt

AN3308 Inertial interrupt

This paragraph provides the basics for the use of the free-fall detection feature. In particular, the SW routine that configures the device to detect free-fall events and to signal them is the following:

```
// Turn on the sensor, enable X, Y, and Z
     Write 57h into CTRL_REG1
1.
                                                        // ODR = 100 Hz
2.
     Write 00h into CTRL_REG2
                                                        // High-pass filter disabled
3.
     Write 40h into CTRL_REG3
                                                        // Interrupt activity 1 driven to INT1 pad
4.
     Write 00h into CTRL_REG4
                                                        // FS = \pm 2 g
5.
     Write 08h into CTRL_REG5
                                                        // Interrupt 1 pin latched
6.
     Write 16h into INT1_THS
                                                        // Set free-fall threshold = 350 mg
7.
     Write 03h into INT1_DURATION
                                                        // Set minimum event duration
8.
     Write 95h into INT1_CFG
                                                        // Configure free-fall recognition
9.
     Poll INT1 pad; if INT1 = 0 then go to 10
                                                        // Poll INT1 pin waiting for the free-fall event
     (Free-fall event has occurred; insert your code
10.
                                                        // Event handling
     here)
11.
     Read INT1_SRC register
                                                        // Clear interrupt request
     Go to 9
```

The code sample exploits a threshold set at 350 mg for free-fall recognition and the event is notified by the hardware signal INT1. At step 7, the INT1\_DURATION register is configured like this to ignore events that are shorter than  $3/DR = 3/100 \sim 30$  msec in order to avoid false detections.

Once the free-fall event has occurred, a read of the INT1\_SRC register clears the request and the device is ready to recognize other events.

### 6 6D/4D orientation detection

The LIS3DH provides advanced capability to detect the orientation of the device in space, enabling easy implementation of an energy-saving procedure and automatic image rotation for handheld devices.

#### 6.1 6D orientation detection

The 6D orientation direction function can be enabled through the AOI and 6D bits of the INTx\_CFG register. When configured for 6D function, the ZH, ZL, YH, YL, XH, and XL bits of INTx\_SRC give information about the value of the acceleration generating the interrupt when it is greater than the threshold, and about its sign. In more detail:

- ZH (YH, XH) is 1 when the sensed acceleration is bigger than the threshold in the positive direction
- ZL (YL, XL) is 1 when the sensed acceleration is bigger than the threshold in the negative direction.



Figure 11: ZH, ZL, YH, YL, XH, and XL behavior

There are two possible configurations for the 6D direction function:

- 6D movement recognition: In this configuration the interrupt is generated when the device moves from a direction (known or unknown) to a different known direction. The interrupt is active only for 1/ODR.
- 6D position recognition: In this configuration the interrupt is generated when the device is stable in a known direction. The interrupt is active as long as position is maintained (*Figure 12: "6D movement vs. 6D position"*, (a) and (b)).

Referring to *Figure 12: "6D movement vs. 6D position"*, the 6D movement line shows the behavior of the interrupt when the device is configured for 6D movement recognition on the X and Y-axis (INTx\_CFG = 0x4Ah), while the 6D position line shows the behavior of the interrupt when the device is configured for 6D position recognition on the X and Y-axis (INT1\_CFG = 0xCAh). INT1\_THS is set to 0x21.

Referring to *Figure 13: "6D recognized positions"*, the device has been configured for 6D position function on the X, Y, and Z axes. *Table 18: "INT1\_SRC register in 6D positions"* shows the content of the INT1\_SRC register for each position.

Figure 12: 6D movement vs. 6D position



Figure 13: 6D recognized positions



Table 18: INT1\_SRC register in 6D positions

| Case | IA | ZH | ZL | YH | YL | ХН | XL |  |
|------|----|----|----|----|----|----|----|--|
| (a)  | 1  | 0  | 0  | 0  | 1  | 0  | 0  |  |
| (b)  | 1  | 0  | 0  | 0  | 0  | 1  | 0  |  |
| (c)  | 1  | 0  | 0  | 0  | 0  | 0  | 1  |  |
| (d)  | 1  | 0  | 0  | 1  | 0  | 0  | 0  |  |
| (e)  | 1  | 1  | 0  | 0  | 0  | 0  | 0  |  |
| (f)  | 1  | 0  | 1  | 0  | 0  | 0  | 0  |  |

# 6.2 4D orientation direction

4D detection is a subset of the 6D function especially defined to be implemented in handheld devices for portrait and landscape computation. It can be enabled by setting the D4D\_INTx bits of CTRL\_REG5 to 1 when the 6D bit on INTx\_CFG is set to 1. In this configuration, the Z-axis position detection is disabled, therefore reducing position recognition to cases (a), (b), (c), and (d) of *Table 18: "INT1\_SRC register in 6D positions"*.

# 7 Click and double-click recognition

The single-click and double-click recognition functions featured in the LIS3DH help to create a man-machine interface with little software loading. The device can be configured to output an interrupt signal on a dedicated pin when tapped in any direction.

If the sensor is exposed to a single input stimulus, it generates an interrupt request on inertial interrupt pin INT1 and/or INT2. A more advanced feature allows the generation of an interrupt request when a double input stimulus with programmable time between the two events is recognized, enabling a mouse button-like function.

This function can be fully programmed by the user in terms of expected amplitude and timing of the stimuli by means of the dedicated set of registers described in Section 7.3: "Register description".

Single and double-click recognition works independently from the selected output data rate.

# 7.1 Single click

If the device is configured for single-click event detection, an interrupt is generated when the input acceleration on the selected channel exceeds the programmed threshold, and returns below it within a time window defined by the TIME\_LIMIT register.

If the LIR\_Click bit of the CLICK\_THS register is not set, the interrupt is kept high for the duration of the latency window. If the LIR\_Click bit is set, the interrupt is kept high until the CLICK\_SRC register is read.



Figure 14: Single-click event with non-latched interrupt

In Figure 14: "Single-click event with non-latched interrupt"(a) the click has been recognized, while in Figure 14: "Single-click event with non-latched interrupt"(b) the click has not been recognized because the acceleration goes under the threshold after the TIME LIMIT has expired.

#### 7.2 Double click

If the device is configured for double-click event detection, an interrupt is generated when, after a first click, a second click is recognized. The recognition of the second click occurs only if the event satisfies the rules defined by the latency and windows registers.

In particular, after the first click has been recognized, the second-click detection procedure is delayed for an interval defined by the latency register. This means that after the first click has been recognized, the second click detection procedure starts only if the input acceleration exceeds the threshold after the latency window but before the window has expired (*Figure 15: "Single and double-click recognition"* (a)), or if the acceleration is still above the threshold after the latency has expired (*Figure 16: "Double-click recognition"* (b)).

Once the second-click detection procedure is initiated, the second click is recognized with the same rule as the first: the acceleration must return below the threshold before the TIME\_LIMIT has expired.

It is important to appropriately define the latency window setting, TIME\_LATENCY register, to avoid unwanted clicks due to spurious bouncing of the input signal.



Figure 15: Single and double-click recognition

Figure 15: "Single and double-click recognition" illustrates a single-click event (a) and a double-click event (b). The device is able to distinguish between (a) and (b) by changing the settings of the CLICK\_CFG register from single to double-click recognition.



Figure 16: Double-click recognition

In *Figure 16: "Double-click recognition"*(a) the double-click event has been correctly recognized, while in *Figure 16: "Double-click recognition"*(b) the interrupt has not been generated because the input acceleration exceeds the threshold after the window interval has expired.



# 7.3 Register description

# 7.3.1 CLICK\_CFG (38h)

#### Table 19: CLICK\_CFG register

| - | - | ZD | ZS | YD | YS | XD | XS |
|---|---|----|----|----|----|----|----|

#### Table 20: CLICK\_CFG description

| 70 | Enable interrupt double tap on Z-axis. Default value: 0                            |  |  |  |  |  |
|----|------------------------------------------------------------------------------------|--|--|--|--|--|
| ZD | (0: disable interrupt request;                                                     |  |  |  |  |  |
|    | 1: enable interrupt request on measured accel. value higher than preset threshold) |  |  |  |  |  |
|    | Enable interrupt single tap on Z-axis. Default value: 0                            |  |  |  |  |  |
| ZS | (0: disable interrupt request;                                                     |  |  |  |  |  |
|    | 1: enable interrupt request on measured accel. value higher than preset threshold) |  |  |  |  |  |
|    | Enable interrupt double tap on Y-axis. Default value: 0                            |  |  |  |  |  |
| YD | (0: disable interrupt request;                                                     |  |  |  |  |  |
|    | 1: enable interrupt request on measured accel. value higher than preset threshold) |  |  |  |  |  |
|    | Enable interrupt single tap on Y-axis. Default value: 0                            |  |  |  |  |  |
| YS | (0: disable interrupt request;                                                     |  |  |  |  |  |
|    | 1: enable interrupt request on measured accel. value higher than preset threshold) |  |  |  |  |  |
|    | Enable interrupt double tap on X-axis. Default value: 0                            |  |  |  |  |  |
| XD | (0: disable interrupt request;                                                     |  |  |  |  |  |
|    | 1: enable interrupt request on measured accel. value higher than preset threshold) |  |  |  |  |  |
|    | Enable interrupt single tap on X-axis. Default value: 0                            |  |  |  |  |  |
| XS | (0: disable interrupt request;                                                     |  |  |  |  |  |
|    | 1: enable interrupt request on measured accel. value higher than preset threshold) |  |  |  |  |  |

Table 21: Truth table

| DZ / DY / DX | SZ/Y/X | Click output     |
|--------------|--------|------------------|
| 0            | 0 0    |                  |
| 0            | 1      | Single           |
| 1            | 0      | Double           |
| 1            | 1      | Single or double |

# 7.3.2 CLICK\_SRC (39h)

#### Table 22: CLICK\_SRC register

| IA | DCLICK | SCLICK | Sign | Z | Y | Х |  |
|----|--------|--------|------|---|---|---|--|

#### Table 23: CLICK\_SRC description

|        | <u> </u>                                                                                                               |
|--------|------------------------------------------------------------------------------------------------------------------------|
| IA     | Interrupt active. Default value: 0 (0: no interrupt has been generated; 1: one or more interrupts have been generated) |
| DCLICK | Double-click enable. Default value: 0 (0: double-click detection disabled, 1: double-click detection enabled)          |
| SCLICK | Single-click enable. Default value: 0 (0: single-click detection disabled, 1: single-click detection enabled)          |
| Sign   | Click sign. (0: positive detection, 1: negative detection)                                                             |
| Z      | Z click detection. Default value: 0 (0: no interrupt, 1: Z high event has occurred)                                    |
| Υ      | Y click detection. Default value: 0 (0: no interrupt, 1: Y high event has occurred)                                    |
| X      | X click detection. Default value: 0 (0: no interrupt, 1: X high event has occurred)                                    |

# 7.3.3 CLICK\_THS (3Ah)

#### Table 24: CLICK\_THS register

| LIR_Click Ths | 6 Ths5 | Ths4 | Ths3 | Ths2 | Ths1 | Ths0 |
|---------------|--------|------|------|------|------|------|
|---------------|--------|------|------|------|------|------|

#### Table 25: CLICK\_THS description

| LIR_Click | If the LIR_Click bit is not set, the interrupt is kept high for the duration of the latency window.  If the LIR_Click bit is set, the interrupt is kept high until CLICK_SRC (39h) is read. |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ths[6:0]  | Click threshold. Default value: 000 0000                                                                                                                                                    |

#### 1 LSB = full scale/128.

Ths6 through Ths0 define the threshold which is used by the system to start the click-detection procedure. The threshold value is expressed over 6 bits as an unsigned number.

57

#### 7.3.4 TIME LIMIT (3Bh)

#### Table 26: TIME\_LIMIT register

| -   TLI6   TLI5   TLI4   TLI3   TLI2   TLI1 |
|---------------------------------------------|
|---------------------------------------------|

#### Table 27: TIME\_LIMIT register description

| TLI7-TLI0 Click time limit. Default value: 000 0000 | TLI7-TLI0 |
|-----------------------------------------------------|-----------|
|-----------------------------------------------------|-----------|

1 LSB = 1/ODR.

TLI7 through TLI0 define the maximum time interval that can elapse between the start of the click-detection procedure (the acceleration on the selected channel exceeds the programmed threshold) and when the acceleration falls back below the threshold.

#### 7.3.5 TIME\_LATENCY (3Ch)

#### Table 28: TIME\_LATENCY register

| TLA7 | TLA6 | TLA5 | TLA4 | TLA3 | TLA2 | TLA1 | TLA0 |
|------|------|------|------|------|------|------|------|

#### Table 29: TIME\_LATENCY description

| TLA7-TLA0 | Click time latency. Default value: 000 0000 |
|-----------|---------------------------------------------|
|-----------|---------------------------------------------|

1 LSB = 1/ODR.

TLA7 through TLA0 define the time interval that starts after the first click detection where the click-detection procedure is disabled, in cases where the device is configured for double-click detection.

#### **7.3.6 TIME WINDOW (3Dh)**

#### Table 30: TIME WINDOW description

| Ī | TW7 | TW6 | TW5 | TW4 | TW3 | TW2 | TW1 | TW0 |
|---|-----|-----|-----|-----|-----|-----|-----|-----|

#### Table 31: TIME\_WINDOW description

| TW7-TW0 Click time window |  |
|---------------------------|--|
|---------------------------|--|

1 LSB = 1/ODR.

TW7 throughTW0 define the maximum interval of time that can elapse after the end of the latency interval in which the click-detection procedure can start, in cases where the device is configured for double-click detection.

# 7.3.7 CTRL\_REG3 [Interrupt CTRL register] (22h)

#### Table 32: CTRL\_REG3 register

| I1_CLICK | I1_IA1 | I1_IA2 | I1_ZYXDA | I1_321DA | I1_WTM | I1_OVERRUN |  |  |
|----------|--------|--------|----------|----------|--------|------------|--|--|

#### Table 33: CTRL\_REG3 description

| I1_CLICK   | Click interrupt on INT1. Default value: 0 (0: disable; 1: enable)          |  |  |  |
|------------|----------------------------------------------------------------------------|--|--|--|
| I1_IA1     | IA1 interrupt on INT1. Default value: 0 (0: disable; 1: enable)            |  |  |  |
| I1_IA2     | IA2 interrupt on INT1. Default value: 0 (0: disable; 1: enable)            |  |  |  |
| I1_ZYXDA   | ZYXDA interrupt on INT1. Default value: 0 (0: disable; 1: enable)          |  |  |  |
| I1_321DA   | 321DA interrupt on INT1. Default value: 0 (0: disable; 1: enable)          |  |  |  |
| I1_WTM     | FIFO watermark interrupt on INT1. Default value: 0 (0: disable; 1: enable) |  |  |  |
| I1_OVERRUN | FIFO overrun interrupt on INT1. Default value: 0 (0: disable; 1: enable)   |  |  |  |

# 7.4 Examples

The following figures show the click interrupt generation in different conditions. The screenshots have been captured on a PC running the demonstration kit GUI interface with ODR set to 400 Hz and full scale to 4 g. The content of the LIS3DH registers have been modified via the dedicated panel of the software interface that allows the user to evaluate all the different settings and features of the click embedded function. In the following examples, only the X-axis has been enabled for the click interrupt generation.

#### 7.4.1 Playing with TIME\_LIMIT

Figure 17: "Short time limit" shows an acquisition carried out with TIME\_LIMIT = 01h (2.5 ms). With this setting, the single-click recognition window is short and often the acceleration does not return below the threshold in time.

In *Figure 18: "Long time limit"* an acquisition done with TIME\_LIMIT = 33h (127 ms) is shown. With this setting the single-click recognition window is longer, and it is easier for the event to be recognized.



Figure 17: Short time limit





## 7.4.2 Playing with TIME\_LATENCY

Figure 19: "Short latency" illustrates an acquisition done with TIME\_LATENCY =15h (52 ms). With this setting the device recognizes nearly every acceleration peak as a click.

In *Figure 20: "Long latency"* an acquisition carried out with TIME\_LATENCY = FFh (637 ms) is displayed. With this setting the device recognizes one peak in every two as a click.



Figure 19: Short latency





### 7.4.3 Playing with TIME\_WINDOW

In cases of double-click recognition, the TIME\_LATENCY + TIME\_WINDOW defines the maximum distance between two consecutive clicks to be recognized as a double-click event. By fixing the latency to avoid spurious bouncing of the signal, it is possible to play with the TIME\_WINDOW as with the "double-click speed" settings of the mouse properties on the PC.

Figure 21: "Short window" shows an acquisition done with TIME\_WINDOW = 42h (165 ms). With this setting the two consecutive peaks of acceleration are too far apart and the second one occurs outside of the window.

In *Figure 22: "Long window"* an acquisition carried out with TIME\_WINDOW = FFh (637 ms) is shown. With this setting the device correctly generates the double-click interrupt after the second acceleration peak.



Figure 21: Short window





## 8 First-in first-out (FIFO) buffer

In order to limit intervention by the host processor and facilitate post processing data for recognition of events, the LIS3DH embeds a first-in first-out buffer (FIFO) for each of the three output channels, X, Y, and Z.

FIFO use allows consistent power saving for the system, it can wake up only when needed and burst the significant data out from the FIFO.

The FIFO buffer can work according to four different modes that guarantee a high level of flexibility during application development: Bypass mode, FIFO mode, Stream mode, and Stream-to-FIFO mode.

The programmable watermark level and FIFO overrun event can be enabled to generate dedicated interrupts on the INT1 pin.

### 8.1 FIFO description

The FIFO buffer is able to store up to 32 acceleration samples for each channel; data are stored in the 16-bit 2's complement left-justified representation. The resolution is dependent on the power mode selected.

The data sample sets consist of 6 bytes (X\_low, X\_high, Y\_low, Y\_high, Z\_low and Z\_high) and they are released to the FIFO at the selected output data rate (ODR).

The new sample set is placed in the first empty FIFO slot until the buffer is full, therefore, the oldest value is overwritten.

0x28h 0x29h 0x2Ch 0x2Ah 0x2Bh 0x2Dh **Output registers**  $X_{low}(0)$  $X_high(0)$ Y low(0) $Y_high(0)$  $Z_{low}(0)$  $Z_high(0)$ **FIFO** index FIFO sample set FIFO(0)  $X_low(0)$  $X_high(0)$  $Y_low(0)$  $Y_high(0)$  $Z_{low(0)}$  $Z_high(0)$ Y\_low(1) FIFO(1)  $X_{low}(1)$ X\_high(1) Y\_high(1)  $Z_{low(1)}$  $Z_high(1)$ X\_low(2) X\_high(2) Y\_low(2) Z\_low(2) Z\_high(2) FIFO(2) Y\_high(2) FIFO(3)  $X_low(3)$  $X_high(3)$  $Y_low(3)$ Y\_high(3)  $Z_{low(3)}$  $Z_high(3)$ FIFO(30) X low(30) X\_high(30) Y\_low(30) Y\_high(30) Z low(30) Z\_high(30) FIFO(31) X\_low(31) X\_high(31) Y\_low(31) Y\_high(31) Z\_low(31) Z\_high(31)

Table 34: FIFO buffer full representation (32nd sample set stored)

Table 35: FIFO overrun representation (33rd sample set stored and 1st sample discarded)

| Output registers | 0x28h     | 0x29h           | 0x2Ah     | 0x2Bh      | 0x2Ch     | 0x2Dh      |  |
|------------------|-----------|-----------------|-----------|------------|-----------|------------|--|
|                  | X_low(1)  | X_high(1)       | Y_low(1)  | Y_high(1)  | Z_low(1)  | Z_high(1)  |  |
| FIFO index       |           | FIFO sample set |           |            |           |            |  |
| FIFO(0)          | X_low(1)  | X_high(1)       | Y_low(1)  | Y_high(1)  | Z_low(1)  | Z_high(1)  |  |
| FIFO(1)          | X_low(2)  | X_high(2)       | Y_low(2)  | Y_high(2)  | Z_low(2)  | Z_high(2)  |  |
| FIFO(2)          | X_low(3)  | X_high(3)       | Y_low(3)  | Y_high(3)  | Z_low(3)  | Z_high(3)  |  |
| FIFO(3)          | X_low(4)  | X_high(4)       | Y_low(4)  | Y_high(4)  | Z_low(4)  | Z_high(4)  |  |
|                  |           |                 |           | •••        |           |            |  |
| FIFO(30)         | X_low(31) | X_high(31)      | Y_low(31) | Y_high(31) | Z_low(31) | Z_high(31) |  |
| FIFO(31)         | X_low(32) | X_high(32)      | Y_low(32) | Y_high(32) | Z_low(32) | Z_high(32) |  |

*Table 34: "FIFO buffer full representation (32nd sample set stored)"* represents the FIFO full status when 32 samples are stored in the buffer while *Table 35: "FIFO overrun representation (33rd sample set stored and 1st sample discarded)"* represents the next step when the 33<sup>rd</sup> sample is inserted into FIFO and the 1<sup>st</sup> sample is overwritten. The new oldest sample set is made available in the output registers.

When FIFO is enabled and the mode is different from Bypass, the LIS3DH output registers (28h to 2Dh) always contain the oldest FIFO sample set.

## 8.2 FIFO registers

The FIFO buffer is managed by three different accelerometer registers, two of these allow enabling and configuring the FIFO behavior, the third provides information about the buffer status.

### 8.2.1 CTRL\_REG5 (0x24)

The FIFO\_EN bit in CTRL\_REG5 must be set to 1 in order to enable the internal first-in first-out buffer; when this bit is set, the accelerometer output registers (28h to 2Dh) don't contain the current acceleration value but they always contain the oldest value stored in FIFO.

Table 36: FIFO enable bit in CTRL\_REG5

| b7 | b6      | b5 | b4 | b3 | b2 | b1 | b0 |
|----|---------|----|----|----|----|----|----|
| Х  | FIFO_EN | Χ  | Χ  | Х  | Х  | Χ  | Х  |

Figure 23: FIFO\_EN connection block diagram



### 8.2.2 FIFO\_CTRL\_REG (0x2E)

This register is dedicated to FIFO mode selection and watermark configuration.

Table 37: FIFO\_CTRL\_REG

| b7  | b6  | b5 | b4   | b3   | b2   | b1   | b0   |
|-----|-----|----|------|------|------|------|------|
| FM1 | FM0 | TR | FTH4 | FTH3 | FTH2 | FTH1 | FTH0 |

The FM[1:0] bits define the selection of the behavior of the FIFO buffer:

- 1. FM[1:0] = (0,0): Bypass mode
- 2. FM[1:0] = (0,1): FIFO mode
- 3. FM[1:0] = (1,0): Stream mode
- 4. FM[1:0] = (1,1): Stream-to-FIFO mode

The trigger used to activate Stream-to-FIFO mode is related to the IA bit value of the selected INT1\_SRC register and does not depend on the interrupt pin value and polarity. The trigger is generated also if the selected interrupt is not driven to an interrupt pin.

FTH[4:0] bits define the watermark level; when FIFO content exceeds this value the WTM bit is set to "1" in the FIFO source register.

### 8.2.3 FIFO\_SRC\_REG (0x2F)

This register is updated at every ODR and provides information about the FIFO buffer status.

Table 38: FIFO\_SRC\_REG

| b7  | b6            | b5    | b4   | b3   | b2   | b1   | b0   |
|-----|---------------|-------|------|------|------|------|------|
| WTM | OVRN_<br>FIFO | EMPTY | FSS4 | FSS3 | FSS2 | FSS1 | FSS0 |

- WTM bit is set high when FIFO content exceeds watermark level.
- OVRN\_FIFO bit is set high when the FIFO buffer is full, which means that the FIFO buffer contains 32 unread samples. At the following ODR a new sample set replaces the oldest FIFO value. The OVRN\_FIFO bit is reset when the first sample set has been read.
- EMPTY flag is set high when all FIFO samples have been read and the FIFO is empty.
- FSS[4:0] field always contains the current number of unread samples stored in the FIFO buffer. When FIFO is enabled, this value increases at ODR frequency until the buffer is full, whereas it decreases every time that one sample set is retrieved from FIFO.

Register content is updated synchronous to the FIFO write and read operation.

Table 39: FIFO\_SRC\_REG behavior assuming FTH[4:0] = 15

| WTM | OVRN_FIFO | EMPTY | FSS[4:1] | Unread FIFO samples | Timing      |
|-----|-----------|-------|----------|---------------------|-------------|
| 0   | 0         | 1     | 00000    | 0                   | t0          |
| 0   | 0         | 0     | 00001    | 1                   | t0 + 1/ODR  |
| 0   | 0         | 0     | 00010    | 2                   | t0 + 2/ODR  |
|     |           |       |          |                     |             |
| 0   | 0         | 0     | 01111    | 15                  | t0 + 15/ODR |
| 1   | 0         | 0     | 10000    | 16                  | t0 + 16/ODR |
|     |           |       |          |                     |             |
| 1   | 0         | 0     | 11110    | 30                  | t0 + 30/ODR |
| 1   | 0         | 0     | 11111    | 31                  | t0 + 31/ODR |
| 1   | 1         | 0     | 11111    | 32                  | t0 + 32/ODR |

The watermark flag and FIFO overrun event can be enabled to generate a dedicated interrupt on the INT1 pin by configuring CTRL\_REG3.

Table 40: CTRL\_REG3 (0x22)

| b7 | b6 | b5 | b4 | b3 | b2     | b1             | b0 |
|----|----|----|----|----|--------|----------------|----|
| Х  | Х  | Х  | Х  | Х  | I1_WTM | I1_OVER<br>RUN | X  |

- I1\_WTM bit drives watermark flag (WTM) on the INT1 pin.
- I1\_OVERRUN bit drives the overrun event (OVRN) on the INT1 pin.

If both bits are set to "1", the INT1 pin status is the logical OR combination of the two signals.

#### 8.3 FIFO modes

The LIS3DH FIFO buffer can be configured to operate in four different modes selectable by the FM[1:0] field in FIFO\_CTRL\_REG. Available configurations ensure a high level of flexibility and extend the number of functions usable in application development.

Bypass, FIFO, Stream, and Stream-to-FIFO modes are described in the following paragraphs.

### 8.3.1 Bypass mode

When Bypass mode is enabled, FIFO is not operational: buffer content is cleared, output registers (0x28 to 0x2D) are frozen at the last value loaded, and the FIFO buffer remains empty until another mode is selected.

Follow these steps for Bypass mode configuration:

- 1. Turn on FIFO by setting the FIFO\_EN bit to "1" in CTRL\_REG5 (0x24). After this operation the FIFO buffer is enabled but isn't collecting data, output registers are frozen to the last samples set loaded.
- 2. Activate Bypass mode by setting the FM[1:0] field to "00" in FIFO\_CTRL\_REG (0x2E). If this mode is enabled, FIFO\_SRC\_REG (0x2F) is forced equal to 0x20.

Bypass mode must be used in order to stop and reset the FIFO buffer when a different mode is operating. Note that placing the FIFO buffer into Bypass mode clears the whole buffer content.

#### 8.3.2 FIFO mode

In FIFO mode, the buffer continues filling until full (32 sample sets stored,) then it stops collecting data and the FIFO content remains unchanged until a different mode is selected.

Follow these steps for FIFO mode configuration:

- 1. Turn on FIFO by setting the FIFO\_EN bit to "1" in CTRL\_REG5 (0x24). After this operation the FIFO buffer is enabled but isn't collecting data, output registers are frozen to the last samples set loaded.
- 2. Activate FIFO mode by setting the FM[1:0] field to "01" in the FIFO\_CTRL\_REG (0x2E).

By selecting this mode, FIFO starts data collection and FIFO\_SRC\_REG (0x2F) changes according to the number of samples stored. At the end of the procedure, FIFO\_SRC\_REG is set to 0xDF and the OVRN flag generates an interrupt if the I1\_OVERRUN bit is selected in CTRL\_REG5. Data can be retrieved when OVRN\_FIFO is set to"1", performing a 32 sample set reading from the output registers, data can be retrieved also on the WTM flag instead of OVRN\_FIFO if the application requires a lower number of samples. Communication speed is not so important in FIFO mode because data collection is stopped and there is no risk of overwriting acquired data. Before restarting FIFO mode, at the end of the reading procedure it is necessary to exit Bypass mode.

A FIFO mode recommendation is as follows:

- 1. Set FIFO\_EN = 1: enable FIFO
- 2. Set FM[1:0] = (0,1): enable FIFO mode
- 3. Wait for OVRN\_FIFO or WTM interrupt
- 4. Read data from accelerometer output registers
- 5. Set FM[1:0] = (0,0): enable Bypass mode
- Repeat from step 2

F0|F1|F2|F3|F4|F5| FOFOF0F1 F31 2 3 4 5 32 33 31 FIFO Reading OVRN FIFO FIFO mode **FIFO** Start FIFO **FIFO** FIFO Mode enable stop Reading **Bypass** enable

Figure 24: FIFO mode behavior

If FIFO mode is enabled, the buffer starts to collect data and fill all the 32 slots (from F0 to F31) at the selected output data rate. When the buffer is full, the OVRN\_FIFO bit goes high and data collection is permanently stopped; the user can decide to read FIFO content at any time because it is maintained unchanged until Bypass mode is selected. The reading procedure is composed of a set of 32 samples of 6 bytes for a total of 192 bytes and retrieves data starting from the oldest sample stored in FIFO (F0). The OVRN\_FIFO bit is reset when the first sample set has been read. Setting to Bypass mode resets FIFO and allows the user to enable FIFO mode again.

#### 8.3.3 Stream mode

In Stream mode FIFO continues filling, when the buffer is full, the FIFO index restarts from the beginning and older data is replaced by the current. The oldest values continue to be overwritten until a read operation frees FIFO slots. The reading speed of the host processor is essential in order to free slots faster than new data is made available. FM[1:0] Bypass configuration is used to stop this mode.

Follow these steps for FIFO mode configuration:

- 1. Turn on FIFO by setting the FIFO\_EN bit to "1" in CTRL\_REG5 (0x24). After this operation the FIFO buffer is enabled but isn't collecting data, output registers are frozen to the last samples set loaded.
- 2. Activate Stream mode by setting the FM[1:0] field to "10" in FIFO\_CTRL\_REG (0x2E).

As described, for FIFO mode, data can be retrieved when OVRN\_FIFO is set to "1" performing a 32 sample set reading from the output registers. Data can be retrieved also on the WTM flag if the application requires a smaller number of samples.



Figure 25: Stream mode fast reading behavior



In Stream mode, the FIFO buffer is continuously filling (from F0 to F31) at the selected output data rate. When the buffer is full, the OVRN\_FIFO flag goes high and the recommended solution is to read all FIFO samples (192 bytes) faster then 1\*ODR, in order to free FIFO slots for the new acceleration samples. This allows avoiding loss of data and limiting intervention by the host processor in order to increase efficiency of the system. If the reading procedure is not fast enough, three different cases can be observed:

- 1. FIFO sample set (6 bytes) reading faster than 1\*ODR: data are correctly retrieved because a free slot is made available before new data is generated.
- FIFO sample set (6 bytes) reading synchronous to 1\*ODR: data are correctly retrieved because a free slot is made available before new data is generated but FIFO benefits are not exploited. This case is equivalent to reading data on data-ready interrupt and does not limit intervention of the host processor compared to the standard accelerometer reading.
- 3. FIFO sample set (6 bytes) reading slower than 1\*ODR: in this case some data is lost because data recovery is not fast enough to free slots for new acceleration data Figure 26: "Stream mode slow reading behavior". The number of correctly recovered samples is related to the difference between the current ODR and the FIFO sample set reading rate.

Figure 26: Stream mode slow reading behavior

In *Figure 26: "Stream mode slow reading behavior"*, due to slow reading, data from "jj" are not retrieved because they are replaced by the new accelerometer samples generated by the system.



Figure 27: Stream mode slow reading zoom

After enabling Stream mode, FIFO slots are filled at the end of each ODR time frame. The reading procedure must start as soon as the OVRN flag is set to "1", data are retrieved from FIFO at the beginning of the read. When a read command is sent to the device, the content of the output registers is moved to the SPI/I<sup>2</sup>C register and the current oldest FIFO value is shifted into the output registers in order to allow the next read. In the case of a read slower than 1\*ODR, some data can be retrieved from FIFO after that new sample is inserted into the addressed location. In *Figure 27: "Stream mode slow reading zoom"* the fourth read command starts after the refresh of the F3 index and this generates a disconnect in the reading data. The OVRN flag advises the user that this event has taken place. In this example, three correct samples have been read, the number of correctly recovered samples is dependent on the difference between the current ODR and the FIFO sample set reading timeframe.

#### 8.3.4 Stream-to-FIFO mode

This mode is a combination of the Stream and FIFO modes described above. In Stream-to-FIFO mode, the FIFO buffer starts operating in Stream mode and switches to FIFO mode when the selected interrupt occurs.

Follow these steps for Stream-to-FIFO mode configuration:

- 1. Configure the desired interrupt generator using register INT1\_CFG (0x30).
- 2. Set the TR bit in FIFO\_CTRL\_REG (0x2E) according to the configured interrupt generator: TR = "0" in order to select interrupt 1, TR = "1" in order to select interrupt 2.
- 3. Turn on FIFO by setting the FIFO\_EN bit to "1" in CTRL\_REG5 (0x24). After this operation the FIFO buffer is enabled but isn't collecting data, output registers are frozen to the last samples set loaded.
- Activate Stream-to-FIFO mode by setting the FM[1:0] field to "11" in FIFO\_CTRL\_REG (0x2E).

The interrupt trigger is related to the IA bit in the INT1\_SRC register and it is generated even if the interrupt signal is not driven to an interrupt pad. A mode switch is performed if both IA and OVRN\_FIFO bits are set high. Stream-to-FIFO mode is sensitive to the trigger level and not to the trigger edge, this means that if Stream-to-FIFO is in FIFO mode and the interrupt condition disappears, the FIFO buffer returns to Stream mode because the IA bit becomes zero. It is recommended to latch the interrupt signal used as the FIFO trigger in order to avoid losing interrupt events. If the selected interrupt is latched, register



INT1\_SRC must be read in order to clear the IA bit; after reading, the IA bit takes 2\*ODR to go low.

In Stream mode the FIFO buffer continues filling, when the buffer is full, the OVRN\_FIFO bit is set high and the next samples overwrite the oldest. When a trigger occurs, two different cases can be observed:

- 1. If the FIFO buffer is already full (OVRN\_FIFO = "1"), it stops collecting data at the first sample after the trigger. FIFO content is composed of #30 samples collected before the trigger event, the sample that has generated the interrupt event and one sample after the trigger.
- 2. If FIFO isn't yet full (initial transient), it continues filling until it is full (OVRN\_FIFO = "1") and then, if the trigger is still present, it stops collecting data.



Figure 28: Stream-to-FIFO mode: interrupt not latched





Stream-to-FIFO can be used in order to analyze the sample history that generated an interrupt; the standard operation is to read FIFO content when FIFO mode is triggered and the FIFO buffer is full and stopped.

## 8.4 Watermark

The watermark is a configurable flag that can be used to generate a specific interrupt in order to know when the FIFO buffer contains the minimum number of samples defined as the watermark level. The user can select the desired level in a range from 0 to 31 using the FTH[4:0] field in FIFO\_CTRL\_REG while FIFO\_SRC\_REG FSS[4:0] always contains the number of samples stored in FIFO.

If FSS[4:0] is greater than FTH[4:0], the WTM bit is set high in FIFO\_SRC\_REG, on the contrary, WTM is driven low when the FSS[4:0] field becomes lower than FTH[4:0]. FSS[4:0] increases by one step at the ODR frequency and decreases by one step every time that a sample set reading is performed by the user.



Figure 30: Watermark behavior - FTH[4:0] = 10

In *Figure 30: "Watermark behavior - FTH[4:0] = 10"*, the first row indicates the FSS[4:0] value, the second row indicates the relative FIFO slot and last row shows the incremental FIFO data. Assuming FTH[4:0] = 10, the WTM flag changes from "0" to "1" when the eleventh FIFO slot is filled (F10). *Figure 31: "FIFO reading diagram - FTH[4:0] = 10"* shows that the WTM flag goes low when the FIFO content is less than FTH[4:0], it means that nine unread sample sets remain in FIFO.

The watermark flag (WTM) can be enabled to generate a dedicated interrupt on the INT1 pin by setting the I1\_WTM bit high in CTRL\_REG3.

## 8.5 Retrieving data from FIFO

When FIFO is enabled and the mode is different from Bypass, reading output registers (28h to 2Dh) returns the oldest FIFO sample set.

Whenever output registers are read, their content is moved to the SPI/I<sup>2</sup>C output buffer. FIFO slots are ideally shifted up one level in order to release room for a new sample reception and output registers load the current oldest value stored in the FIFO buffer.

The whole FIFO content is retrieved by performing thirty-two reads from the accelerometer output registers, every other read returns the same last value until a new sample set is available in the FIFO buffer.

Data can be retrieved from FIFO using every reading byte combination in order to increase the application flexibility (ex: 196 single byte reads, 32 reads of 6 bytes, 1 multiple read of 196 bytes, etc.).

It is recommended to read all FIFO slots in a multiple byte read of 196 bytes (6 output registers by 32 slots) faster than 1\*ODR. In order to minimize communication between the



master and slave the read address is automatically updated by the device; it rolls back to 0x28 when register 0x2D is reached.

In order to avoid losing data, the right ODR must be selected according to the serial communication rate available. In the case of standard I²C mode being used (max rate 100 kHz), a single sample set reading takes 830 µs while total FIFO download is about 17.57 ms. I²C speed is lower than SPI and it needs about 29 clock pulses to start communication (Start, Slave Address, Device Address+Write, Restart, Device Address+Read) plus an additional 9 clock pulses for every byte to read. If this recommendation were followed, the complete FIFO reading would be performed faster than 1\*ODR, which means that using a standard I²C, the selectable ODR must be lower than 57 Hz. If a fast I²C mode is used (max rate 400 kHz), the selectable ODR must be lower than 228 Hz.



Figure 31: FIFO reading diagram - FTH[4:0] = 10

In *Figure 31: "FIFO reading diagram - FTH[4:0] = 10"* "Rx" indicates a 6-byte read and "F0\*" represents a single ODR slot expanded for better visibility.

Note: In order to set the EMPTY bit to '1', an additional sample (oldest one repeated) must be read and discarded.

## 9 Activity / Inactivity recognition

The Activity/Inactivity recognition function allows reducing system power consumption and developing new smart applications.

When the Activity/Inactivity recognition function is activated, the device is able to automatically decrease the accelerometer sampling rate to 10 Hz low power, increasing the accelerometer ODR and bandwidth as soon as the wake-up interrupt event has been detected.

With this feature the system may be efficiently switched from low-power consumption to full performance and vice-versa depending on user-selectable acceleration events, thus ensuring power saving and flexibility.

The Activity/Inactivity recognition function is enabled by writing a wake-up threshold value different from zero in register ACT\_THS. The return-to-sleep time is also customizable, acting on register ACT\_DUR.



Figure 32: Activity / Inactivity recognition

Figure 33: Activity / Inactivity duration



The user can also route the status (activity/inactivity) of the system to the INT2 pin by setting to 1 bit I2\_ACT in CTRL\_REG6. With this feature INT2 is high when the system is in inactivity ( ODR at 10 Hz ) and goes low when the system is in Activity (user ODR). The INT\_POLARITY bit controls the polarity of the Activity / Inactivity signal.

## 10 Auxiliary ADC and temperature sensor

The LIS3DH contains an auxiliary ADC with 3 separate dedicated inputs: pins ADC1, ADC2, ADC3.

The user can retrieve the converted data from registers OUT\_ADC1\_L (08h), OUT\_ADC1\_H (09h), OUT\_ADC2\_L (0Ah), OUT\_ADC2\_H (0Bh) and OUT\_ADC3\_L (0Ch), OUT\_ADC3\_H (0Dh).

In order to use the auxiliary ADC, the user must set the BDU bit (bit 7) to 1 in CTRL\_REG4 (23h) and the ADC\_EN bit (bit 7) to 1 in TEMP\_CFG\_REG (1Fh). The ADC sampling frequency is the same as that of the ODR in CTRL\_REG1 (20h).

The input range is 1200 mV ±400 mV and the data output is expressed in 2's complement left-aligned.

The ADC resolution is 10 bits if the LPen (bit 3) in CTRL\_REG1 (20h) is cleared (high-resolution / normal mode), otherwise, in low-power mode, the ADC resolution is 8-bit.

Channel 3 of the ADC can be connected to the temperature sensor by setting the TEMP\_EN bit (bit 6) to 1 in TEMP\_CFG\_REG (1Fh). Refer to the LIS3DH datasheet for the conversion factor.



Revision history AN3308

# 11 Revision history

Table 41: Document revision history

| Date        | Revision | Changes                                                     |  |  |  |
|-------------|----------|-------------------------------------------------------------|--|--|--|
| 14-Jan-2011 | 1        | Initial release.                                            |  |  |  |
|             |          | Updated Table 1: "Registers"                                |  |  |  |
|             |          | Updated Section 2: "Operating modes"                        |  |  |  |
|             |          | Updated Section 3: "Startup sequence"                       |  |  |  |
|             | 2        | Updated Section 3.1.1: "Using the status register"          |  |  |  |
|             |          | Updated Section 3.1.2: "Using the data-ready (DRDY) signal" |  |  |  |
| 07 100 2017 |          | Updated Section 5: "Inertial interrupt"                     |  |  |  |
| 27-Jan-2017 |          | Updated Section 6: "6D/4D orientation detection"            |  |  |  |
|             |          | Updated Section 7: "Click and double-click recognition"     |  |  |  |
|             |          | Updated Section 8: "First-in first-out (FIFO) buffer"       |  |  |  |
|             |          | Added Section 9: "Activity / Inactivity recognition"        |  |  |  |
|             |          | Updated Section 10: "Auxiliary ADC and temperature sensor"  |  |  |  |
|             |          | Minor textual updates                                       |  |  |  |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved

