| Name: Navaal Noshi | EE-272L Digital Systems Design |
|--------------------|--------------------------------|
|--------------------|--------------------------------|

Reg. No.: 2023-EE-05 Marks Obtained: \_\_\_\_\_

## Lab Manual

## **DSD Lab Manual Evaluation Rubrics**

| Assessment                     | Total<br>Marks | Marks<br>Obtained | 0-30%                                                                                                      | 30-60%                                                                                                     | 70-100%                                                                                              |
|--------------------------------|----------------|-------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| Code<br>Organization<br>(CLO1) | 3              |                   | No Proper<br>Indentation and<br>descriptive<br>naming, no code<br>organization.                            | Proper<br>Indentation or<br>descriptive<br>naming or code<br>organization.                                 | Proper<br>Indentation and<br>descriptive<br>naming, code<br>organization.                            |
|                                |                |                   | Zero to Some<br>understanding but<br>not working                                                           | Mild to Complete<br>understanding but<br>not working                                                       | Complete understanding, and proper working                                                           |
| Simulation (CLO2)              | 5              |                   | Simulation not<br>done or incorrect,<br>without any<br>understanding of<br>waveforms                       | Working simulation with errors, don't cares's(x) and high impedance(z), partial understanding of waveforms | Working<br>simulation<br>without any<br>errors, etc and<br>complete<br>understanding of<br>waveforms |
| FPGA<br>(CLO2)                 | 2              |                   | Not implemented<br>on FPGA and<br>questions related<br>to synthesis and<br>implementation<br>not answered. | Correctly Implemented on FPGA or questions related to synthesis and implementation answered.               | Correctly Implemented on FPGA and questions related to synthesis and implementation answered.        |

**Circuit:** NOT gate circuit patched using IRF540n:



From left to right the configuration is as Gate, Drain, Source.

**Task 1: Apply 5V at terminal A, what is the voltage at terminal B? Does the LED glow?** *No, the LED doesn't glow when 5 V is applied at terminal A and the Voltage at terminal B is 0 V.* 



**Task 2: Apply 0V at terminal A, what is the voltage at terminal B? Does the LED glow?** *Yes, the LED glows when 0 V is applied at terminal A and the Voltage at terminal B is 2.05 V.* 



Task 4: {1 KHz,5 Vp}



When the output goes from low to high the propagation delay is approximately is 4.8µs

When the output goes from high to low the propagation delay is approximately is 4.0µs.





VARIET AND THE VARIETY OF ENGINEERING A TECHNOLOGY LAHORE WAS AND THE VARIETY AND THE



Task 4: {100 KHz ,5 Vp}

When the output goes from low to high the propagation delay is approximately is 3.1µs





When the output goes from high to low the propagation delay is approximately is 2.5µs





Task 5: How does the change of frequency affect the mode of operation of a transistor?

At low frequencies, a MOSFET works well, switching fully on and off. At higher frequencies, delays from internal capacitances slow it down, causing distorted output.