# **Chapter 2**

# Nonlinear modeling of active microwave devices

# Two-terminal and transfer components

In nonlinear CAD, two nonlinear concepts are used, namely:

two-terminal nonlinearities and transfer nonlinearities.

A **two-terminal** is a simple nonlinear component, usually **passive** (i.e., R, L, or C), which value is function of one independent variable, the voltage *v* across *its terminals* or the current *i* flowing from one of *its terminals* to the other one.



An example of **transfer** nonlinearity is the nonlinear controlled current source

$$I_{ds} = f(v_{gs}, v_{ds})$$
 or  $I_c = f(I_b)$ 

in the equivalent circuit of a transistor.



## Two-terminal and transfer components

In transfer nonlinearity, the control voltage or current is somewhere in the circuit *other* than at the element's terminals. Thus, it is possible for a circuit element to have more than one control variable (i.e., the current  $I_{ds}$  is function of both  $V_{gs}$  and  $V_{ds}$  in a FET).

Practical circuits and circuit elements often include both types of nonlinearities (e.g., the gate-source capacitance and the drain current of a FET).

The difference between the two types of nonlinearities can be illustrated by an example.



Let us assume the nonlinear two-terminal is a nonlinear resistor and the transfer nonlinearity is a nonlinear ideal transconductance amplifier. Both are excited by a voltage source having some internal impedance.

- The amplifier output current is a function of the excitation voltage and the nonlinear transfer function; it can be found by **simply substituting the voltage waveform** into the **transfer function**, regardless of the nature of the input or output circuits.
- o In the two-terminal element, however, the excitation voltage generates current components in the resistance (harmonics). These components circulate in the rest of the circuit, generating voltages at those frequencies across the nonlinear resistance. These new voltage components will generate new current components, and the process continues until current and voltage components at all possible frequencies are generated.
- ⇒ The two-terminal nonlinearity is clearly more complicated analytically than the transfer nonlinearity.

That is why the transfer nonlinearities are more popular to nonlinear circuit designers.

# Quasi-static assumption

Inherent in the nonlinear time- or frequency-domain analyses of nonlinear circuits is the **quasi-static** assumption:

All parameters of nonlinear elements (transconductance, capacitance, etc.) change instantaneously with a change in one or more control voltages or currents.

Because they are based on a fundamental assumption of *linearity*, impedance concepts and multi-port circuit theory cannot be used as the sole means of describing a nonlinear circuit.

# Quasi-static assumption

Accordingly, the most popular means for characterising diodes and transistors (S- Y- or Zparameters) **cannot** be used to model nonlinear solid-state devices.

Instead, the most successful method of characterising such devices is to use a lumped circuit model that includes a mix of linear and nonlinear resistances, capacitances, inductors, and controlled sources.

- The nonlinear elements are assumed to be quasi-static to frequencies up to 100 GHz.
- Under the quasi-static assumption, all nonlinear elements are assumed to change instantaneously with changes in their control voltages.

# **Quasi-static assumption**

One advantage is that small-signal models can be converted easily to large-signal models.

 Small-signal devices are described by lumped-element models as an alternative to multi-port parameters.

The advantage of using such models is that they require less characterisation data than a large table of two-port parameters or a full electromagnetic characterisation.

Such models can be converted to large-signal models simply by including the voltage dependence of the circuit's elements or/and by making minor changes in the topologies of the models while linear-based elements can **share** the same circuit.

# Requirements for nonlinear device models

- Assure high accuracy. This situation is possible only with the use of complex circuit topologies, which requires large CPU time usage for their simulation.
- Use a simple but adequate model. A simpler topology/model would not assure high accuracy.

Concern for computational difficulty is crucial because many nonlinear analyses require a huge number of evaluations of the circuit equations (during optimization and/or statistical analysis).

Another requirement is that it must be possible to determine the model's parameters without undue difficulty.

#### NONLINEAR LUMPED COMPONENTS

Nonlinear device models consist usually of nonlinear passives and controlled sources. The circuit elements can be described by one of two kinds of characteristics:

- Large signal global characteristic, which describes the overall *I/V* or *Q/V* relationships and used for modelling large-signal circuits.
- Incremental small-signal characteristic, which describes the deviation of voltage and current or charge in the vicinity of a bias point, and used for modelling small-signal and quasi-linear circuits.

**Note**: As solid-state devices are not lumped circuits, the responses of such lumped equivalent circuit models should be then seen as an **approximation** of their real behaviour.

#### NONLINEAR LUMPED COMPONENTS

Two critical concepts in the modelling of nonlinear devices are voltage and current control, and incremental quantities.

Many elements are either current- or voltage-controlled, and the value of a voltage-controlled element is dependent upon a voltage that may be applied to its terminals or may be elsewhere in the circuit.

For example, we know from the technical literature of circuit theory that the small signal junction conductance of a nonlinear diode can be expressed as a nonlinear exponential function of voltage or as a linear function of current.

But, in the case of nonlinear elements, we should *precise* at this point what we mean exactly by *small signal resistance of nonlinear elements*.

# Question:

What is the difference between **small-signal resistance** and **nonlinear resistance**?

#### LINEARITY AND NONLINEARITY IN CIRCUIT THEORY

Recall from Chapter 1:

If an input signal  $V_i$  imposes a small excursion around the DC point (Q point), the curve  $A_1B_1$  is almost linear

$$V_o = G V_i$$



The input-output relationship for the nonlinear case will be

$$V_o = AV_i + B V_i^2 + C V_i^3 + ...$$

Each m<sup>th</sup> term "  $(V_i)^m$  " generates the harmonic  $mf_i$  of the fundamental input frequency  $f_i$ .

#### **SUBSTITUTION THEOREM**

The I-V characteristic of a linear resistance is given by V = RI.

Now, suppose a current controlled nonlinear resistance r is used in an application where a small signal ac current is applied and a dc control current  $I_o$  exists.

The ac component of the resistance voltage should be given by

$$v(t) = r(I_o) i(t)$$

where v(t) and i(t) are the **small-signal** voltage and current, respectively.

It is clear that

$$r(I_o) = \frac{dv}{di}$$

This is the *incremental resistance*, valid in **small-signal quasi-linear** analysis.

In the case of a voltage-controlled conductance, the small-signal current i can be expended in a Taylor series around the DC bias voltage  $V_0$  as

$$i(v) = f(V_o + v) - f(V_o) = v \frac{df(v)}{dv} \bigg|_{v=V} + \frac{1}{2} v^2 \frac{d^2 f(v)}{dv^2} \bigg|_{v=V} + \frac{1}{6} v^3 \frac{d^3 f(v)}{dv^3} \bigg|_{v=V} + \dots$$

#### TUTION THEOREM APPLIED TO NONLINEAR COMPONENT MODELING

With the help of the substitution theorem, the nonlinear element can be modelled as



$$i(v) = g_1 v + g_2 v^2 + g_3 v^3 + \dots$$



A nonlinear component can be modeled as a set of linear elements!!



$$i(v) = f(V_o + v) - f(V_o) = v \frac{df(v)}{dv} \Big|_{v = V} + \frac{1}{2}v^2 \frac{d^2f(v)}{dv^2} \Big|_{v = V} + \frac{1}{6}v^3 \frac{d^3f(v)}{dv^3} \Big|_{v = V} + \dots$$

# **CHAPTER 1: MULTI-FREQUENCY NETWORK**







#### NONLINEAR ACTIVE DEVICES

A nonlinear active device modelling can be based on physics equations or equivalent electrical circuit. We have retained this approach, which is more efficient for circuit theory purposes.

A large variety of diodes are available for various purposes: detection, amplification, mixing, oscillation, multiplication, etc.

Usually, we should distinguish between *Transit Time Devices* or *Transferred Electron Devices* like Gunn and IMPATT diodes where the **quasi-static assumption is not valid**, and those where the assumption applies like Schottky, varactor and Tunnel diodes.

#### **NONLINEAR ACTIVE DEVICES**

#### **DIODES**

#### **Gunn Diodes**

Gunn diodes are not usual diodes because there is **no junction**. The diode operation is based on the volume effect or **Gunn effect** (transfer of electrons when an electrical field is applied).

Several large-signal diode models have been proposed but the recurrent problem is to establish a general and efficient I/V relationship due to the fact there is many operating modes namely, the transit-time mode, the delay-domain mode, the quenched-domain mode, the accumulation-layer mode and the stable domain mode.

Moreover, the voltage variation has a field-dependent behaviour.

#### NONLINEAR ACTIVE DEVICES

#### **Gunn Diodes**

One of the most used large-signal Gunn diode models is the one proposed by Chua where the elements are defined as:

$$I_g = A q n_o f\left(\frac{V_1}{L}\right) = A q n_o f\left(E_o\right)$$

$$I_{d} = C_{2} n_{o} \left\{ \int_{E_{o}}^{E_{M}} \left[ \frac{f(E_{o}) - f(E)}{n_{o} - n_{o}} + \frac{f(E_{o}) - f(E)}{n_{o} - n_{d}} \right] dE \right\} - I$$

$$C_1 = \frac{\varepsilon A}{L}$$

$$C_2 = \frac{\varepsilon A}{W}$$



#### **IMPATT Diodes**

IMPact ionization Avalanche Transit Time diodes (IMPATT, also known as Read diodes) are P<sup>+</sup>-N-N<sup>+</sup> diodes with a large breakdown region. These diodes are used in parametric amplification, frequency multiplication and as millimetre power sources for radars (high power impulsion).

They allow high-order frequency multiplication and up-conversion with high conversion rates. However, they are unstable (oscillations) and exhibit a relatively high noise figure.

Their equivalent circuit presents a current source

$$I_s(t) = \frac{1}{\tau_d} \int_{-\tau_d}^{t} I_c(t') dt' - I_c(t)$$

and a nonlinear inductance  $L_j$  which is function of current  $I_c$ , bias current  $I_{dc}$ , and breakdown inductance  $L_a$ 

$$L_{j}(I_{c}) = \left(\frac{I_{dc}}{I_{c}}\right)L_{a}$$



**However,** Gunn and IMPATT Diodes are **rarely** present in a CAD process while they are very efficient and cost-effective!!

# Why?

- Quasi-static assumption is **not** valid
  - → How to use a model in which linear and nonlinear elements **cannot** cohabit?
- Their voltage is dependent of the electrical field.
  - → How to set their I-V relationship, required to set the linear system of equations?
- Their voltage-current relationship is an **integro-differential equation** function of input signal amplitude and frequency.
  - → How to establish the **linear** system of I-V equations simulators need to solve?

#### **SRD Diodes**

SRD diodes ("Step Recovery Diodes") are used for high-order frequency multiplication or generation of high frequency signals from low frequency harmonic oscillators.

For illustration, harmonic generators with fundamental frequency of 10 MHz have generated output frequencies around 100 GHz.



#### **SRD Diodes**

However, the real diode exhibits a transit time, a series resistance and parasitic elements  $C_p$  and  $L_s$ . Relationship between the charge Q and the junction voltage  $V_j$  can be established in function of barrier voltage  $\Phi$ , forward capacitance  $C_f$ , and inverse capacitance  $C_r$ :



$$Q = \begin{cases} C_r V_j & V_j \leq 0 \\ \frac{C_f - C_r}{2\Phi} \left( V_j + \frac{C_r \Phi}{C_f - C_r} \right)^2 - \frac{C_r^2}{2(C_f - C_r)} \Phi & 0 < V_j < \Phi \\ C_f V_j - \frac{C_f - C_r}{2} \Phi & \Phi \leq V_j \end{cases}$$



 $(Q_i$ : ideal curve;  $Q_r$ : real curve)

#### **PIN Diodes**

PIN diodes are used as power attenuators and limitors. First, the diodes exhibit a higher breakdown voltage. Second, their impedance presents the particularity to switch from a very low value in direct bias to a very high value in inverse.

Such aspect is very important in microwaves because the diode is working as a reflector (a reflector is able to handle high powers, as it does not have to absorb them).

Moreover, in inverse polarisation, as the junctions P-I and I-N are biased in inverse, the intrinsic region is fully depleted and then acts as a perfect isolation. So, when the diode reaches the breakdown region, it can generate a high-order frequency multiplication.

## **Schottky Diodes**

Schottky diodes are widely used in detection, mixing and frequency multiplication. They consist of a metal contact deposited on a semiconductor; such contacts do not have the recombination time limitations of PN junctions (low junction capacitance). Moreover, they exhibit a low noise figure and works usually at zero bias.

If the early diodes had the default to be not reliable, it is not the case today with the new technologies. Schottky diodes are electrically equivalent to a junction capacitance  $C_i$  in parallel with a junction conductance  $G_i$ . When they are exited by a large signal,  $G_i$  and  $C_i$  act as nonlinear elements function of the voltage  $V_i$ .

If the diode is forward-biased, the nonlinear effect of the conductance  $G_i(V_i)$  is predominant. In inverse, the nonlinear effect is mainly due to the capacitance  $C_i(V_i)$ .



# **Schottky Diodes**

The total junction current  $I_j$  is the sum of the current  $I_c$  due to the capacitance  $C_j$  and the current  $I_d$  due to the conductance  $G_j$ , i.e.

$$I_{d}(V_{j}) = I_{s} \left( e^{\frac{q}{\eta kT}V_{j}} - 1 \right)$$

$$I_{c}(V_{j}) = C_{j}(V_{j}) \frac{dV_{j}(t)}{dt} + V_{j} \frac{dC_{j}(V_{j})}{dV_{j}} \frac{dV_{j}}{dt}$$

 $\gamma = 2$  for uniform doping. For non-uniform doping, the exponent  $\gamma$  value changes.

$$C_{j}(V_{j}) = C_{jo} \left\{ 1 - \frac{V_{j}(t)}{\Phi} \right\}^{-\gamma}$$



(2)

# **Schottky Diodes vs. Mott Diodes**



$$C_{j}(V_{j}) = C_{jo} \left\{ 1 - \frac{V_{j}(t)}{\Phi} \right\}^{-\gamma}$$



#### **Varactor Diodes**

Varactor diodes use exclusively their C-V characteristic (inverse bias).

We must distinguish between PN varactors and Schottky varactor diodes:

- The PN varactor has a capacitance-voltage characteristic similar to PN rectifier diodes and then has a higher capacitance value (better efficiency in frequency multiplication).
- The Schottky varactor diode has an equivalent electrical circuit similar to the one of the Schottky diode. As its capacitance-voltage characteristic nonlinearity is more accentuated, it is used mainly in frequency multiplication and as voltage controlled tuning element.

#### **Tunnel Diodes**

Esaki or tunnel diode I-V characteristic has the particularity to exhibit negative resistance, which is useful for oscillation. However, due to its poor performance, the tunnel effect has been neglected in oscillation until its use in millimetre range was underlined by the **RTD** ("Resonant Tunnelling Diodes") devices, which have emerged in the mm range because of their lower capacitance value and control of the peak-valley current-voltage values.

Moreover, they are mainly used for oddorder frequency multiplication (the I-V characteristic is symmetric). They are also used for detection/mixing and can operate without power absorption (the negative resistance compensates the real positive part of the diode impedance and then let the component purely reactive).



#### **TRANSISTORS**

Hybrid or monolithic transistor circuits and systems are widely used for fixed and mobile communications. Thus, a circuit designer should have access to a large range of reliable models to use in any CAD process.

To be reliable and efficient, a model has to meet two opposite goals: speed and accuracy.

A complete transistor model is very precise but very slow, as it can include more than 80 parameters and use complex equations to fit the measured data over a large range of frequency and Q points.

On the other side, a simpler model can be faster, but it will present lower accuracy and performance. The designer has then to deal between these two extreme cases.

# **TRANSISTORS**



(2)

#### **MESFETs**

MESFET ("Metal Semiconductor Field Effect Transistor") is one of the most widely used transistors in the upper part of the centimeter range and the lower part of the millimeter range.

The drain current source  $I_d$  is the most predominant nonlinear element in the circuit and then the most complex one to model.



The following list is therefore given just as illustration and is, obviously, not exhaustive:

Shockley

$$I_d = \beta (V_{gs} - V_{po})^n$$

(1952):

Shichman-Hodges

Ohmic region:  $I_d = \beta V_{ds} \left( 2 \left( V_{gs} - V_{po} \right) - V_{ds} \right) \left( 1 + \lambda V_{ds} \right)$ 

(1968):

Saturation region:  $I_d = \beta (V_{gs} - V_{po})(1 + \lambda V_{ds})$ 

*Taki* (1978):

$$I_{d} = I_{dss} \left( 1 - \frac{V_{gs}}{V_{p} - \sigma V_{ds}} \right)^{2} \tanh \left( \alpha \left| \frac{V_{ds}}{V_{p} - \sigma V_{ds} - V_{gs}} \right| \right)$$

*Curtice* (1980):

$$I_d = \beta \left( V_{gs} - V_{po} \right)^2 \left( 1 + \lambda V_{ds} \right) \tanh \left( \alpha V_{ds} \right)$$

**Tajima** 1

$$I_d = I_{d1}.I_{d2}$$

(1981):

$$I_{d1} = 1 + \frac{V_{gs} - V_{bi}}{V_{po} + pV_{ds} + V_{bi}} - \frac{1}{m} + \frac{1}{m} \exp \left\{ -m \left( \frac{V_{gs} - V_{bi}}{V_{po} + pV_{ds} + V_{bi}} \right) \right\}$$

$$I_{d2} = \frac{I_{dsp}m}{m - \left[1 - \exp\left(-m\right)\right]} \left\{1 - \exp\left[-\frac{V_{ds}}{V_{dss}} - a\left(\frac{V_{ds}}{V_{dss}}\right)^2 - b\left(\frac{V_{ds}}{V_{dss}}\right)^3\right]\right\}$$

$$I_{d} = I_{dss} \left( 1 - \frac{V_{gs}}{V_{po} + \gamma V_{ds}} \right)^{2} \tanh \left( \frac{\alpha V_{ds}}{V_{gs} - V_{p}} \right)$$

$$I_d = I_{dss}.F_gF_d + G_{d0}.V_{ds}$$

$$F_g = \frac{1}{k} \left[ 1 + \frac{V_{gs}}{V_p} - \frac{1}{m} \left\{ 1 - \exp\left(-m\left(1 + \frac{V_{gs}}{V_p}\right)\right) \right\} \right]$$

$$F_d = 1 - \exp\left(-V_{dsn} - aV_{dsn}^2 - bV_{dsn}^3\right)$$

$$V_{dsn} = \frac{V_{ds}}{V_{dsp}(1 + W \frac{V_{gs}}{V_{p}})}$$

$$G_{d0} = g_d \big|_{v_{ds}=0}$$

**Materka** 2 (1985):

$$I_{d} = I_{dss} \left( 1 - \frac{V_{gs}}{V_{po} + \gamma V_{ds}} \right)^{2} \left( 1 + \frac{\eta V_{ds}}{I_{dss}} \right) \tanh \left( \frac{\alpha V_{ds}}{I_{dss} \left( 1 - \lambda V_{gs} \right)} \right)$$

$$I_d = \left(a_o + a_1 V + a_2 V^2 + a_3 V^3\right) \tanh\left(\alpha V_{ds}\right)$$

(1985):

$$V = V_{gs} \left( 1 + \beta \left( V_{dso} - V_{ds} \right) \right)$$

*Statz-Pucel* "Raytheon model " (1987):

$$I_{d} = \left\langle \frac{\beta \left(V_{gs} - V_{po}\right)^{2}}{1 + b \left(V_{gs} - V_{po}\right)} \left(1 + \lambda V_{ds}\right) \left[1 - \left(1 - \alpha \frac{V_{ds}}{3}\right)^{3}\right] \right. \\ \left. \left(1 - \alpha \frac{V_{ds}}{3}\right)^{3} \right] = \left\langle \frac{\beta \left(V_{gs} - V_{po}\right)^{2}}{1 + b \left(V_{gs} - V_{po}\right)} \left(1 + \lambda V_{ds}\right)\right. \\ \left. \left(1 - \alpha \frac{V_{ds}}{3}\right)^{3}\right] = \left\langle \frac{\beta \left(V_{gs} - V_{po}\right)^{2}}{1 + b \left(V_{gs} - V_{po}\right)} \left(1 + \lambda V_{ds}\right)\right. \\ \left. \left(1 - \alpha \frac{V_{ds}}{3}\right)^{3}\right] = \left\langle \frac{\beta \left(V_{gs} - V_{po}\right)^{2}}{1 + b \left(V_{gs} - V_{po}\right)} \left(1 + \lambda V_{ds}\right)\right. \\ \left. \left(1 - \alpha \frac{V_{ds}}{3}\right)^{3}\right] = \left\langle \frac{\beta \left(V_{gs} - V_{po}\right)^{2}}{1 + b \left(V_{gs} - V_{po}\right)} \left(1 + \lambda V_{ds}\right)\right. \\ \left. \left(1 - \alpha \frac{V_{ds}}{3}\right)^{3}\right] = \left\langle \frac{\beta \left(V_{gs} - V_{po}\right)^{2}}{1 + b \left(V_{gs} - V_{po}\right)} \left(1 + \lambda V_{ds}\right)\right. \\ \left. \left(1 - \alpha \frac{V_{ds}}{3}\right)^{3}\right] = \left\langle \frac{\beta \left(V_{gs} - V_{po}\right)^{2}}{1 + b \left(V_{gs} - V_{po}\right)} \left(1 + \lambda V_{ds}\right)\right. \\ \left. \left(1 - \alpha \frac{V_{ds}}{3}\right)^{3}\right] = \left\langle \frac{\beta \left(V_{gs} - V_{po}\right)^{2}}{1 + b \left(V_{gs} - V_{po}\right)} \left(1 + \lambda V_{ds}\right)\right.$$

*Hwang* (1987):

$$I_{d} = I_{dss} \left( 1 - \frac{V_{gs}}{V_{p}} \right)^{2} \tanh \left( \frac{\alpha V_{ds}}{V_{gs} - V_{p}} \right) \qquad V_{ds} < V_{sat}$$

$$I_{d} = \left( 1 - \frac{V_{gs}}{V_{p}} \right)^{2} \tanh \left( \frac{\alpha V_{ds}}{V_{gs} - V_{p}} \right) - \frac{g_{o} V_{ds}}{(A - V_{gs})^{q}} \qquad V_{ds} \ge V_{sat}$$

*Vincent* (1987):

$$I_{d} = I_{dss} \left( 1 - \frac{V_{gs}}{V_{p}} \right)^{2} \tanh \left( \frac{\alpha V_{ds}}{V_{gs} - V_{p}} \right) + F(V_{gs}, V_{ds})$$

$$F(V_{gs}, V_{ds}) = \begin{cases} 0 & V_{ds} < V_{sat} \\ -V_{ds} \cdot g_o \left[ V_s - V_{gs} \right]^{-q} + I_{sr} \exp \left\{ \beta \left[ V_{ds} - V_{gs} \right] \right\} & V_{ds} \ge V_{sat} \end{cases}$$

(1990):

Hu

(1990):

(1991):

Angelov (1992):

35

$$I_d = I_{dss} \cdot \frac{(V_{gs} - V_{po})^2}{1 + b(V_{gs} - V_p)} (1 + \lambda V_{ds}) \tanh(\alpha V_{ds})$$

$$+\left(1+\frac{V_{ds}}{V_{p}\left(1-\beta V_{ds}\right)}\right)g_{dp}.V_{ds}.\tanh\left(\alpha V_{ds}\right)$$

$$_{-}$$
  $\beta(V_{\sigma_{S}})$ 

$$I_d = \frac{\beta \left(V_{gs} - V_{po}\right)^2}{1 + b\left(V_{gs} - V_{po}\right)} \left(1 + \mu V_{gs} \exp\left\{\sigma V_{gs} V_{ds}\right\} + \lambda V_{gs} V_{ds}\right) \tanh\left(\alpha V_{ds}\right)$$

$$I_{J} = \langle$$

$$=\langle$$

$$\frac{\beta \left(V_{gs} - V_{gs}\right)}{1 + s \cdot \rho \cdot V_{gs}}$$

$$I_{d} = \begin{pmatrix} \frac{\beta (V_{gs} - V_{p})^{Q}}{1 + \delta \beta V_{ds} (V_{gs} - V_{p})^{Q}} \left[ 1 - \left( 1 - \alpha \frac{V_{ds}}{3} \right)^{3} \right] & 0 < V_{ds} < \frac{3}{a} \\ \frac{\beta (V_{gs} - V_{p})^{Q}}{1 + \delta \beta V_{ds} (V_{gs} - V_{p})^{Q}} & V_{ds} \ge \frac{3}{a} \end{pmatrix}$$

$$V_{ds} \ge$$

TOM "TriQuint's Own

Model" (1990):

$$I_{d} = I_{dss} \left[ 1 + \tanh \left\{ 1 - \exp \left( \mu - \frac{\alpha \left( V_{gs} - V_{bi} \right)}{V_{i}^{2} + V_{bi}} \right) \right\} \right] \tanh \left[ \sigma . V_{ds} \right]$$

$$(V_p)^Q$$

 $I_{d} = I_{p} \left( 1 + \tanh \left[ \sum_{i} \alpha_{i} \left( V_{gs} - V_{po} - \gamma V_{ds} \right)^{i} \right] \left[ 1 + \lambda V_{ds} \right] \tanh \left[ \sigma . V_{ds} \right] \right]$ 

$$V_{ds} \geq \frac{1}{2}$$

$$V_{ds} \geq \frac{1}{2}$$

$$V_{ds} \ge \frac{3}{a}$$

$$V_{ds} \ge \frac{3}{a}$$

(2002):

$$I_d = \beta \left( V_{gs} - V_{po} + \gamma V_{ds} \right)^2 \left( 1 + \lambda V_{ds} \right) \tanh \left( \alpha V_{ds} \right)$$

(1992): 
$$I_{d} = I_{dss}.a \left\{ 1 + \beta \left( V_{ds} - V_{dm} \right) \left( 1 + \tanh \left\{ \alpha \left( V_{gs} - V_{gm} \right) \right\} \right) \right\}$$

Teyssier 
$$I_d = I_{dss}.a \{1 + \beta (V_{ds} - V_{dm})(1 + \tanh \{\alpha (V_{gs} - V_{gm})\})\}$$
 (1994):

$$I_{d} = I_{dss} \left( 1 - \frac{V_{gs}}{V_{no} + \gamma V_{ds}} \right)^{(\mu + \beta V_{gs})} \cdot \left( 1 + \eta V_{ds} \right) \tanh \left( \frac{\alpha V_{ds}}{I_{dss}} \right)$$

Fernández 
$$I_d = I_{dss} \left( 1 - \frac{gs}{V_{po} + \gamma V_{ds}} \right)$$
  $\left( 1 + \eta V_{ds} \right) \tanh \left( \frac{gs}{I_{dss}} \right)$ 

Ooi  $I_d = b_1 V_{ds} V_{eff}^3 + \frac{b_4 V_{ds} \left( b_2 + b_3 V_{ds} \right) V_{eff}^2}{\sqrt{I_{dss} I_{dss}}} + \frac{I_{dss} I_{dss}}{\sqrt{I_{dss} I_{dss}}} \right)$ 

$$I_{d} = b_{1} V_{ds} V_{eff}^{3} + \frac{b_{4} V_{ds} (b_{2} + b_{3} V_{ds}) V_{eff}^{2}}{\sqrt{(1 + g V_{gst})^{2} + V_{ds}^{2} (b_{2} + b_{3} V_{ds})^{2}}} + \frac{b_{5} V_{ds} (b_{2} + b_{3} V_{ds}) V_{eff}}{\sqrt{(1 + g V_{gst})^{2} + V_{ds}^{2} (b_{2} + b_{3} V_{ds})^{2}}}$$

$$V_{gst} = V_{gs} - V_{bi} + \gamma V_{ds} \qquad V_{eff3} = 0.5 \left( V_{gst} (1 + c) + \sqrt{V_{gst}^{2} + V_{M}^{2} (1 - c)} \right)$$

$$V_{eff} = V_{M} (1 + M V_{ds}) \ln \left( 1 + \exp \left( \frac{V_{eff3}}{V_{M} (1 + M V_{ds})} \right) \right)$$

$$V_{gst} = V_{gs} - V_{bi} + \gamma V_{ds} \qquad V_{eff3} = 0.5 \left( V_{gst} \left( 1 + c \right) + \sqrt{V_{gst}^2 + V_M^2} \left( 1 - c \right) \right)$$

$$V_{eff} = V_M \left( 1 + M V_{ds} \right) \ln \left( 1 + \exp \left( \frac{V_{eff3}}{V_M \left( 1 + M V_{ds} \right)} \right) \right)$$

Angelov 
$$I_d = 0.5(I_{dsp} - I_{dsn})$$
  $\psi_n = \sum_{i=1}^3 P_{im} (V_{gd} - V_{pk})^i$   $\psi_p = \sum_{i=1}^3 P_{im} (V_{gs} - V_{pk})^i$  (2005):

$$I_{dsp} = I_{pk0} \left[ 1 + \left[ \tanh \left( \psi_p \right) \right] * \left[ 1 + \tanh \left( \alpha_p V_{ds} \right) \right] * \left[ 1 + \lambda_p V_{ds} + L_{SB0} \exp \left( V_{dg} - V_{tr} \right) \right] \right]$$

$$I_{dsn} = I_{pk0} \left[ 1 + \left[ \tanh \left( \psi_n \right) \right] * \left[ 1 - \tanh \left( \alpha_n V_{ds} \right) \right] * \left[ 1 + \lambda_n V_{ds} \right] \right]$$

### Question:

## From this huge number of models, how a designer can choose the correct model?

The choice is based not only on the desired circuit performance, but also on the model complexity, the transistor size, the Q point variations, the temperature behaviour, the gain, the input/output power range ....

For example, Materka's model is very efficient in the linear region of the I-V curves. On the other hand, Curtice and Statz models are preferred for small transistors and Rodriguez's model presents many advantages in the knee region.

Some other researchers have concentrated their efforts to generate more general expressions in the form of analytical or semi analytical relations like Madjar (1988):

$$I_{d} = \alpha \left(1 + mV_{ds}\right) \tanh \left(\frac{V_{ds}}{V_{a}(V_{gs})}\right) + G_{1}(V_{gs}) \left(\frac{dV_{gs}(t-\tau)}{dt}\right) + G_{2}(V_{ds}) \left(\frac{dV_{ds}}{dt}\right)$$

These relations are more accurate and general than the empirical ones, but they use physical transistor parameters, which are not available to all designers. In practice, the most used models in circuit simulators like Cadence®, Spice®, Libra®, Compact®, Touchstone®, Serenade<sup>®</sup>, ADS<sup>®</sup> ... are Materka, TOM, Angelov, Statz-Pucel, and Curtice models.

Similarly, several nonlinear equations have been published by different authors to model the  $C_{gs}$  and  $C_{gd}$  behaviours. For example, Statz and Pucel (1987) proposed the following relations:

$$C_{gs} = \frac{C_{gso} (1 + K_1)(1 + K_2)}{4} \left(1 - \frac{V_1}{V_{bi}}\right)^{-\frac{1}{2}} + \frac{C_{gdo} (1 - K_2)}{2}$$

$$V_e = \frac{1}{2} \left(V_{gs} + V_{gd} + \sqrt{(V_{gs} - V_{gd})^2 + \delta^2}\right) \qquad C_{gd} = \frac{C_{gdo} (1 + K_1)(1 - K_2)}{4} \left(1 - \frac{V_1}{V_{bi}}\right)^{-\frac{1}{2}} + \frac{C_{gso} (1 + K_2)}{2}$$

$$V_{n} = \frac{1}{2} \left( V_{e} + V_{t} + \sqrt{(V_{e} - V_{t})^{2} + \delta^{2}} \right) \qquad K_{1} = \frac{V_{e} - V_{t}}{\sqrt{(V_{e} - V_{t})^{2} + \delta^{2}}} \qquad K_{2} = \frac{V_{gs} - V_{gd}}{\sqrt{(V_{gs} - V_{gd})^{2} + \left(\frac{1}{\alpha}\right)^{2}}}$$

### WHAT ABOUT THE EQUIVALENT CIRCUIT?











#### **DUAL-GATE MESFETS**

Introduced by Turner, dual-gate FET transistors have two parallel gates that are electrically independent. For common use, the configuration is common-source with the excitation signal applied to the first gate while the second one is grounded. If the second gate is positively biased, the gain will significantly increase without changing the gain\*Bandwidth product; the circuit is equivalent to a cascode circuit common source + common gate.

**(2)** 







### **GaAs MESFET**

#### **HEMTS**

The High Electron Mobility Transistor (HEMT) is a transistor with smaller noise figure and higher cut-off frequency than MESFET. Moreover, it exhibits a better mobility, which implies higher transconductance and less effect of parasitic capacitances. The drain current modeling has also been the subject of many papers such as:

**Mahon** "Core model" (1992):

$$I_{d} = \left( \begin{array}{c} \left( 1 - \left( 1 - \frac{V_{ds}}{V_{dss}} \right)^{2} \right) I_{dss} & 0 \le V_{ds} \le V_{dss} \\ I_{dss} & V_{dss} < V_{ds} \end{array} \right)$$

**Chen** (1995):

$$I_{d} = I_{dss} \tanh \left[ \begin{pmatrix} \sum_{k=0}^{4} a_{k} V_{gs}^{k} \\ 10^{k=0} & -1 \end{pmatrix} V_{ds} - \begin{pmatrix} \sum_{k=0}^{4} b_{k} V_{gs}^{k} \\ 10^{k=0} & -1 \end{pmatrix} V_{ds}^{2} \begin{pmatrix} \sum_{k=0}^{4} c_{k} V_{gs}^{k} \\ 10^{k=0} & -1 \end{pmatrix} V_{ds}^{3} \right]$$

#### **HEMTS**

Shirakawa (1996):

$$I_d = V_o e^{V_g} \left( \delta \left( 1 + \alpha \tan^{-1} \beta \left( V_{gs} - V_{go} \right) - V_{g1} \right) V_{ds} + \tanh \left( \lambda V_{ds} \right) \right)$$

**Tanimoto** (1996):

$$I_d = \left(\frac{a_o e^{a_1 V_{gs}}}{1 + a_o a_2 e^{a_1 V_{gs}}}\right) + \left(\beta \left[1 + \lambda V_{ds}\right] \tanh \left[\alpha V_{ds}\right]\right)$$

$$\beta = \frac{\beta_1 V_{gs}^2}{1 + \beta_2 V_{gs} + \beta_3 V_{gs}^2 + \beta_4 V_{gs}^3 + \beta_5 V_{gs}^4} \qquad \alpha = \alpha_o + \alpha_1 \exp\left(-\left(\frac{V_{gs} - \alpha_2}{\alpha_3}\right)^2\right)$$

Other variants of these transistors are MODFET ("MOdulation-Doped Field Effect Transistor"), SDHT ("Selectively Doped Heterostructure Transistor"), TEGFET ("Twodimensional Electron Gas FET"), PHFET ("Pseudomorphic Heterostructure FET") or nondoped transistors like SISFET, MISFET, HIGFET, ....

Moreover, the same remarks for MESFET capacitances can apply to HEMT capacitances.

- Molecular Beam Epitaxial Growth for high electron mobility layers in AlGaAs and InP
- Low knee voltage (600 mV) and high breakdown voltage giving high efficiency
- High transconductance close to pinch-off yielding excellent gains in Class B and Class F
- Both Depletion Mode (normally "on") / Enhancement Mode (normally "off") available
- Excellent Reliability -- MTTF > 10<sup>7</sup> hours at 150°C

## **GaAs PHEMT**

| Advantages                                               | Disadvantages                              |
|----------------------------------------------------------|--------------------------------------------|
| Useful through Q-band, especially if thinned to 2 mils   |                                            |
| and individual source vias are used                      | • E-beam gates (increases cost)            |
| • Excellent power and efficiency (greater than 60% PAE)  | Positive and negative voltage              |
| Breakdown 12 volts at best, typical operate at 5-6 volts | typically needed ( $V_{GS}$ and $V_{DS}$ ) |
| Channel temperatures up to 150C possible.                |                                            |

### **GaAs MHEMT**

| Advantages                                      | Disadvantages                              |
|-------------------------------------------------|--------------------------------------------|
| Extremely low noise figure                      | Breakdown voltage much lower than          |
| • Incredibly high $f_{max}$ (more than 100 GHz) | pHEMT                                      |
| Extremely low on-resistance, makes great        | • Low operating voltage (1 to 2 volts)     |
| switches, but not as good as PIN diodes.        | Positive and negative voltage              |
| • Channel temperatures up to 150C possible.     | typically needed ( $V_{GS}$ and $V_{DS}$ ) |

## **INDIUM PHOSPHIDE (InP) HEMT**

| Advantages                                                                               | Disadvantages                                                                                                                                                                |
|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Extremely low noise figure</li> <li>Useful through W-band and beyond</li> </ul> | <ul> <li>More expensive than GaAs due to starting material costs, small size of wafers.</li> <li>Extremely fragile.</li> <li>Low breakdown voltage (power is low)</li> </ul> |

### **HBT TRANSISTORS**

Due to the junction capacitance limitations (commutation time), BJTs are replaced by HBTs (Heterojunction Bipolar Transistors) in the high microwave frequency range due to their low doping of emitter and collector that can reduce the transit capacitances, and their high doping of base that can increase significantly the power gain.





#### **HBT TRANSISTORS**

For its modeling, the "T" scheme is one of the most popular one. Suitable models are

Ebers-Moll model:  $I_e$  is coupled to  $I_c$ 

$$I_{c} = -\alpha_{f} I_{es} \left( \exp\left(\frac{V_{eb}}{V_{t}}\right) - 1 \right) + I_{cs} \left( \exp\left(\frac{V_{cb}}{V_{t}}\right) - 1 \right)$$

$$I_e = I_{es} \left( \exp \left( \frac{V_{eb}}{V_t} \right) - 1 \right) - \alpha_r I_{cs} \left( \exp \left( \frac{V_{cb}}{V_t} \right) - 1 \right)$$

Gummel-Poon model:  $I_e$  is function of the base-emitter  $I_{ee}$  and the base-collector current  $I_{cc}$ 

$$I_e = \beta_f \ I_{ee} - \beta_r \ I_{cc}$$

51

### **HBT TRANSISTORS**

- AlGaAs and InGaP MBE and MOCVD Layer Growth
  - InGaP is more reliable and allows higher power densities (MTTF > 10<sup>6</sup> hours at 150°C)
- SiGe HBTs also becoming available
- Convenient Operation from positive voltage only
- Low knee voltage (< 1 volt) but high V<sub>BE</sub> voltage (approx. 1.3 volts) makes efficient operation below 2 volts a problem
- High power density compared to pHEMT (by a factor of 2)
  - need to beware of higher operating junction temperatures
- Employed in many handsets today Connexant (Rockwell) and RFMD have high penetration of HBT MMIC Amplifiers

**52** 

## **SILICON GERMANIUM (SiGe) HBT**

| Advantages                                                                                                                                                                                             | Disadvantages                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Eight inch silicon wafers mean low production cost in high volume</li> <li>All-optical process (also low cost)</li> <li>Possible to add scads of logic onto RF chip (BiCMOS logic)</li> </ul> | <ul> <li>Low V<sub>br</sub>, as bad as 1.5 volts for IBM "9HP"</li> <li>Electrically, Si is not a great insulator</li> <li>Thermal runaway?</li> <li>110C max junction temperature</li> <li>Not radiation hard</li> <li>No equivalent of a switch FET, so phase shifters and attenuators are a problem</li> <li>Not many foundries do SiGe</li> <li>High setup charges due to expensive mask set</li> </ul> |

### **GaAs HBT**

| Advantages                                                                 | Disadvantages                                                                                                                                                                                                                                                                                            |  |  |
|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <ul><li>Single power supply polarity</li><li>All-optical process</li></ul> | <ul> <li>Heat dissipation can be problem at small emitter size</li> <li>Typically, reverse isolation is not as high as with PHEMT amplifiers, leading to poor amplifier directivity.</li> <li>Collector resistors are required to stabilize amplifiers. These cut into your power efficiency.</li> </ul> |  |  |

#### HETERO STRUCTURE TRANSISTORS: COMPARISON

#### Heterostructures

- are semiconductor structures consisting of at least two different semiconductors
- > are uncommon in mainstream electronics
- are frequently used in RF transistors
  - FETs: HEMTs
  - Bipolars: HBTs
- > The RF transistors showing
  - the highest  $f_T$  and  $f_{max}$
  - the highest output power densities
  - the lowest noise are heterostructure transistors.

Therefore it is useful to discuss some aspects of heterostructures in the following.

### DETERMINATION OF THE OVERALL [S] MATRIX



To determine the overall Smatrix of HBTs and FETs (and extracting their parameters), some manipulations are required.

These transformations arevery useful if one wants to extract or characterize these transistors.

> Here,  $[Y_{int}]$  is the intrinsic admittance matrix.

### **BIASING HBT TRANSISTORS**



Non-stabilized **HBT Bias Network** 



Voltage Feedback **HBT Bias Network** 



Voltage Feedback with Current Source **HBT** Bias Network



Voltage Feedback with Voltage Source **HBT Bias Network** 

**(2)** 



**Emitter Feedback HBT Bias Network** 



## **BIASING FET/HEMT TRANSISTORS**

| (c) $V_G = -7 \text{ V}$ and $V_S = -5 \text{ V}$ $V_S = -5 \text{ V}$ | Apply $V_S$ , then $V_G$ | [same as (a)]                                                                                  | Negative supply                                                       |
|------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| $V_D = 7 V$ $V_S = 2 V$ $= I_{DS}R_S$                                  | Apply V <sub>D</sub>     | Low noise High gain High power Lower efficiency Gain easily adjusted by varying R <sub>S</sub> | Unipolar, incorporating R <sub>S</sub> automatic transient protection |
| (e) $V_G = -7 \lor V_S = -5 \lor V_S = -I_{DS}R_S$                     | Apply $V_G$              | [same as (d)]                                                                                  | Negative unipolar, incorporating $R_S$                                |

| Figure                                                            | How                      | Amplifier characteristics                               | Power supply used                        |
|-------------------------------------------------------------------|--------------------------|---------------------------------------------------------|------------------------------------------|
| (a) $V_D = 5 \text{ V}$ $V_G = -2 \text{ V}$ $V_G = -2 \text{ V}$ | Apply $V_G$ , then $V_D$ | Low noise<br>High gain<br>High power<br>High efficiency | Bipolar,<br>Minimum source<br>inductance |
| (b) $V_D = 7 V$ $V_S = 2 V$ $V_S$                                 | Apply $V_S$ , then $V_D$ | [same as (a)]                                           | Positive supply                          |

**57** 

### **Technology review**



Some major issues have to be taken into account to make a transistor suitable for RF/microwave applications (i.e., reacts as fast as possible to the excitation):

- the physical parameters,
- the material used to fabricate the transistor,
- the cutoff and maximum frequencies, etc.

### Question:

How to make a transistor fast?



#### Design:

- ullet short channel (small  $L_{
  m ch}$ )
- fast carriers (n-channel)

#### Material:

 fast carriers (high mobility, high velocity)

An RF transistor has to react as fast as possible on a variation of the input signal FET – gate voltage  $V_{\rm G}$  Bipolar Transistor – base voltage  $V_{\rm R}$ 

FET – gate voltage  $V_{\sf G}$  Bipolar Transistor – base voltage  $V_{\sf B}$  (base current  $I_{\sf R}$ )

- ➤ The charge distribution in the active region of the transistor has to be changed.
- > To achieve this we have to consider
  - Transistor Design

Small active region of the transistor.

Critical dimension – FET: gate length L

- Bipolar: base thickness (width)  $w_{\rm B}$ 

- Material Issues

Most important: Fast carriers

Key parameters to consider in terms of FOM (Factor of Merit) are

- the transition frequency  $f_T$  (where current gain falls to unity)
- the maximum oscillation frequency  $f_{max}$  (at which the power gain drops to unity).



Measured  $h_{21}$  and U of a GaAs MESFET After K. Onodera et al., IEEE Trans. ED 38, p. 429.

 $h_{21}$  and U roll off at higher frequencies at a slope of -20 dB/dec.

Cutoff Frequency  $f_T$ Frequency, at which the magnitude of the short circuit current gain  $h_{21}$  rolls off to 1 (0 dB).

Maximum Frequency of Oscillation  $f_{\text{max}}$  Frequency, at which the unilateral power gain U rolls off to 1 (0 dB).

**Attention**: Frequently  $f_{max}$  is NOT extrapolated from measured U, but from measured MAG or MSG! **Check** before working with published  $f_{max}$  values!

Cutoff (transit) frequencies  $f_t$ ,  $f_{max}$  Maximum Available (or power) Gain (MAG), Mason's Gain,  $f_{max}$ 



If 
$$Y_{11}' = Y_g^*$$
 and  $Y_{22}' = Y_L^*$ 

$$MAG = \begin{vmatrix} Y_{21} \\ Y_{12} \end{vmatrix} (k - \sqrt{k^2 - 1}) \quad avec \quad k = \frac{2 \ Re(Y_{11}) Re(Y_{22}) - Re(Y_{12} Y_{21})}{|Y_{12} Y_{21}|}$$

The transit frequency corresponding to MAG (dB) = 0 dB is called  $f_{max}$ 

#### MAXIMUM AVAILABLE GAIN, FORWARD **INSERTION GAIN vs. FREQUENCY**



Maximum Stable Gain, MSG (dB)

### Current Gain, $f_t$



$$|H_{21}|^2 (dB) = 10 \log_{10} \left( \left| \frac{Y_{21}}{Y_{11}} \right|^2 \right)$$

The transit frequency corresponding to  $|H_{21}|^2$  (dB) = 0 dB is called  $f_t$ 

## $FOMs - f_T$ and $f_{max}$ vs $f_{op}$

#### Rule of thumb

$$f_{\mathsf{T}} \sim n \times f_{\mathsf{op}}, f_{\mathsf{T}} \sim f_{\mathsf{max}}$$

- Low-noise transistors:  $n \sim 10$  (conservative), i.e.,  $f_{\rm T}$  should be around  $10 \times$  the operating frequency  $f_{\rm op}$  of the RF system in which the transistor is to be used.
- Power transistors:  $n \sim 5$ .

#### What does this mean?

If n = 10 and  $f_T = f_{max}$ , we have 20 dB unilateral power gain U at  $f_{op}$ . Note that U is the upper limit for the power gain a transistor can achieve. The actual gain in a realistic circuit environment, e.g.  $G_a$  for minimum noise, will be several dB lower.

#### Examples:

GaAs MESFET:  $f_{max} = 70 \text{ GHz}$   $U @ 12 \text{ GHz} = 15.3 \text{ dB}, G_a @ 12 \text{ GHz} = 11 \text{ dB}$  AlGaAs/GaAs HEMT:  $f_{max} = 50 \text{ GHz}$   $U @ 12 \text{ GHz} = 12.4 \text{ dB}, G_a @ 12 \text{ GHz} = 9 \text{ dB}$   $U @ 18 \text{ GHz} = 16.5 \text{ dB}, G_a @ 18 \text{ GHz} = 11.6 \text{ dB}$ 

65

Dr. M.C.E. Yagoub

### (2)

### TRANSISTORS: COMPARISON

### Silicon for RF (applications)

#### Microwave applications: Cell phones (0.85-2.6 GHz) **GPS** (1.8 GHz) WLAN (2.4 GHz) Bluetooth (2.4 GHz) (5 GHz) WLAN DBS (12 GHz) HiperLink (17 GHz) LMDS (27-35 GHz) MVDS (44 GHz) CAR (77 GHz) Radio (>100 GHz) astronomy

Silicon dominates up to around 3-5 GHz.

This is also the field for the real mass markets.

Note: Microprocessors today operates above 3 GHz!

### Si technology

(www.target-org.net)

### **Enormous development of silicon technology**



### TRANSISTORS: COMPARISON

|                                | D-Me     | ode      | E-Mo     | E-Mode   |                   | SiGe |        |           |  |
|--------------------------------|----------|----------|----------|----------|-------------------|------|--------|-----------|--|
| Capability                     | FET      | FET HEMT |          | FET HEMT |                   | НВТ  | Si BJT | Si MOSFET |  |
| Linearity                      | +        | +        | 0        | 0        | ++                | 0    |        | _         |  |
| Noise figure                   | +        | ++       | +        | ++       | _                 | 0    |        | _         |  |
| Power                          | ++       | ++       | +        | +        | ++                | ++   | ++     | ++        |  |
| PAE                            | ++       | ++       | 0        | 0        | +                 | +    | +      | +         |  |
| Control circuits               | ++       | ++       | +        | +        | 0                 | +    | _      | _         |  |
| Mixers/oscillators             |          |          |          |          |                   |      |        |           |  |
| Passive components             | +        | +        | +        | +        | +                 | -    | _      | _         |  |
| Integration on a single chip   | ++       | +        | _        | _        | 0                 | 0    | 0      | 0         |  |
| Single polarity supply         | No       | No       | Yes      | Yes      | Yes               | Yes  | Yes    | Yes       |  |
| Turn-on voltage control        | 0        | 0        | 0        | 0        | ++                | ++   | ++     | +         |  |
| Multiple thresholds            | ++       | _        | +        | _        | N/A               | N/A  | N/A    | ++        |  |
| Low-voltage operation          | ++       | ++       | +        | +        | +                 | 0    | 0      | _         |  |
| Maximum operating temperature  | ++       | ++       | ++       | ++       | +                 | 0    | 0      | 0         |  |
| Tj (max) (°C)                  | 150      | 150      | 150      | 150      | 125               | 125  | 125    | 125       |  |
| Wafer size (mm)                | 100      | 100      | 100      | 100      | 100               | 200  | 200    | 200       |  |
| Technology maturity            | +        | 0        | +        | 0        | +                 | -    | ++     | ++        |  |
| Cost                           | Moderate | High     | Moderate | High     | Moderate-<br>High | Low  | Low    | Low       |  |
| Maximum frequency of operation | +        | ++       | +        | ++       | +                 | +    | 0      | 0         |  |

<sup>++,</sup> Excellent; +, Good; 0, Fair; -, Poor

#### Table 40a High-Performance Logic Technology Requirements—Near-term

Grey cells delineate one of two time periods: either before initial production ramp has started for ultra-thin body fully depleted (UTB FD) SOI or double-gate (DG) MOSFETs, or beyond when planar bulk or UTB FD MOSFETs have reached the limits of practical scaling (see the text and the table notes for further discussion)

| Year of Production                                          | 2005          | 2006     | 2007     | 2008     | 2009     | 2010     | 2011     | 2012        | 2013    |
|-------------------------------------------------------------|---------------|----------|----------|----------|----------|----------|----------|-------------|---------|
| DRAM ½ Pitch (nm) (contacted)                               | 80            | 70       | 65       | 57       | 50       | 45       | 40       | 36          | 32      |
| MPU/ASIC Metal 1 (M1) ½ Pitch<br>(nm)(contacted)            | 90            | 78       | 68       | 59       | 52       | 45       | 40       | 36          | 32      |
| MPU Physical Gate Length (nm)                               | 32            | 28       | 25       | 22       | 20       | 18       | 16       | 14          | 13      |
| Lg: Physical Lgate for High Performance logic (nm) [1]      | 32            | 28       | 25       | 22       | 20       | 18       | 16       | 14          | 13      |
| EOT: Equivalent Oxide Thickness [2]                         |               |          |          |          |          |          |          |             | 18      |
| Extended planar bulk (Å)                                    | 12            | 11       | 11       | 9        | 7.5      | 6.5      | 5        | 5           |         |
| UTB FD (Å)                                                  |               |          |          | 9        | 8        | 7        | 6        | 5           | 5       |
| DG (Å)                                                      |               |          |          |          |          |          | 8        | 7           | 6       |
| Gate Poly Depletion and Inversion-Layer Thick               | ness [3]      |          |          |          |          |          |          |             |         |
| Extended Planar Bulk (Å)                                    | 7.3           | 7.4      | 7.4      | 2.9      | 2.8      | 2.7      | 2.5      | 2.5         |         |
| UTB FD (Å)                                                  |               |          |          | 4        | 4        | 4        | 4        | 4           | 4       |
| DG (Å)                                                      |               |          |          |          |          |          | 4        | 4           | 4       |
| EOT <sub>elec</sub> : Electrical Equivalent Oxide Thicknes. | s in inversio | n [4]    |          |          |          |          |          |             |         |
| Extended Planar Bulk (Å)                                    | 19.3          | 18.4     | 18.4     | 11.9     | 10.3     | 9.2      | 7.5      | 7.5         |         |
| UTB FD (Å)                                                  |               |          |          | 13       | 12       | 11       | 10       | 9           | 9       |
| DG (Å)                                                      |               |          |          |          |          |          | 12       | 11          | 10      |
| J <sub>g limit</sub> : Maximum gate leakage current density | [5]           |          |          |          |          |          |          |             |         |
| Extended Planar Bulk (A/cm²)                                |               | 5.36E+02 | 8.00E+02 | 9.09E+02 | 1.10E+03 | 1.56E+03 | 2.00E+03 | 2.43E+03    |         |
| FDSOI (A/cm <sup>2</sup> )                                  |               |          |          | 7.73E+02 | 9.50E+02 | 1.22E+03 | 1.38E+03 | 2.07E+03    | 2.23E+0 |
| DG (A/cm <sup>2</sup> )                                     |               |          |          |          |          |          |          | 7.86E+02    |         |
| V <sub>dd</sub> : Power Supply Voltage (V) [6]              | 1.1           | 1.1      | 1.1      | 1        | 1        | 1        | 1        | 0.9         | 0.9     |
| au                                                          |               |          |          | ,        |          |          |          | 0.0         |         |
| V <sub>t,sat</sub> : Saturation Threshold Voltage [7]       |               |          |          |          | 30.50    | stopens: | 0.724504 | civistorii. |         |
| Extended Planar Bulk (mV)                                   | 195           | 168      | 165      | 160      | 159      | 151      | 146      | 148         |         |
| UTB FD (mV)                                                 |               |          |          | 169      | 168      | 167      | 170      | 166         | 167     |
| DG (mV)                                                     |               |          |          |          |          |          | 181      | 184         | 185     |

Manufacturable solutions exist, and are being optimized

Manufacturable solutions are known

Interim solutions are known

Manufacturable solutions are NOT known

Source: ITRS 2005

ITRS (International Roadmap for Semiconductors) describes the necessary and expected development

## Example: scaling trend of gate length Lg



### Aggressive scaling of L<sub>G</sub>

Faster gate length scaling to maintain transistor performance



### RF performance vs. scaling

- In general RF-CMOS performance increases strongly with transistor scaling
- Linearity performance may be a problem alternative scaling methodology can reduce the problem



### **SUMMARY**

Uses and characteristics of solid-state devices described in this chapter (the frequency range is as of date 2001. So given here just as illustration.

These ranges change yearly).

| Device                 | Frequency Range                                       | Uses and Characteristics                                                                                                                          |
|------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Schottky-barrier Diode | From RF to sub- millimeter range                      | Mixers, modulators, and detectors. Occasionally used for frequency multipliers and switches.                                                      |
| PN-Junction Varactor   | Up to 60GHz                                           | Frequency multipliers, voltage controlled oscillators.                                                                                            |
| Schottky Varactor      | To several hundred GHz                                | Frequency multipliers, voltage controlled oscillators.                                                                                            |
| SRD                    | Up to 30GHz                                           | Frequency multipliers with fast pulses and high-<br>order frequency multiplication.                                                               |
| ВЈТ                    | Usually X-band and below. Mm-wave BJTs have been made | Small-signal amplifiers with moderate noise. Fast digital circuits. Good power devices. Low 1/f noise makes them ideal for low-noise oscillators. |

| Device | Frequency Range                                                               | Uses and Characteristics                                                                                                                                          |
|--------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| НВТ    | Although some HBTs may have gain at 80GHz, practical limits are around 60GHz. | Power amplifiers, low-noise oscillators. Fast analog circuits. Lower 1/f noise than MESFETs and HEMTs. Preferred for oscillators.                                 |
| JFET   | Up to the VHF/UHF range                                                       | Low-cost. Moderately low-noise applications in amplifiers, mixers, oscillators, and switches.                                                                     |
| MESFET | Up to 40GHz. Can go higher, but HEMTs are usually preferred.                  | Amplifiers, oscillators, mixers, modulators, frequency multipliers, control components, etc.  Much better noise figure than HBTs but higher 1/f noise.            |
| HEMT   | Highest frequency device available.  Over 200GHz                              | Much the same as MESFETs. Best syuited for small-signal, low-noise uses, but power devices are possible. Much better noise figure than HBTs but higher 1/f noise. |
| MOSFET | Up to 6 GHz for advanced technologies. 2-3 GHZ more common.                   | Analog, digital, and RF Si IC applications.  MESFETs and HEMTs have much lower noise figures at microwave frequencies.                                            |

Dr. M.C.E. Yagoub

# **Comparison between technologies**

(2)

#### **GaAs MESFET**

| Advantages                             | Disadvantages                                            |
|----------------------------------------|----------------------------------------------------------|
| Mature technology                      | Limited to KU-band                                       |
| Low cost                               | GaAs PHEMT has better noise figure and power performance |
| Great microwave substrate              | Positive and negative voltage are needed                 |
| Six inch waveform                      |                                                          |
| 16-20 volt breakdown possible          |                                                          |
| Cheap to produce but more than silicon |                                                          |
| Temperature up to 150C                 |                                                          |

#### **GaAs PHEMT**

| Advantages                                                        | Disadvantages                            |  |  |  |  |
|-------------------------------------------------------------------|------------------------------------------|--|--|--|--|
| Excellent power and efficiency                                    | Positive and negative voltage are needed |  |  |  |  |
| Breakdown voltage 12 v at best, operate typically at 5 and 6 volt | Increase cost                            |  |  |  |  |
| Temperature up to 150C possible                                   |                                          |  |  |  |  |

### **GaAs MHEMT**

|   | Advantages                     | Disadvantages                            |  |  |  |
|---|--------------------------------|------------------------------------------|--|--|--|
|   | Extremely low Nosie figure     | Breakdown voltage lower than PHEMT       |  |  |  |
| Т | Higher fmax more than 100 GHz  | Low operating voltage                    |  |  |  |
|   | Chanel temperature up to 150 C | Positive and negative voltage are needed |  |  |  |

# **Comparison between technologies**

**(2)** 

#### **Silicon CMOS**

| Advantages                       | Disadvantages                   |
|----------------------------------|---------------------------------|
| Low cost                         | 12 inch big wafer               |
| Can operate up to 110 C          | Not good for Microstrip (lossy) |
| Very good amplifier above x band | Pretty good heat dissipater     |

### Idium phosphide (InP) HEMT

| Advantages            | Disadvantages                                 |
|-----------------------|-----------------------------------------------|
| Low noise figure      | More expensive than GaAs due to material cost |
| Useful through W band | Fragile                                       |
|                       | Low breakdown voltage                         |

### Gallium nitride (GaN)

| Advantages                                | Disadvantages              |
|-------------------------------------------|----------------------------|
| Up to 10X the power density of GaAs PHEMT | Very expensive             |
| Higher operating voltage, less current    | Deal with a huge heat flux |
| Excellent efficiency possible             |                            |
| Can operate hotter than GaAs,Si or SiGe   |                            |

| Advantages                   | Disadvantages                                        |  |  |  |
|------------------------------|------------------------------------------------------|--|--|--|
| All optical process          | Heat dissipation can be problem                      |  |  |  |
| Single power supply polarity | Reverse isolation is not as high as PHEMT amplifie   |  |  |  |
|                              | poor amplifier directivity                           |  |  |  |
|                              | Collector resistors are need for stability amplifier |  |  |  |

**GaAs HBT** 

### **GALLIUM NITRIDE (GaN)**

GaN transistors behave very similarly to Si Power MOSFETs. A positive bias on the gate relative to the source causes a field effect which attracts electrons that complete a bidirectional channel between the drain and the source.

Since the electrons are pooled, as opposed to being loosely trapped in a lattice, the resistance of this channel is quite low. When the bias is removed from the gate, the electrons under it are dispersed into the GaN, recreating the depletion region, and once again, giving it the capability to block voltage.

To obtain a higher voltage device, the distance between the Drain and Gate is increased. As the resistivity of our GaN pool is very low, the impact on resistance by increasing blocking voltage capability is much lower when compared with Silicon. EPC's first generation of devices is shown as well.

Silicon MOSFET has approached its theoretical limits. Progress in silicon has slowed to the point where small gains have significant development cost. GaN is young in its life cycle and will see significant improvement in the years to come.

## **GALLIUM NITRIDE (GaN)**

| Advantages                                      | Disadvantages                   |  |  |  |
|-------------------------------------------------|---------------------------------|--|--|--|
| • Up to 10X the power density of GaAs PHEMT has |                                 |  |  |  |
| been demonstrated.                              | • Expensive!                    |  |  |  |
| Higher operating voltage, less current.         | Reliability not established yet |  |  |  |
| Excellent efficiency possible.                  | Huge heat flux.                 |  |  |  |
| • SiC substrates are great heat spreaders.      |                                 |  |  |  |
| • Can operate hotter than GaAs, Si or SiGe.     |                                 |  |  |  |

## **COMPARISON**

| Property             | Units                | Silicon           | GaAs              | 4H-SiC             | GaN                |
|----------------------|----------------------|-------------------|-------------------|--------------------|--------------------|
| Bandgap              | eV                   | 1.11              | 1.43              | 3.2                | 3.4                |
| Breakdown field      | V/cm                 | 7*10 <sup>5</sup> | 7*10 <sup>5</sup> | 35*10 <sup>5</sup> | 35*10 <sup>5</sup> |
| Saturation velocity  | Cm/sec               | 1*107             | 1*107             | 2*10 <sup>7</sup>  | 1.5*107            |
| Saturation field     | V/cm                 | 8*10 <sup>3</sup> | 3*10 <sup>3</sup> | 25*10 <sup>3</sup> | 15*10 <sup>3</sup> |
| Thermal conductivity | W/cm-K               | 1.5               | 0.46              | 4.9                | 1.7/substrate      |
| Electron mobility    | Cm <sup>2</sup> /V-s | 1350              | 6000              | 800                | 1000               |
| Hole mobility        | Cm <sup>2</sup> /V-s | 450               | 330               | 120                | 300                |

#### TRANSISTORS: APPLICATIONS



Taken from: ITRS 2003 Edition.

Chapter Radio Frequency and Analog/Mixed-Signal Technologies for Wireless Communications



### TRANSISTORS: APPLICATIONS

Depending on applications, the following features are required:

- \* maximum power gain bandwidth,
- \* minimum noise figure and/or low 1/f noise,
- \* maximum power-added efficiency,
- \* low thermal resistance,
- \* high temperature of operation and reliability,
- \* low leakage current under cut-off operation,
- \* low leakage current under cut-off operation,
- \* semi-insulating substrate,
- \* Cost effective,

- \* maximum conversion gain,
- \* low intermodulation products,
- \* low on-resistance/high-off resistance,
- \* high linearity or nonlinearity,
- \* low power dissipation,
- \* multi-functionality,
- \* low/multiple single power supply,
- \* mature technology,
- etc.

### TRANSISTORS: APPLICATIONS BELOW 6 GHz

| Frequency<br>/Technology                                                        | Cellular<br>900MHz    | Sat.<br>1.6GHz | PCS/3G 1.8-<br>2.2GHz | ISM/Sat.<br>2.4GHz | WLL<br>3.4 GHz | HyperLan/NII 5.8 GHz |
|---------------------------------------------------------------------------------|-----------------------|----------------|-----------------------|--------------------|----------------|----------------------|
| Si Bipolar<br>LDMOS<br>MESFET<br>pHEMT<br>HBT<br>SiGe HBT<br>SiC FET<br>GaN FET | X<br>X<br>X<br>X<br>X | X<br>X         | X<br>X<br>X<br>X<br>X | X<br>X<br>X        | X              | X<br>X<br>X          |
|                                                                                 |                       |                |                       |                    |                |                      |

Thank you!

**End of Chapter 2**