

# Structure of the RISC-V Software Stack

Sagar Karandikar UC Berkeley

skarandikar@berkeley.edu





#### **Outline**

- Targets, Compilers, Kernels, Usage Patterns
- Overview of riscv-tools
- (Cross) Compiling a C Program for RISC-V
- Running Programs with Spike + Proxy Kernel
- Building RISC-V Linux
- Running Programs with QEMU + Linux
- Other RISC-V Software Tools



#### **Meta: Following Along**

- No time to wait for many of the compiles
  - This material will only be in the slides
- Anything I type into a console, you should be able to follow along with in real-time
- Lab time from 3pm-5pm in case you get stuck



## **RISC-V Software Target Machines**

- ANGEL
  - Goal: Ease-of-use, outreach, education
- Spike
  - Goal: Match ISA specification, "golden standard"
- QEMU
  - Goal: High-speed JIT-ing simulation



#### **RISC-V Compilers**

- gcc
  - 4.6 old ABI
    - old names, like riscv-gcc
  - 4.9 new ABI
    - follows standard triplet: cpu-vendor-os-gnu-gcc
- Ilvm
  - 3.3 new ABI
  - trunk new ABI
- Standard Libraries:
  - newlib
    - use with proxy kernel
  - glibc
    - use with riscv-linux

- Today, we'll use gcc + newlib and gcc + glibc
- See http://github.com/ ucb-bar/riscv-llvm for more about llvm



#### **RISC-V Kernels**

- SEE: Supervisor Execution Environment
- AEE: Application Execution Environment
- SBI: System Binary Interface
- ABI: Application Binary Interface
- Proxy Kernel with fesvr
  - ABI only
- Linux
  - ABI + SBI





#### **Common Usage Patterns**

- Small programs/embedded systems:
  - Compile: riscv64-unknown-elf-gcc (newlib)
  - Kernel: Proxy Kernel
  - Target: Spike
- Programs that require a full-blown OS:
  - Compile: riscv64-unknown-linux-gnu-gcc (glibc)
  - Kernel: Linux
  - Target: Spike or QEMU



#### Stack Overview - "riscv-tools"

- Repo with submodules for every release-ready component in the RISC-V Software Toolchain
- Available on GitHub: <a href="http://github.com/ucb-bar/riscv-tools">http://github.com/ucb-bar/riscv-tools</a>
- Build status monitored with Travis CI
- Pre-installed on your VM
- Install instructions for Ubuntu in README.md
- Install on OS X with homebrew:
- \$ brew tap ucb-bar/riscv
- \$ brew install riscv-tools



#### The RISC-V Software Toolchain

- riscv-fesvr The RISC-V Frontend Server
- riscv-gnu-toolchain
- riscv-isa-sim "Spike", the golden reference
   ISA Simulator
- riscv-llvm
- riscv-pk "Proxy Kernel", a lightweight kernel
- riscv-qemu QEMU Port "Fast" ISA Simulation
- riscv-tests
- (riscv-linux)



#### riscv-fesvr – The Frontend Server

- Facilitates communication between a host machine and a RISC-V target
- ELF loading, peripheral device emulation over HTIF
- Host Target Interface (HTIF)
  - Communication bus for test hardware
- Used on FPGA development boards (fesvr-zynq), test chips, and Spike
- Where to begin:
  - Software: see spike
  - FPGA Boards: \$ fesvr-zynq -h



## riscv-pk – Proxy Kernel

- Lightweight kernel, proxies syscalls to host over HTIF
- Together with fesvr, provides an ABI + AEE (application execution environment)
- Binary on your VM in ~/riscv-tools-4.9/ riscv64-unknown-elf/bin/pk
- Where to begin:

```
$ spike pk BINARY
```



#### **Host-Target Interface (HTIF)**

- Non-Standard Berkeley Extension: Not part of the ISA, but defined in riscv-fesvr
- Non-blocking FIFO Interface, communicates non-zero values
- In RV64 implementations, two 64-bit communication registers in CSR space:
  - fromhost Host writes, RISC-V target reads
  - tohost RISC-V target writes, Host reads
- Existing driver/device implementations:
  - Console
  - Block-devices
  - Networking



#### HTIF in Action – Proxy Kernel

```
long frontend syscall (long n, long a0, long a1, long a2,
long a3, long a4)
  static volatile uint64 t magic mem[8];
  [...] // spinlock
  magic mem[0] = n; magic <math>mem[1] = a0; magic mem[2] = a1;
  magic mem[3] = a2; magic <math>mem[4] = a3; magic mem[5] = a4;
  mb(); // fence
  write csr(tohost, magic mem);
  while (swap csr(fromhost, 0) == 0);
  mb(); // fence
  long ret = magic mem[0];
  [...] // spinlock release
  return ret;
```

From riscv-pk/pk/frontend.c



#### HTIF in Action – Frontend Server

```
void syscall t::dispatch(reg t mm)
  reg t magicmem[8];
  mem\overline{i}f \rightarrow read(mm, sizeof(magicmem), magicmem);
  reg t n = magicmem[0];
  if (n >= table.size() || !table[n])
    [...] //error
  magicmem[0] = (this->*table[n]) (magicmem[1],
                      magicmem[2], magicmem[3],
                      magicmem[4], magicmem[5]);
  memif->write(mm, sizeof(magicmem), magicmem);
```

From riscv-fesvr/fesvr/syscall.cc



# riscv-isa-sim – "Spike"

- Golden Reference Functional ISA Simulator
- Full system emulation or proxied emulation with HTIF
- Supports single-stepping, viewing register/memory contents (-d)
- Supports a variable amount of memory and number of CPUs
- Can provide SEE or AEE
- Where to begin:



## riscv-qemu – QEMU RISC-V Target

- Full-system RV64 Simulation
  - Does not work with pk (provides only SEE)
  - Use with some OS, e.g. riscv-linux
- Currently the fastest RISC-V Implementation
- Device Support:
  - 8250 UART (for console)
  - Virtio Disk/Networking
  - HTIF Disk
- Used extensively in OpenEmbedded Port
- Where to begin:
  - \$ qemu-system-riscv --help



#### **Installing the Toolchain**

```
$ git clone https://github.com/
ucb-bar/riscv-tools
$ cd riscv-tools
$ git submodule update --init
recursive
$ export RISCV=/path/to/install
$ export PATH=$PATH:$RISCV/bin
$ ./build.sh
```

This takes a while, so riscv-tools is preinstalled on your VM



#### Now in \$RISCV/bin

```
skarandikar@a8:$RISCV/bin$ ls
elf2hex
                                riscv64-unknown-elf-qcc-ar
fesvr-eth
                                riscv64-unknown-elf-gcc-nm
fesyr-rs232
                                riscv64-unknown-elf-qcc-ranlib
fesyr-zedboard
                                riscv64-unknown-elf-gcov
                                riscv64-unknown-elf-gprof
qemu-qa
                                riscv64-unknown-elf-ld
qemu-imq
                                riscv64-unknown-elf-ld.bfd
qemu-io
qemu-nbd
                                riscv64-unknown-elf-nm
qemu-system-riscv
                                riscv64-unknown-elf-objcopy
riscv64-unknown-elf-addr2line
                                riscv64-unknown-elf-objdump
riscv64-unknown-elf-ar
                                riscv64-unknown-elf-ranlib
riscv64-unknown-elf-as
                                riscv64-unknown-elf-readelf
riscv64-unknown-elf-c++
                                riscv64-unknown-elf-size
riscv64-unknown-elf-c++filt
                                riscv64-unknown-elf-strings
riscv64-unknown-elf-cpp
                                riscv64-unknown-elf-strip
riscv64-unknown-elf-elfedit
                                spike
riscv64-unknown-elf-q++
                                spike-dasm
riscv64-unknown-elf-qcc
                                termios-xspike
riscv64-unknown-elf-gcc-4.9.2
                                xspike
```



# (Cross) Compiling a Program

- 2 Compilers, 2 ways to run:
  - riscv64-unknown-elf-gcc: produces code for use with pk (newlib)
  - riscv64-unknown-linux-gnu-gcc: produces code for use with the Linux kernel
- Proxy Kernel (binary is \$RISCV/riscv64unknown-elf/bin/pk):
  - \$ riscv64-unknown-elf-gcc -o hello
    hello.c
  - \$ spike pk hello
    Hello World!



# **Building riscv-linux**

- Assumes you have riscv-tools installed
- Overview:
  - A. Build riscv64-unknown-linux-gnu-gcc (links against glibc)
  - B. Build the Linux Kernel
  - C. Build Dynamically-Linked BusyBox
  - D. Create Root Disk Image
- Rest of the tutorial supposes we have a directory \$TOP, with riscv-tools cloned into it
- No need to follow along here, we've included prebuilt copies in your VM - this is just FYI



# Building riscv-linux-gcc (1/3)

- The SYSROOT concept:
  - Need to populate directory with C standard library and header files
  - Shared libraries will be placed here, will need to copy to disk image
  - riscv64-unknown-linux-gnu-\* build process will populate it for us
  - Located in \$RISCV/sysroot64
    - Shared libraries in \$RISCV/sysroot64/lib



## Building riscv-linux-gcc (2/3)

• Enter the riscv-gnu-toolchain directory:

```
$ cd $TOP/riscv-tools/riscv-gnu-
toolchain
```



# Building riscv-linux-gcc (3/3)

- Configure and compile
- \$ ./configure --prefix=\$RISCV
  \$ make linux
- Installs riscv64-unknown-linux-gnugcc (and friends) in \$RISCV/bin
- Populates \$RISCV/sysroot64
- Will already be on your PATH in the VM



#### Added to \$RISCV/bin

```
skarandikar@a8:$RISCV/bin$ ls
riscv64-unknown-linux-gnu-addr2line
riscv64-unknown-linux-gnu-ar
riscv64-unknown-linux-qnu-as
riscv64-unknown-linux-gnu-c++
riscv64-unknown-linux-qnu-c++filt
riscv64-unknown-linux-qnu-cpp
riscv64-unknown-linux-gnu-elfedit
riscv64-unknown-linux-qnu-q++
riscv64-unknown-linux-gnu-gcc
riscv64-unknown-linux-gnu-gcc-4.9.2
riscv64-unknown-linux-qnu-qcc-ar
riscv64-unknown-linux-gnu-gcc-nm
riscv64-unknown-linux-gnu-gcc-ranlib
riscv64-unknown-linux-gnu-gcov
riscv64-unknown-linux-gnu-gfortran
riscv64-unknown-linux-gnu-gprof
riscv64-unknown-linux-qnu-ld
riscv64-unknown-linux-gnu-ld.bfd
riscv64-unknown-linux-gnu-nm
riscv64-unknown-linux-gnu-objcopy
riscv64-unknown-linux-qnu-objdump
riscv64-unknown-linux-qnu-ranlib
riscv64-unknown-linux-qnu-readelf
riscv64-unknown-linux-gnu-size
riscv64-unknown-linux-gnu-strings
riscv64-unknown-linux-gnu-strip
```



#### Added to \$RISCV/sysroot64/lib

skarandikar@a8:\$RISCV/sysroot64/lib\$ ls ld-2.20.so libmemusage.so libnss nisplus-2.20.so ld.so.1 libm.so.6 libnss nisplus.so.2 libanl-2.20.so libnsl-2.20.so libnss nis.so.2 libanl.so.1 libnsl.so.1 libpcprofile.so libpthread-2.20.so libBrokenLocale-2.20.so libnss compat-2.20.so libBrokenLocale.so.1 libnss compat.so.2 libpthread.so.0 libresolv-2.20.so libc-2.20.so libnss db-2.20.so libcidn-2.20.so libnss db.so.2 libresolv.so.2 libcidn.so.1 libnss dns-2.20.so librt-2.20.so libcrypt-2.20.so libnss dns.so.2 librt.so.1 libcrypt.so.1 libnss files - 2.20.so libSeqFault.so libc.so.6 libnss files.so.2 libthread db-1.0.so libthread db.so.1 libdl-2.20.so libnss hesiod-2.20.so libdl.so.2 libutil-2.20.so libnss hesiod.so.2 libm-2.20.solibnss nis-2.20.so libutil.so.1



## **Building the Linux Kernel (1/3)**

- Here, we build for QEMU use master branch to build for spike
- Obtain upstream sources:

```
$ cd $TOP
$ curl https://www.kernel.org/
pub/linux/kernel/v3.x/
linux-3.14.15.tar.xz | tar -xJ
```



## **Building the Linux Kernel (2/3)**

Overlay RISC-V specific subtree:

```
$ cd linux-3.14.15
$ git init
$ git remote add origin
git@github.com:ucb-bar/riscv-
linux.git
$ git fetch
$ git checkout -f -t origin/gemu-
coredump-demo
```



#### **Building the Linux Kernel (3/3)**

- Populate/modify .config:
- \$ make ARCH=riscv defconfig
- \$ make ARCH=riscv menuconfig
- Build:
- \$ make ARCH=riscv



## **Building BusyBox (1/2)**

• Use BusyBox for init and an ash prompt

```
$ cd $TOP
$ curl -L http://busybox.net/
downloads/busybox-1.21.1.tar.bz2
| tar -xj
$ cd busybox-1.21.1
```



## **Building BusyBox (2/2)**

Use recommended configuration:

```
$ curl -L http://riscv.org/
install-guides/busybox-riscv-
qemu.config > .config
$ make menuconfig
$ make
```



#### Creating a Root Disk Image (1/4)

Build root image with our sysroot + programs

```
$ dd if=/dev/zero of=root.bin
bs=1M count=64
$ mkfs.ext2 -F root.bin
```

#### Mount:

```
$ mkdir mnt
```

\$ sudo mount -o loop root.bin mnt



## Creating a Root Disk Image (2/4)

#### • Add required directories:

```
$ cd mnt
$ mkdir -p bin etc dev lib proc
sbin tmp usr usr/bin usr/lib usr/
sbin
```

#### • Add BusyBox:

```
$ cp $TOP/busybox-1.21.1/busybox bin
```

\$ ln -s ../bin/busybox sbin/init



## Creating a Root Disk Image (3/4)

• Add inittab:

```
$ curl -L http://riscv.org/
install-guides/linux-inittab-qemu
> etc/inittab
```

• Add shared libraries:

```
$ cp $RISCV/sysroot64/lib/* lib/
```



#### Creating a Root Disk Image (4/4)

• Add your program[s], unmount: \*

```
$ cd ..
$ riscv64-unknown-linux-gnu-gcc -
o hello hello.c
$ sudo cp hello mnt/hello
$ sudo umount mnt
```



#### Using QEMU – Method 1

- Devices: 8250 UART Console + HTIF Disk
- Build:

```
$ ./configure -target-list=riscv-
softmmu --prefix=YOUR_LOCATION
$ make && make install
```

#### Boot:

```
$ qemu-system-riscv -kernel
vmlinux -hda root.bin -nographic
$ [...] // booting Linux
riscv# ./YOUR_BINARY
```



#### Using QEMU – Method 2

- Devices: 8250 UART Console + Virtio Disk + Virtio Networking
- Build:

```
$ ./configure -target-list=riscv-
softmmu
--prefix=YOUR_LOCATION --disable-
htif
$ make && make install
```

Boot:

```
$ qemu-system-riscv ... [see
readme]
```

See OpenEmbedded talk for more



#### **Other RISC-V Software Tools**

#### C++ RTL Simulation:

- Chisel can generate C++ code that simulates a hardware design - Rocket, BOOM, etc.
- Slower than functional implementations (designed to simulate hardware details)

#### ANGEL:

- Browser-based ISA Simulator (in JavaScript)
- Mainly for education/outreach
- Demo: riscv.org/angel



#### **Questions?**

 We're happy to answer them during lab time from 3-5pm today