## Design, Implementation and Evaluation of the SVNAPOT Extension on a RISC-V Processor

Nikolaos-Charalampos Papadopoulos<sup>1</sup>, Stratos Psomadakis<sup>1</sup>, Vasileios Karakostas<sup>2</sup>, Nectarios Koziris<sup>1</sup>, Dionisios Pnevmatikatos<sup>1</sup>

ncpapad@cslab.ece.ntua.gr

1. National Technical University of Athens – 2. National and Kapodistrian University of Athens

## Motivation

The RISC-V SVNAPOT Extension aims to remedy the performance overhead of the Memory Management Unit (MMU) under heavy memory loads, by introducing intermediate Naturally-Power-Of-Two (NAPOT) multiples of the 4K, 2M and 1G page sizes.



- 64KB is the default candidate as per the RISC-V Privileged Specification
- It is also implemented in Linux v6.8 with the MAP\_HUGE\_64KB flag

Considerations on the Memory Management Unit

- Small (4K) pages may stress the MMU & increase TLB misses
- Huge (2M, 1G) pages may alleviate TLB stress & reduce TLB misses
- → but may cause internal & external fragmentation

Intermediate page sizes (64K) open up new research opportunities in MMU design trade-offs and offer potential for fine-tuning performance overheads and memory management





- **★** Higher order INDEX selection impacts conflict misses for 4K pages
- **★** Higher associativity may eliminate TLB conflicts

## Preliminary Results



- ★ 64K pages save 3-5% overall cycles compared to 4K pages due to less PTWs
- **★** One PTW for a 64K page → 16 PTWs for 4K pages
- Random Access L2 TLB Misses per Page Size —— 4KB (16-ways) --- 64KB (16-ways) TLB Memory Size (log2 scale)
- ★ 64K Pages exhibit up to 16x larger reach
- $\bigstar$  4K  $\rightarrow$  4MB reach, 64K  $\rightarrow$  64MB reach













