

# A Fast Low-Level Error Detection Techinque

**Zhengyang He** 

Hui Xu

Guanpeng Li

The University of Iowa

**Fudan University** 





# Soft Errors



# Software Solutions

Software solution is more flexible and cost-effective.



# Error Detection by Duplicating Instructions (EDDI)

- **EDDI** duplicates instruction at *compile time* and detects errors at *run time*.
- Compiler-level transformation, hence program-agnostic.



## Problems and Motivation

- Existing EDDI suffers from loss of SDC coverage
  - IR-level EDDI fails in realistic fault injection scenarios
- Existing EDDI incurs high runtime overhead



#### **Transformation**

IR-level EDDI may not provide full protection on Assembly-level!

# Fault Model

- Single-bit flip, which is accurate enough to evaluate SDC
- Errors in computation units/data path
- One fault per program execution
- Memory errors can be protected by ECC, so do not consider



# Fault Injection Methodology

IR: Instructions that contains return value

```
%3 = icmp slt i32 %1, %2
%4 = load i32* %1, align 4
%5 = mul i64 1, %4
...
```

IR level Code

Assembly Code

Assembly: Instructions whose computation destination is a register



# **Motivation**

IR-level EDDI fails in realistic fault injection scenarios



□Goal: Protect soft errors at assembly level

#### □Obsevations:

- Performance
  - Duplicating and verifying at assembly instructions
  - Leveraging SIMD in modern processors
- Coverage
  - Cross-layer fault injection analysis







#### **Original Instruction**

□ Duplication for General Instructions

# RegA RegB

#### **Code Example**

#### **Duplication Process**





# **Duplication Process**

# **FERRUM**

□ Duplication for General Instructions

#### **Original Instruction**





### □ Duplication for General instructions

#### **Code Example**

```
.LBB7 3:
cmpl -12(%rbp), %eax
sete %r11b #set original flag
cmpl -12(%rbp), %eax
sete %r12b #set duplication flag
il .LBB7 4
. . .
.LBB7 4:
xor %r11b, %r12b #check flag value
jne exit_function
```

# **Duplication Process**

# **FERRUM**

□Duplication for SIMD instructions

# **Original Instruction**





## □Stack-level data redundancy



#### **Code Example**

```
.LBB1_40:
push %r10 #get temporary use
...
movslq -68(%rbp), %r10
movslq -68(%rbp), %rax
cmpq %rax, %r10
jne exit_function
...
pop %r10 #reload to previous value
```

# **Evaluation**

## □Baseline Technique

|                    | Basic | Store | Branch | Call | Mapping | Comparison |
|--------------------|-------|-------|--------|------|---------|------------|
| IR-EDDI            | IR    | \     | \      | \    | \       | \          |
| Hybrid-<br>AS-EDDI | AS    | AS    | IR     | AS   | AS      | IR         |
| FERRUM             | AS    | AS    | AS     | AS   | AS      | AS         |

IR: The protection is implemented at IR level

AS: The protection is implemented at Assembly level without SIMD

AS: The protection is implemented at Assembly level with SIMD

# **Evaluation**

#### □SDC Coverage



**Soft Error Protection efficiency is significantly enhanced** 

# **Evaluation**

#### □Performance Overhead



# Conclusion



- □ We propose **FERRUM**, an assembly level error detection techinque.
- □ FERRUM can achieve **100%** protection efficincy at assembly level.
- □ FERRUM utilizes **SIMD** to optimize and enhance performance.
- □ FERRUM can run **less performance overhead** than baseline techinques.





