# VGF: Value-Guided Fuzzing Fuzzing Hardware as Hardware

Ruochen Dai<sup>†</sup>, Michael Lee<sup>†</sup>, Patrick Hoey<sup>‡</sup>, Weimin Fu\*, Yier Jin<sup>¶</sup>, Xiaolong Guo\*, Shuo Wang<sup>†</sup>, Dean Sullivan<sup>§</sup>, Tuba Yavuz<sup>†</sup>, <u>Orlando Arias</u><sup>‡</sup>

† University of Florida

‡ University of Massachusetts Lowell

\* Kansas State University

¶ University of Science and Technology of China

§ University of New Hampshire

#### Motivation

## Have less buggy hardware

Have less buggy hardware

Dynamically generate test vectors to check assertions.





















## Fuzz Testing Hardware?

#### Previous work

- ► Convert hardware model into C/C++ model
- ► Instrument resulting code
- ▶ Use something like AFL to fuzz

## Fuzz Testing Hardware?

#### Previous work

- ► Convert hardware model into C/C++ model
- Instrument resulting code
- Use something like AFL to fuzz

#### Survey Paper



W. Fu, O. Arias, Y. Jin, and X. Guo, "Fuzzing hardware: Faith or reality?: Invited paper," in 2021 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH), 2021, pp. 1–6

#### A Closer Look at Previous Work

Assume that conversion into C/C++ model is 100% accurate. Use basic block as measure of coverage. Use lines visited as measure of coverage. Does the approach always work?

#### A Closer Look at Previous Work

Assume that conversion into C/C++ model is 100% accurate.

Use basic block as measure of coverage.

Use lines visited as measure of coverage.

Does the approach always work?

#### Implicit control-flow

```
module mux(output o,
                input a, b, s);
    assign o = s ? b : a;
endmodule
```

#### No control-flow

```
module mux(output o,
                input a, b, s);
   assign o = |{a & ~s, b & s};
endmodule
```

#### The Many Faces of a Multiplexer

```
module mux(output logic o,
                                                             input a, b, c);
                  module mux(output o,
                                                         always_comb @(*)
                         input a, b, c);
                                                             if(s) o = b;
                     assign o = (a & ~s) | (b & s);
                                                             else o = a:
                  endmodule
                                                      endmodule
                                                                           module mux(output o,
module mux(output o,
                                                                                  input a, b, c):
       input a, b, c):
                                                                               assign o = s ? b : a;
   assign o = |{a & ~s, b & s};
                                                                           endmodule
endmodule
                                                                    module mux(output o.
                                                                            input a, b, c);
          module mux(output o.
                                                                        wire s_inv;
                 input a, b, c);
                                         primitive mux(o, a, b, s);
                                                                        pmos u0(s_inv, 1, s);
              wire t[1:0];
                                            output o;
                                                                        nmos u1(s inv. 0, s):
              and u0(t[0], a, ~s):
                                             input a, b, s;
                                                                        cmos u2(o, a, s_inv, s);
              and u1(t[1], b, s);
                                             table
                                                                        cmos u3(o, b, s, s_inv);
              or u2(o , t[0], t[1]);
                                                0 ? 0 : 0;
                                                                    endmodulle
          endmodulle
                                                1 ? 0 : 1:
                                                ? 0 1 : 0;
                                                ? 1 1 : 1:
                                                ? ? x : x:
                                             endtable
                                         endprimitive
```

#### The Many Faces of a Multiplexer

```
input a, b, c);
                 module mux(output o,
                                                         always_comb @(*)
                         input a, b, c);
                                                             if(s) o = b;
                     assign o = (a & ~s) | (b & s);
                                                             else o = a:
                 endmodule
                                                      endmodule
                                                                           module mux(output o,
module mux(output o.
                                                                                  input a, b, c);
       input a. b. c):
                                                                               assign o = s ? b : a;
   assign o = |{a & ~s, b & s};
                                                                           endmodule
endmodule
                                                                    module mux(output o.
                                                                            input a, b, c);
          module mux(output o.
                                                                        wire s_inv;
                 input a, b, c);
                                         primitive mux(o, a, b, s);
                                                                        pmos u0(s_inv, 1, s);
              wire t[1:0];
                                            output o;
                                                                        nmos u1(s inv. 0, s):
              and u0(t[0], a, ~s):
                                            input a, b, s;
                                                                        cmos u2(o, a, s_inv, s);
              and u1(t[1], b, s);
                                            table
                                                                        cmos u3(o, b, s, s_inv);
              or u2(o , t[0], t[1]);
                                                0 ? 0 : 0;
                                                                    endmodulle
          endmodulle
                                                1 ? 0 : 1:
                                                ? 0 1 : 0;
                                                ? 1 1 : 1:
                                                ? ? x : x:
                                             endtable
```

endprimitive

module mux(output logic o,

#### The Many Faces of a Multiplexer

```
input a, b, c);
                 module mux(output o,
                                                         always_comb @(*)
                         input a, b, c);
                                                             if(s) o = b;
                     assign o = (a & ~s) | (b & s):
                                                             else o = a:
                 endmodule
                                                     endmodule
                                                                           module mux(output o,
module mux(output o.
                                                                                  input a, b, c):
       input a, b, c):
                                                                               assign o = s ? b : a;
   assign o = |{a & ~s, b & s};
                                                                           endmodule
endmodule
                                                                    module mux(output o.
                                                                           input a, b, c);
          module mux(output o.
                                                                        wire s_inv;
                 input a, b, c);
                                        primitive mux(o, a, b, s);
                                                                       pmos u0(s_inv, 1, s);
             wire t[1:0];
                                            output o;
                                                                       nmos u1(s inv. 0, s):
             and u0(t[0], a, ~s):
                                            input a, b, s;
                                                                        cmos u2(o, a, s_inv, s);
             and u1(t[1], b, s);
                                            table
                                                                        cmos u3(o, b, s, s_inv);
             or u2(o , t[0], t[1]);
                                                0 ? 0 : 0;
                                                                    endmodulle
          endmodulle
                                                1 ? 0 : 1;
                                                ? 0 1 : 0;
                                                ? 1 1 : 1:
                                                ? ? x : x:
                                            endtable
                                        endprimitive
```

module mux(output logic o,



#### Gate Level Circuit



#### Gate Level Circuit



#### Gate Level Circuit



#### Gate Level Circuit



#### Gate Level Circuit

## Looking Closer at Coverage

#### Gate Level Circuit

#### Equivalent High-Level Circuit

#### Observations

- ► Gate level circuit has 100% line coverage on a single simulation tick
- ► Gate level circuit has no control-flow information

#### Verilated Output?

Looking at the C++ conversion of each HDL style:

#### Gate Level Circuit

## The Insight

Instead of looking as lines of code or control-flow information, look at the state space of the design.

- ► Yes!
- Most HDL simulators implement the Verilog Procedural Interface
- Use VPI to interface with and extend simulator!

- ► Yes!
- Most HDL simulators implement the Verilog Procedural Interface
- Use VPI to interface with and extend simulator!
- Have a design-agnostic VPI harness, launch simulator with harness

- Yes!
- Most HDL simulators implement the Verilog Procedural Interface
- Use VPI to interface with and extend simulator!
- Have a design-agnostic VPI harness, launch simulator with harness
- Integrate harness with a fuzzer for input generation

## VGF Methodology

- ▶ Tell harness what assertions to check for
- ► Tell harness which signals to track
- ► Tie harness to a fuzzing engine
- Use signal changes to provide feedback to the fuzzer

## VGF Methodology

- ▶ Tell harness what assertions to check for
- ► Tell harness which signals to track
- ► Tie harness to a fuzzing engine
- Use signal changes to provide feedback to the fuzzer
- Let the system run

#### VGF Architecture



#### Harness Architecture

- Use VPI to communicate with DUT
- Communication with AFL done through UNIX pipes and shared memory
- Harness configuration done using Tcl script



#### The AFL Instrumentation

```
if(condition) {
    current_location = <COMPILER_RANDOM_NUMBER_0>;
    shared_memory[current_location ^ previous_location]++;
    previous_location = current_location >> 1;
    /* ... */
} else {
    current_location = <COMPILER_RANDOM_NUMBER_1>;
    shared_memory[current_location ^ previous_location]++;
    previous_location = current_location >> 1;
    /* ... */
}
```

#### The AFL Instrumentation

- 64 KiB allocation as shared\_memory
  - Name exported in environment variable \_\_AFL\_SHM\_ID
- Shift done to avoid issues with loops:

```
do {
    current_location = <COMPILER_RANDOM_NUMBER_2>;
    shared_memory[current_location ^ previous_location]++;
    previous_location = current_location >> 1;
    /* code with no branches or loops */
} while(condition);
if not using shift, 0 == current_location ^ previous_location
```

### AFL Deciding on Input

For every bucket in the control-flow hash map, AFL keeps a *preferred* input queue. The input queue contains a copy of the data fed as input to the fuzzed program.

| Ø | <b>q</b> 3 | $q_1$ | $q_1$ | Ø |  | Ø | <b>q</b> <sub>2</sub> |
|---|------------|-------|-------|---|--|---|-----------------------|
|---|------------|-------|-------|---|--|---|-----------------------|

If a more favorable input is found for a particular bucket, AFL replaces the queue for that bucket with the more favorable one.

#### **AFL** Reward Function

- ► AFL prioritizes inputs that are small and yield fast executions
- ► For a given input queue q, AFL computes

```
fav_score = q->exec_us * q->len
and tries to minimize this number.
```

Number of buckets is not used on this reward

#### AFL Reward Function

- AFL prioritizes inputs that are small and yield fast executions
- For a given input queue q, AFL computes

```
fav_score = q->exec_us * q->len
```

and tries to minimize this number.

- Number of buckets is not used on this reward
- More triggers that need to be resolved by the simulator imply that execution is slower!
  - Recall that we are using simulators that actually obey timing things like #10 assign a = b;

#### AFL Reward Function

- ► AFL prioritizes inputs that are small and yield fast executions
- ► For a given input queue q, AFL computes

```
fav_score = q\rightarrow exec_us * q\rightarrow len
```

and tries to minimize this number.

- Number of buckets is not used on this reward
- More triggers that need to be resolved by the simulator imply that execution is slower!
  - Recall that we are using simulators that actually obey timing things like #10 assign a = b;
- Reward function is unsuitable for our purposes!

#### **New Reward Functions**

New reward functions have been added to AFL.

- ▶ Geometric mean:  $\sqrt[n]{\prod^n b_k}$
- Arithmetic mean:  $\frac{1}{n} \sum_{k=1}^{n} b_k$
- ► Total value:  $\sum^n b_k$
- ► Total buckets: *n*

where n is the number of non-zero buckets in the hash map and  $b_k$  the value in a non-zero bucket. We try to maximize these values.

#### VGF vs. Formal Verification

| Design       | VGF  | ЕВМС   | FPV   |
|--------------|------|--------|-------|
| AES128-T100  | 5.2  | _†     | 20.09 |
| lock_case    | 11.6 | 0.11   | 18.41 |
| lock_micro   | 9.8  | 422.29 | 17.16 |
| DAIO         | 3.8  | 1.03   | 17.37 |
| Dekker       | 4    | 0.18   | 17.25 |
| Unidec       | _†   | _‡     | 17.92 |
| AES128-T2500 | 4.2  | _†     | 25.04 |
| RS232-T600   | 4    | 0.31   | 17.35 |
| AE18_core    | 5    | 10.66  | 17.11 |
| async_fifo   | 93.8 | _‡     | 17.37 |

<sup>†</sup> Allotted time limit reached, timeout

Table: Time to assertion trigger (in s) of VGF compared to Enhanced Bounded Model Checker (EBMC), and Synopsys VC Formal FPV.

<sup>&</sup>lt;sup>‡</sup> Tool encountered a parsing error

## VGF vs. Hardware Fuzzing



T. Trippel, K. G. Shin, A. Chernyakhovsky, G. Kelly, D. Rizzo, and M. Hicks, "Fuzzing hardware like software," in *31st USENIX* Security Symposium (USENIX Security 22), 2022, pp. 3237–3254

## VGF vs. Hardware Fuzzing



T. Trippel, K. G. Shin, A. Chernyakhovsky, G. Kelly, D. Rizzo, and M. Hicks, "Fuzzing hardware like software," in *31st USENIX* Security Symposium (USENIX Security 22), 2022, pp. 3237–3254

#### Conclusions

- ► It is possible to build a design agnostic *and* language agnostic simulation harness
- ▶ It is possible to trap hardware bugs with dynamic test vector generation
- ► We are faster than both open source fuzzers as well as formal verification tools

#### Conclusions

- ► It is possible to build a design agnostic *and* language agnostic simulation harness
- ▶ It is possible to trap hardware bugs with dynamic test vector generation
- We are faster than both open source fuzzers as well as formal verification tools
- More testing is needed, larger designs are welcomed

# Questions?

orlando\_arias@uml.edu