# Course 12

#### Structure of compiler



### Generate object code

= translate intermediary code statements into statements of object code (machine language)

- Depend on "machine": architecture and OS

### Computer with accumulator

- A stack machine consists of:
- a <u>stack</u> for storing and manipulating values (store subexpressions and results)
- Accumulator to execute operation
- 2 types of statements:
  - move and copy values in and from head of stack to accumulator
  - Operations on stack head, functioning as follows: operands are popped from stack, execute operation and then put the result in stack

# Example: 4 \* (5+1)

| Code             | асс | stack           |
|------------------|-----|-----------------|
| acc ← 4          | 4   | <b>&lt;&gt;</b> |
| push acc         | 4   | <4>             |
| acc ← 5          | 5   | <4>             |
| push acc         | 5   | <5,4>           |
| acc ← 1          | 1   | <5,4>           |
| acc ← acc + head | 6   | <5,4>           |
| pop              | 6   | <4>             |
| acc ← acc * head | 24  | <4>             |
| рор              | 24  | <b>&lt;&gt;</b> |

#### Computer with registers

- Registers +
- Memory

#### • Instructions:

- LOAD v,R load value v in register R
- STORE R,v put value v from register R in memory
- ADD R1,R2 add to the value from register R1, value from register R2 and store the result in R1 (initial value is lost!)

#### 2 aspects:

 Register allocation – way in which variable are stored and manipulated;

 Instruction selection – way and order in which the intermediary code statements are mapped to machine instructions

#### Remarks:

A register can be available or occupied =>
 VAR(R) = set of variables whose values are stored in register R

2. For every variable, the place (register, stack or memory) in which the current value of the value exists=>

MEM(x)= set of locations in which the value of variable x exists (will be stored in Symbol Table)

| Intermediary code | Object code | VAR                          | MEM |
|-------------------|-------------|------------------------------|-----|
|                   |             | VAR(R0) = {}<br>VAR(R1) = {} |     |
| (1) T1 = A * B    |             |                              |     |
| (2) $T2 = C + B$  |             |                              |     |
| (3) T3 = T2 * T1  |             |                              |     |
| (4) F:= T1 – T3   |             |                              |     |

| Intermediary code | Object code             | VAR                             | MEM                |
|-------------------|-------------------------|---------------------------------|--------------------|
|                   |                         | VAR(R0) = {}<br>VAR(R1) = {}    |                    |
| (1) T1 = A * B    | LOAD A, RO<br>MUL RO, B | VAR(RO) = {A}<br>VAR(RO) = {T1} | $MEM(T1) = \{R0\}$ |
| (2) $T2 = C + B$  |                         |                                 |                    |
| (3) T3 = T2 * T1  |                         |                                 |                    |
| (4) F:= T1 – T3   |                         |                                 |                    |

| Intermediary code | Object code             | VAR                          | MEM                |
|-------------------|-------------------------|------------------------------|--------------------|
|                   |                         | VAR(R0) = {}<br>VAR(R1) = {} |                    |
| (1) T1 = A * B    | LOAD A, RO<br>MUL RO, B | $VAR(R0) = \{T1\}$           | $MEM(T1) = \{R0\}$ |
| (2) $T2 = C + B$  | LOAD C, R1<br>ADD R1, B | $VAR(R1) = \{T2\}$           | MEM(T2) = {R1}     |
| (3) T3 = T2 * T1  |                         |                              |                    |
| (4) F:= T1 – T3   |                         |                              |                    |

| Intermediary code | Object code             | VAR                          | MEM                            |
|-------------------|-------------------------|------------------------------|--------------------------------|
|                   |                         | VAR(R0) = {}<br>VAR(R1) = {} |                                |
| (1) T1 = A * B    | LOAD A, RO<br>MUL RO, B | $VAR(R0) = \{T1\}$           | $MEM(T1) = \{R0\}$             |
| (2) $T2 = C + B$  | LOAD C, R1<br>ADD R1, B | $VAR(R1) = \{T2\}$           | MEM(T2) = {R1}                 |
| (3) T3 = T2 * T1  | MUL R1,R0               | $VAR(R1) = \{T3\}$           | MEM(T2) = {}<br>MEM(T3) = {R1} |
| (4) F:= T1 – T3   |                         |                              |                                |

| Intermediary code | Object code              | VAR                           | MEM                              |
|-------------------|--------------------------|-------------------------------|----------------------------------|
|                   |                          | VAR(R0) = {}<br>VAR(R1) = {}  |                                  |
| (1) T1 = A * B    | LOAD A, RO<br>MUL RO, B  | $VAR(R0) = \{T1\}$            | $MEM(T1) = \{R0\}$               |
| (2) $T2 = C + B$  | LOAD C, R1<br>ADD R1, B  | $VAR(R1) = \{T2\}$            | MEM(T2) = {R1}                   |
| (3) T3 = T2 * T1  | MUL R1,R0                | $VAR(R1) = \{T3\}$            | MEM(T2) = {}<br>MEM(T3) = {R1}   |
| (4) F:= T1 – T3   | SUB RO,R1<br>STORE RO, F | VAR(R0) = {F}<br>VAR(R1) = {} | MEM(T1) = {}<br>MEM(F) = {R0, F} |

#### More about Register Allocation

- Registers **limited resource**
- Registers perform operations / computations
- Variables much more than registers

IDEA: assigning a large number of variables to a reduced number of registers

#### Live variables

• Determine the number of variables that are live (used)

#### Example:

$$a = b + c$$

$$d = a + e$$

$$e = a + c$$

|   | ор | op1 | op2 | rez |
|---|----|-----|-----|-----|
| 1 | +  | b   | С   | a   |
| 2 | +  | a   | е   | d   |
| 3 | +  | а   | С   | е   |

|   | 1 | 2 | 3 |
|---|---|---|---|
| а | x | x | Х |
| b | x |   |   |
| С | x | x | Х |
| d |   | x |   |
| е |   | x | X |

## Graph coloring allocation (Chaitin a.o. 1982)

#### • Graph:

- nodes = live variables that should be allocated to registers
- edges = live ranges simultaneously live

Register allocation = graph coloring: colors (registers) are assigned to the nodes such that two nodes connected by an edge do not receive the same color

#### **Disadvantage:**

- NP complete problem

### Linear scan allocation (Poletto a.o., 1999)

- determine all live range, represented as an interval
- intervals are traversed chronologically
- greedy algorithm

Advantage: speed – code is generated faster (speed in code generation)

Disadvantage: generated code is slower (NO speed in code execution)

#### Instruction selection

Example: F := A \* B - (C + B) \* (A \* B)

| Intermediary code | Object code                     | VAR                          | MEM                            |
|-------------------|---------------------------------|------------------------------|--------------------------------|
|                   |                                 | VAR(R0) = {}<br>VAR(R1) = {} |                                |
| (1) T1 = A * B    | LOAD A, RO<br>MUL RO, B         | $VAR(RO) = \{T1\}$           | $MEM(T1) = \{R0\}$             |
| (2) $T2 = C + B$  | LOAD C, R1 ADD R1, B STORE RO,T | VAR(R1) = {T2}               | MEM(T2) = {R1}                 |
| (3) T3 = T2 * T1  | MUL R1,R0 MUL R0,R1             | VAR(R1) = {T3}               | MEM(T2) = {}<br>MEM(T3) = {R1} |
| (4) F:= T1 – T3   | LOAD T1,R1                      |                              |                                |

Decide which register to use for an instruction

# Turing Machines

## Alan Turing

- Enigma (criptography)
- Turing test
- Turing machine (1937)



## Turing Machine

- Mathematical model for computation
- Abstract machine
- Can simulate any algorithm

## Turing Machine



- Input band (infinite) divided into cells
- Reading head
- Control Unit: states
- Transitions / moves

### Turing machine – definition

7-tuple M = (Q,  $\Gamma$ ,b, $\Sigma$ , $\delta$ ,q<sub>0</sub>, F) where:

- Q finite set of states
- *I* alphabet (finite set of band symbols)
- b  $\in \Gamma$  blank (symbol)
- $\Sigma \subseteq \Gamma \setminus \{b\}$  input alphabet
- $\delta$ : (Q\F) x  $\Gamma \rightarrow$  Q x  $\Gamma$  x {L,R} –transition function
- $q_0 \in Q$  initial state
- $F \subseteq Q$  set of final states

L = left R = right

## Example – palindrome over {0,1}

- 001100, 00100, 101101 a.s.o. accepted
- 00110, 1011 a.s.o. not accepted

<u>0</u>0110<u>0</u>

## Example – palindrome over {0,1}

|                | 0                       | 1                       | b                     |
|----------------|-------------------------|-------------------------|-----------------------|
| $q_0$          | (p <sub>1</sub> ,b,R)   | (p <sub>2</sub> ,b,R)   | (q <sub>f</sub> ,b,R) |
| $p_1$          | (p <sub>1</sub> ,0,R)   | (p <sub>1</sub> ,1,R) ← | (q₁,b,L) ←            |
| p <sub>2</sub> | (p <sub>2</sub> ,0,R) ← | (p <sub>2</sub> ,1,R) ← | $(q_2,b,L)$           |
| $q_1$          | (q <sub>r</sub> ,b,L)   |                         | (q <sub>f</sub> ,b,R) |
| $q_2$          |                         | (q <sub>r</sub> ,b,L)   | (q <sub>f</sub> ,b,R) |
| q <sub>r</sub> | (q <sub>r</sub> ,0,L)   | (q <sub>r</sub> ,1,L)   | (q <sub>0</sub> ,b,R) |
| $q_f$          |                         |                         |                       |

Delete 0 in left side; search 0 in right side

Delete 1 in left side;

On right is 0 or 1?

Shift right

 $q_1$  and  $q_2$  – process 0 and 1 on the right

qf –final state

#### 0110

| 0 | 1 | 1 | 0 |  |
|---|---|---|---|--|
|   | 1 | 1 | 0 |  |
|   | 1 | 1 | 0 |  |
|   | 1 | 1 | 0 |  |
|   | 1 | 1 | 0 |  |
|   | 1 | 1 | 0 |  |
|   | 1 | 1 |   |  |

| 1     | 1 |  |  |
|-------|---|--|--|
| 1     | 1 |  |  |
|       |   |  |  |
| 1     | 1 |  |  |
|       |   |  |  |
| 1     | 1 |  |  |
| <br>· |   |  |  |
|       | 1 |  |  |

• • •

$$(q_0,\underline{0}110) \mid -(p_1,\underline{1}10) \mid -(p_1,1\underline{1}0)$$

$$|-(q_r, 11)| - (q_r, 11)| - (q_r, b11)$$

$$|-(q_0, \underline{1}1)|-...$$

|                       | 0                     | 1                     | b                     |
|-----------------------|-----------------------|-----------------------|-----------------------|
| $q_0$                 | (p <sub>1</sub> ,b,R) | (p <sub>2</sub> ,b,R) | (q <sub>f</sub> ,b,R) |
| <b>p</b> <sub>1</sub> | (p <sub>1</sub> ,0,R) | (p <sub>1</sub> ,1,R) | (q <sub>1</sub> ,b,L) |
| p <sub>2</sub>        | (p <sub>2</sub> ,0,R) | (p <sub>2</sub> ,1,R) | (q <sub>2</sub> ,b,L) |
| $q_1$                 | (q <sub>r</sub> ,b,L) |                       | $(q_f,b,R)$           |
| $q_2$                 |                       | (q <sub>r</sub> ,b,L) | $(q_f,b,R)$           |
| q <sub>r</sub>        | (q <sub>r</sub> ,0,L) | (q <sub>r</sub> ,1,L) | (q <sub>0</sub> ,b,R) |
| $q_f$                 |                       |                       |                       |

https://turingmachinesimulator.com

### Finite Automata & Turing Machine

- Simple models for computation
- Input band & input alphabet
- Q finite number of states
- Transition function determined by state & symbol

### Finite Automata vs Turing Machine

- Read from input band
- Reading head move to the right

- Finite tape sequence
- Accept: yes/no

- Read and write on input band
- Reading head move to the right or left
- Infinite tape
- Also compute