# MP4.1 Report

# **Progress Report**

For checkpoint 1, we distributed the checkpoint objectives as follows...

- **Neo** I worked on the control ROM and developed the unit tests to test the design.
- **Naveen / Anchit -** We worked together to design the pipeline stages and instantiated the stages and the relevant modules within the datapath module.

For this checkpoint, we first tested our design using the testbench given, testing the pipeline and that the proper result was stored after it was written back to the register. Furthermore, we implemented unit tests covering different types of instructions such as load/stores, conditional and unconditional jumps, and register and immediate operations.

## Roadmap

For the next checkpoint, we have decided to split up the following tasks among us three.

- **Neo** Forwarding
- Anchit Data Hazards / Stalling
- Naveen Arbiter

However, we all worked together to design the implementation and talk through the edge cases.



# **Arbiter State Machine**



| 1 | (dpmem_read == 1'b0 & dpmem_write == 1'b0) & (ipmem_read == 1'b0 & ipmem_write == 1'b0)                   |
|---|-----------------------------------------------------------------------------------------------------------|
| 2 | (dpmem_read == 1'b0 & dpmem_write == 1'b0) & (ipmem_read == 1'b0 & ipmem_write == 1'b0)                   |
| 3 | (dpmem_read == 1'b0 & dpmem_write == 1'b0) & (ipmem_read == 1'b0 & ipmem_write == 1'b0)                   |
| 4 | (dpmem_read == 1'b1   dpmem_write == 1'b1) & (ipmem_read == 1'b0 & ipmem_write == 1'b0)                   |
| 5 | (ipmem_read == 1'b1   ipmem_write == 1'b1)                                                                |
| 6 | (dpmem_read == 1'b0 & dpmem_write == 1'b0) & (ipmem_read == 1'b1   ipmem_write = 1'b1) & (resp_o == 1'b1) |

## **Arbiter State Machine**

```
(ipmem_read == 1'b0 & ipmem_write == 1'b0) & (dpmem_read == 1'b1 | dpmem_write == 1'b1) & (resp_o == 1'b1)

(dpmem_read == 1'b1 | dpmem_write == 1'b1) & (ipmem_read == 1'b0 & ipmem_write == 1'b0) & (resp_o == 1'b1)

(ipmem_read == 1'b1 | ipmem_write == 1'b1) & (resp_o == 1'b1)
```



# Forwarding Muxes and Logic







#### RS1MUX SEL LOGIC

```
if (idex_rs1 == exmem_rd and
exmem_load_regfile == 1):
    if (idex_opcode == lui):
        rs1mux_se1 = exmem_u_imm
    else if (idex_opcode == slt/sltu):
        rs1mux_se1 = exmem_br_en
    else:
        rs1mux_se1 = exmem_alu_out
else if (idex_rs1 == memwb_rd and
memwb_load_regfile == 1):
    rs1mux_se1 = wb_regfilemux_out
else:
    rs1mux_se1 = rs1_out
```

#### RS2MUX SEL LOGIC

```
if (idex_rs2 == exmem_rd and
exmem_load_regfile == 1):
    if (idex_opcode == lui):
        rs2mux_sel = exmem_u_imm
    else if (idex_opcode == slt/sltu):
        rs2mux_sel = exmem_br_en
    else:
        rs2mux_sel = exmem_alu_out
else if (idex_rs1 == memwb_rd and
memwb_load_regfile == 1):
    rs2mux_sel = wb_regfilemux_out
else:
    rs2mux_sel = rs2_out
```

#### DCACHEMUX SEL LOGIC

```
if (memwb_rd == exmem_rs2 and
memwb_load_regfile == 1):
    dcachemux_sel = wb_regfilemux_out
else:
    dcachemux_sel = exmem_rs2_out
```

### **Cache Stall**



## **Forward Stall**



## **Branch Reset**



## Load and Reset Logic

pc\_load = (~cache\_stall) | (~forward\_stall)
ifid\_load = (~cache\_stall) | (~forward\_stall)
idex\_load = (~cache\_stall) | (~forward\_stall)
exmem\_load = (~cache\_stall)
memwb\_load = (~cache\_stall)

pc\_load = rst ifid\_load = rst | br\_rst idex\_load = rst | br\_rst exmem\_load = rst | forward\_stall memwb\_load = rst