

Vietnam National University
Integrated Circuit Design Research and Education Center

# Hardware Description Language Verilog HDL



# **Multiple Clock Domains**



**D**<sup>+</sup> Training Program



Lecturer: Đỗ Ngọc Quỳnh E-mail:dnquynh@icdrec.edu.vn

#### **Contents**



- Introduction
- Clock Domain Crossing Issues
- Synchronous clock domain crossings examples
- Exercise Dual clock FIFO design



# **Vietnam National University Integrated Circuit Design Research and Education Center**

#### **Multiple Clock Domains**

# INTRODUCTION







#### Introduction





#### Two clock domains





- Signal A is output of the C1 clock domain and be captured by the C2 clock domain.
- Depending on the relationship between the two clocks, there could be different types of problems in transferring data from the source clock to the destination clock.
- Along with that, the solutions to those problems can also be different.



# Vietnam National University Integrated Circuit Design Research and Education Center



# CLOCK DOMAIN CROSSING ISSUES







# FF Setup & hold times (review)



Product in Mind



# Data change at clock edge





## **Metastability effect**





- If the unstable data is fed to several other places in the design, it may lead to a high current flow and even chip burnout in the worst case.
- The design can enter into an unknown functional state, leading to functional issues in the design.
- The propagation delay could be high leading to timing issues.

(9)

#### **Metastable solution**



Metastability problems can be avoided by adding special structures known as synchronizers in the destination domain. The synchronizers allow sufficient time for the oscillations to settle down and ensure that a stable output is obtained in the destination domain. A commonly used synchronizer is a multi-flop synchronizer.



#### **Data Loss**





## No loss data example



- Clock C1 is twice as fast as the destination clock C2 and there is no phase difference between the two clocks.
- Assume that the input data sequence "A" generated on the positive edge of clock C1 is "00110011". The data B captured on the positive edge of clock C2 will be "0101".
- All the transitions on signal A are captured by B, the data is not lost.



#### **Data bit loss**





- The data change in the C1 domain must held long enough to be properly captured in the C2 domain
- After every transition on A, at least one C2 clock edge should arrive where there is no setup or hold violation so that the source data is captured properly in the destination domain.

### **Data Incoherency**





 X[1:0] signals change from 00 to 11, but Y[1:0] signals change from 00 to 01 to 11

## **MUX** recirculation technique



Product in



# **Gray Encoding to Avoid Data Incoherence**



| Decimal | Bin [3:0] | Gray [3:0] |
|---------|-----------|------------|
| 0       | 0000      | 0000       |
| 1       | 0001      | 0001       |
| 2       | 0010      | 0011       |
| 3       | 0011      | 0010       |
| 4       | 0100      | 0110       |
| 5       | 0101      | 0111       |
| 6       | 0110      | 0101       |
| 7       | 0111      | 0100       |
| 8       | 1000      | 1100       |
| 9       | 1001      | 1101       |
| 10      | 1010      | 1111       |
| 11      | 1011      | 1110       |
| 12      | 1100      | 1010       |
| 13      | 1101      | 1011       |
| 14      | 1110      | 1001       |
| 15      | 1111      | 1000       |

For vector control signals (multi-bit signals, such as address buses), the usual solution is to use a Gray code when crossing a clock domain boundary. A Gray code ensures that only a single bit changes as the bus counts up or down.

# Handshaking Data between Clock Domains (1/2)



Product in Mind



# Handshaking Data between Clock Domains (2/2)





# Using FIFO for Passing Data between Clock Domains



Clock PIFO

Clock Domain C1

Dual clock Domain C2

Dual clock FIFO

- One of the most popular methods of passing data
- A dual port memory is used for the FIFO storage.
- One port is controlled by the sender, the other port is controlled by the receiver.
- Two control signals are used to indicate if the FIFO is empty, full



# Vietnam National University Integrated Circuit Design Research and Education Center











# Same frequency, same phase clocks





- The clocks C1 and C2 have the same frequency and 0 phase difference.
- The clocks C1 and C2 are identical and generated from the same root clock, the data transfer from C1 to C2 is essentially not a clock domain crossing.
- For all practical purposes, this is the case of a single clock design.

(21)

# Same frequency and constant phase difference

В





 These are the clocks having the same time period but a constant phase difference. A typical example is the use of a clock and its inverted clock.

cycle

 Another example is a clock which is phase shifted from its parent clock, for example by T/4 where T is the time period of the clocks.

# Integer multiple clocks ( $T_{C2} = 3T_{C1}$ )





T, 2T, or 3T time available for data capture depending on data change point



# Questions and Discussion



# Vietnam National University Integrated Circuit Design Research and Education Center



# EXERCISE – DUAL CLOCK FIFO DESIGN







## Single clock FIFO





### **Dual clock FIFO**





#### **Problem**



- Upgrade the single clock FIFO in subject 2 to dual clock FIFO
- Two clock domains are asynchronous
- Using Gray code technique for read & write pointers
- Checking RTL code with Leda
- Simulating the design with ModelSim
  - -Parameter NUM\_LEVEL is the depth of dual clock FIFO. The valid values are 8,16,32.
  - -The data width is 8 bits.

# Binary count values sampled in mid-transition



| Binary Count<br>Values | 07 -> 08 possible binary transitions |
|------------------------|--------------------------------------|
|                        | 0 1 1 1 -> 1 0 0 0 (07->08)          |
| 00 0 0 0 0             | 0 1 1 1 -> 0 0 0 0 (07->00)          |
| 01 0 0 0 1             | 0 1 1 1 -> 0 0 0 1 (07->01)          |
| 02 0 0 1 0             | 0 1 1 1 -> 0 0 1 0 (07->02)          |
| 03 0 0 1 1             | 0 1 1 1 -> 0 0 1 1 (07->03)          |
| 04 0 1 0 0             | 0 1 1 1 -> 0 1 0 0 (07->04)          |
| 05 0 1 0 1             | 0 1 1 1 -> 0 1 0 1 (07->05)          |
| 06 0 1 1 0             | 0 1 1 1 -> 0 1 1 0 (07->06)          |
| 07 0 1 1 1             | 0 1 1 1 -> 0 1 1 1 (07->07)          |
| 08 1 0 0 0             | 0 1 1 1 -> 1 0 0 0 (07->08)          |
| 09 1 0 0 1             | 0 1 1 1 -> 1 0 0 1 (07->09)          |
| 10 1 0 1 0             | 0 1 1 1 -> 1 0 1 0 (07->10)          |
| 11 1 0 1 1             | 0 1 1 1 -> 1 0 1 1 (07->11)          |
| 12 1 1 0 0             | 0 1 1 1 -> 1 1 0 0 (07->12)          |
| 13 1 1 0 1             | 0 1 1 1 -> 1 1 0 1 (07->13)          |
| 14 1 1 1 0             | 0 1 1 1 -> 1 1 1 0 (07->14)          |
| 15 1 1 1 1             | 0 1 1 1 -> 1 1 1 1 (07->15)          |

## **Binary-to-Gray**



```
b[n-1]
                  b[n-2]
                            b[n-3]
                                           b[1]
                                                  b[0]
                                                      Binary to Gray
                                                      converter
 (MSB)
                        g[n-3]
      g[n-1] g[n-2]
                                                 g[0]
gray[0] = bin[0] ^ bin[1];
gray[1] = bin[1] ^ bin[2];
gray[2] = bin[2] ^ bin[3];
gray[3] = bin[3] ^ 1'b0 ; // same as <math>gray[3] = bin[3];
```



# Product in Mind



# FIFO full & empty with Binary





## Counter with different size problem





# Full & empty flags with Gray





## FIFO empty flag





rptr [ASIZE:0] = rq2\_wptr [ASIZE:0]

## FIFO full flag





{~wptr [ASIZE:ASIZE-1], wptr [ASIZE-2:0] == wq2\_rptr



# Vietnam National University Integrated Circuit Design Research and Education Center







# Thank You!