

## MicroZed/PicoZed: Creating a Zynq Hardware Platform in Vivado

29 September 2016 Version 2016 2.01

#### **Overview**

With a traditional processor, the hardware platform is pre-defined. The manufacturer selected the processor parameters and built-in peripherals when the chip was designed. To make use of this pre-defined processor, you need only target that specific hardware platform in the software development tools.

The Zynq-7000 All Programmable SoC is different. Zynq provides multiple building blocks and leaves the definition to you as the design engineer. This adds flexibility, but it also means that a bit of work needs to be done up front before any software development can take place.

The first step in completing a Zynq design is to define and build the hardware platform. The purpose of this tutorial is to show you how to quickly and easily create a base hardware platform for MicroZed or PicoZed .

# **Objectives**

When this tutorial is complete, you will be able to:

- Create a new project in Vivado, targeting MicroZed or PicoZed
- Create a block based design to insert an ARM processor core
- Import the MicroZed or PicoZed Zyng PS Preset settings
- Build and export the hardware platform



## **Experiment Setup**

#### Software

The software used to test this reference design is:

- Windows-7 64-bit
- Xilinx Vivado 2015.4
- Board Definition Install for Vivado 2015.3, 2015.4, 2016.1, 2016.2 26 Apr 2016
  - o MicroZed: <a href="http://microzed.org/support/documentation/1519">http://microzed.org/support/documentation/1519</a>
  - o PicoZed + FMC Carrier V1: <a href="http://picozed.org/support/documentation/4701">http://picozed.org/support/documentation/4701</a>
  - o PicoZed + FMC Carrier V2: <a href="http://picozed.org/support/documentation/13076">http://picozed.org/support/documentation/13076</a>

#### Hardware

The hardware setup used to test this reference design includes:

- Win-7 PC with the following recommended memory<sup>1</sup>:
  - o 1.6 GB RAM available for the Xilinx tools to complete a XC7Z010 design
  - o 2.3 GB RAM available for the Xilinx tools to complete a XC7Z015 design
  - o 1.9 GB RAM available for the Xilinx tools to complete a XC7Z020 design
  - o 2.7 GB RAM available for the Xilinx tools to complete a XC7Z030 design

<sup>&</sup>lt;sup>1</sup> Refer to <u>www.xilinx.com/design-tools/vivado/memory.htm</u>



#### **Experiment 1: Create a New Zyng Project in Vivado**

The MicroZed Evaluation Kit is supported by <u>Vivado WebPack</u> (which is free). It supports MicroZed 7010 and 7020 as well as all four PicoZed versions (7010/7015/7020/7030). The Zynq Processing System (PS) may be used without anything programmed in the Programmable Logic (PL). This PS-only style is the simplest way to use Zynq, so that is what we will do during this lab. However, the power of Zynq is found in using soft IP in the PL, interconnecting PS to PL, and routing extra PS built-in peripherals through EMIO to PL I/Os, and then programming of the PL is required.

This tutorial will take advantage of built-in 3<sup>rd</sup>-party board definition files. The board definition archive contains all the files for both MicroZed and PicoZed. The identical archive is posted in three places.

- www.microzed.org → Support → Documentation → MicroZed → MicroZed Board Definition Install for Vivado 2015.3, 2015.4, 2016.1, 2016.2
- www.picozed.org → Support → Documentation → PicoZed FMC Carrier Card V1 (under Related parts for PicoZed) → PicoZed Board Definition Install for Vivado 2015.3, 2015.4 2016.1, 2016.2
- www.picozed.org → Support → Documentation → PicoZed FMC Carrier Card V2 (under Related parts for PicoZed) → PicoZed Board Definition Install for Vivado 2015.3, 2015.4 2016.1, 2016.2
- 1. If not previously completed, download the MicroZed/PicoZed Board Definition Install for Vivado 2016.2 archive and follow the instructions to install the board definitions.
- 2. Launch Vivado by selecting Start → All Programs → Xilinx Design Tools → Vivado 2016.2 → Vivado 2016.2.
- 3. Select **File** → **New Project** or click on **Create New Project** under *Quick Start*.



Figure 1 - Vivado Launched



#### 4. Click Next >.



Figure 2 - New Vivado Project Wizard Launched

- 5. Click the browse icon . Browse to set the *Project location* to your desired project location and click **Select**.
- Set the *Project name* to MZ\_Basic\_System or PZ\_Basic\_System. Also verify the *Create project subdirectory* checkbox is selected. Click Next >.



Figure 3 – Set Project Name and Location



The project will be RTL based, so leave the radio button for RTL Project selected.
Since this is a brand new project, check the box for Do not specify sources at this time. Click Next >.



Figure 4 – Set Project Type

Next, the **Default Part** is selected. This can be done by specifying a specific part or by selecting a board. If you have installed the Board Definition archive correctly, you will have access to all MicroZed and PicoZed products.



- 8. In the Select area, select Boards.
- 9. Set the *Vendor* to **em.avnet.com**. This should leave only seven boards in the table.
- 10. Single-click the MicroZed or PicoZed Board that matches your configuration. Note that the MicroZed Rev F board may be selected for any revision B, C, F, or G. Click Next >.



Figure 5 - Select the Target Board



11. A project summary is displayed. Click **Finish**. The Vivado cockpit is now displayed.



Figure 6 – New Project Summary



Figure 7 – Vivado Cockpit



# **Experiment 2: Create and Edit a Block Design**

The current project is blank. To access the ARM processing system, we will add an embedded source to the Vivado project using IP Integrator.

1. The recommended way to add an embedded processor is through the Block Design method via IP Integrator. Select **Create Block Design**.



Figure 8 – Create Block Design

2. Give the Block Design a name. System is commonly used. Click **OK**.



Figure 9 - Block Design Name



3. In the Diagram window, click the Add IP text icon <sup>1</sup>/<sub>2</sub> in either location.



Figure 10 – Add IP to the Block Design

4. The *Add Sources* window opens. Start typing "Zynq" in the search window. Find the **ZYNQ7 Processing System** IP. Either double-click this or drag and drop to the *Diagram* window.



Figure 11 - Add IP Window



The Zynq Processing system will appear in the *Diagram* window. Also a new tab will appear labeled **Address Editor**.



Figure 12 – Updated Block Diagram

5. Similar to the Add IP prompt in the previous step, notice now that the Designer Assistance has provided the hint to Run Block Automation. Click the Run Block Automation link at the top of the window.



Figure 13 - Run Block Automation



6. Notice the block automation wizard has identified two sources of I/O that need to be made external. One is obvious, the DDR interface. The other is labeled FIXED\_IO. FIXED\_IO is basically the MIO pin connections. They are labeled FIXED\_IO because you cannot change their assignments in this window.

The Apply Board Preset checkbox applies the Preset TCL that was included as part of the board definition archive. Leave this checked. For details about how to build a system manually, please see the Avnet Zynq Hardware Development Speedway.

The Cross Trigger options may be left Disabled.

Click **OK** to connect these external signals.



Figure 14 - Run Block Automation

7. You will now see the Zyng block with external I/O.



Figure 15 - Zyng Block Diagram for MicroZed and PZ7010/FMC-V1 with External I/O



The block for all of the PicoZeds (with the exception of the 7010 with the FMC-V1 Carrier) look a little bit different since those board definitions enable PL GPIO peripherals. You will notice the addition of the enabled M\_AXI\_GPO port and accompanying clock M\_AXI\_GPO ACLK.



Figure 16 – Zynq Block Diagram for All PicoZeds Except PZ7010/FMC-V1

For MicroZed or PZ7010/FMC-V1 designs, skip to Experiment 2, Step 15 on Page 18.

For all other PicoZed designs, continue with the next steps to connect the PL GPIO.



8. Click the Board tab. It will looks similar to one of the images below, depending on the number of LEDs and push buttons (PBs) connected.



Figure 17 – Board Tab for PZ7010/FMC-V2



Figure 18 – Board Tab for PZ7030/FMC-V2



9. Double-click pl leds Xbits. Select GPIO under Create new IP. Click OK.



Figure 19 - Connect the PL LEDs to an AXI GPIO Peripheral

10. Ignore the *Run Connection Automation* for now. Click to optimize the routing.



Figure 20 – PL LED AXI GPIO Peripheral Added to Block Design



11. Double-click pl pbs Xbits. Select GPIO under Create new IP. Click OK.



Figure 21 – Connect the PL PBs to an AXI GPIO Peripheral



12. Optimize the routing again, and you should see a similar image as below.



Figure 22 – Two AXI GPIO Peripherals Added to Block Design



13. Click on **Run Connection Automation then** select **S\_AXI** for both axi\_gpio\_0 and axi\_gpio\_1. Click **OK**.



Figure 23 – Connect AXI GPIO Peripherals to AXI Slave Interconnect

14. Regenerate the layout by clicking



Figure 24 – Regenerated Layout with Two AXI GPIOs with Interconnect and RST Blocks



15. At this point, we can **validate** our design. Click the Validate Design icon <sup>▶</sup>. A successful validation window will appear. Click **OK**.



Figure 25 - Validate Zynq Block Design



Figure 26 - Validation Successful



16. Click Save Block Design icon, 🖺 , to save the project.



Figure 27 - Save Block Design

17. Switch to the **Sources** tab by clicking on it.



Figure 28 – Sources Tab

18. Right-click on **System (System.bd)** and select **Create HDL wrapper**.





Figure 29 - Create Top Level HDL Wrapper

19. For now, leave the option selected to *Let Vivado manage wrapper and auto-update*. Click **OK**.



Figure 30 – Let Vivado Manage Wrapper

20. Once the top-level wrapper is created, you can see the design hierarchy in the *Sources* tab. Notice that **System\_wrapper.v** is the top-level HDL wrapper that was created. **System.bd** is the Block Design.





Figure 31 - System\_wrapper.v Generated



21. Click **Generate Bitstream** in the *Flow Navigator* window. Click **Yes** to start Synthesis and Implementation flows. *Check the upper right-hand corner of the tool for a status bar.* 



Figure 32 – Generate Bitstream



Figure 33 – Launch Synthesis and Implementation



Figure 34 – Progress Status Bar

22. When bitstream generation is completed, click **OK** to *Open Implemented Design*.



Figure 35 - Open Implemented Design



## **Experiment 3: Export Hardware Platform to SDK**

Now that we've created an embedded system, we must make this platform available to the Software Development Kit (SDK). This is done by exporting the hardware platform.

In the Vivado tool, select File → Export → Export Hardware. Check the box to
 *Include bitstream*. Click OK. You could specify a different directory, but for now,
 leave it as Local to Project.



Figure 36 – Export Zynq Hardware Platform

2. We will now explore what you have created. In Windows Explorer, browse to your project directory.



Figure 37 – Project Directory Contents after Export to SDK

You will notice six directories and one file here. The .xpr file is your Vivado Project File and can be used to re-launch your project when you come back to work on it some more.



The .cache, .hw, .runs, .sim, and .srcs directories contain everything related to the hardware design, including the block design source, wrapper HDL, and synthesis/implementation results.

The .sdk folder is the result of the *Export Hardware* operation. Everything required for SDK to import the hardware platform is contained inside one file inside this directory. A hardware engineer looking to share the design with the software team could provide this one file. This provides a very compact and portable method to send a Zynq Hardware Platform to a colleague.



Figure 38 – Zynq Hardware Platform Export for SDK

The next tutorial will show you how to open SDK, import a hardware platform, and run Hello World.



# **Revision History**

| Date         | Version   | Revision                                                                                                                                       |
|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 23 Aug 2013  | 2013_2.01 | Initial Avnet release for Vivado 2013.2                                                                                                        |
| 02 Jun 2014  | 2014_1.01 | Update for 2014.1 using Avnet MicroZed board definition archive.                                                                               |
| 11 Jun 2014  | 2014_2.01 | Update for 2014.2. Export hardware now produces HDF file.                                                                                      |
| 29 Jun 2015  | 2015_1.01 | Update for 2015.1. Added support for MicroZed 7020 and PicoZed 7010/15/20/30.                                                                  |
| 15 Jul 2015  | 2015_2.01 | Update for 2015.2                                                                                                                              |
| 06 Apr 2016  | 2015_4.01 | Update for 2015.4. Extra connection for eMMC no longer necessary. Added instruction for new PicoZed board definitions to connect the AXI GPIO. |
| 01 Jun 2016  | 2015_4.02 | Update for 2015.4. Added instruction clarification for Run Automation.                                                                         |
| 15 Sept 2016 | 2016_2.01 | Updated for 2016.2. Minor figure changes.                                                                                                      |