# Introduction to Zynq Hardware Lab 6 Improving Data flow between PL and PS utilizing PS DMA



June 2017 Version 11



# **Lab 6 Overview**

In the last lab, we expanded our block design by extending our memory space with a PL-based Block RAM (BRAM). The BRAM can be used to buffer data going between the PS and PL. In this lab, we'll add a software application that enables the PS DMA engine to show how efficiency gains can be achieved when passing data between the PL-based BRAM and external DDR3 memory.

# **Lab 6 Objectives**

When you have completed Lab 6, you will know how to do the following:

- Create a new C Software Application and import C source code
- Use PS DMA and GIC controllers
- Perform DMA operations using the PS DMA



# **Experiment 1: Test the PS DMA Controller**

This experiment shows how the PS DMA Controller can improve data transactions between the PS and PL.

#### **Experiment 1 General Instruction:**

Create a new C application and import C-code (dma\_test) to test DMA transaction.

#### **Experiment 1 Step-by-Step Instructions:**

- <Optional> If you did not complete Lab 5 or wish to start with a clean copy, delete the ZynqDesign and SDK\_Workspace folders in the ZynqHW/2017\_1 folder. Then unzip Solutions\ZynqHW\_Lab5\_Solution.zip to the 2017\_1 folder. If you have 7-zip installed, you can do this by right-clicking and dragging ZynqHW\_Lab5\_Solution.zip to the 2017\_1 folder. Select 7-Zip → Extract Here. (If the BSP does not build, try cleaning the SDK workspace (Project → Clean.)
- 2. In Vivado, **Open Implemented Design** if not already open (under **Flow Navigator** → **Implementation**). Click **Reload** if necessary.
- Export Hardware (File → Export → Export Hardware) and select location
   ZynqDesign.lab6. Make sure you export the bitstream as well as we have IP in the PL now. Click OK.



Figure 1 - New SDK Workspace



4. Select **File** → **Launch SDK**. Change the *Exported location* and *Workspace* to the new ZyngDesign.lab6 location. Click **OK**.



Figure 2 - Launch SDK

Creating a new workspace means our previously created BSP and software applications will not appear in this workspace. However, controlling your workspace and what gets imported and updated is worth it. We will now re-create the standalone BSP (very important with a new hardware platform!) and import the applications that we previously created.

- 5. Create the standalone BSP using File → New → Board Support Package.
- 6. Now import the previously created applications. Select File → Import → General → Existing Projects into Workspace.



7. Browse to the ZynqDesign.lab3 directory and select **OK**. Make sure the three applications are checked. Check the box to **Copy projects into workspace**. Then click **Finish**.



Figure 3 - Import Previous Applications



8. Verify your Hardware Platform changes in SDK. View the **system.hdf** file. If not open already, expand *HW\_platform\_0*, open **system.hdf** and scroll down to view IP listing. Verify the IP versions were loaded for the BRAM (IP versions may be in different order). If not, close SDK and export the hardware platform from Vivado again.

#### IP blocks present in the design ps7\_intc\_dist\_0 ps7\_intc\_dist 1.00.a axi\_bram\_ctrl\_0\_bram blk\_mem\_gen 8.3 ps7\_gpio\_0 ps7\_gpio 1.0.4 1.00 ps7\_scutimer\_0 ps7\_scutimer 1.00. ps7 slcr 0 ps7\_slcr ps7 scuwdt 0 ps7\_scuwdt 1.00. ps7 12cachec 0 ps7 12 cachec 1.00.a ps7\_scuc\_0 ps7\_scuc 1.00.a 1.00.a **IP Version** ps7\_qspi\_linear\_0 ps7\_qspi\_linear ps7\_m\_axi\_gp0 ps7\_m\_axi\_gp 1.00. ps7\_pmu\_0 ps7\_pmu 1.0 4.0 axi\_bram\_ctrl\_0 axi\_bram\_ctrl ps7\_afi\_1 ps7\_afi 1.00. ps7\_qspi\_0 1.00. ps7\_qspi 1.00. ps7\_usb\_0 ps7\_usb ps7\_afi\_0 ps7\_afi 1.00 ps7\_afi\_3 ps7\_afi 1.00 a ps7\_axi\_interconnect\_0 ps7\_axi\_interconnect 1.00 a ps7\_globaltimer\_0 ps7\_globaltimer 1.00 .a 1.0 .a ps7\_afi\_2 ps7\_afi ps7\_dma\_s ps7\_dma 1.00.a ps7\_xadc\_0 ps7\_xadc 1.00.a ps7\_iop\_bus\_config\_0 ps7\_iop\_bus\_config axi mem intercon axi interconnect

Figure 4 - Hardware Platform - IP Version for BRAM

- 9. To test our BRAM, software code is provided; however a C application project needs to be created first. Create a new application project (**File** → **New** → **Application Project**).
- 10. Enter **BRAM\_DMA\_Test** for the P*roject name* and select **Use existing** for the BSP. Click **Next** >.



- 11. Select Empty Application, click Finish.
- 12. In the Project Explorer Window, expand **BRAM\_DMA\_TEST**, right-click on **src** and choose **Import**.



Figure 5 - Import code source

13. In Import window, expand General, select File System, then click Next >.



Figure 6 - Import File System



14. Click the Browse button and navigate to the support documents directory, C:\Speedway\ZynqHW\2017\_1\Support\_documents. Select the checkbox next to dma test.c, then click Finish.



Figure 7 - Import C Source

Immediately the application will start building, when complete you should see the result in the Console.

```
CDT Build Console [BRAM_DMA_Test]

'Invoking: ARM v7 Print Size'
arm-none-eabi-size BRAM_DMA_Test.elf | tee "BRAM_DMA_Test.elf.size"
text data bss dec hex filename

40016 2764 25160 67940 10964 BRAM_DMA_Test.elf
'Finished building: BRAM_DMA_Test.elf.size'
''

14:22:24 Build Finished (took 2s.581ms)
```

Figure 8 - Application Build Results



15. Now that we are utilizing the PL, it must be programmed. Click the **Program FPGA** button on the top shortcut bar:



Figure 9 - Program FPGA

16. The default program options are OK. Click Program.



Figure 10 - Program FPGA Options

17. Open Terminal, such as **Tera Term**, and set the **COM port** to active COM setting for your board and set the **Baud Rate at 115,200**.



- 18. Right-click on BRAM\_DMA\_Test and select Run As → Launch on Hardware (System Debugger).
- 19. Once the code is downloaded to the board, TeraTerm should show the burst size prompt. Explore different byte sizes and transfer modes to compare the improvement using the DMA.



Figure 11 - BRAM\_DMA\_TEST running on Terminal

This lab led you through exercising block RAM connected to a processor system so that you can see how to perform DMA transfers within a memory or between two different kinds of memory. You verified the functionality by using the provided application. You observed that DMA is considerably improved for block RAM compared to DDR because the transactions to block RAM are across the AXI interconnect and block RAM is operating at a slower speed.

20. Continue to experiment with DMA in the terminal window in answering the questions below.

#### Questions:

| Answer the following questions: |                                                                                                                             |  |  |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|
| •                               | Was a new BSP required for this application?                                                                                |  |  |
|                                 |                                                                                                                             |  |  |
|                                 |                                                                                                                             |  |  |
| •                               | What is the performance increase when transferring 8192 bytes from BRAM to DDR3? Try again from DDR3 to DDR3? BRAM to BRAM? |  |  |
| •                               | What is the performance increase when transferring 256 bytes from BRAM to DDR3? Try again from DDR3 to DDR3? BRAM to BRAM?  |  |  |
|                                 | <del>_</del>                                                                                                                |  |  |



21. When done with the questions, **Close SDK**.

# **Exploring Further**

If you have more time and would like to investigate more...

• Explore the provided C source code. Examine the PS DMA Configuration.

This concludes Lab 6.



**Revision History** 

| Date      | Version | Revision                                                                                                           |
|-----------|---------|--------------------------------------------------------------------------------------------------------------------|
|           |         |                                                                                                                    |
| 6 Nov 13  | 02      | Initial Draft                                                                                                      |
| 19 Nov 13 | 03      | Pilot updates                                                                                                      |
| 6 Nov 14  | 04      | Updated for Vivado 2014.3                                                                                          |
| 5 Jan 15  | 05      | Updated for Vivado 2014.4                                                                                          |
| 06 Mar 15 | 06      | Finalize for Vivado 2014.4. Update dma_test.c to use valid xil_types and also for BRAM xparameters.h bug in 2014.4 |
| 16 Mar 15 | 07      | Minor edits for release                                                                                            |
| Oct 15    | 08      | Updated to Vivado 2015.2                                                                                           |
| July 2016 | 09      | Updated to Vivado 2016.2                                                                                           |
| May 2017  | 10      | Updated to Vivado 2017.1                                                                                           |
| June 2017 | 11      | Updated MiniZed to VIvado 2017.1 + Rebranding                                                                      |

# **Resources**

www.minized.org

www.microzed.org

www.picozed.org

www.zedboard.org

www.xilinx.com/zynq

www.xilinx.com/sdk

www.xilinx.com/vivado



Lab 6:12

# **Answers**

# **Experiment 1**

Was a new BSP required for this application?

A new BSP must be generated every time there is a change to the hardware platform. We named it the same, but it was new.

What is the performance increase when transferring 8192 bytes from BRAM to DDR3?
 Try again from DDR3 to DDR3? BRAM to BRAM?

#### 11x, 3x, 20x (Results may vary)

What is the performance increase when transferring 256 bytes from BRAM to DDR3?
 Try again from DDR3 to DDR3? BRAM to BRAM?

10x, 1x, 18x (Results may vary)

