

| ID | Name |  |
|----|------|--|
|    |      |  |

Assume all operations are based on 64-bit instruction operated on the Intel CPU and represent a number in a hexadecimal form unless specified.

- 1. For each of the following sentences, you are to indicate whether or not the expression always yields "**true**" or "**false**". If you write no answer you will get **o** points. If you write the right answer, you will get **+2** points. You write the wrong answer, you will get **-1** points. Justify your answer if you choose false.
  - a) Instructions are executed in an ascending order of their addresses.
  - b) Speculative execution in x86-64 always benefits instructions in terms of performance.
  - c) x86-64 honors monotonicity in computations of numbers.
  - d) The virtual address is represented in 64 bits where upper 16 bits must be set to zero.
  - e) Addresses used in programs should be chosen with care so that two addresses in different programs do not overlap each other.
  - f) Commonly used instructions tend to be smaller bytes in length than less common instructions.
  - g) A machine code views the memory as simply a large byte-addressable array.
  - h) Instructions which generate less than 8 bytes in the destination register will leave the remaining bytes unchanged.
  - i) Up to six arguments between functions can be passed via registers. Therefore, in x86-64 a function cannot pass the number of arguments more than six.
  - j) Both \$577 and 577 are treated as an immediate in the operand.
  - k) The size of register in the operand must match the size designated by the last character of the instruction.
  - l) Local variables are often kept in registers rather than stored in memory location. Hence, a pointer local variable can be in the register.
  - m) When performing a cast involving both a size change and a change of "sign" in C, the operation in the assembly should change the sign first.
  - n) The stack grows downward such that the top element of the stack has the lowest address. The stack pointer %rsp holds the value of the top stack element.
  - o) The load effect address instruction leaq can be used to generate pointers for memory reference. In addition, it can be used to compactly describe common arithmetic operations. In the second case, the destination operand must be a register.
  - p) 0x8DE0E24 is a valid virtual address for a pointer.





- q) 0x8DE0E24 is a valid virtual address for int-typed and long-typed integers.
- r) cmp, test and lea instructions set condition codes and destination registers.

```
int t1 = random(); double d1 = (double)t1;
int t2 = random(); double d2 = (double)t2;
int t3 = random(); double d3 = (double)t3;
float f2 = (float)d2;
double d4 = d2 - d1;
double d5 = (double) (t2 - t1);
double d6 = (d1 + d2) + d3; double d7 = (d1 * d2) * d3;
double d8 = d1 + (d2 + d3); double d9 = d1 * (d2 * d3);
d10 = d1 / d1; d11 = d2 / d2;
```

Do not include special values of the floating point.

- s) **f2** and **d2** are the same value.
- t) **d4** and **d5** are the same value.
- u) **d6** and **d8** are the same value.
- v) **d7** and **d9** are the same value.
- w) **d10** and **d11** are the same value.
- 2. Answer to the following question with a short answer.

```
10. xorq %rcx, %rcx
```

a) Show different instructions of the same operation as the above as many as you can.

b) In the function store\_uprod the product of x and y is 0x1234567890abcdef stored in memory at 0xFD88932E0. Show values of dest, \*dest, \*dest+1 and \*(dest+1).

```
15. (a < 0 == b < 0) && (t < 0 != a < 0) where t = a + b
```

- c) The overflow register (OF) is set according to the above C expression. Interpret the above expression.
- d) What is the primary usage for instruction test.

```
16. sarq %cl, %rax
```

e) If values on register %rax and %rcx are respectively 0xED78F3E9 and 0x11, interpret the above instruction. What is the values on the destination register after execution of the instruction.





3. Assume the following values are stored at the indicated memory addresses and registers.

| Addresses | Value | Register | Value |  |
|-----------|-------|----------|-------|--|
| 0x200     | 0xBB  | %rax     | 0x200 |  |
| 0x208     | 0xBC  | %rbx     | 0x208 |  |
| 0x210     | 0x24  | %rcx     | 0x1   |  |
| 0x218     | 0x21  | %rdx     | 0x10B |  |

Fill in the following table.

| Operand          | Value | Operand         | Value | Operand       | Value |
|------------------|-------|-----------------|-------|---------------|-------|
| (%rbx)           |       | 8(%rbx)         |       | 7(%rax, %rcx) |       |
| 0x1FC(, %rcx, 4) |       | (%rbx, %rcx, 8) |       |               |       |

| Instruction                 | Destination | Value |
|-----------------------------|-------------|-------|
| addq %rcx, (%rax)           |             |       |
| subq %rdx, 8(%rax)          |             |       |
| incq 16(%rax)               |             |       |
| imulq \$16, (%rax, %cdx, 8) |             |       |

4. Bit manipulation. Function float\_twice should return a bit-level equivalent of expression 2×f for floating point argument f. Both the argument and result are passed as unsigned integers, but they are to be interpreted as the bit-level representation of single-precision floating point values. When the argument is NaN, return that argument.

Fill the following four blanks in the code below.

```
17. unsigned float twice(unsigned uf) {
18.
     unsigned sign = uf>>31;
     unsigned exp = uf>>23 & 0xFF;
19.
20.
     unsigned frac = uf & 0x7FFFFF;
21.
     if ((a)____) {
22.
          frac = 2*frac;
23.
          if ((b)_
24.
            frac = frac & 0x7FFFFF;
25.
            exp = 1;
26.
          }
     } else if ((c)_____) {
27.
28.
          exp++;
          if ((d)____) {
29.
            frac = 0;
30.
31.
32.
33.
     return (sign << 31) | (exp << 23) | frac;
34.}
```

5. For each of the following lines of assembly language determine the appropriate instruction suffice based on the operand.

```
35. mov__ %eax, (%rsp)
36. mov__ %dx, (%rax)
37. mov__ (%rax), %dx
```





6. Consider the following assembly code

```
38. loop:
           %esi, %ecx
39.
     mov1
40.
    movl $1, %edx
41. movl $0, %eax
42. jmp
          .L2
43. .L3:
44. movq %rdi, %r8
45. andq %rdx, %r8
46. orq
           %r8, %rax
    salq %cl, %rdx
47.
48. .L2:
49. testq %rdx, %rdx
50. jne
           .L3
51. rep, ret
```

The preceding code was generated by compiling C code that had the following overall form:

```
52. long loop (long x, long n)
53. {
54.    long result = ____;
55.    long mask;
56.    for (mask = ____; mask ____; mask = ____) {
57.        result |= ___;
58.    }
59.    return result;
60. }
```

Fill in the missing parts of the C code

- a) Which registers hold program values x, n result and mask?
- b) What are the initial values of result and mask?
- c) What is the test condition for mask?
- d) How dose mask get updated?
- e) How does result get updated?
- f) Fill in all the missing parts of the above C code.

