## NATIONAL UNIVERSITY OF SINGAPORE

#### SCHOOL OF COMPUTING

# EXAMINATION FOR Semester 1 AY2010/11

## **CS2100 – COMPUTER ORGANISATION**

| Nov 2010 | Time allowed: 2 hours      |
|----------|----------------------------|
|          |                            |
|          | Your Matriculation Number: |
|          | Tour Matriculation Number. |

## **INSTRUCTIONS TO CANDIDATES**

- 1. This examination paper consists of SIX (6) questions and comprises TWENTY-ONE (21) printed pages including this page.
- 2. This is an **OPEN BOOK** examination. You may use any approved calculators but not any PDA or laptop, especially those capable of external connectivity or communication.
- 3. Answer <u>all</u> questions. Note that the full mark for each question is different.
- 4. Write your answers on *this* **QUESTION AND ANSWER SCRIPT**. Answer only in the space given. Any writing outside this space will not be considered. No other submission is allowed.
- 5. Fill in your Matriculation Number with a <u>pen</u>, <u>clearly</u> on every page of this QUESTION AND ANSWER SCRIPT.
- 6. You may use pencil to write your answers.
- 7. At the end of the examination, please check to ensure that your script has all the pages properly stapled together.
- 8. Note that when a number is written as "0xNNNN" it means that "NNNN" is in base 16.

| Total Score /10 | 0( |
|-----------------|----|
|-----------------|----|

# **QUESTION 1** (15 marks)

(1a) Encode the MIPS instruction "lui \$5, OxFEED", leaving your answer as an 8-hexadecimal digit number. (2 marks)

ANSWER:

0x3c05feed

(1b) Encode the MIPS instruction "beq \$t1, \$s0, Label", leaving your answer as an 8-hexadecimal digit number. Assume that the PC of this instruction is 0x1000 and Label is located at address 0x880. (2 marks)

## ANSWER:

Target pc = (PC + 4) + (4 \* Immed)

Immed = (0x880 - (0x1000 + 4)) / 4 = -0x1E1 = 0xFE1F (in 16 bits)

0x1130fe1f

(1c) What is the MIPS instruction that is encoded by the hexadecimal number 0x00016C42? (2 marks)



(1d) Convert following C code snippet into MIPS assembly.

```
sum = 0;
for (i=0; i<N; i++) {
    if (A[i] == i) continue;
    sum += A[i];
}</pre>
```

Note that: sum is in \$s0, address of the word (4-byte) array A is in \$a0, i is in \$t0, and N is in \$s1. (6 marks)

```
li
                $s0, 0
          li
                $t0, 0
                $t1, $t0, $s1
Loop:
          slt
         beq
                $t1, $0, Exit
                $t2, $t0, 2
          sll
                $t3, $t2, $a0
          add
                $t4, 0($t3)
          lw
                $t4, $t0, Cont
         beq
                $s0, $s0, $t4
          add
Cont:
                $t0, $t0, 1
         addi
                Loop
          j
Exit:
```

# (1e) Consider the following C code:

if (x > y) goto FARFARAWAY;

Suppose x is in \$t0, and y is in \$t1. The PC of this instruction is 0x100 and FARFARAWAY is located at address 0xEEEE1800. Give the MIPS instructions that will implement this if-statement. (3 marks)

# ANSWER:

slt \$t2, \$t1, \$t0 bne \$t2, \$0, dojump

j nojump

dojump: j FARFARAWAY

nojump: ...

## **QUESTION 2** (15 marks)

(2a) The MIPS beq/bne requires the comparison of two 32-bit quantities. If it is performed at the ALU, subtraction would be used. However, when we move it to the ID stage, we need a specialized comparator unit that compares the two quantity and outputs a single bit result indicating whether the two quantities are equal or not. There is no need for subtraction. Using basic gates, construct a circuit that will perform such a comparison. Assume that any gate has a maximum fan-in of 4 inputs. (5 marks)



(2b) The following is the finite state machine for the 2-bit branch predictor.



Implement this finite state machine (including the prediction output) using two D-flip-flops, and the standard gates. The "taken/not-taken" ("0" = "not taken", "1" = "taken") is a single bit of input. The prediction, i.e., "Predict Taken/Not Taken" is a 1-bit output. Show clearly, how you encode the 4 states and your intermediate workings, including the truth table from which you derived the implementation. You may assume that the flip-flops have a fixed clock input. (10 marks)





## **QUESTION 3** (20 marks)

(3a) Given a NULL-terminated C string str (i.e., an array of characters terminated by an element that holds the value 0) that holds a string of at most 8 hexadecimal characters, write a MIPS assembly function "int convert(str)" that converts the hexadecimal string into an integer as the function's return result. The address of str is passed as the first argument to convert. Note: the ASCII code for '0' to '9' is 48<sub>10</sub> to 57<sub>10</sub>, 'A' to 'F' is 65<sub>10</sub> to 70<sub>10</sub>, and 'a' to 'f' is 97<sub>10</sub> to 102<sub>10</sub>, respectively. If any of the characters is not in these ranges, an error status is returned by returning a '1' in \$v1. In this case, the content of \$v0 does not matter. If there is no error, then \$v0 should contain the converted value, and \$v1 should be '0'. You may use the various branching pseudo-ops for your convenience. (10 marks)

```
convert:
              $v0, 0
                            // The return result
     li
     li
              $t0, 0
                            // The index
                            // The shift amount
     li
              $t4, 4
                            // Limit
     li
              $t1, 8
Loop:
              $v0, $v0, $t4 // First iteration, $v0 = 0
     sll
              $t2, 0($a0) // str[i]
     lw
              $t3, 57
                            // 48 <= A[i] <= 57
     li
              $t2, $t3, C65
     bqt
     li
              $t3, 48
              $t2, $t3, Err
     blt
              $t2, $t2, -48
     addi
              $v0, $v0, $t2
     add
              Next
     j
C65:
              $t3, 70
                            // 65 <= A[i] <= 70
     li
              $t2, $t
$t3, 65
                   $t3, C97
     bqt
     li
              $t2, $t3, Err
     blt
              $t2, $t2, -55
     addi
              $v0, $v0, $t2
     add
              Next
     j
C97:
     li
              $t3, 102
                             // 97 <= A[i] <= 102
              $t2, $t3, Err
     bat
              $t3, 97
     li
              $t2, $t3, Err
     blt
     addi
              $t2, $t2, -87
              $v0, $v0, $t2
     add
Next:
     addi
              $t0, $t0, 1
              $t0, $t1, Loop
     blt
              $v1, 0
     li
Return:
```

| Err: | jr      | \$ra           |
|------|---------|----------------|
| EII. | li<br>j | \$v1, 1 Return |
|      |         |                |



(3b) The n factorial is defined as fac(n) = n \* fac(n-1) with fac(1) = 1, and n > 0. Write a MIPS assembly function that computes the n factorial where n is the input argument. (10 marks)

```
.text
.qlobl main
# Prompt for a non-negative integer
# and invoke the factorial function.
main:
     addi $sp, $sp, -4 # Make space on stack.
         $ra, 0($sp) # Save return address.
     SW
     la
          $a0, prompt
          $v0, 4
     li
     syscall
                         # Display prompt.
     li
          $v0, 5
                        # Get integer response.
     syscall
     move $a0, $v0 # Call factorial function.
     jal factorial
     move $a0, $v0
     li
         $v0, 1
                         # Print integer result.
     syscall
         $a0, endl
     la
     li
          $v0, 4
     syscall
                         # Print endl.
                       # Return zero.
         $v0, 0
     li
         $ra, 0($sp) # Restore return address.
                       # Restore stack pointer.
     addi $sp, $sp, 4
     jr
         $ra
factorial:
     addi $sp, $sp, -8 # Make space on stack.
         $ra, 0($sp)  # Save return address.
$v0, 1  # 0! = 1
     SW
     li
     begz $a0, zero # Special case for 0!
         $a0, 4($sp) # Save our argument.
     addi $a0, $a0, -1 # Calculate (n-1)!
         factorial # Result in v0.
     jal
     lw
         $a0, 4($sp) # Restore our argument.
     mul
         v0, a0, v0 # n! = n * (n-1)!
zero:
         $ra, 0($sp)
                        # Restore return address.
     lw
     addi $sp, $sp, 8
                        # Restore stack pointer.
          $ra # Return.
     jr
.data
prompt: .asciiz "Enter a non-negative integer: "
          .asciiz "\n"
endl:
```

# **QUESTION 4** (20 marks)

The diagram below is a simplified version of the single cycle datapath. By drawing additional components and signal lines, including possibly new control signals (which you should define), show how support for the jr ("jump register") instruction can be added.

(10 marks)



(4b) Consider the following pipelined data path at clock cycle t. (The multiplexor's inputs are labeled as per the diagrams in the box with the dotted border.) The instruction **I1**, namely **1w \$1**, **4**(**\$2**) is currently at the instruction fetch stage.



After **I1**, the following instructions enter the pipeline in order:

I2: add \$1, \$1, \$1 I3: sub \$2, \$1, \$5

**12** starts execution in the IF stage in cycle t+1, **13** starts at cycle t+2, and so on. For the cycles, what are the values of the respective signals marked by the circled letters? Assume that the instructions executing/executed prior to cycle t has no effect over the current execution (other than the default PC = PC+4). (10 marks)

| Cycle               | Signal   | Value                    | Reason                                                    |  |
|---------------------|----------|--------------------------|-----------------------------------------------------------|--|
|                     | a        | 1                        | Enable PC write                                           |  |
|                     | ь        | 1                        | Enable IF write                                           |  |
| t+1                 | ©        | 0                        | Pass on control signal                                    |  |
| <i>t</i> + 1        | <b>a</b> | 2                        | Rs of LW                                                  |  |
|                     |          |                          | Rt of LW                                                  |  |
|                     | f        | ?                        | Unable to determine – depends on the previous instruction |  |
|                     | a        | 0                        | Hazard detected. Introduce a stall.                       |  |
|                     | Ь        | 0                        | Hazard detected. Introduce a stall.                       |  |
|                     | ©        | 1                        | No-op injected.                                           |  |
|                     | <b>a</b> | 1                        | Rs of ADD                                                 |  |
| t+2                 | e        | 1                        | Rt of ADD                                                 |  |
|                     | f        | ?                        | Unable to determine – depends on the previous instruction |  |
|                     | 9        | 0                        | Rs of LW                                                  |  |
|                     | Ь        | 1                        | Immediate of LW                                           |  |
|                     | (i)      | 0                        | LW writes to Rt                                           |  |
|                     | a        | Resume instruction fetch |                                                           |  |
|                     | Ь        | 1                        | Resume instruction decode                                 |  |
| © 0 Control for ADD |          | Control for ADD          |                                                           |  |
|                     | (d)      | 1                        | Rs of ADD                                                 |  |
| t+3                 | e        | 1                        | Rt of ADD                                                 |  |
|                     | (£)      | ?                        | Unable to determine – depends on the previous instruction |  |
|                     | 9        | 0                        | No-op                                                     |  |
| h 0                 |          | 0                        | No-op                                                     |  |
|                     | (i)      | 0                        | No-op                                                     |  |
| t+4                 | а        | 1                        | Enable PC write                                           |  |
|                     | Ь        | 1                        | Enable IF write                                           |  |
|                     | ©        | 0                        | Pass on control signal of SUB                             |  |
|                     | (1)      | 1                        | Rs of SUB                                                 |  |

|                                                                                                        |     |                       | ·                               |
|--------------------------------------------------------------------------------------------------------|-----|-----------------------|---------------------------------|
|                                                                                                        | e   | 5                     | Rt of SUB                       |
| <ul> <li>f 1 Rt of LW</li> <li>g 1 Forward from WB stage</li> <li>h 3 Forward from WB stage</li> </ul> |     | 1                     | Rt of LW                        |
|                                                                                                        |     | 1                     | Forward from WB stage           |
|                                                                                                        |     | Forward from WB stage |                                 |
|                                                                                                        | í   | 1                     | ADD writes to Rd                |
|                                                                                                        | (j) | 0                     | LW data is from memory.         |
|                                                                                                        | f   | 0                     | NOP                             |
|                                                                                                        | 9   | 2                     | Forward Rs value from MEM stage |
| <i>t</i> +5                                                                                            | Ь   | 0                     | Rt of SUB                       |
|                                                                                                        | í   | 1                     | Rd of SUB                       |
|                                                                                                        | (j) | 0                     | NOP                             |
| 416                                                                                                    | f   | 1                     | Rd of ADD                       |
| t+6                                                                                                    | Ó   | 1                     | Pass on ALU result              |

# **QUESTION 5** (20 marks)

A machine with byte addresses and a word size of 32 bits and address width of 32 bits has a small 1024-block *direct-mapped* write-back cache with each block consisting of 2 words.

(5a) Propose a C/Java data structure that can be used to hold all the content of the cache. You may assume that the data type "long" holds a 4-byte quantity. (4 marks)

(5b) Using C or Java, write a function that will take a 32 bit address as an argument (typed as "long") and return a 32 bit data (again, a "long") if it is found in the cache. It sets a global (integer) flag to indicate a hit (1) or a miss (0). You do not need to concern yourself with further miss processing in the lower cache hierarchy. (8 marks)

```
int hit_flag = 0;
long read_cache(long addr) {
   int blkno, wordno;
   long tag;

   wordno = (addr >> 2) & 1;
   blkno = (addr >> 3) & 0x3FF;
   tag = addr >> 13;

   if (cache[blkno].tag == tag) { // hit
        hit_flag = 1;
        return(cache[blkno].word[wordno]);
   }
   else { // miss
        hit_flag = 0;
        return 0;
   }
}
```

(5c) Using C or Java, write a code fragment will cause a lot of *compulsory* misses in this cache. (8 marks)

# ANSWER:

The following loop will result in a lot of misses:

```
int A[huge_array_size];
for (i=0; i<some_big_N; i++) {
     A[random(i) % huge_array_size] = i;
}</pre>
```

where "random(i)" produces an integer random number between 0 and the maximum 32 bit integer.

# **QUESTION 6** (10 marks)

A machine has a physical address width of 32 bits and a virtual address width of 32 bits. The following content of a full associative 4-entry TLB:

| Valid<br>Bit | Virtual Page<br>Number | Physical Page<br>Number | Dirty | Ref | Access |
|--------------|------------------------|-------------------------|-------|-----|--------|
| 1            | 0x41081                | 0x1111                  | 1     | 20  | rw     |
| 1            | 0x6245                 | 0xDEED                  | 0     | 1   | rx     |
| 1            | 0x57C                  | 0x4AC                   | 0     | 8   | rw     |
| 0            | 0x30A2                 | 0x221                   | 1     | 9   | rw     |

(6a) Suppose an access to the memory location at virtual address 0x000AF9F4 is translated to the physical address 0x000959F4, what is the size of a page in this machine? (2 marks)

| ANSWER:  |  |
|----------|--|
| 8Kbytes. |  |
|          |  |
|          |  |
|          |  |
|          |  |

(6b) Suppose a malicious program tries to overwrite the text segment of the code by writing to the virtual page 0x6245 in the hope that the program will execute it, how would the system respond? (2 marks)

# ANSWER:

A segmentation fault will be raised as the page is not writable.

**(6c)** A file consists of 8 bytes only. The following shows its content in hexadecimal.

| File byte position | Byte content |
|--------------------|--------------|
| 0                  | 0xD0         |
| 1                  | 0xE1         |
| 2                  | 0xA2         |
| 3                  | 0xD3         |
| 4                  | 0xB4         |
| 5                  | 0xE5         |
| 6                  | 0xE6         |
| 7                  | 0xF0         |

Show how this file would be stored on 5 disk RAID level  $\underline{3}$  system employing *odd* parity. "bit[i][j]" refers to "bit j of byte i" (with '0' being the least significant bit/byte). You need to write down the position as well as the value in the answer template. (6 marks)

#### ANSWER:

| Disk 0        | Disk 1        | Disk 2        | Disk 3        | Disk 4  |
|---------------|---------------|---------------|---------------|---------|
| bit[0][0] = 0 | bit[0][1] = 0 | bit[0][2] = 0 | bit[0][3] = 0 | bit = 1 |
| bit[0][4] = 1 | bit[0][5] = 0 | bit[0][6] = 1 | bit[0][7] = 1 | bit = 0 |
| bit[1][0] = 1 | bit[1][1] = 0 | bit[1][2] = 0 | bit[1][3] = 0 | bit = 0 |
| bit[1][4] = 1 | bit[1][5] = 1 | bit[1][6] = 1 | bit[1][7] = 1 | bit = 1 |
| bit[2][0] = 0 | bit[2][1] = 1 | bit[2][2] = 0 | bit[2][3] = 0 | bit = 0 |
| bit[2][4] = 0 | bit[2][5] = 1 | bit[2][6] = 0 | bit[2][7] = 1 | bit = 1 |
| bit[3][0] = 1 | bit[3][1] = 1 | bit[3][2] = 0 | bit[3][3] = 0 | bit = 1 |
| bit[3][4] = 1 | bit[3][5] = 0 | bit[3][6] = 1 | bit[3][7] = 1 | bit = 0 |
| bit[4][0] = 0 | bit[4][1] = 0 | bit[4][2] = 1 | bit[4][3] = 0 | bit = 0 |
| bit[4][4] = 1 | bit[4][5] = 1 | bit[4][6] = 0 | bit[4][7] = 1 | bit = 0 |
| bit[5][0] = 1 | bit[5][1] = 0 | bit[5][2] = 1 | bit[5][3] = 0 | bit = 1 |
| bit[5][4] = 0 | bit[5][5] = 1 | bit[5][6] = 1 | bit[5][7] = 1 | bit = 0 |
| bit[6][0] = 0 | bit[6][1] = 1 | bit[6][2] = 1 | bit[6][3] = 0 | bit = 1 |
| bit[6][4] = 0 | bit[6][5] = 1 | bit[6][6] = 1 | bit[6][7] = 1 | bit = 0 |
| bit[7][0] = 1 | bit[7][1] = 1 | bit[7][2] = 1 | bit[7][3] = 0 | bit = 0 |
| bit[7][4] = 1 | bit[7][5] = 1 | bit[7][6] = 1 | bit[7][7] = 1 | bit = 1 |

=== END OF PAPER ====