

# ARM®-based 32-bit Cortex®-M4F MCU, 64 to 256 KB Flash, sLib, 15 timers, 1 ADC, 18 communication interfaces (2 CAN and 1 OTGFS)

#### **Features**

#### ■ Core: ARM® 32-bit Cortex®-M4F CPU

- 150 MHz maximum frequency, with a memory protection unit (MPU), single-cycle multiplication and hardware division
- Floating point unit (FPU)
- DSP instructions

#### **■** Memories

- 64 to 256 Kbytes of Flash memory
- 20 Kbytes of boot memory used as a Bootloader or as a general instruction/data memory (one-time-configurable)
- sLib: configurable part of main Flash as a library area with code executable but secured, non-readable
- Up to 48 Kbytes of SRAM
- External memory controller (XMC) with 16bit data bus supporting multiplexed PSRAM and NOR memories

# XMC as LCD parallel interface, 8080/6800 modes

#### ■ Power control (PWC)

- 2.4 to 3.6 V supply
- Power on reset (POR), low voltage reset (LVR), and power voltage monitoring (PVM)
- Low power modes: Sleep, Deepsleep, and Standby modes
- 20x 32-bit battery powered registers (BPR)

#### ■ Clock and reset management (CRM)

- 4 to 25 MHz crystal oscillator (HEXT)
- 48 MHz internal factory-trimmed high speed clock (HICK),  $\pm 1$  % accuracy at  $T_A$  = 25 °C and  $\pm 2.5$  % accuracy at  $T_A$  = -40 to  $\pm 1.05$  °C, with automaitc clock calibration (ACC)
- 32 kHz crystal oscillator (LEXT)
- Low speed internal clock (LICK)

#### Analog

- 1x 12-bit 5.33 MSPS A/D converter, up to 24 external input channels; 12/10/8/6-bit resolution, hardware over-sampling up to equivalent 16-bit resolution
- Temperature sensor (V<sub>TS</sub>), internal reference voltage (V<sub>INTRV</sub>)
- 2x 12-bit D/A converters

#### ■ DMA:

 2 x 7-channel DMA controllers with flexible mapping capability

#### ■ Up to 87 fast GPIOs

- All mappable on 16 external interrupts (EXINT)
- Almost all 5 V-tolerant

#### ■ Up to 15 timers (TMR)

- 1x 16-bit 7-channel motor control PWM advanced timer with dead-time generator and emergency brake
- Up to 8x 16-bit + 1x 32-bit general-purpose timers, each with up to 4 IC/OC/PWM or pulse counter and quadrature encoder input
- 2x 16-bit basic timers
- 2x watchdog timers (general WDT and windowed WWDT)
- SysTick timer: a 24-bit downcounter

# ■ ERTC: enhanced RTC with auto-wakeup, alarm, subsecond accuracy, and hardware calendar, with calibration feature

#### ■ Up to 18 communication interfaces

- Up to 3x I<sup>2</sup>C interfaces (SMBus/PMBus)
- Up to 3x SPI interfaces (36 Mbit/s), all with multiplexed half-duplex I<sup>2</sup>S; 2x half-duplex I<sup>2</sup>S combined for full-duplex mode
- Up to 8x USART interfaces support master synchronization SPI and modem control, ISO7816 interface, LIN, IrDA, and RS485 driver enable, TX/RX swap
- Up to 2x CAN interfaces (2.0B Active), each with dedicated 256-byte buffer
- OTGFS controller with on-chip PHY, dedicated 1280-byte buffer, supporting crystal-less in device mode
- Infrared transmitter (IRTMR)

#### ■ CRC calculation unit

■ 96-bit unique ID (UID)

#### ■ Debug mode

- SWD and JTAG interfaces
- Operating temperatures: -40 to +105 °C

2025.1.17 1 Rev 2.03



#### ■ Packages

- LQFP100 14 x 14 mm
- LQFP64 10 x 10 mm
- LQFP64 7 x 7 mm
- LQFP48 7 x 7 mm
- QFN48 6 x 6 mm
- QFN36 6 x 6 mm
- QFN32 4 x 4 mm

**Table 1. Device summary** 

| Flash      | Part number                                                                                                   |  |  |  |  |  |  |  |  |
|------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 256 Kbytes | AT32F423VCT7, AT32F423RCT7,<br>AT32F423RCT7-7, AT32F423CCT7,<br>AT32F423CCU7, AT32F423TCU7,<br>AT32F423KCU7-4 |  |  |  |  |  |  |  |  |
| 128 Kbytes | AT32F423VBT7, AT32F423RBT7,<br>AT32F423RBT7-7, AT32F423CBT7,<br>AT32F423CBU7, AT32F423TBU7,<br>AT32F423KBU7-4 |  |  |  |  |  |  |  |  |
| 64 Kbytes  | AT32F423V8T7, AT32F423R8T7,<br>AT32F423R8T7-7, AT32F423C8T7,<br>AT32F423C8U7, AT32F423T8U7,<br>AT32F423K8U7-4 |  |  |  |  |  |  |  |  |



# Contents

| Des  | criptions                                                           | 10 |
|------|---------------------------------------------------------------------|----|
| Fun  | ctionality overview                                                 | 13 |
| 2.1  | ARM®Cortex®-M4F                                                     | 13 |
| 2.2  | Memory                                                              | 13 |
|      | 2.2.1 Flash memory                                                  | 13 |
|      | 2.2.2 Memory protection unit (MPU)                                  | 13 |
|      | 2.2.3 SRAM                                                          | 13 |
|      | 2.2.4 External memory controller (XMC)                              | 13 |
| 2.3  | Interrupts                                                          | 14 |
|      | 2.3.1 Nested vectored interrupt controller (NVIC)                   | 14 |
|      | 2.3.2 External interrupts (EXINT)                                   | 14 |
| 2.4  | Power control (PWC)                                                 | 14 |
|      | 2.4.1 Power supply schemes                                          | 14 |
|      | 2.4.2 Reset and power voltage monitoring (POR / LVR / PVM)          | 14 |
|      | 2.4.3 Voltage regulator (LDO)                                       | 14 |
|      | 2.4.4 Low-power modes                                               | 15 |
| 2.5  | Boot modes                                                          | 15 |
| 2.6  | Clocks                                                              | 16 |
| 2.7  | General-purpose inputs / outputs (GPIOs)                            | 16 |
| 2.8  | Direct Memory Access Controller (DMA)                               | 17 |
| 2.9  | Timers (TMR)                                                        | 17 |
|      | 2.9.1 Advanced timer (TMR1)                                         | 18 |
|      | 2.9.2 General-purpose timers (TMR2~4 and TMR9~14)                   | 18 |
|      | 2.9.3 Basic timers (TMR6 and TMR7)                                  | 19 |
|      | 2.9.4 SysTick timer                                                 | 19 |
| 2.10 | Watchdog (WDT)                                                      | 19 |
| 2.11 | Window watchdog (WWDT)                                              | 19 |
| 2.12 | Enhanced real-time clock (ERTC) and battery powered registers (BPR) |    |
| 2.13 | Communication interfaces                                            |    |
|      | 2.13.1 Serial peripheral interface (SPI)                            |    |
|      | 2.13.2 Inter-integrated sound interface (I <sup>2</sup> S)          |    |
|      | . ,                                                                 |    |

|   |       | 2.13.3   | Universal synchronous / asynchronous receiver transmitter (USART) | 21 |
|---|-------|----------|-------------------------------------------------------------------|----|
|   |       | 2.13.4   | Inter-integrated-circuit interface (I <sup>2</sup> C)             | 21 |
|   |       | 2.13.5   | Controller area network (CAN)                                     | 21 |
|   |       | 2.13.6   | Universal serial bus On-The-Go full-speed (OTGFS)                 | 22 |
|   |       | 2.13.7   | Infrared transmitter (IRTMR)                                      | 22 |
|   | 2.14  | Cyclic   | redundancy check (CRC) calculation unit                           | 22 |
|   | 2.15  | Analog   | g-to-digital converter (ADC)                                      | 22 |
|   |       | 2.15.1   | Temperature sensor (V <sub>TS</sub> )                             | 23 |
|   |       | 2.15.2   | Internal reference voltage (V <sub>INTRV</sub> )                  | 23 |
|   | 2.16  | Digital- | -to-analog converter (DAC)                                        | 23 |
|   | 2.17  | Serial   | wire debug (SWD)/JTAG debug port                                  | 24 |
| 3 | Pin f | unctio   | nal definitions                                                   | 25 |
| 4 | Elec  | trical c | haracteristics                                                    | 35 |
|   | 4.1   | Test co  | onditions                                                         | 35 |
|   |       | 4.1.1    | Minimum and maximum values                                        | 35 |
|   |       | 4.1.2    | Typical values                                                    | 35 |
|   |       | 4.1.3    | Typical curves                                                    | 35 |
|   |       | 4.1.4    | Power supply scheme                                               | 35 |
|   | 4.2   | Absolu   | ıte maximum values                                                | 36 |
|   |       | 4.2.1    | Ratings                                                           | 36 |
|   |       | 4.2.2    | Electrical sensitivity                                            | 37 |
|   | 4.3   | Specif   | ications                                                          | 38 |
|   |       | 4.3.1    | General operating conditions                                      | 38 |
|   |       | 4.3.2    | Operating conditions at power-up / power-down                     | 38 |
|   |       | 4.3.3    | Embedded reset and power control block characteristics            | 39 |
|   |       | 4.3.4    | Memory characteristics                                            | 40 |
|   |       | 4.3.5    | Supply current characteristics                                    | 40 |
|   |       | 4.3.6    | External clock source characteristics                             | 48 |
|   |       | 4.3.7    | Internal clock source characteristics                             | 52 |
|   |       | 4.3.8    | PLL characteristics                                               | 53 |
|   |       | 4.3.9    | Wakeup time from low-power mode                                   | 53 |
|   |       | 4.3.10   | EMC characteristics                                               | 54 |
|   |       | 4.3.11   | GPIO port characteristics                                         | 55 |



| 7 | Doc  | cument revision history                                                 | 91 |
|---|------|-------------------------------------------------------------------------|----|
| 6 | Part | t numbering                                                             | 90 |
|   | 5.9  | Thermal characteristics                                                 | 89 |
|   | 5.8  | Device marking                                                          | 88 |
|   | 5.7  | QFN32 – 4 x 4 mm                                                        | 86 |
|   | 5.6  | QFN36 – 6 x 6 mm                                                        | 84 |
|   | 5.5  | QFN48 – 6 x 6 mm                                                        | 82 |
|   | 5.4  | LQFP48 – 7 x 7 mm                                                       | 80 |
|   | 5.3  | LQFP64 – 7 x 7 mm                                                       | 78 |
|   | 5.2  | LQFP64 – 10 x 10 mm                                                     | 76 |
|   | 5.1  | LQFP100 – 14 x 14 mm                                                    | 74 |
| 5 | Pac  | kage information                                                        | 74 |
|   |      | 4.3.22 12-bit DAC specifications                                        | 73 |
|   |      | 4.3.21 Temperature sensor (V <sub>TS</sub> ) characteristics            |    |
|   |      | 4.3.20 Internal reference voltage (V <sub>INTRV</sub> ) characteristics |    |
|   |      | 4.3.19 12-bit ADC characteristics                                       | 68 |
|   |      | 4.3.18 OTGFS characteristics                                            | 67 |
|   |      | 4.3.17 I <sup>2</sup> C characteristics                                 | 66 |
|   |      | 4.3.16 I <sup>2</sup> S characteristics                                 | 65 |
|   |      | 4.3.15 SPI characteristics                                              | 63 |
|   |      | 4.3.14 TMR timer characteristics                                        | 63 |
|   |      | 4.3.13 XMC characteristics                                              |    |
|   |      | 4.3.12 NRST pin characteristics                                         | 57 |



# List of tables

| Table 1. Device summary                                                           | 2  |
|-----------------------------------------------------------------------------------|----|
| Table 2. AT32F423 features and peripheral counts                                  | 11 |
| Table 3. Part numbers and pin configurations for bootloader                       | 16 |
| Table 4. Timer feature comparison                                                 | 17 |
| Table 5. USART feature comparison                                                 | 21 |
| Table 6. AT32F423 series pin definitions                                          | 29 |
| Table 7. Voltage characteristics                                                  | 36 |
| Table 8. Current characteristics                                                  | 36 |
| Table 9. Temperature characteristics                                              | 36 |
| Table 10. ESD values                                                              | 37 |
| Table 11. Latch-up values                                                         | 37 |
| Table 12. General operating conditions                                            | 38 |
| Table 13. Operating conditions at power-up/power-down                             | 38 |
| Table 14. Embedded reset characteristics                                          | 39 |
| Table 15. Programmable voltage monitoring characteristics                         | 39 |
| Table 16. Flash memory characteristics                                            | 40 |
| Table 17. Flash memory endurance and data retention                               | 40 |
| Table 18. Typical current consumption in Run mode                                 | 41 |
| Table 19. Typical current consumption in Sleep mode                               | 42 |
| Table 20. Maximum current consumption in Run mode                                 | 43 |
| Table 21. Maximum current consumption in Sleep mode                               | 44 |
| Table 22. Typical and maximum current consumptions in Deepsleep and Standby modes | 45 |
| Table 23. Peripheral current consumption                                          | 47 |
| Table 24. HEXT 4 ~ 25 MHz crystal characteristics                                 | 48 |
| Table 25. HEXT external source characteristics                                    | 49 |
| Table 26. LEXT 32.768 kHz crystal characteristics                                 | 50 |
| Table 27. LEXT external source characteristics                                    | 51 |
| Table 28. HICK clock characteristics                                              | 52 |
| Table 29. LICK clock characteristics                                              | 52 |
| Table 30. PLL characteristics                                                     | 53 |
| Table 31. Low-power mode wakeup time                                              | 53 |
| Table 32. EMS characteristics                                                     | 54 |
| Table 33. GPIO static characteristics                                             | 55 |
| Table 34. Output voltage characteristics                                          | 56 |



| Table 35. Input AC characteristics                                                   | 56 |
|--------------------------------------------------------------------------------------|----|
| Table 36. NRST pin characteristics                                                   | 57 |
| Table 37. Asynchronous multiplexed PSRAM/NOR read timings                            | 58 |
| Table 38. Asynchronous multiplexed PSRAM/NOR write timings                           | 59 |
| Table 39. Synchronous multiplexed PSRAM/NOR read timings                             | 60 |
| Table 40. Synchronous multiplexed PSRAM write timings                                | 62 |
| Table 41. TMR timer characteristics                                                  | 63 |
| Table 42. SPI characteristics                                                        | 63 |
| Table 43. I <sup>2</sup> S characteristics                                           | 65 |
| Table 44. OTGFS startup time                                                         | 67 |
| Table 45. OTGFS DC electrical characteristics                                        | 67 |
| Table 46. OTGFS electrical characteristics                                           | 67 |
| Table 47. ADC characteristics                                                        | 68 |
| Table 48. R <sub>AIN</sub> max when f <sub>ADC</sub> = 80 MHz                        | 69 |
| Table 49. ADC accuracy                                                               | 69 |
| Table 50. Internal reference voltage characteristics                                 | 71 |
| Table 51. Temperature sensor characteristics                                         | 72 |
| Table 52. DAC characteristics                                                        | 73 |
| Table 53. LQFP100 – 14 x 14 mm 100 pin low-profile quad flat package mechanical data | 75 |
| Table 54. LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package mechanical data   | 77 |
| Table 55. LQFP64 – 7 x 7 mm 64 pin low-profile quad flat package mechanical data     | 79 |
| Table 56. LQFP48– 7 x 7 mm 48 pin low-profile quad flat package outline              | 81 |
| Table 57. QFN48 – 6 x 6 mm 48 pin quad flat no-leads package mechanical data         | 83 |
| Table 58. QFN36 – 6 x 6 mm 36 pin quad flat no-leads package mechanical data         | 85 |
| Table 59. QFN32 – 4 x 4 mm 32 pin quad flat no-leads package mechanical data         | 87 |
| Table 60. Package thermal characteristics                                            | 89 |
| Table 61. AT32F423 series part numbering                                             | 90 |
| Table 62. Document revision history                                                  | 91 |



# List of figures

| Figure 1. AT32F423 LQFP100 pinout                                                                                                  | . 25 |
|------------------------------------------------------------------------------------------------------------------------------------|------|
| Figure 2. AT32F423 LQFP64 pinout                                                                                                   | . 26 |
| Figure 3. AT32F423 LQFP48 pinout                                                                                                   | . 26 |
| Figure 4. AT32F423 QFN48 pinout                                                                                                    | . 27 |
| Figure 5. AT32F423 QFN36 pinout                                                                                                    | . 27 |
| Figure 6. AT32F423 QFN32 pinout                                                                                                    | . 28 |
| Figure 7. Power supply scheme                                                                                                      | . 35 |
| Figure 8. Power-on reset and low voltage reset waveform                                                                            | . 39 |
| Figure 9. Typical current consumption in Deepsleep mode with LDO 1.2 V in normal mode vs. temperature at different $V_{\text{DD}}$ | .45  |
| Figure 10. Typical current consumption in Deepsleep mode with LDO in extra low-power mode                                          | VS.  |
| temperature at different V <sub>DD</sub>                                                                                           | .46  |
| Figure 11. Typical current consumption in Standby mode vs. temperature at different V <sub>DD</sub>                                | . 46 |
| Figure 12. HEXT typical application with an 8 MHz crystal                                                                          | . 49 |
| Figure 13. High-speed external source AC timing diagram                                                                            | . 49 |
| Figure 14. LEXT typical application with a 32.768 kHz crystal                                                                      | . 50 |
| Figure 15. Low-speed external source AC timing diagram                                                                             | . 51 |
| Figure 16. HICK clock frequency accuracy vs. temperature                                                                           | . 52 |
| Figure 17. Recommended NRST pin protection                                                                                         | . 57 |
| Figure 18. Asynchronous multiplexed PSRAM/NOR read waveforms                                                                       | . 58 |
| Figure 19. Asynchronous multiplexed PSRAM/NOR write waveforms                                                                      | . 59 |
| Figure 20. Synchronous multiplexed PSRAM/NOR read waveforms                                                                        | .61  |
| Figure 21. Synchronous multiplexed PSRAM write waveforms                                                                           | . 62 |
| Figure 22. SPI timing diagram – slave mode and CPHA = 0                                                                            | . 64 |
| Figure 23. SPI timing diagram – slave mode and CPHA = 1                                                                            | . 64 |
| Figure 24. SPI timing diagram – master mode                                                                                        | . 64 |
| Figure 25. I <sup>2</sup> S slave timing diagram (Philips protocol)                                                                | . 65 |
| Figure 26. I <sup>2</sup> S master timing diagram (Philips protocol)                                                               | . 66 |
| Figure 27. OTGFS timings: definition of data signal rise and fall time                                                             | . 67 |
| Figure 28. ADC accuracy characteristics.                                                                                           | .70  |
| Figure 29. Typical connection diagram using the ADC                                                                                | .70  |
| Figure 30. Power supply and reference decoupling (for packages with external V <sub>REF+</sub> pin)                                | .71  |
| Figure 31. Power supply and reference decoupling (for packages without V <sub>REF+</sub> pin)                                      | .71  |
| Figure 32. V <sub>TS</sub> vs. temperature                                                                                         | .72  |



| Figure 33. LQFP100 – 14 x 14 mm 100 pin low-profile quad flat package outline | 74 |
|-------------------------------------------------------------------------------|----|
| Figure 34. LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline   | 76 |
| Figure 35. LQFP64 – 7 x 7 mm 64 pin low-profile quad flat package outline     | 78 |
| Figure 36. LQFP48 – 7 x 7 mm 64 pin low-profile quad flat package outline     | 80 |
| Figure 37. QFN48 – 6 x 6 mm 48 pin quad flat no-leads package outline         | 82 |
| Figure 38. QFN36 – 6 x 6 mm 36 pin quad flat no-leads package outline         | 84 |
| Figure 39. QFN32 – 4 x 4 mm 32 pin quad flat no-leads package outline         | 86 |
| Figure 40. Marking example                                                    | 88 |



## 1 Descriptions

The AT32F423 series is based on the high-performance ARM®Cortex®-M4F 32-bit RISC core operating at a frequency of up to 150 MHz. The Cortex®-M4F core features a Floating Point Unit (FPU) single precision supporting all ARM® single-precision data processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) that enhances application security.

The AT32F423 incorporates high-speed on-chip memories, including up to 256 Kbytes of Flash memory, 48 Kbytes of SRAM, and 20 Kbytes of boot memory that can be used as a Bootloader or as a general instruction/data memory (one-time-configurable) to achieve the maximum of 256+20 Kbytes. Any block of the embedded Flash memory can be protected by the "sLib" (security library), functioning as a security area with code-executable only. In addition, the AT32F423 device includes a high-level memory extension: an external memory controller (XMC).

The AT32F423 offers one 12-bit ADC, two 12-bit DACs, eight general-purpose 16-bit timers plus one general-purpose 32-bit timer, two basic timers, one advanced timer and one low-power ERTC. It also features standard and advanced communication interfaces: up to three I<sup>2</sup>Cs, three SPIs (multiplexed as I<sup>2</sup>Ss), eight USARTs, two CANs, an OTGFS, and infrared transmitter.

The AT32F423 operates in the -40 to +105 °C temperature range, from a 2.4 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power application.

The AT32F423 offers devices in different package types. They are pin-to-pin, software and functionally compatible throughout the AT32F423 series, except that the configurations of peripherals are not fully identical depending on the package types.



Table 2. AT32F423 features and peripheral counts

|                          | Table 2. Al 32F423 features and peripheral counts |     |          |      |                      |     |    |                      |              |    |          |              |    |                      |                  |                      |     |                  |       |     |              |    |  |
|--------------------------|---------------------------------------------------|-----|----------|------|----------------------|-----|----|----------------------|--------------|----|----------|--------------|----|----------------------|------------------|----------------------|-----|------------------|-------|-----|--------------|----|--|
|                          | Part number                                       |     | 2F423xx  | U7-4 | AT32F423xxU7         |     |    | AT3                  | AT32F423xxU7 |    |          | AT32F423xxT7 |    |                      | AT32F423xxT7-7   |                      |     | AT32F423xxT7     |       |     | AT32F423xxT7 |    |  |
| Part number              |                                                   | КС  | КВ       | K8   | тс                   | ТВ  | Т8 | СС                   | СВ           | C8 | СС       | СВ           | C8 | RC                   | RB               | R8                   | RC  | RB               | R8    | VC  | VB           | V8 |  |
| Frequency (MHz)          |                                                   |     |          |      |                      |     |    |                      |              |    |          | 150          |    |                      |                  |                      |     |                  |       |     |              |    |  |
| Flash (KB)               |                                                   | 256 | 128      | 64   | 256                  | 128 | 64 | 256                  | 128          | 64 | 256      | 128          | 64 | 256                  | 128              | 64                   | 256 | 128              | 64    | 256 | 128          | 64 |  |
|                          | SRAM (KB)                                         | 48  | 48       | 32   | 48                   | 48  | 32 | 48                   | 48           | 32 | 48       | 48           | 32 | 48                   | 48               | 32                   | 48  | 48               | 32    | 48  | 48           | 32 |  |
|                          | XMC                                               |     | -        |      |                      | -   |    |                      | -            |    |          | -            |    |                      | 1 <sup>(1)</sup> |                      |     | 1 <sup>(1)</sup> |       |     | 1            |    |  |
|                          | Advanced                                          |     | 1        |      |                      | 1   |    |                      | 1            |    |          | 1            |    |                      | 1                |                      |     | 1                |       |     | 1            |    |  |
|                          | 32-bit general-purpose                            |     | 1        |      |                      | 1   |    |                      | 1            |    | 1        |              |    |                      | 1                |                      |     | 1                |       |     | 1            |    |  |
|                          | 16-bit general-purpose                            |     | 8        |      | 8                    |     |    | 8                    |              |    | 8        |              |    | 8                    |                  |                      | 8   |                  |       | 8   |              |    |  |
| Timers                   | Basic                                             | 2   |          |      | 2                    |     |    | 2                    |              |    | 2        |              |    | 2                    |                  |                      | 2   |                  |       | 2   |              |    |  |
| Ë                        | SysTick                                           |     | 1        |      |                      | 1   |    |                      | 1            |    |          | 1            |    |                      | 1                |                      |     | 1                |       |     | 1            |    |  |
|                          | WDT                                               |     | 1        |      | 1                    |     |    | 1                    |              |    | 1        |              |    | 1                    |                  |                      | 1   |                  |       | 1   |              |    |  |
|                          | WWDT                                              | 1   |          |      | 1                    |     |    | 1                    |              |    | 1        |              |    | 1                    |                  |                      | 1   |                  |       | 1   |              |    |  |
|                          | ERTC                                              |     | 1        |      |                      | 1   |    |                      | 1            |    |          | 1            |    |                      | 1                |                      |     | 1                |       |     | 1            |    |  |
|                          | I <sup>2</sup> C                                  |     | 3        |      |                      | 3   |    | 3                    |              |    | 3        |              |    | 3                    |                  |                      |     | 3                |       |     | 3            |    |  |
| faces                    | SPI <sup>(2)</sup>                                |     | 3        |      |                      | 3   |    | 3                    |              |    | 3        |              |    | 3                    |                  |                      |     | 3                |       |     | 3            |    |  |
| interi                   | I <sup>2</sup> S (half duplex) (2)(3)             |     | 3        |      |                      | 3   |    |                      | 3            |    | 3        |              |    | 3                    |                  |                      |     | 3                |       | 3   |              |    |  |
| Communication interfaces | USART + UART                                      |     | 4 + 3(4) |      | 4 + 3 <sup>(4)</sup> |     |    | 4 + 3 <sup>(4)</sup> |              |    | 4 + 3(4) |              |    | 5 + 3 <sup>(5)</sup> |                  | 5 + 3 <sup>(5)</sup> |     |                  | 8 + 0 |     |              |    |  |
| munic                    | CAN                                               |     | 2        |      | 2                    |     | 2  |                      |              | 2  |          | 2            |    |                      | 2                |                      |     | 2                |       |     |              |    |  |
| Com                      | OTGFS                                             |     | 1        |      | 1                    |     | 1  |                      |              | 1  |          | 1            |    |                      | 1                |                      |     | 1                |       |     |              |    |  |
|                          | IRTMR                                             |     | 1        |      |                      | 1   |    |                      | 1            |    | 1        |              |    | 1                    |                  |                      | 1   |                  |       |     | 1            |    |  |



|      | Part number                    |  | 2F423xx         | U7-4 | AT32F423xxU7 |                   |    | AT32F423xxU7      |                   |    | AT32F423xxT7 |                 |    | AT32F423xxT7-7 |                  |    | AT32F423xxT7 |                    |    | AT32F423xxT7 |                 |    |
|------|--------------------------------|--|-----------------|------|--------------|-------------------|----|-------------------|-------------------|----|--------------|-----------------|----|----------------|------------------|----|--------------|--------------------|----|--------------|-----------------|----|
|      |                                |  | KB              | K8   | тс           | ТВ                | Т8 | СС                | СВ                | C8 | СС           | СВ              | C8 | RC             | RB               | R8 | RC           | RB                 | R8 | VC           | VB              | V8 |
| D    | 12-bit ADC<br>numbers/external |  |                 |      | 1            |                   |    |                   | 1                 |    | 1            |                 | 1  |                | 1                |    | 1            |                    |    |              |                 |    |
| nalo | numbers/external channels      |  |                 |      | 11           |                   |    | 17                |                   |    | 17           |                 |    | 23             |                  |    | 23           |                    |    | 24           |                 |    |
| P    | 12-bit DAC                     |  | 2               |      | 2 2          |                   |    |                   | 2                 |    |              | 2               |    |                | 2                |    |              | 2                  |    |              |                 |    |
|      | GPIO                           |  | 27              |      |              | 29                |    |                   | 39                |    | 39           |                 |    | 53             |                  |    | 53           |                    |    | 87           |                 |    |
| Op   | Operating temperatures         |  |                 |      |              |                   |    | -40 °C to +105 °C |                   |    |              |                 |    |                |                  |    |              |                    |    |              |                 |    |
|      | Packages                       |  | QFN32<br>x 4 mr |      |              | QFN36<br>3 x 6 mr |    |                   | QFN48<br>3 x 6 mr |    |              | QFP48<br>x 7 mn |    |                | .QFP64<br>x 7 mn |    |              | _QFP64<br>0 x 10 m |    |              | QFP10<br>x 14 m | -  |

- For LQFP64 package, XMC only supports the 8-bit mode LCD panel.
   Half-duplex I<sup>2</sup>S shares the same pin with SPI
   Two half-duplex I<sup>2</sup>S can be configured by hardware to achieve full-duplex I<sup>2</sup>S function.
   For 48-pin packages and smaller, USART8 is not available, and USART5/6/7 can only be used as UART for no CK pinout.
   For 64-pin packages, USART5/7/8 can only be used as UART for no CK pinout.



# 2 Functionality overview

#### 2.1 ARM®Cortex®-M4F

The ARM®Cortex®-M4F processor is the latest generation of ARM® processor for embedded systems. It is a 32-bit RISC high-performance processor that features exceptional code efficiency, outstanding computational performance and advanced response to interrupts. The processor supports a set of DSP instructions that enable efficient signal processing and complex algorithm execution. Its single-precision FPU (Floating Point Unit) speeds up floating point calculation while avoiding saturation.

## 2.2 Memory

## 2.2.1 Flash memory

Up to 256 Kbytes of embedded Flash memory s available for storing programs and data. Any part of the embedded Flash memory can be protected by "sLib" (security library), a security area that is code-executable only but non-readable. "sLib" is a mechanism designed to protect the intelligence of solution venders and facilitate the second-level development by customers.

There is another 20-Kbyte boot memory in which the bootloader is stored. If it is not needed, this boot memory can be used as a general instruction/data memory (one-time-configurable), instead. It can be used to achieve the maximum of 256+20 Kbytes of Flash memory.

A User System Data block is included, which is used to configure hardware operations such as access/erase/write protection and watchdog self-enable. User System Data allows the independent configuration of Flash memory erase/write and access protection. The access protection is divided into low-level and high-level protections.

## 2.2.2 Memory protection unit (MPU)

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area consists of up to 8 protected areas that can further be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The MPU is especially suited to the applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system).

#### 2.2.3 **SRAM**

Up to 48 Kbytes of on-chip SRAM (read/write) is accessible at CPU clock speed with 0 wait state.

## 2.2.4 External memory controller (XMC)

The AT32F423 device embeds an external memory controller (XMC). It has three Chip Select outputs supporting the following devices: multiplexed PSRAM and NOR memory.

Main features:

- Write buffer
- Code execution from external memory of the multiplexed PSRAM/NOR

The XMC can be configured to interface with many graphic LCD controllers. It supports the Intel



8080 and Motorola 6800 modes.

## 2.3 Interrupts

## 2.3.1 Nested vectored interrupt controller (NVIC)

The AT32F423 embeds a nested vectored interrupt controller that is able to manage 16 priority levels and handle maskable interrupt channels plus the 16 interrupt lines of the Cortex<sup>®</sup>-M4F. This hardware block provides flexible interrupt management features with minimal interrupt latency.

## 2.3.2 External interrupts (EXINT)

The external interrupt (EXINT), which is connected directly to NVIC, consists of 25 edge-detector lines used to generate interrupt requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The external interrupt lines connect up to 16 GPIOs.

## 2.4 Power control (PWC)

#### 2.4.1 Power supply schemes

- V<sub>DD</sub> = 2.4~3.6 V: power supply for GPIOs and the internal blocks such as ERTC, external 32 kHz crystal (LEXT), battery-powered register (BPR) and voltage regulator (LDO), provided externally via V<sub>DD</sub> pins
- V<sub>DDA</sub> = 2.4~3.6 V: power supply for ADC and DAC. V<sub>DDA</sub> and V<sub>SSA</sub> must be the same voltage potential as V<sub>DD</sub> and V<sub>SS</sub>, respectively, provided externally V<sub>DDA</sub> via pins

## 2.4.2 Reset and power voltage monitoring (POR / LVR / PVM)

The device has an integrated power-on reset (POR) and low voltage reset (LVR) circuitry. It is always active and allows proper operation starting from 2.4 V. The device remains in reset mode when  $V_{DD}$  goes below a specified threshold ( $V_{LVR}$ ), without the need for an external reset circuit.

The device embeds a power voltage monitor (PVM) that monitors the  $V_{DD}$  power supply and compares it to the  $V_{PVM}$  threshold. An interrupt is generated when  $V_{DD}$  drops below the  $V_{PVM}$  threshold or when  $V_{DD}$  rises above the  $V_{PVM}$  threshold. The PVM is enabled by software.

## 2.4.3 Voltage regulator (LDO)

The LDO has three operating modes: normal, low-power, and power down.

- Normal mode: used in Run/Sleep mode or in Deepsleep mode;
- Low-power mode: used in Deepsleep mode;
- Power down mode: used in Standby mode. The regulator LDO output is in high impedance and the kernel circuitry is powered down, and the contents of the registers and SRAM are lost.

This LDO operates always in normal mode after chip reset.

LDO output voltage is software configurable, including 1.3 V and 1.1 V in addition to default 1.2 V, so as to ensure the best trade-off between good performance and power consumption. *Table 12* shows the maximum AHB and APB clock frequencies corresponding to different LDO voltages. Therefore, it is highly advised for users to follow AT32F423 reference manual to perform LDO voltage switching and system clock configuration.



#### 2.4.4 Low-power modes

The AT32F423 supports three low-power modes:

Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

Deepsleep mode

Deepsleep mode achieves low-power consumption while keeping the content of SRAM and registers. All clocks in the LDO power domain are stopped, disabling the PLL, the HICK clock and the HEXT crystal. The voltage regulator (LDO) can also be put in normal or low-power mode.

The device can be woken up from Deepsleep mode by any of the EXINT line. The EXINT line source can be one of the 16 external lines, the PVM output, an ERTC alarm, wakeup, tamper, time stamp event, or OTG wakeup signal.

Standby mode

The Standby mode is used to acquire the lowest power consumption. The internal LDO is switched off so that the entire LDO power domain is powered down. The PLL, the HICK clock and the HEXT crystal are also switched off. After entering Standby mode, SRAM and register contents are lost except for ERTC and BPR registers and standby circuitry.

The device exits Standby mode when an external reset (NRST pin), a WDT reset, a rising edge on the WKUPx pin, or an ERTC alarm/wakeup/tamper/timestamp occurs.

Note: The ERTC and the corresponding clock sources are not stopped by entering Deepsleep or Standby mode. WDT depends on the User System Data settings.

#### 2.5 Boot modes

At startup, BOOT0 pin and nBOOT1 bit in the User System Data are used to select one of three boot options:

- Boot from Flash memory;
- Boot from boot memory;
- Boot from embedded SRAM.

The bootloader is stored in the boot memory. It is used to reprogram the Flash memory through USART1, USART2, USART3 or OTGFS1 (crystal-less support). *Table 3* provides the pin configurations for bootloader.



| Peripherals | Part number                                | Pins            |
|-------------|--------------------------------------------|-----------------|
| LICADT4     | All                                        | PA9: USART1_TX  |
| USART1      | All                                        | PA10: USART1_RX |
|             | AT32F423VxT7                               | PD5: USART2_TX  |
| USART2      | AT3ZF4Z3VXT7                               | PD6: USART2_RX  |
| USAKIZ      | Others                                     | PA2: USART2_TX  |
|             | Others                                     | PA3: USART2_RX  |
|             |                                            | PC10: USART3_TX |
|             |                                            | PC11: USART3_RX |
|             | AT32F423VxT7, AT32F423RxT7, AT32F423RxT7-7 | or              |
| USART3      |                                            | PB10: USART3_TX |
| USAKIS      |                                            | PB11: USART3_RX |
|             | AT32F423CxT7, AT32F423CxU7                 | PB10: USART3_TX |
|             | A132F4230X17, A132F4230X07                 | PB11: USART3_RX |
|             | Others                                     | Not support     |
| OTCES1      |                                            | PA11: OTGFS1_D- |
| OTGFS1      | All                                        | PA12: OTGFS1_D+ |

Table 3. Part numbers and pin configurations for bootloader

#### 2.6 Clocks

The internal 48 MHz clock (HICK) divided by 6 (that is 8 MHz) is selected as the default CPU clock after any reset. An external 4 to 25 MHz clock (HEXT) can be selected, in which case it is monitored for failure. If a failure is detected, HEXT will be switched off and the system automatically switches back to the internal HICK. A software interrupt is generated. Similarly, the system takes the same action once HEXT fails when it is used as the source of PLL.

Several prescalers are available to allow the configuration of the AHB and the APB (APB1 and APB2) frequencies. The maximum frequency of the AHB and APB2 domains is 150 MHz, and APB1 120 MHz.

The AT32F423 series embeds an automatic clock calibration (ACC) block, which calibrates the internal 48 MHz HICK, assuring the most precise accuracy of the HICK in the full range of the operating temperatures.

## 2.7 General-purpose inputs / outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain with or without pull-up or pull-down), as input (floating with or without pull-up or pull-down), or as multiplexed functions. Most of the GPIO pins are shared with digital or analog peripherals. All GPIOs are high current-capable.

The GPIO's configuration can be locked, if needed, in order to avoid false writing to the GPIO's registers by following a specific sequence.

2025.1.17 16 Rev 2.03



## 2.8 Direct Memory Access Controller (DMA)

The AT32F423 series features two general-purpose DMA controllers (7-channel DMA1 and 7-channel DMA2) able to manage memory-to-memory, peripheral-to-memory, and memory-to-peripheral transfers. These DMA channels can be connected to peripherals with flexible mapping ability.

The DMA controller supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer.

Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software, and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals: SPI/I<sup>2</sup>S, I<sup>2</sup>C, USART, all TMRs, ADC and DAC.

## 2.9 Timers (TMR)

The AT32F423 series device includes an advanced timer, up to nine general-purpose timers, two basic timers and a SysTick timer.

The table below compares the features of the advanced, general-purpose, and basic timers.

Table 4. Timer feature comparison

| Туре     | Timer                            | Counter             | Counter              | Prescaler                             | DMA request | Capture/compare | Complementary |
|----------|----------------------------------|---------------------|----------------------|---------------------------------------|-------------|-----------------|---------------|
| Туро     | 1111101                          | resolution          | type                 | factor                                | generation  | channels        | output        |
| Advanced | TMR1                             | 16-bit              | Up, down,<br>up/down | Any integer between 1 and 65536       | Yes         | 4               | 3             |
|          | TMR2                             | 16-bit or<br>32-bit | Up, down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes         | 4               | No            |
| General- | TMR3<br>TMR4                     | 16-bit              | Up, down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes         | 4               | No            |
| purpose  | TMR9<br>TMR12                    | 16-bit              | Up, down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes         | 2               | 2             |
|          | TMR10<br>TMR11<br>TMR13<br>TMR14 | 16-bit              | Up, down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes         | 1               | 1             |
| Basic    | TMR6<br>TMR7                     | 16-bit              | Up                   | Any integer between 1 and 65536       | Yes         | No              | No            |



#### 2.9.1 Advanced timer (TMR1)

The advanced timer (TMR1) can be seen as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable dead-time insertion. It can also be seen as a complete general-purpose timer. The four independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge or center-aligned modes)
- One-period mode output

If configured as a standard 16-bit timer, it has the same features as those of the TMRx timer. If configured as a 16-bit PWM generator, it boasts full modulation capability (0 to 100%).

In debug mode, the advanced timer counter can be frozen, and the PWM outputs are disabled to turn off any power switch driven by these outputs.

Many features are identical with those of the general-purpose TMRs that have the same architecture. Thus, the advanced timer can work together with the general-purpose TMR timers via the link feature for synchronization or event chaining.

#### 2.9.2 General-purpose timers (TMR2~4 and TMR9~14)

Up to nine synchronizable general-purpose timers are available in the AT32F423 series.

#### TMR2, TMR3 and TMR4

The TMR2 timer is based on a 32-bit auto-reload upcounter/downcounter and a 16-bit prescaler. TMR3 and TMR4 timers are based on a 16- bit auto-reload upcounter/downcounter and a 16-bit prescaler. They can offer up to four independent channels on the large-size packages. Each channel can be used for input capture/output compare, PWM or one-period mode outputs.

These general-purpose timers can work with the advanced timer via the link feature for synchronization or event chaining. Any of these general-purpose timers can be used to generate PWM outputs. Each timer has its individual DMA request mechanism.

They are capable of handling incremental quadrature encoder signals and the digital outputs coming from 1 to 3 hall-effect sensors. In debug mode, counters can be frozen.

#### • TMR9 and TMR12

TMR9 and TMR12 are based on a 16-bit auto-reload upcounter/downcounter, a 16-bit prescaler, and two independent channels and two complementary channels for input capture/output compare, PWM, or one-period mode output. They can be synchronized with the TMR2, TMR3, and TMR4 full-featured general-purpose timers. They can also be used as simple timers. In debug mode, counters can be frozen. These timers have their separate DMA request generation.



#### TMR10, TMR11, TMR13 and TMR14

These timers are based on a 16-bit auto-reload upcounter/downcounter, a 16-bit prescaler, and one independent channel and one complementary channel for input capture/output compare, PWM, or one-period mode output. They can be synchronized with the TMR2, TMR3, and TMR4 full-featured general-purpose timers. They can also be used as simple timers. In debug mode, ounters can be frozen. These timers have their separate DMA request generation.

#### 2.9.3 Basic timers (TMR6 and TMR7)

Both timers are mainly used to generate DAC trigger signals, and they could also be used as a generic 16-bit time base.

#### 2.9.4 SysTick timer

This timer is dedicated to real-time operating systems, but it could also be used as a standard downcounter. Its features include:

- A 24-bit downcounter
- Auto-reload capability
- Maskable system interrupt generation when the counter reaches 0
- Programmable clock sources (HCLK or HCLK/8)

#### 2.10 Watchdog (WDT)

The watchdog consists of a 12-bit downcounter and 8-bit prescaler. It is clocked by an independent internal LICK clock. As it operates independently from the main clock, it can operate in Deepsleep and Standby modes. It can be used either as a watchdog to reset the device when an error occurs, or as a free running timer for application timeout management. It is self-enabled or not through the User System Data. The counter can be frozen in debug mode.

## 2.11 Window watchdog (WWDT)

The window watchdog embeds a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when an error occurs. It is clocked by the main clock and works as an early warning interrupt feature. The counter can be frozen in debug mode.

# 2.12 Enhanced real-time clock (ERTC) and battery powered registers (BPR)

The battery powered domain includes:

- Enhanced real-time clock (ERTC)
- 20x 32-bit battery powered registers (BPRs)

The enhanced real-time clock (ERTC) is an independent BCD timer/counter. It supports the following features:

- Calendar with second, minute, hour (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format.
- Support sub-seconds value in binary format.
- Automatic correction for 28, 29 (leap year), 30, and 31 days of the month.



- Programmable alarms and periodic interrupts wakeup from Deepsleep or Standby mode.
- To compensate quartz crystal inaccuracy, ERTC can be calibrated via a 512 Hz external output.

These two alarm registers are used to generate an alarm at a specific time whereas the calendar fields can be independently masked for alarm comparison. To generate a periodic interrupt, a 16-bit programmable binary auto-reload downcounter with programmable resolution is available and allows automatic wakeup and periodic alarms from every 120 µs to every 36 hours. Other 32-bit registers also feature programmable sub-second, second, minute, hour, week day and date.

A prescaler is used as a time base clock. It is by default configured to generate a time base of 1 second from a clock at 32.768 kHz.

The battery powered registers (BPR) are 32-bit registers used to store 80 bytes of user application data. Battery powered registers are not reset by a system or power reset, nor when the device is woken up from the Standby mode.

Note: With regard to ERTC, LEXT and BPR-related functions, when  $V_{DD}$  power-on rate is lower than 1.3 ms/V, it is necessary for code to wait 60 ms until the  $V_{DD}$  is higher than 2.57 V before accessing battery powered domain registers. Doing so can guarantee normal access operation even if  $V_{DD}$  voltage drops below 2.57 V later. Refer to AT32F423 errata sheet for details.

#### 2.13 Communication interfaces

#### 2.13.1 Serial peripheral interface (SPI)

There are up to three SPIs able to communicate at up to 32 Mbits/s in slave and master modes in full-duplex and half-duplex modes. The frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD/MMC/SDHC card modes. All SPIs can be served by the DMA controller.

The SPI interface can be configured to operate in TI mode for communications in master and slave modes.

## 2.13.2 Inter-integrated sound interface (I<sup>2</sup>S)

Three standard I<sup>2</sup>S interfaces (multiplexed with SPI) are available, which can be operated in master or slave mode, in half-duplex mode. The prescaler can be used to generate multiple master mode frequencies. These interfaces can be configured to operate with 16/24/32-bit resolution, as input or output channels. Audio sampling frequencies ranges from 8 kHz up to 192 kHz. When I<sup>2</sup>S is configured in master mode, the master clock can be output at 256 times the sampling frequency. All I<sup>2</sup>Ss can be served by the DMA controller.

In addition, any two of I<sup>2</sup>S interfaces in half-duplex mode can be combined (through hardware) to achieve full-duplex communication function, while the remaining one can still operate independently or used as a SPI.

2025.1.17 20 Rev 2.03



# 2.13.3 Universal synchronous / asynchronous receiver transmitter (USART)

The AT32F423 series embeds eight universal synchronous/asynchronous receiver transmitters (USART1~8).

These eight interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode, LIN Master/Slave capability, hardware management of the CTS and RTS signals, RS485 driver enable signal, Smart Card mode (ISO7816 compliant) and SPI-like communication capability. All interfaces can be served by the DMA controllers, with TX/RX swap support.

USART1 and USART6 are able to communicate at a speed of up to 9.375 Mbit/s, while other USART interfaces can be up to 7.5 Mbit/s.

| USART feature                         | USART1/2/3/4 | USART6 | USART5/7/8 |
|---------------------------------------|--------------|--------|------------|
| Modem with hardware flow control      | Yes          | -      | RTS only   |
| Continuous communication using DMA    | Yes          | Yes    | Yes        |
| Multiprocessor communication          | Yes          | Yes    | Yes        |
| Synchronous mode                      | Yes          | Yes    | Yes        |
| Smart card mode                       | Yes          | Yes    | Yes        |
| Single-wire half-duplex communication | Yes          | Yes    | Yes        |
| IrDA SIR                              | Yes          | Yes    | Yes        |
| LIN mode                              | Yes          | Yes    | Yes        |
| TX/RX swap                            | Yes          | Yes    | Yes        |
| RS-485 driver enable                  | Yes          | Yes    | Yes        |

Table 5. USART feature comparison

## 2.13.4 Inter-integrated-circuit interface (I<sup>2</sup>C)

Up to three I<sup>2</sup>C bus interfaces can operate in multi-master and slave modes. They can support standard mode (max. 100 kHz), fast mode (max. 400 kHz). Specifically, I<sup>2</sup>C1 and I<sup>2</sup>C2 support fast mode plus (max. 1 MHz). Some GPIOs provide ultra-high sink current of 20 mA.

They support 7-bit/10-bit addressing mode and 7-bit dual addressing mode (as slave). A hardware CRC generation/verification is embedded.

They can be served by DMA controllers and they support SMBus 2.0/PMBus.

## 2.13.5 Controller area network (CAN)

The AT32F423 offers up to two CAN (controller area network) interfaces that are compliant with specifications 2.0A and 2.0B (active) with a bit rate up to 1 Mbit/s. Each of them can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers, having three transmit mailboxes, two receive FIFOs with 3 stages, and 14 scalable filter banks. Each CAN has dedicated 256 bytes of buffer, which is not shared with any other CAN or peripherals.

To guarantee CAN transmission quality, the CAN 2.0 protocol states that its clock souce must come from the HEXT-based PLL clock.



#### 2.13.6 Universal serial bus On-The-Go full-speed (OTGFS)

The AT32F423 series embeds one USB OTG full-speed (12 Mb/s) device/host peripheral with integrated transceivers (PHY). It has software-configurable endpoint settings and supports suspend/resume. The OTGFS controller requires a dedicated 48 MHz clock. In host mode, this clock should be PLL clocked by HEXT crystal, and only in device mode, the 48 MHz HICK can be selected as the source of this clock directly.

OTGFS has the major features such as:

- Dedicated 1280 bytes of buffer (not shared with any other peripherals)
- 8 IN + 8 OUT endpoints (endpoint 0 included, device mode)
- 16 channels (host mode)
- SOF and OE output
- In accordance with the USB 2.0 Specification, the supported transfer speeds are:
  - Host mode: full-speed and low-speed
  - Device mode: full-speed

#### 2.13.7 Infrared transmitter (IRTMR)

The AT32F423 series device provides an infrared transmitter solution. The solution is based on the internal connection between TMR10, USART1, or USART2 and TMR11. TMR11 is used to provide carrier frequency, while TMR10, USART1, or USART2 provides the main signal to be sent.

To generate infrared remote control signals, TMR10 channel 1 and TMR11 channel 1 must be correctly configured to generate correct waveforms. All standard IR pulse modulation modes can be obtained by programming two timer output compare channels.

## 2.14 Cyclic redundancy check (CRC) calculation unit

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word using a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity.

## 2.15 Analog-to-digital converter (ADC)

A 12-bit analog-to-digital converter (ADC) is embedded in AT32F423 device and features below:

- Configurable 12-bit, 10-bit, 8-bit, 6-bit resolution with self-calibration
- 5.33 MSPS maximum conversion rate in 12-bit resolution. Conversion time can be shorten through the reduction of resolution
- Share up to 24 external channels, including 6 fast channels
- Two internal channels dedicated to internal temperature sensor (V<sub>TS</sub>), internal reference voltage (V<sub>INTRV</sub>)
- Channel-by-channel programmable sampling time
- 2 to 256 times hardware over-sampling, equivalent maximum 16-bit resolution
- Trigger option for both regular and preempted conversions:
  - Software
  - Polarity-configurable hardware (internal timer event or GPIO input event)
- Converting modes:



- Single mode or sequential mode
- In sequential mode, each trigger performs conversions on a selected group of channels
- Repeated mode converts the selected channels continuously
- Partition mode
- A voltage monitor feature allows very precise monitoring of the converted voltage of one, some
  or all selected channels. An interrupt is generated when the converted voltage is outside the
  programmed thresholds.
- The ADC can be served by the DMA controllers

#### 2.15.1 Temperature sensor ( $V_{TS}$ )

The temperature sensor generates a voltage V<sub>TS</sub> that varies linearly with temperature. The temperature sensor is internally connected to the ADC1\_IN16 input channel which is used to convert the sensor output voltage into a digital value.

The offset of this line varies from chip to chip due to process variation. The internal temperature sensor is more suited to applications that detect temperature variations instead of absolute temperatures. If accurate temperature readings are needed, an external temperature sensor part should be used.

## 2.15.2 Internal reference voltage (V<sub>INTRV</sub>)

The internal reference voltage (V<sub>INTRV</sub>) provides a stable voltage source for ADC. The V<sub>INTRV</sub> is internally connected to the ADC1\_IN17 input channel.

## 2.16 Digital-to-analog converter (DAC)

The two 12-bit buffered DACs can be used to convert two digital signals into two analog voltage signal outputs.

This DAC has the following features:

- Two DAC converters: one for each output channel
- 8-bit or 12-bit monotonic output
- Left- or right-aligned data in 12-bit mode
- Synchronized update capability
- Noise-wave generation
- Triangular-wave generation
- Dual DAC channel independent or simultaneous conversions
- DMA capability for each DAC
- External triggers for conversion
- Input voltage reference V<sub>REF+</sub>

Several DAC trigger inputs are used in the AT32F423 series. DAC outputs can be triggered through the timer update outputs that are also connected to different DMA channels.



## 2.17 Serial wire debug (SWD)/JTAG debug port

The ARM®SWJ-DP interface is embedded in the AT32F423 device, and it is a combined serial wire debug port and JTAG that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively. In addition, the SWO feature is availabel for asynchronous tracing in debug mode.



#### 3 Pin functional definitions

Figure 1. AT32F423 LQFP100 pinout





Figure 2. AT32F423 LQFP64 pinout



Figure 3. AT32F423 LQFP48 pinout





Figure 4. AT32F423 QFN48 pinout



Figure 5. AT32F423 QFN36 pinout





Figure 6. AT32F423 QFN32 pinout





The table below is the pin definition of the AT32F423 series. "-" represents that there is no such pinout on the related package. Unless descriptions in () under pin name, the functions during reset and after reset are the same as those of the actual pin name. Unless otherwise specified, all GPIOs are set as input floating during reset and after reset, by default. Pin multiplexed functions are selected through GPIOx\_MUXx registers and the additional functions are directly selected/enabled through peripheral registers.

Table 6. AT32F423 series pin definitions

|       | Pin   | numb             | ers    |         |                                        |                     | (2)        |                                                                                               |                                            |  |
|-------|-------|------------------|--------|---------|----------------------------------------|---------------------|------------|-----------------------------------------------------------------------------------------------|--------------------------------------------|--|
| QFN32 | QFN36 | LQFP48/<br>QFN48 | LQFP64 | LQFP100 | Pin names<br>(function after<br>reset) | Type <sup>(1)</sup> | GPIO level | Multiplexed functions <sup>(3)</sup>                                                          | Additional functions                       |  |
| -     | -     | -                | -      | 1       | PE2                                    | I/O                 | FT         | TMR3_EXT / TMR9_BRK / TMR14_CH1C / XMC_A23                                                    | -                                          |  |
| -     | 1     | 1                | ı      | 2       | PE3                                    | I/O                 | FT         | TMR3_CH1 / TMR9_CH2C / TMR14_BRK / XMC_A19                                                    | -                                          |  |
| -     | 1     | -                | -      | 3       | PE4                                    | I/O                 | FT         | TMR3_CH2 / TMR9_CH1C / XMC_A20                                                                | -                                          |  |
| -     | 1     | -                | -      | 4       | PE5                                    | I/O                 | FT         | TMR3_CH3 / TMR9_CH1 / XMC_A21                                                                 | -                                          |  |
| -     | 1     | -                | ı      | 5       | PE6                                    | I/O                 | FT         | TMR3_CH4 / TMR9_CH2 / XMC_A22                                                                 | -                                          |  |
| -     | 1     | 1                | 1      | 6       | $V_{DD}$                               | S                   | -          | Digital power sup                                                                             | pply                                       |  |
| -     | 1     | 2                | 2      | 7       | PC13 <sup>(4)(5)</sup>                 | I/O                 | FT         | -                                                                                             | ERTC_OUT /<br>TAMP1 / WKUP2                |  |
| -     | -     | 3                | 3      | 8       | PC14 <sup>(4)</sup>                    | I/O                 | TC         | -                                                                                             | LEXT_IN                                    |  |
| -     | -     | 4                | 4      | 9       | PC15 <sup>(4)</sup>                    | I/O                 | TC         | -                                                                                             | LEXT_OUT                                   |  |
| -     | -     | -                | -      | 10      | PF9                                    | I/O                 | FT         | TMR4_CH1 / USART6_TX / TMR12_CH1                                                              | -                                          |  |
| -     | -     | -                | -      | 11      | PF10                                   | I/O                 | FT         | TMR4_CH2 / USART6_RX / TMR12_CH2                                                              | -                                          |  |
| 2     | 2     | 5                | 5      | 12      | PF0                                    | I/O                 | TC         | TMR1_CH1 / I2C1_SDA                                                                           | HEXT_IN                                    |  |
| 3     | 3     | 6                | 6      | 13      | PF1                                    | I/O                 | тс         | TMR1_CH2C / I2C1_SCL /<br>SPI2_CS / I2S2_WS                                                   | HEXT_OUT                                   |  |
| 4     | 4     | 7                | 7      | 14      | NRST                                   | I/O                 | R          | Device reset input/internal reset                                                             | output (active low)                        |  |
| -     | - 1   | 1                | 8      | 15      | PC0                                    | I/O                 | FTa        | I2C3_SCL / I2C1_SCL /<br>USART6_TX / USART7_TX                                                | ADC1_IN10 <sup>(6)</sup>                   |  |
| -     | 1     | -                | 9      | 16      | PC1                                    | I/O                 | FTa        | I2C3_SDA / SPI3_MOSI / I2S3_SD /<br>SPI2_MOSI / I2S2_SD /<br>I2C1_SDA / USART6_RX / USART7_RX | ADC1_IN11 <sup>(6)</sup>                   |  |
| -     | -     | -                | 10     | 17      | PC2                                    | I/O                 | FTa        | SPI2_MISO / I2S2_MCK / I2S_SDEXT /<br>USART8_TX / XMC_NWE                                     | ADC1_IN12 <sup>(6)</sup>                   |  |
|       | -     | -                | 11     | 18      | PC3                                    | I/O                 | FTa        | SPI2_MOSI / I2S2_SD /<br>USART8_RX / XMC_A0                                                   | ADC1_IN13 <sup>(6)</sup>                   |  |
|       | -     | -                | -      | 19      | PF2                                    | I/O                 | FT         | SPI2_SCK / I2S2_CK /<br>USART7_CK_RTS_DE                                                      | -                                          |  |
| -     | 5     | 8                | 12     | 20      | V <sub>SSA</sub>                       | S                   | -          | Analog ground                                                                                 | l                                          |  |
| _     | -     | -                | -      | 21      | V <sub>REF+</sub>                      | S                   | -          | Positive reference v                                                                          | oltage                                     |  |
| 5     | 6     | 9                | 13     | 22      | V <sub>DDA</sub>                       | S                   | -          | Analog power sup                                                                              | pply                                       |  |
| 6     | 7     | 10               | 14     | 23      | PA0                                    | I/O                 | FTa        | TMR2_CH1 / TMR2_EXT /<br>TMR9_CH2C / I2C2_SCL /<br>USART2_RX / USART2_CTS / USART4_TX         | ADC1_IN0 <sup>(6)</sup> /<br>TAMP2 / WKUP1 |  |



|       | Pin   | numk             | oers   |         |                                        |                     | (2)            |                                                                                                           |                         |
|-------|-------|------------------|--------|---------|----------------------------------------|---------------------|----------------|-----------------------------------------------------------------------------------------------------------|-------------------------|
| QFN32 | QFN36 | LQFP48/<br>QFN48 | LQFP64 | LQFP100 | Pin names<br>(function after<br>reset) | Type <sup>(1)</sup> | GPIO level (2) | Multiplexed functions <sup>(3)</sup>                                                                      | Additional functions    |
| 7     | 8     | 11               | 15     | 24      | PA1                                    | I/O                 | FTa            | TMR2_CH2 / TMR9_CH1C /<br>I2C2_SDA / I2C1_SMBA /<br>SPI3_CS / I2S3_WS<br>USART2_RTS_DE / USART4_RX        | ADC1_IN1 <sup>(6)</sup> |
| 8     | 9     | 12               | 16     | 25      | PA2                                    | I/O                 | FTa            | TMR2_CH3 / TMR9_CH1 /<br>USART2_TX / CAN2_RX /<br>XMC_D4                                                  | ADC1_IN2                |
| 9     | 10    | 13               | 17     | 26      | PA3                                    | I/O                 | FTa            | TMR2_CH4 / TMR9_CH2 /<br>I2S2_MCK / USART2_RX / CAN2_TX /<br>XMC_D5                                       | ADC1_IN3                |
| -     | -     | -                | 18     | 27      | V <sub>SS</sub>                        | S                   | -              | Digital ground                                                                                            |                         |
| -     | -     | -                | 19     | 28      | $V_{DD}$                               | S                   | -              | Digital power sup                                                                                         | ply                     |
| 10    | 11    | 14               | 20     | 29      | PA4                                    | I/O                 | FTa            | I2C1_SCL / SPI1_CS / I2S1_WS / SPI3_CS / I2S3_WS / USART2_CK / USART6_TX / TMR14_CH1 / OTGFS1_OE / XMC_D6 | ADC1_IN4 / DAC1_OUT     |
| 11    | 12    | 15               | 21     | 30      | PA5                                    | I/O                 | FTa            | TMR2_CH1 / TMR2_EXT / SPI1_SCK / I2S1_CK / USART3_CK / USART3_RX / USART6_RX / TMR13_CH1C / XMC_D7        | ADC1_IN5 / DAC2_OUT     |
| 12    | 13    | 16               | 22     | 31      | PA6                                    | I/O                 | FTa            | TMR1_BRK / TMR3_CH1 / SPI1_MISO / I2S1_MCK / I2S2_MCK / USART3_CTS / USART3_RX / TMR13_CH1                | ADC1_IN6                |
| 13    | 14    | 17               | 23     | 32      | PA7                                    | I/O                 | FTa            | TMR1_CH1C / TMR3_CH2 /<br>I2C3_SCL / SPI1_MOSI / I2S1_SD /<br>USART3_TX / TMR14_CH1                       | ADC1_IN7                |
| -     | -     | -                | 24     | 33      | PC4                                    | I/O                 | FTa            | TMR9_CH1 / I2S1_MCK /<br>USART3_TX / TMR13_CH1 / XMC_NE4                                                  | ADC1_IN14               |
| -     | -     | -                | 25     | 34      | PC5                                    | I/O                 | FTa            | TMR9_CH2 / I2C1_SMBA /<br>USART3_RX / TMR13_CH1C / XMC_NOE                                                | ADC1_IN15               |
| 14    | 15    | 18               | 26     | 35      | PB0                                    | I/O                 | FTa            | TMR1_CH2C / TMR3_CH3 /<br>SPI1_MISO / I2S1_MCK /<br>SPI3_MOSI / I2S3_SD /<br>USART2_RX / USART3_CK        | ADC1_IN8                |
| 15    | 16    | 19               | 27     | 36      | PB1                                    | I/O                 | FTa            | TMR1_CH3C / TMR3_CH4 / SPI1_MOSI / I2S1_SD / SPI2_SCK / I2S2_CK / USART2_CK / USART3_RTS_DE / TMR14_CH1   | ADC1_IN9                |
| 16    | 17    | 20               | 28     | 37      | PB2                                    | I/O                 | FTa            | TMR2_CH4 / TMR3_EXT / I2C3_SMBA /<br>SPI3_MOSI / I2S3_SD / TMR14_CH1C                                     | ADC1_IN20               |
| -     | -     | -                | -      | 38      | PE7                                    | I/O                 | FTa            | TMR1_EXT / USART5_CK /<br>USART7_RX / XMC_D4                                                              | ADC1_IN27               |
| -     | -     | -                | -      | 39      | PE8                                    | I/O                 | FT             | TMR1_CH1C / USART4_TX /<br>USART7_TX / XMC_D5                                                             | -                       |
| -     | -     | -                | -      | 40      | PE9                                    | I/O                 | FT             | TMR1_CH1 / USART4_RX / XMC_D6                                                                             | -                       |
| _     | -     | -                | -      | 41      | PE10                                   | I/O                 | FT             | TMR1_CH2C / USART5_TX / XMC_D7                                                                            |                         |
| -     | -     | -                | -      | 42      | PE11                                   | I/O                 | FT             | TMR1_CH2 / USART5_RX / XMC_D8                                                                             | -                       |
| -     | -     | -                | -      | 43      | PE12                                   | I/O                 | FT             | TMR1_CH3C / SPI1_CS / I2S1_WS / XMC_D9                                                                    | -                       |





|       | Pin   | numb             | ers    |         |                                        |                     | (2)        |                                                                                                                    |                      |
|-------|-------|------------------|--------|---------|----------------------------------------|---------------------|------------|--------------------------------------------------------------------------------------------------------------------|----------------------|
| QFN32 | QFN36 | LQFP48/<br>QFN48 | LQFP64 | LQFP100 | Pin names<br>(function after<br>reset) | Type <sup>(1)</sup> | GPIO level | Multiplexed functions <sup>(3)</sup>                                                                               | Additional functions |
| -     | -     | •                | -      | 44      | PE13                                   | I/O                 | FT         | TMR1_CH3 / SPI1_SCK / I2S1_CK /<br>XMC_D10                                                                         | -                    |
| 1     | 1     | ,                | 1      | 45      | PE14                                   | I/O                 | FT         | TMR1_CH4 / SPI1_MISO / I2S1_MCK / XMC_D11                                                                          | -                    |
| -     | -     | 1                | -      | 46      | PE15                                   | I/O                 | FT         | TMR1_BRK / SPI1_MOSI / I2S1_SD /<br>XMC_D12                                                                        | -                    |
| -     | 1     | 21               | 29     | 47      | PB10                                   | I/O                 | FTa        | TMR2_CH3 / I2C2_SCL / SPI2_SCK / I2S2_CK / I2S3_MCK / USART3_TX / XMC_NOE                                          | ADC1_IN21            |
| 1     | ı     | 22               | 30     | 48      | PB11                                   | I/O                 | FTa        | TMR2_CH4 / I2C2_SDA /<br>USART3_RX / TMR13_BRK                                                                     | ADC1_IN22            |
|       | 18    | 23               | 31     | 49      | PF8                                    | I/O                 | FT         | TMR2_CH2 / I2C2_SDA / USART7_TX                                                                                    | -                    |
| 17    | 19    | 24               | 32     | 50      | V <sub>DD</sub>                        | S                   | -          | Digital power sup                                                                                                  | ply                  |
| -     | 1     | 25               | 33     | 51      | PB12                                   | I/O                 | FTa        | TMR1_BRK / TMR12_BRK / I2C2_SMBA /<br>SPI2_CS / I2S2_WS /<br>SPI3_SCK / I2S3_CK /<br>USART3_CK / CAN2_RX / XMC_D13 | ADC1_IN23            |
| -     | 1     | 26               | 34     | 52      | PB13                                   | I/O                 | FTa        | CLKOUT / TMR1_CH1C /<br>TMR12_CH1C / I2C3_SMBA /<br>SPI2_SCK / I2S2_CK /<br>I2C3_SCL / USART3_CTS / CAN2_TX        | ADC1_IN24            |
| 1     | ı     | 27               | 35     | 53      | PB14                                   | I/O                 | FTa        | TMR1_CH2C / I2C3_SDA /<br>SPI2_MISO / I2S2_MCK / I2S_SDEXT /<br>USART3_RTS_DE / TMR12_CH1 / XMC_D0                 | ADC1_IN25            |
| 1     | ı     | 28               | 36     | 54      | PB15                                   | I/O                 | FTa        | ERTC_REFIN / TMR1_CH3C /<br>TMR12_CH1C / I2C3_SCL /<br>SPI2_MOSI / I2S2_SD / TMR12_CH2                             | ADC1_IN26 / WKUP7    |
|       | 1     |                  | 1      | 55      | PD8                                    | I/O                 | FT         | USART3_TX / TMR12_CH2C / XMC_D13                                                                                   | -                    |
| 1     | 1     |                  | 1      | 56      | PD9                                    | I/O                 | FT         | USART3_RX / XMC_D14                                                                                                | -                    |
| -     | 1     | ı                | ı      | 57      | PD10                                   | I/O                 | FT         | USART3_CK / USART4_TX / XMC_D15                                                                                    | -                    |
| -     | 1     | 1                | 1      | 58      | PD11                                   | I/O                 | FT         | I2C2_SMBA / USART3_CTS / XMC_A16                                                                                   | -                    |
| -     | -     | -                | -      | 59      | PD12                                   | I/O                 | FTf        | TMR4_CH1/ I2C2_SCL /<br>USART3_RTS_DE / USART8_CK_RTS_DE /<br>XMC_A17                                              | -                    |
| -     | -     |                  | -      | 60      | PD13                                   | I/O                 | FTf        | TMR4_CH2/ I2C2_SDA /<br>USART8_TX / XMC_A18                                                                        | -                    |
| -     | -     | -                | -      | 61      | PD14                                   | I/O                 | FT         | TMR4_CH3 / I2C3_SCL /<br>USART8_RX / XMC_D0                                                                        | -                    |
|       |       | -                | -      | 62      | PD15                                   | I/O                 | FT         | TMR4_CH4 / I2C3_SDA /<br>USART7_CK_RTS_DE / XMC_D1                                                                 | -                    |
| -     | 1     | -                | 37     | 63      | PC6                                    | I/O                 | FT         | TMR1_CH1 / TMR3_CH1 /<br>I2C1_SCL / I2S2_MCK /<br>USART6_TX / USART7_TX / XMC_D1                                   | -                    |
| -     | -     | -                | 38     | 64      | PC7                                    | I/O                 | FT         | TMR1_CH2 / TMR3_CH2 / I2C1_SDA /<br>SPI2_SCK / I2S2_CK / I2S3_MCK /<br>USART6_RX / USART7_RX / XMC_NADV            | -                    |
| -     | -     | -                | 39     | 65      | PC8                                    | I/O                 | FT         | TMR1_CH3 / TMR3_CH3 /<br>USART8_TX / USART6_CK                                                                     | -                    |



|       | Pin   | numk             | ers    |         |                                        |                     | (2)        |                                                                                                                                  |                      |
|-------|-------|------------------|--------|---------|----------------------------------------|---------------------|------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------|
| QFN32 | QFN36 | LQFP48/<br>QFN48 | LQFP64 | LQFP100 | Pin names<br>(function after<br>reset) | Type <sup>(1)</sup> | GPIO level | Multiplexed functions <sup>(3)</sup>                                                                                             | Additional functions |
| -     | -     | -                | 40     | 66      | PC9                                    | I/O                 | FT         | CLKOUT / TMR1_CH4 / TMR3_CH4 /<br>I2C3_SDA / USART8_RX / I2C1_SDA /<br>OTGFS1_OE                                                 | -                    |
| 18    | 20    | 29               | 41     | 67      | PA8                                    | I/O                 | FT         | CLKOUT / TMR1_CH1 /<br>TM9_BRK / I2C3_SCL /<br>USART1_CK / USART2_TX /<br>USART7_RX / OTGFS1_SOF                                 | -                    |
| 19    | 21    | 30               | 42     | 68      | PA9                                    | I/O                 | FT         | CLKOUT / TMR1_CH2 / I2C3_SMBA / SPI2_SCK / I2S2_CK / USART1_TX / I2C1_SCL / TRM14_BRK / OTGFS1_VBUS                              | -                    |
| 20    | 22    | 31               | 43     | 69      | PA10                                   | I/O                 | FT         | ERTC_REFIN / TMR1_CH3 /<br>SPI2_MOSI / I2S2_SD /<br>USART1_RX / I2C1_SDA / OTGFS1_ID                                             | -                    |
| 21    | 23    | 32               | 44     | 70      | PA11                                   | I/O                 | тс         | TMR1_CH4 / I2C2_SCL / SPI2_CS / I2S2_WS / I2C1_SMBA / USART1_CTS / USART6_TX / CAN1_RX                                           | OTGFS1_D-            |
| 22    | 24    | 33               | 45     | 71      | PA12                                   | I/O                 | тс         | TMR1_EXT / I2C2_SDA / SPI2_MISO / I2S2_MCK / USART1_RTS_DE / USART6_RX / CAN1_TX                                                 | OTGFS1_D+            |
| 23    | 25    | 34               | 46     | 72      | PA13<br>(JTMS / SWDIO)                 | I/O                 | FT         | PA13 / IR_OUT / I2C1_SDA / I2S_SDEXT / SPI3_MISO / I2S3_MCK / OTGFS1_OE                                                          | -                    |
| -     | 26    | 35               | 47     | 73      | PF6                                    | I/O                 | FT         | TMR2_CH1 / I2C2_SCL / USART7_RX                                                                                                  | -                    |
|       | -     | -                | -      | 74      | V <sub>SS</sub>                        | Ø                   | -          | Digital ground                                                                                                                   |                      |
|       | 27    | 36               | 48     | 75      | V <sub>DD</sub>                        | S                   | -          | Digital power sup                                                                                                                | ply                  |
| 24    | 28    | 37               | 49     | 76      | PA14<br>(JTCK / SWCLK)                 | I/O                 | FT         | PA14 / I2C1_SMBA /<br>SPI3_MOSI / I2S3_SD / USART2_TX                                                                            | -                    |
| 25    | 29    | 38               | 50     | 77      | PA15<br>(JTDI)                         | I/O                 | FT         | PA15 / TMR2_CH1 / TMR2_EXT / SPI1_CS / I2S1_WS / SPI3_CS / I2S3_WS / USART1_TX / USART2_RX / USART7_TX / USART4_RTS_DE / XMC_NE2 | -                    |
| -     | -     | -                | 51     | 78      | PC10                                   | I/O                 | FT         | SPI3_SCK / I2S3_CK /<br>USART3_TX / USART4_TX                                                                                    | -                    |
| -     | -     | -                | 52     | 79      | PC11                                   | I/O                 | FT         | I2S_SDEXT / SPI3_MISO / I2S3_MCK /<br>USART3_RX / USART4_RX / XMC_D2                                                             | -                    |
| -     | -     | -                | 53     | 80      | PC12                                   | I/O                 | FT         | TMR11_CH1 / I2C2_SDA /<br>SPI3_MOSI / I2S3_SD /<br>USART3_CK / USART4_CK /<br>USART5_TX / XMC_D3                                 | -                    |
| -     | -     | -                | -      | 81      | PD0                                    | I/O                 | FT         | SPI3_MOSI / I2S3_SD /<br>SPI2_CS / I2S2_WS /<br>USART4_RX / CAN1_RX / XMC_D2                                                     | -                    |
| -     | -     | -                | -      | 82      | PD1                                    | I/O                 | FT         | SPI2_SCK / I2S2_CK /<br>SPI2_CS / I2S2_WS /<br>USART4_TX / CAN1_TX / XMC_D3                                                      | -                    |
| -     | -     | -                | 54     | 83      | PD2                                    | I/O                 | FT         | TMR3_EXT / USART3_RTS_DE /<br>USART5_RX / XMC_NWE                                                                                | -                    |



|       | Pin numbers 🖁 |                  |        |         |                                        |                     |                |                                                                                                                                                       |                      |
|-------|---------------|------------------|--------|---------|----------------------------------------|---------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| QFN32 | QFN36         | LQFP48/<br>QFN48 | LQFP64 | LQFP100 | Pin names<br>(function after<br>reset) | Type <sup>(1)</sup> | GPIO level (2) | Multiplexed functions <sup>(3)</sup>                                                                                                                  | Additional functions |
| -     | -             | -                | 1      | 84      | PD3                                    | I/O                 | FT             | SPI2_SCK / I2S2_CK /<br>SPI2_MISO / I2S2_MCK /<br>USART2_CTS / XMC_CLK                                                                                | -                    |
| -     | -             | -                | -      | 85      | PD4                                    | I/O                 | FT             | SPI2_MOSI / I2S2_SD /<br>USART2_RTS_DE / XMC_NOE                                                                                                      | -                    |
| -     | -             | -                | -      | 86      | PD5                                    | I/O                 | FT             | USART2_TX / XMC_NWE                                                                                                                                   | -                    |
| -     | -             | -                | -      | 87      | PD6                                    | I/O                 | FT             | SPI3_MOSI / I2S3_SD /<br>USART2_RX / XMC_NWAIT                                                                                                        | -                    |
| -     | -             | -                | -      | 88      | PD7                                    | I/O                 | FT             | USART2_CK / XMC_NE1                                                                                                                                   | -                    |
| 26    | 30            | 39               | 55     | 89      | PB3<br>(JTDO)                          | I/O                 | FT             | PB3 / SWO / TMR2_CH2 / I2C2_SDA / SPI1_SCK / I2S1_CK / SPI3_SCK / I2S3_CK / USART1_RX / USART1_RTS_DE / USART7_RX / USART5_TX                         | -                    |
| 27    | 31            | 40               | 56     | 90      | PB4<br>(NJTRST)                        | I/O                 | FT             | PB4 / TMR3_CH1 / TMR11_BRK / I2C3_SDA / SPI1_MISO / I2S1_MCK / SPI3_MISO / I2S3_MCK / USART1_CTS / I2S_SDEXT / USART7_TX / USART5_RX                  | -                    |
| 28    | 32            | 41               | 57     | 91      | PB5                                    | I/O                 | FT             | TMR3_CH2 / TMR10_BRK / I2C3_SMBA / SPI1_MOSI / I2S1_SD / SPI3_MOSI / I2S3_SD / USART1_CK / USART5_RX / CAN2_RX / USART5_RTS_DE                        | WKUP6                |
| 29    | 33            | 42               | 58     | 92      | PB6                                    | I/O                 | FT             | TMR4_CH1 / TMR10_CH1C /<br>I2C1_SCL / I2S1_MCK /<br>SPI3_CS / I2S3_WS<br>USART1_TX / USART5_TX /<br>CAN2_TX / USART4_CK                               | -                    |
| 30    | 34            | 43               | 59     | 93      | PB7                                    | I/O                 | FT             | TMR4_CH2 / TMR11_CH1C / I2C1_SDA / SPI3_SCK / I2S3_CK / USART1_RX / USART4_CTS / XMC_NADV                                                             | -                    |
| 31    | 35            | 44               | 60     | 94      | воото                                  | I                   | В              | Boot mode selec                                                                                                                                       | t 0                  |
| 32    | 36            | 45               | 61     | 95      | PB8                                    | I/O                 | FT             | TMR2_CH1 / TMR2_EXT / TRM4_CH3 / TMR10_CH1 / I2C1_SCL / SPI3_MISO / I2S3_MCK / USART1_TX / USART5_RX / CAN1_RX                                        | -                    |
| -     | -             | 46               | 62     | 96      | PB9                                    | I/O                 | FT             | IR_OUT / TMR2_CH2 /<br>TMR4_CH4 / TMR11_CH1 /<br>I2C1_SDA / SPI2_CS / I2S2_WS /<br>SPI3_MOSI / I2S3_SD / I2C2_SDA /<br>USART5_TX / CAN1_TX / I2S1_MCK | -                    |
| -     | -             | -                | 1      | 97      | PE0                                    | I/O                 | FT             | TMR4_EXT / USART8_RX /<br>TMR13_CH1 / XMC_LB                                                                                                          | -                    |
| -     | -             | -                | -      | 98      | PE1                                    | I/O                 | FT             | TMR1_CH2C / USART8_TX /<br>TMR14_CH1 / XMC_UB                                                                                                         | -                    |
| _     | -             | 47               | 63     | 99      | Vss                                    | S                   | -              | Digital ground                                                                                                                                        |                      |
| 1     | 1             | 48               | 64     | 100     | $V_{DD}$                               | S                   | -              | Digital power sup                                                                                                                                     | ply                  |
| -     | 37            | -/49             | -      | -       | EPAD<br>(Vss)                          | s                   | -              | Digital ground                                                                                                                                        |                      |



|       | Pin   | numb             | oers   |         |                                        |                     | (2)        |                                      |                      |
|-------|-------|------------------|--------|---------|----------------------------------------|---------------------|------------|--------------------------------------|----------------------|
| QFN32 | QFN36 | LQFP48/<br>QFN48 | LQFP64 | LQFP100 | Pin names<br>(function after<br>reset) | Type <sup>(1)</sup> | GPIO level | Multiplexed functions <sup>(3)</sup> | Additional functions |
| 33    | -     | -                | -      | -       | EPAD<br>(Vss/Vssa)                     | s                   | -          | Digital ground /Analog               | ground               |

- (1) I = input, O = output, S = power supply.
- (2) TC = standard 3.3 V GPIO, FT = general 5 V-tolerant GPIO, FTa = 5 V-tolerant GPIO with analog function, FTf = 5 V-tolerant GPIO with 20 mA sink current capability, R = bidirectional reset pin with embedded weak pull-up resistor, B = dedicated BOOT0 pin with embedded weak pull-down resistor. Of those, FTa pin has 5 V-tolerant characteristics when configured as input floating, input pull-up, or input pull-down mode. However, it cannot be 5 V-tolerant when analog mode. In this case, its input level should not be higher than V<sub>DD</sub> + 0.3 V.
- (3) Function availability depend on the selected product part number. Any of GPIOs has EVENTOUT feature.
- (4) PC13, PC14, and PC15 are supplied through power switch. Since the switch only drives a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited not to be used as a current source (e.g. to drive an LED).
- (5) There are limitations to the use of PC13 and its additional functions. See AT32F423 Errata sheet for details.
- (6) PA0, PA1, PC0, PC1, PC2 and PC3 represent fast ADC channel, others slow ADC channels.

2025.1.17 34 Rev 2.03



## 4 Electrical characteristics

#### 4.1 Test conditions

#### 4.1.1 Minimum and maximum values

The minimum and maximum values are obtained in the worst conditions. Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. The minimum and maximum values represent the mean value plus or minus three times the standard deviation (mean  $\pm 3\sigma$ ).

#### 4.1.2 Typical values

Typical values are based on  $T_A = 25$  °C,  $V_{DD} = 3.3$  V.

#### 4.1.3 Typical curves

All typical curves are provided only as design guidelines and are not tested.

#### 4.1.4 Power supply scheme

Backup circuitry (LICK, RTC, Wake-up logic, BPR) OUT Level shifter GPIO Logic Kernel logic (CPU, Digital Memories) LDO 1 x 100 nF VDD VRFF 100 nF + 1 µF HICK, PLL, 100 nF + 1 μF ADC/ V<sub>SSA</sub>/V<sub>REF</sub>

Figure 7. Power supply scheme



#### 4.2 Absolute maximum values

## 4.2.1 Ratings

If stresses were out of the absolute maximum ratings listed in *Table 7*, *Table 8* and *Table 9*, it may cause permanent damage to the device. These are the maximum stresses only that the device could withstand, but the functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for an extended period of time may affect device reliability.

Table 7. Voltage characteristics

|                                       | <del>_</del>                                            |                      |     |      |
|---------------------------------------|---------------------------------------------------------|----------------------|-----|------|
| Symbol                                | Description                                             | Min                  | Max | Unit |
| $V_{\text{DDx}}\text{-}V_{\text{SS}}$ | External main supply voltage                            | -0.3                 | 4.0 |      |
|                                       | Input voltage on FT and FTf GPIO                        |                      |     |      |
|                                       | Input voltage on FTa GPIO (set as input floating,       | V <sub>SS</sub> -0.3 | 6.0 | V    |
| $V_{IN}$                              | input pull-up, or input pull-down mode)                 |                      |     |      |
|                                       | Input voltage on TC GPIO                                |                      | 4.0 |      |
|                                       | Input voltage on FTa GPIO (set as analog mode)          | V <sub>SS</sub> -0.3 | 4.0 |      |
| $ \Delta V_{DDx} $                    | Variations between different V <sub>DD</sub> power pins | -                    | 50  | m\/  |
| V <sub>SSx</sub> -V <sub>SS</sub>     | Variations between all the different ground pins        | -                    | 50  | mV   |

#### **Table 8. Current characteristics**

| Symbol           | Description                                              | Max | Unit |
|------------------|----------------------------------------------------------|-----|------|
| $I_{VDD}$        | Total current into V <sub>DD</sub> power lines (source)  | 150 |      |
| I <sub>VSS</sub> | Total current out of V <sub>SS</sub> ground lines (sink) | 150 | mA   |
|                  | Output current sunk by any GPIO and control pin          | 25  | IIIA |
| IIO              | Output current source by any GPIO and control pin        | -25 |      |

Table 9. Temperature characteristics

| Symbol           | Description                  | Max        | Unit |
|------------------|------------------------------|------------|------|
| T <sub>STG</sub> | Storage temperature range    | -60 ~ +150 | °C   |
| TJ               | Maximum junction temperature | 125        | C    |



## 4.2.2 Electrical sensitivity

Based on three different tests (HBM, CDM, and LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges are applied to the pins of each sample according to each pin combination. This test is in accordance with the JS-001-2017/JS-002-2018 standard.

Table 10. ESD values

| Symb      | bol                                                                       | Parameter                                       | Conditions                                      |       | Min   | Unit |
|-----------|---------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|-------|-------|------|
| Veorg     | VEST/HEND  Electrostatic discharge voltage  To = +25 °C conform to 15-00; |                                                 | T <sub>A</sub> = +25 °C, conform to JS-001-2017 | 3A    | ±4000 |      |
| V ESD(F   | VESD(HBM)                                                                 | (human body model)                              | 14 - +25 C, Comoni to 33-001-2017               | 3A    | 14000 | V    |
| V         |                                                                           | Electrostatic discharge voltage                 | T. = 125 °C conform to 15 002 2019              | III   | ±1000 | V    |
| VESD(CDM) | (charge device model)                                                     | T <sub>A</sub> = +25 °C, conform to JS-002-2018 | 111                                             | ±1000 |       |      |

#### Static latch-up

Tests compliant with EIA/JESD78E IC latch-up standard are required to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin;
- A current injection is applied to each input, output and configurable GPIO pin.

Table 11. Latch-up values

| Symbol | Parameter             | Conditions                                       | Level/Class          |  |
|--------|-----------------------|--------------------------------------------------|----------------------|--|
| LU     | Static latch-up class | T <sub>A</sub> = +105 °C, conform to EIA/JESD78E | II level A (±200 mA) |  |



# 4.3 Specifications

# 4.3.1 General operating conditions

Table 12. General operating conditions

| Symbol           | Parameter                                  | С                                             | onditions    | Min      | Max   | Unit |
|------------------|--------------------------------------------|-----------------------------------------------|--------------|----------|-------|------|
|                  |                                            |                                               | 1.3 V        | 0        | 150   |      |
| fHCLK            | Internal AHB clock frequency               | LDO voltage                                   | 1.2 V        | 0        | 120   | MHz  |
|                  |                                            |                                               | 1.1 V        | 0        | 64    |      |
| fpclk1           | Internal ADD1 clock frequency              | L DO voltage                                  | 1.3 V        | 0        | 120   | MLI  |
| IPCLK1           | Internal APB1 clock frequency              | LDO voltage                                   | 1.2 V, 1.1 V | 0        | fhclk | MHz  |
| fpclk2           | Internal APB2 clock frequency              |                                               | -            |          |       | MHz  |
| VDD              | Digital operating voltage                  |                                               | -            |          |       | V    |
| V <sub>DDA</sub> | Analog operating voltage                   | Must be the same potential as V <sub>DD</sub> |              | $V_{DD}$ |       | V    |
|                  |                                            | LQFP100 - 14                                  | x 14 mm      | -        | 264   |      |
|                  |                                            | LQFP64 – 10 x                                 | 10 mm        | -        | 238   |      |
|                  |                                            | LQFP64 – 7 x 7                                | mm           | -        | 216   |      |
| PD               | Power dissipation: T <sub>A</sub> = 105 °C | LQFP48 – 7 x 7                                | mm           | -        | 216   | mW   |
|                  |                                            | QFN48 – 6 x 6 ı                               | mm           | -        | 350   |      |
|                  |                                            | QFN36 – 6 x 6 ı                               | mm           | -        | 350   |      |
|                  |                                            | QFN32 – 4 x 4 mm                              |              | -        | 280   |      |
| TA               | Ambient temperature                        |                                               | -            |          |       | °C   |

# 4.3.2 Operating conditions at power-up / power-down

Table 13. Operating conditions at power-up/power-down

| Symbol           | Parameter                      | Min | Max  | Unit |
|------------------|--------------------------------|-----|------|------|
|                  | V <sub>DD</sub> rise time rate | 0   | ∞(1) | ms/V |
| t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | 20  | 8    | μs/V |

<sup>(1)</sup> When V<sub>DD</sub> rise time rate is lower than 1.3 ms/V, it is necessary for code to wait 60 ms until the V<sub>DD</sub> is higher than 2.57 V before accessing battery powered domain registers. Refer to AT32F423 errata sheet for details.



# 4.3.3 Embedded reset and power control block characteristics

Table 14. Embedded reset characteristics

| Symbol                | Parameter                                                             |         | Тур | Max  | Unit |
|-----------------------|-----------------------------------------------------------------------|---------|-----|------|------|
| Vpor                  | Power on reset threshold                                              | 1.81    | 2.1 | 2.4  | V    |
| VLVR                  | Low voltage reset threshold                                           | 1.68(2) | 1.9 | 2.08 | V    |
| V <sub>L</sub> VRhyst | LVR hysteresis                                                        | -       | 180 | -    | mV   |
| Тороттемро            | Reset temporization: CPU starts execution after $V_{\text{DD}}$ keeps |         | 3.5 |      | mo   |
| Ткезттемро            | higher than V <sub>POR</sub> for T <sub>RESTTEMPO</sub>               | -       | 3.5 | -    | ms   |

<sup>(1)</sup> Guaranteed by characterization results, not tested in production.

Figure 8. Power-on reset and low voltage reset waveform



Table 15. Programmable voltage monitoring characteristics

| Symbol                    | Parameter                                    | Conditions       | Min  | Тур  | Max  | Unit |
|---------------------------|----------------------------------------------|------------------|------|------|------|------|
| Variati                   | DVM threshold 1 (DVMSEL[2:0] = 001)          | Rising edge      | 2.19 | 2.28 | 2.37 | V    |
| V <sub>PVM1</sub>         | PVM threshold 1 (PVMSEL[2:0] = 001)          | Falling edge     | 2.09 | 2.18 | 2.27 | V    |
| V                         | D\/M threshold 2 (D\/MSEL[2:0] = 010)        | Rising edge (1)  | 2.28 | 2.38 | 2.48 | V    |
| VPVM2                     | PVM threshold 2 (PVMSEL[2:0] = 010)          | Falling edge (1) | 2.18 | 2.28 | 2.38 | V    |
| V                         | D\/M threshold 2 /D\/MSEL[2:0] = 011)        | Rising edge (1)  | 2.38 | 2.48 | 2.58 | V    |
| <b>V</b> PVM3             | PVM threshold 3 (PVMSEL[2:0] = 011)          | Falling edge (1) | 2.28 | 2.38 | 2.48 | V    |
| Variati                   | D\/M threshold 4 /D\/MSEL[2:0] = 400\        | Rising edge (1)  | 2.47 | 2.58 | 2.69 | V    |
| VPVM4                     | PVM threshold 4 (PVMSEL[2:0] = 100)          | Falling edge (1) | 2.37 | 2.48 | 2.59 | V    |
| \/                        | D)/M three hold 5 (D)/MOST [0:0] = 404)      | Rising edge (1)  | 2.57 | 2.68 | 2.79 | V    |
| VPVM5                     | PVM threshold 5 (PVMSEL[2:0] = 101)          | Falling edge (1) | 2.47 | 2.58 | 2.69 | V    |
| \/                        | D)/M threehold C /D)/MCEL [0:0] = 440)       | Rising edge (1)  | 2.66 | 2.78 | 2.9  | V    |
| VPVM6                     | PVM threshold 6 (PVMSEL[2:0] = 110)          | Falling edge (1) | 2.56 | 2.68 | 2.8  | V    |
| \ /                       | D) (M 4 harron la 1 d 7 (D) (MOEL 10-01 444) | Rising edge      | 2.76 | 2.88 | 3    | V    |
| V <sub>PVM7</sub>         | PVM threshold 7 (PVMSEL[2:0] = 111)          | Falling edge     | 2.66 | 2.78 | 2.9  | V    |
| V <sub>HYS_P</sub> (1)    | PVM hysteresis                               | -                | -    | 100  | -    | mV   |
| I <sub>DD (PVM)</sub> (1) | PVM current dissipation                      | -                | -    | 20   | 30   | μA   |

<sup>(1)</sup> Guaranteed by characterization results, not tested in production.

2025.1.17 39 Rev 2.03

<sup>(2)</sup> The product behavior is guaranteed by design down to the minimum V<sub>LVR</sub> value.



## 4.3.4 Memory characteristics

Table 16. Flash memory characteristics

| Symbol            | Parameter                | Conditions | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit |
|-------------------|--------------------------|------------|--------------------|--------------------|------|
| T <sub>PROG</sub> | Programming time         | -          | 40                 | 42                 | μs   |
|                   | Sector erase time (2 KB) | AT32F423xC | 13.2               | 16                 |      |
| t <sub>SE</sub>   | Sector areas time (1 KP) | AT32F423xB | 6.6                | 0                  | ms   |
|                   | Sector erase time (1 KB) | AT32F423x8 | 6.6                | 8                  |      |
| t <sub>ME</sub>   | Mass erase time          | -          | 8.2                | 10                 | ms   |

<sup>(1)</sup> Guaranteed by design, not tested in production.

Table 17. Flash memory endurance and data retention (1)

| Symbol       | Parameter      | Conditions                    | Min | Тур | Max | Unit    |
|--------------|----------------|-------------------------------|-----|-----|-----|---------|
| NEND         | Endurance      | T <sub>A</sub> = -40 ~ 105 °C | 100 | -   | -   | kcycles |
| <b>t</b> RET | Data retention | T <sub>A</sub> = 105 °C       | 10  | -   | -   | year    |

<sup>(1)</sup> Guaranteed by design, not tested in production.

## 4.3.5 Supply current characteristics

The current consumption, obtained by characterization results and not tested in production, is subjected to several parameters and factors such as the operating voltage, ambient temperature, GPIO pin loading, device software configuration, operating frequencies, GPIO pin switching rate, and executed binary code.

#### Typical and maximum current consumption

The MCU is placed under the following conditions:

- All GPIO pins are in analog mode.
- Flash memory access time depends on the f<sub>HCLK</sub> frequency (0 ~ 32 MHz: zero-wait state;
   33 ~ 64 MHz: one wait state; 65 ~ 96 MHz: two wait states;
   129 MHz and above: four wait states)
- Prefetch ON
- When peripherals are enabled:
  - If fhclk > 120 MHz, then fpclk1 = fhclk/2, fpclk2 = fhclk, fadcclk = fpclk2/2
  - If  $f_{HCLK}$  ≤ 120 MHz, then  $f_{PCLK1} = f_{HCLK}$ ,  $f_{PCLK2} = f_{HCLK}$ ,  $f_{ADCCLK} = f_{PCLK2}/2$
- Unless otherwise specified, the typical values are measured with V<sub>DD</sub> = 3.3 V and T<sub>A</sub> = 25 °C condition, and the maximum values are measured with V<sub>DD</sub> = 3.6 V.

2025.1.17 40 Rev 2.03



Table 18. Typical current consumption in Run mode

|                 |            |                          |         | in consumpti       |                               | /p                             |       |
|-----------------|------------|--------------------------|---------|--------------------|-------------------------------|--------------------------------|-------|
| Sym<br>bol      | Parameter  | Conditions               | fнс∟к   | LDO voltage<br>(V) | All<br>peripherals<br>enabled | All<br>peripherals<br>disabled | Unit  |
|                 |            | 150 MHz 1.3 38.4         | 16.8    |                    |                               |                                |       |
|                 |            |                          | 120 MHz | 1.2                | 33.5                          | 13.2                           | mA mA |
|                 |            |                          | 108 MHz | 1.2                | 30.2                          | 12.0                           |       |
|                 |            |                          | 72 MHz  | 1.2                | 20.4                          | 8.22                           |       |
|                 |            |                          | 64 MHz  | 1.1                | 16.7                          | 6.92                           |       |
|                 |            | High speed               | 48 MHz  | 1.1                | 13.0                          | 5.72                           |       |
|                 |            | external crystal         | 36 MHz  | 1.1                | 9.98                          | 4.54                           | mA    |
|                 |            | (HEXT) <sup>(1)(2)</sup> | 24 MHz  | 1.1                | 7.25                          | 3.64                           |       |
|                 |            |                          | 16 MHz  | 1.1                | 5.15                          | 2.77                           |       |
|                 |            |                          | 8 MHz   | 1.1                | 2.81                          | 1.60                           |       |
|                 |            |                          | 4 MHz   | 1.1                | 1.93                          | 1.30                           |       |
|                 | Supply     |                          | 2 MHz   | 1.1                | 1.50                          | 1.15                           |       |
| I <sub>DD</sub> | current in |                          | 1 MHz   | 1.1                | 1.29                          | 1.07                           |       |
| טטי             | Run mode   |                          | 150 MHz | 1.3                | 38.4                          | 16.8                           |       |
|                 | Turi mode  |                          | 120 MHz | 1.2                | 33.4                          | 13.1                           |       |
|                 |            |                          | 108 MHz | 1.2                | 30.1                          | 11.9                           |       |
|                 |            |                          | 72 MHz  | 1.2                | 20.3                          | 8.09                           |       |
|                 |            |                          | 64 MHz  | 1.1                | 16.6                          | 6.76                           |       |
|                 |            | High speed               | 48 MHz  | 1.1                | 12.9                          | 5.52                           |       |
|                 |            | internal clock           | 36 MHz  | 1.1                | 9.91                          | 4.30                           | mA    |
|                 |            | (HICK) (2)               | 24 MHz  | 1.1                | 7.12                          | 3.37                           |       |
|                 |            |                          | 16 MHz  | 1.1                | 4.96                          | 2.46                           |       |
|                 |            |                          | 8 MHz   | 1.1                | 2.54                          | 1.24                           |       |
|                 |            |                          | 4 MHz   | 1.1                | 1.63                          | 0.93                           |       |
|                 |            |                          | 2 MHz   | 1.1                | 1.18                          | 0.77                           |       |
|                 |            |                          | 1 MHz   | 1.1                | 0.96                          | 0.69                           |       |

<sup>(1)</sup> External clock is 8 MHz. (2) PLL is on when fhcLk > 8 MHz.



Table 19. Typical current consumption in Sleep mode

|                 |            |                          |         | Consumption        |                               | ур                       |       |
|-----------------|------------|--------------------------|---------|--------------------|-------------------------------|--------------------------|-------|
| Sym<br>bol      | Parameter  | Conditions               | fнськ   | LDO voltage<br>(V) | All<br>peripherals<br>enabled | All peripherals disabled | Unit  |
|                 |            |                          | 150 MHz | 1.3                | 31.5                          | 6.14                     |       |
|                 |            |                          | 120 MHz | 1.2                | 27.0                          | 5.18                     | mA mA |
|                 |            |                          | 108 MHz | 1.2                | 24.3                          | 4.74                     |       |
|                 |            |                          | 72 MHz  | 1.2                | 16.5                          | 3.42                     |       |
|                 |            |                          | 64 MHz  | 1.1                | 13.5                          | 3.08                     |       |
|                 |            | High speed               | 48 MHz  | 1.1                | 10.6                          | 2.85                     |       |
|                 |            | external crystal         | 36 MHz  | 1.1                | 8.19                          | 2.39                     | mA    |
|                 |            | (HEXT) <sup>(1)(2)</sup> | 24 MHz  | 1.1                | 6.06                          | 2.21                     |       |
|                 |            |                          | 16 MHz  | 1.1                | 4.36                          | 1.81                     |       |
|                 |            |                          | 8 MHz   | 1.1                | 2.42                          | 1.12                     |       |
|                 |            |                          | 4 MHz   | 1.1                | 1.74                          | 1.06                     |       |
|                 | Supply     |                          | 2 MHz   | 1.1                | 1.41                          | 1.03                     | mA    |
| I <sub>DD</sub> | current in |                          | 1 MHz   | 1.1                | 1.24                          | 1.01                     |       |
| טטי             | sleep mode |                          | 150 MHz | 1.3                | 31.5                          | 6.13                     | _     |
|                 | Siccp mode |                          | 120 MHz | 1.2                | 26.9                          | 5.05                     |       |
|                 |            |                          | 108 MHz | 1.2                | 24.2                          | 4.61                     |       |
|                 |            |                          | 72 MHz  | 1.2                | 16.4                          | 3.28                     |       |
|                 |            |                          | 64 MHz  | 1.1                | 13.4                          | 2.81                     |       |
|                 |            | High speed               | 48 MHz  | 1.1                | 10.5                          | 2.57                     |       |
|                 |            | internal clock           | 36 MHz  | 1.1                | 8.10                          | 2.08                     | mA    |
|                 |            | (HICK) (2)               | 24 MHz  | 1.1                | 5.91                          | 1.90                     |       |
|                 |            |                          | 16 MHz  | 1.1                | 4.15                          | 1.48                     |       |
|                 |            |                          | 8 MHz   | 1.1                | 2.15                          | 0.75                     |       |
|                 |            |                          | 4 MHz   | 1.1                | 1.44                          | 0.69                     |       |
|                 |            |                          | 2 MHz   | 1.1                | 1.08                          | 0.65                     |       |
|                 |            |                          | 1 MHz   | 1.1                | 0.91                          | 0.63                     |       |

<sup>(1)</sup> External clock is 8 MHz. (2) PLL is on when fhclk > 8 MHz.



Table 20. Maximum current consumption in Run mode

|          |            |                                     |                   | LDO voltage | M                      | ах                      |       |      |  |
|----------|------------|-------------------------------------|-------------------|-------------|------------------------|-------------------------|-------|------|--|
| Symbol   | Parameter  | Conditions                          | f <sub>HCLK</sub> | (V)         | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit  |      |  |
|          |            |                                     |                   |             | 150 MHz                | 1.3                     | 40.6  | 42.7 |  |
|          |            |                                     | 120 MHz           | 1.2         | 34.4                   | 35.2                    |       |      |  |
|          |            |                                     | 108 MHz           | 1.2         | 31.1                   | 31.9                    |       |      |  |
|          |            |                                     | 72 MHz            | 1.2         | 21.2                   | 22.0                    |       |      |  |
|          |            | High speed external                 | 64 MHz            | 1.1         | 17.6                   | 18.4                    | Λ     |      |  |
|          |            | crystal (HEXT) <sup>(1)</sup> , all | 48 MHz            | 1.1         | 13.9                   | 14.7                    | mA    |      |  |
|          |            | peripherals enabled                 | 36 MHz            | 1.1         | 10.8                   | 11.6                    |       |      |  |
|          |            |                                     | 24 MHz            | 1.1         | 8.07                   | 8.85                    |       |      |  |
|          |            |                                     | 16 MHz            | 1.1         | 5.96                   | 6.71                    |       |      |  |
|          | Supply     |                                     | 8 MHz             | 1.1         | 3.67                   | 4.44                    |       |      |  |
| $I_{DD}$ | current in |                                     | 150 MHz           | 1.3         | 18.8                   | 19.6                    | mA mA |      |  |
|          | Run mode   |                                     | 120 MHz           | 1.2         | 13.9                   | 14.6                    |       |      |  |
|          |            |                                     | 108 MHz           | 1.2         | 12.7                   | 13.4                    |       |      |  |
|          |            |                                     | 72 MHz            | 1.2         | 8.91                   | 9.60                    |       |      |  |
|          |            | High speed external                 | 64 MHz            | 1.1         | 7.73                   | 8.50                    | 1     |      |  |
|          |            | crystal (HEXT) <sup>(1)</sup> , all | 48 MHz            | 1.1         | 6.52                   | 7.28                    | mA    |      |  |
|          |            | peripherals disabled                | 36 MHz            | 1.1         | 5.32                   | 6.07                    |       |      |  |
|          |            |                                     | 24 MHz            | 1.1         | 4.42                   | 5.16                    |       |      |  |
|          |            |                                     | 16 MHz            | 1.1         | 3.53                   | 4.25                    |       |      |  |
|          |            |                                     | 8 MHz             | 1.1         | 2.34                   | 3.06                    |       |      |  |

<sup>(1)</sup> External clock is 8 MHz, and PLL is on when f<sub>HCLK</sub> > 8 MHz.



Table 21. Maximum current consumption in Sleep mode

|          |            |                                     |                   | LDO voltage | М                      | ах                      |      |
|----------|------------|-------------------------------------|-------------------|-------------|------------------------|-------------------------|------|
| Symbol   | Parameter  | Conditions                          | f <sub>HCLK</sub> | (V)         | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit |
|          |            |                                     | 150 MHz           | 1.3         | 32.8                   | 34.8                    |      |
|          |            |                                     | 120 MHz           | 1.2         | 27.8                   | 28.7                    |      |
|          |            |                                     | 108 MHz           | 1.2         | 25.2                   | 26.0                    |      |
|          |            |                                     | 72 MHz            | 1.2         | 17.3                   | 18.0                    |      |
|          |            | High speed external                 | 64 MHz            | 1.1         | 14.4                   | 15.2                    | A    |
|          |            | crystal (HEXT) <sup>(1)</sup> , all | 48 MHz            | 1.1         | 11.5                   | 12.3                    | mA   |
|          |            | peripherals enabled                 | 36 MHz            | 1.1         | 9.04                   | 9.83                    |      |
|          |            |                                     | 24 MHz            | 1.1         | 6.89                   | 7.65                    |      |
|          |            |                                     | 16 MHz            | 1.1         | 5.17                   | 5.92                    |      |
|          | Supply     |                                     | 8 MHz             | 1.1         | 3.28                   | 4.04                    |      |
| $I_{DD}$ | current in |                                     | 150 MHz           | 1.3         | 6.97                   | 7.56                    |      |
|          | Sleep mode |                                     | 120 MHz           | 1.2         | 5.87                   | 6.56                    |      |
|          |            |                                     | 108 MHz           | 1.2         | 5.43                   | 6.11                    |      |
|          |            |                                     | 72 MHz            | 1.2         | 4.10                   | 4.77                    |      |
|          |            | High speed external                 | 64 MHz            | 1.1         | 3.87                   | 4.58                    | Λ    |
|          |            | crystal (HEXT) <sup>(1)</sup> , all | 48 MHz            | 1.1         | 3.63                   | 4.34                    | mA   |
|          |            | peripherals disabled                | 36 MHz            | 1.1         | 3.16                   | 3.87                    |      |
|          |            |                                     | 24 MHz            | 1.1         | 2.98                   | 3.69                    |      |
| İ        |            |                                     | 16 MHz            | 1.1         | 2.57                   | 3.27                    |      |
|          |            |                                     | 8 MHz             | 1.1         | 1.87                   | 2.57                    |      |

<sup>(1)</sup> External clock is 8 MHz, and PLL is on when f<sub>HCLK</sub> > 8 MHz.



Table 22. Typical and maximum current consumptions in Deepsleep and Standby modes

|                                                                  |                                                                                      |                                  | Typ <sup>(1)</sup>      |                         |                        | Max <sup>(2)</sup>     |                         |      |
|------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------|-------------------------|-------------------------|------------------------|------------------------|-------------------------|------|
| Symbol                                                           | Parameter                                                                            | Conditions                       | V <sub>DD</sub> = 2.4 V | V <sub>DD</sub> = 3.3 V | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit |
| Supply current in Deepsleep mode  Supply current in Standby mode | LDO 1.2 V in normal<br>mode, HICK and HEXT<br>OFF, WDT OFF<br>LDO in extra low-power | 281                              | 286                     | 330                     | 910                    | 1540                   | μА                      |      |
|                                                                  | mode                                                                                 | mode, HICK and HEXT OFF, WDT OFF | 141                     | 143                     | 160                    | 550                    | 980                     |      |
|                                                                  | Supply current                                                                       | LEXT and ERTC OFF                | 2.6                     | 3.9                     | 5.0                    | 6.8                    | 8.1                     |      |
|                                                                  | ,                                                                                    | LEXT and ERTC ON                 | 3.6                     | 5.4                     | 6.5                    | 8.8                    | 12.9                    | μΑ   |

<sup>(1)</sup> Typical values are measured at  $T_A = 25$  °C.

Figure 9. Typical current consumption in Deepsleep mode with LDO 1.2 V in normal mode vs. temperature at different  $V_{\text{DD}}$ 



2025.1.17 45 Rev 2.03

<sup>(2)</sup> Guaranteed by characterization results, not tested in production.





Figure 10. Typical current consumption in Deepsleep mode with LDO in extra low-power mode vs. temperature at different  $V_{\text{DD}}$ 

Figure 11. Typical current consumption in Standby mode vs. temperature at different V<sub>DD</sub>



## On-chip peripheral current consumption

The MCU is placed under the following conditions:

- All GPIO pins are in analog mode.
- The given value is calculated by measuring the current consumption difference between "all peripherals clocked OFF" and "only one peripheral clocked ON".

2025.1.17 46 Rev 2.03



Table 23. Peripheral current consumption

| Porir | pheral                 | L     | _DO voltage (V |       | Unit   |
|-------|------------------------|-------|----------------|-------|--------|
| ren   | nierai                 | 1.3   | 1.2            | 1.1   | Oiiit  |
|       | DMA1                   | 4.37  | 3.98           | 3.67  |        |
|       | DMA2                   | 4.31  | 3.91           | 3.60  |        |
|       | SRAM                   | 1.02  | 0.93           | 0.85  |        |
|       | Flash                  | 12.41 | 11.25          | 10.55 |        |
|       | GPIOA                  | 0.75  | 0.68           | 0.63  |        |
|       | GPIOB                  | 0.72  | 0.66           | 0.61  |        |
| AHB   | GPIOC                  | 0.75  | 0.68           | 0.63  | μΑ/MHz |
|       | GPIOD                  | 0.66  | 0.61           | 0.57  |        |
|       | GPIOE                  | 0.70  | 0.62           | 0.59  |        |
|       | GPIOF                  | 0.76  | 0.71           | 0.65  |        |
|       | XMC                    | 5.34  | 4.82           | 4.44  |        |
|       | CRC                    | 0.53  | 0.47           | 0.45  |        |
|       | OTGFS1                 | 25.33 | 23.04          | 21.27 |        |
|       | TMR2                   | 9.98  | 9.12           | 8.42  |        |
|       | TMR3                   | 7.10  | 6.49           | 6.01  |        |
|       | TMR4                   | 7.12  | 6.49           | 6.00  |        |
|       | TMR6                   | 0.85  | 0.78           | 0.73  |        |
|       | TMR7                   | 0.84  | 0.77           | 0.70  |        |
|       | TMR12                  | 6.89  | 6.27           | 5.75  |        |
|       | TMR13                  | 4.19  | 3.82           | 3.52  |        |
|       | TMR14                  | 4.26  | 3.89           | 3.57  |        |
|       | WWDT                   | 0.51  | 0.46           | 0.44  |        |
|       | SPI2/I <sup>2</sup> S2 | 3.12  | 2.83           | 2.61  |        |
|       | SPI3/I <sup>2</sup> S3 | 3.61  | 3.28           | 3.02  |        |
| APB1  | USART2                 | 5.31  | 4.86           | 4.49  | μΑ/MHz |
|       | USART3                 | 5.21  | 4.76           | 4.40  |        |
|       | USART4                 | 2.68  | 2.45           | 2.25  |        |
|       | USART5                 | 2.63  | 2.40           | 2.21  |        |
|       | I <sup>2</sup> C1      | 6.66  | 6.09           | 5.60  |        |
|       | l <sup>2</sup> C2      | 6.46  | 5.90           | 5.52  |        |
|       | I <sup>2</sup> C3      | 6.56  | 5.99           | 5.52  |        |
|       | CAN1                   | 3.06  | 2.77           | 2.56  |        |
|       | CAN2                   | 2.53  | 2.31           | 2.12  |        |
|       | PWC                    | 0.89  | 0.83           | 0.76  |        |
|       | DAC1/2                 | 2.06  | 1.90           | 1.75  |        |
|       | USART7                 | 2.63  | 2.42           | 2.22  |        |
|       | USART8                 | 2.65  | 2.42           | 2.21  |        |



| Peri  | Peripheral _           |       | LDO voltage (V | <b>'</b> ) | Unit       |
|-------|------------------------|-------|----------------|------------|------------|
| 1 011 | onora:                 | 1.3   | 1.2            | 1.1        | O III.     |
|       | TMR1                   | 10.15 | 9.26           | 8.58       |            |
|       | USART1                 | 5.12  | 4.66           | 4.32       |            |
|       | USART6                 | 2.71  | 2.48           | 2.29       |            |
|       | ADC1                   | 9.13  | 8.33           | 7.67       |            |
| ADDO  | SPI1/I <sup>2</sup> S1 | 3.24  | 2.97           | 2.72       | A /B 41 I— |
| APB2  | SCFG                   | 0.22  | 0.21           | 0.19       | μA/MHz     |
|       | TMR9                   | 6.19  | 5.64           | 5.22       |            |
|       | TMR10                  | 3.87  | 3.52           | 3.25       |            |
|       | TMR11                  | 4.13  | 3.77           | 3.48       |            |
|       | ACC                    | 0.28  | 0.26           | 0.24       |            |

### 4.3.6 External clock source characteristics

#### High-speed external clock generated from a crystal / ceramic resonator

The high-speed external (HEXT) clock can be supplied with a 4 to 25 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in the table below. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

Table 24. HEXT 4 ~ 25 MHz crystal characteristics (1)(2)

| Symbol                    | Parameter            | Conditions                    | Min | Тур | Max | Unit |
|---------------------------|----------------------|-------------------------------|-----|-----|-----|------|
| fhext_in                  | Oscillator frequency | -                             | 4   | 8   | 25  | MHz  |
| t <sub>SU(HEXT)</sub> (3) | Startup time         | V <sub>DD</sub> is stabilized | -   | 2   | -   | ms   |

- (1) Oscillator characteristics are given by the crystal/ceramic resonator manufacturer.
- (2) Guaranteed by characterization results, not tested in production.
- (3) t<sub>SU(HEXT)</sub> is the startup time measured from the moment HEXT is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 33 pF range (typ.), designed for high-frequency applications, and selected to meet the requirements of the crystal or resonator.  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance that is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be taken into account when selecting  $C_{L1}$  and  $C_{L2}$ . The load capacitance  $C_{L1}$  is based on the following formula:  $C_{L1} = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$ , where  $C_{stray}$  is the pin capacitance and board or PCB-related capacitance. Typically, it is between 2 pF and 7 pF.



 $C_{L1}$ HEXT IN f<sub>HEXT</sub> Bias 8 MHz RF Controlled crystal gain HEXT OUT  $C_{L2}$ 

Figure 12. HEXT typical application with an 8 MHz crystal

#### High-speed external clock generated from an external source

The characteristics given in the table below come from tests performed using a high-speed external clock source.

**Symbol Conditions** Unit **Parameter** Min Max Тур fHEXT\_ext User external clock source frequency (1) 1 8 25 MHz VHEXTH HEXT\_IN input pin high level voltage  $0.7V_{\text{DD}}$  $V_{DD}$ ٧ HEXT IN input pin low level voltage  $0.3V_{\text{DD}}$ VHEXTL Vss tw(HEXT) HEXT\_IN high or low time(1) 5  $t_{\text{W}(\text{HEXT})}$ ns  $t_{r(\text{HEXT})}$ HEXT\_IN rise or fall time(1) 20  $t_{\text{f(HEXT)}}$ HEXT IN input capacitance (1) Cin(HEXT) 5 рF Duty(HEXT) Duty cycle 45 HEXT IN input leakage current  $V_{SS} \le V_{IN} \le V_{DD}$ μΑ ±1

Table 25. HEXT external source characteristics

<sup>(1)</sup> Guaranteed by design, not tested in production.



Figure 13. High-speed external source AC timing diagram

2025.1.17 **Rev 2.03** 



#### Low-speed external clock generated from a crystal / ceramic resonator

The low-speed external (LEXT) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in the table below. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

Table 26. LEXT 32.768 kHz crystal characteristics (1)(2)

| Symbol                | Parameter    | Conditions                    | Min | Тур | Max | Unit |
|-----------------------|--------------|-------------------------------|-----|-----|-----|------|
| t <sub>SU(LEXT)</sub> | Startup time | V <sub>DD</sub> is stabilized | -   | 200 | -   | ms   |

<sup>(1)</sup> Oscillator characteristics given by the crystal/ceramic resonator manufacturer.

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality ceramic capacitors in the 5 pF to 15 pF range and select to meet the requirements of the crystal or resonator.  $C_{L1}$  and  $C_{L2}$ , are usually the same size. The crystal manufacturer typically specifies a load capacitance that is the series combination of  $C_{L1}$  and  $C_{L2}$ .

Load capacitance  $C_L$  is based on the following formula:  $C_L = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$  where  $C_{stray}$  is the pin capacitance and board or PCB-related capacitance. Typically, it is between 2 pF and 7 pF.

32.768 kHz crystal LEXT\_OUT Bias Controlled gain

Figure 14. LEXT typical application with a 32.768 kHz crystal

Note: No external resistor is required between LEXT\_IN and LEXT\_OUT and it is also prohibited to add it.

2025.1.17 50 Rev 2.03

<sup>(2)</sup> Guaranteed by characterization results, not tested in production.



### Low-speed external clock generated from an external source

The characteristics given in the table below come from tests performed using a low-speed external clock source.

Table 27. LEXT external source characteristics

| Symbol     | Parameter                                | Conditions      | Min                | Тур    | Max                | Unit |
|------------|------------------------------------------|-----------------|--------------------|--------|--------------------|------|
| fLEXT_ext  | User External clock source frequency (1) |                 | -                  | 32.768 | 1000               | kHz  |
| VLEXTH     | LEXT_IN input pin high level voltage     |                 | 0.7V <sub>DD</sub> | -      | V <sub>DD</sub>    | V    |
| VLEXTL     | LEXT_IN input pin low level voltage      |                 | Vss                | -      | 0.3V <sub>DD</sub> | V    |
| tw(LEXT)   | LEXT_IN high or low time (1)             | -               | 450                | -      | -                  |      |
| tr(LEXT)   | LEXT_IN rise or fall time (1)            |                 | -                  | -      | 50                 | ns   |
| Cin(LEXT)  | LEXT_IN input capacitance <sup>(1)</sup> | -               | -                  | 5      | -                  | pF   |
| Duty(LEXT) | Duty cycle                               | -               | 30                 | -      | 70                 | %    |
| IL         | LEXT_IN input leakage current            | Vss ≤ Vin ≤ Vdd | -                  | -      | ±1                 | μA   |

<sup>(1)</sup> Guaranteed by design, not tested in production.

Figure 15. Low-speed external source AC timing diagram





### Internal clock source characteristics

High-speed internal clock (HICK)

Table 28. HICK clock characteristics

| Symbol                   | Parameter                    |                                             | Conditions                    | Min   | Тур | Max  | Unit |
|--------------------------|------------------------------|---------------------------------------------|-------------------------------|-------|-----|------|------|
| <b>f</b> HICK            | Frequency                    |                                             | -                             | -     | 48  | -    | MHz  |
| DuCy(HICK)               | Duty cycle                   | -                                           |                               | 45    | _   | 55   | %    |
|                          |                              | User-trimmed with the CRM_CTRL register (1) |                               | -1    | -   | 1    |      |
|                          | HICK clock accuracy          | ACC-trimmed <sup>(1)</sup>                  |                               | -0.25 | -   | 0.25 |      |
| ACCHICK                  |                              | Factory-                                    | T <sub>A</sub> = -40 ~ 105 °C | -2.5  | -   | 2.5  | %    |
|                          |                              |                                             | T <sub>A</sub> = -40 ~ 85 °C  | -2    | -   | 2    |      |
|                          |                              | calibrated                                  | T <sub>A</sub> = 0 ~ 70 °C    | -1.5  | -   | 1.5  |      |
|                          |                              | (=)                                         | T <sub>A</sub> = 25 °C        | -1    | 0.5 | 1    |      |
| tsu(HICK) <sup>(2)</sup> | HICK clock startup time      |                                             | -                             | -     | -   | 10.5 | μs   |
| IDD(HICK) <sup>(2)</sup> | HICK clock power consumption |                                             | -                             | -     | 300 | 330  | μA   |

<sup>(1)</sup> Guaranteed by design, not tested in production.

Figure 16. HICK clock frequency accuracy vs. temperature



#### Low-speed internal clock (LICK)

Table 29. LICK clock characteristics

| Symbol               | Parameter | Conditions | Min | Тур | Max | Unit |
|----------------------|-----------|------------|-----|-----|-----|------|
| fLICK <sup>(1)</sup> | Frequency | -          | 25  | 35  | 45  | kHz  |

<sup>(1)</sup> Guaranteed by characterization results, not tested in production.

<sup>(2)</sup> Guaranteed by characterization results, not tested in production.



## 4.3.8 PLL characteristics

Table 30. PLL characteristics

| Symbol                  | Parameter                   | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit |
|-------------------------|-----------------------------|--------------------|-----|--------------------|------|
| £                       | PLL input clock (2)         | 2                  | 8   | 16                 | MHz  |
| fpll_in                 | PLL input clock duty cycle  | 40                 | -   | 60                 | %    |
| fpll_out <sup>(3)</sup> | PLL multiplier output clock | 32                 | -   | 300                | MHz  |
| tLOCK                   | PLL lock time               | -                  | -   | 200                | μs   |
| Jitter                  | Cycle-to-cycle jitter       | -                  | -   | 300                | ps   |

<sup>(1)</sup> Guaranteed by design, not tested in production.

## 4.3.9 Wakeup time from low-power mode

The wakeup times given in the table below are measured on a wakeup phase with the HICK. The clock source used to wake up the device depends on the current operating mode:

- Sleep mode: The clock source is the clock that was configured before entering Sleep mode.
- Deepsleep or Standby mode: The clock source is the HICK.

Table 31. Low-power mode wakeup time

| Symbol       | Parameter                  | Parameter Conditions |     | Unit |
|--------------|----------------------------|----------------------|-----|------|
| twusleep     | Wakeup from Sleep mode     | -                    | 3.7 | μs   |
| t            | Wakeup from Deepsleep mode | LDO in normal mode   | 450 | 116  |
| TWUDEEPSLEEP | wakeup from Deepsleep mode | e - 3.7  mode        | μs  |      |
| twustdby     | Wakeup from Standby mode   | -                    | 800 | μs   |

<sup>(2)</sup> Use the appropriate multiplier factor to ensure that PLL input clock values are compatible with the range defined by fell out.

<sup>(3)</sup> PLL/2 (divided by 2) is used as clock source of system clock. Refer to AT32F423 Reference Manual for details.



### 4.3.10 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

#### Functional EMS (electromagnetic susceptibility)

• **EFT:** A burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a coupling/decoupling network, until a functional error occurs. This test is compliant with the IEC 61000-4-4 standard.

**Table 32. EMS characteristics** 

| Symb | Parameter                                                       | Conditions                                                 | Level/Class |
|------|-----------------------------------------------------------------|------------------------------------------------------------|-------------|
|      |                                                                 | V <sub>DD</sub> = 3.3 V, LQFP100, T <sub>A</sub> = +25 °C, |             |
|      | Fast transient voltage burst limits to be                       | f <sub>HCLK</sub> = 150 MHz, LDO 1.3 V.                    |             |
|      | applied through coupling/decoupling                             | Conform to IEC 61000-4-4                                   |             |
|      | network conforming to IEC 61000-4-4 on                          | V <sub>DD</sub> = 3.3 V, LQFP100, T <sub>A</sub> = +25 °C, |             |
| VEFT | V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional | f <sub>HCLK</sub> = 120 MHz, LDO 1.2 V.                    | 4A (±4 kV)  |
|      | error. Both $V_{DD}$ and $V_{SS}$ have a 47 $\mu F$             | Conform to IEC 61000-4-4                                   |             |
|      | capacitor on their entries. Each $V_{\text{DD}}$ and            | V <sub>DD</sub> = 3.3 V, LQFP100, T <sub>A</sub> = +25 °C, |             |
|      | Vss pair has an 0.1 μF bypass capacitor.                        | f <sub>HCLK</sub> = 64 MHz, LDO 1.1 V                      |             |
|      |                                                                 | Conform to IEC 61000-4-4                                   |             |

EMC characterization and optimization are performed at component level with a typical application environment. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore, it is recommended that the user applies EMC optimization and prequalification tests in relation with the EMC level.



## 4.3.11 GPIO port characteristics

#### General input/output characteristics

All GPIOs are CMOS and TTL compliant.

Table 33. GPIO static characteristics

| Symb             | Parameter                                         | Conditions                                                    | Min                          | Тур | Max                                                                      | Unit |
|------------------|---------------------------------------------------|---------------------------------------------------------------|------------------------------|-----|--------------------------------------------------------------------------|------|
| VIL              | GPIO input low level voltage                      | -                                                             | -0.3                         | -   | 0.28 x V <sub>DD</sub><br>+ 0.1                                          | V    |
|                  | TC GPIO input high level voltage                  | -                                                             |                              |     | V . 0.0                                                                  |      |
|                  | FTa GPIO input high level voltage                 | Analog mode                                                   |                              | -   | V <sub>DD</sub> + 0.3                                                    |      |
| VIH              | FT and FTf GPIO input high level voltage          | -                                                             | 0.31 x V <sub>DD</sub> + 0.8 |     |                                                                          | V    |
|                  | FTa GPIO input high level voltage                 | Input floating, input pull-<br>up, or input pull-down<br>mode | 1 0.0                        | -   | 0.28 x V <sub>DD</sub>                                                   |      |
| V <sub>hys</sub> | Schmitt trigger voltage hysteresis <sup>(1)</sup> |                                                               | 200                          | -   | -                                                                        | mV   |
| <b>v</b> nys     | Schillitt trigger voltage hysteresis.             | -                                                             | 5% V <sub>DD</sub>           |     | -                                                                        | -    |
|                  | 1/2                                               | Vss ≤ V <sub>IN</sub> ≤ V <sub>DD</sub> TC GPIOs              | -                            | -   | ±1                                                                       |      |
| llkg             | Input leakage current (2)                         | Vss ≤ V <sub>IN</sub> ≤ 5.5V<br>FT, FTf and FTa GPIOs         | -                            | -   | 0.28 x V <sub>DD</sub> + 0.1  V <sub>DD</sub> + 0.3  5.5  - + 1  ±1  130 | μA   |
| Rpu              | Weak pull-up equivalent resistor                  | V <sub>IN</sub> = V <sub>SS</sub>                             | 65                           | 80  | 130                                                                      | kΩ   |
| R <sub>PD</sub>  | Weak pull-down equivalent resistor (3)            | V <sub>IN</sub> = V <sub>DD</sub>                             | 65                           | 70  | 130                                                                      | kΩ   |
| Сю               | GPIO pin capacitance                              | -                                                             | -                            | 9   |                                                                          | pF   |

<sup>(1)</sup> Hysteresis voltage between Schmitt trigger switching levels. Guaranteed by characterization results, not tested in production.

All GPIOs are CMOS and TTL compliant (no software configuration required). Their characteristics take into account the strict CMOS-technology or TTL parameters.

#### **Output driving current**

In the user application, the number of GPIO pins that can drive current must be controlled to respect the absolute maximum rating defined in *Section 4.2.1* 

- The sum of the currents sourced by all GPIOs on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 8*).
- The sum of the currents sunk by all GPIOs on  $V_{SS}$ , plus the maximum Run consumption of the MCU sunk on  $V_{SS}$ , cannot exceed the absolute maximum rating  $I_{VSS}$  (see *Table 8*).

<sup>(2)</sup> Leakage could be higher than max if negative current is injected on adjacent pins.

<sup>(3)</sup> When the input is higher than  $V_{DD} + 0.3 \text{ V}$ , the internal pull-up and pull-down resistors must be disabled for FT, FTf and FTa pins.

<sup>(4)</sup> The pull-down resistor of BOOT0 exists permanently.



#### **Output voltage levels**

All GPIOs are CMOS and TTL compliant.

Table 34. Output voltage characteristics(1)

| Symbol          | Parameter                 | Conditions                                               | Min                  | Max | Unit |
|-----------------|---------------------------|----------------------------------------------------------|----------------------|-----|------|
| Normal so       | urcing/sinking strength   |                                                          | <u>'</u>             |     |      |
| $V_{OL}$        | Output low level voltage  | CMOS port, I <sub>IO</sub> = 4 mA                        | -                    | 0.4 |      |
| Vон             | Output high level voltage | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                          | V <sub>DD</sub> -0.4 | -   | V    |
| Vol             | Output low level voltage  | TTL port, I <sub>IO</sub> = 2 mA                         | -                    | 0.4 | .,   |
| Vон             | Output high level voltage | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                          | 2.4                  | -   | _ V  |
| V <sub>OL</sub> | Output low level voltage  | I <sub>IO</sub> = 9 mA                                   | -                    | 1.3 | .,   |
| Vон             | Output high level voltage | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                          | V <sub>DD</sub> -1.3 | -   | V    |
| Vol             | Output low level voltage  | I <sub>IO</sub> = 2 mA                                   | -                    | 0.4 | .,   |
| Vон             | Output high level voltage | 2.4 V ≤ V <sub>DD</sub> < 2.7 V                          | V <sub>DD</sub> -0.4 | -   | V    |
| Large sou       | rcing/sinking strength    | •                                                        |                      |     |      |
| Vol             | Output low level voltage  | CMOS port, I <sub>IO</sub> = 6 mA                        | -                    | 0.4 | V    |
| Vон             | Output high level voltage | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                          | V <sub>DD</sub> -0.4 | -   | 7 v  |
| Vol             | Output low level voltage  | TTL port, I <sub>IO</sub> = 5 mA                         | -                    | 0.4 | V    |
| Vон             | Output high level voltage | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                          | 2.4                  | -   | _ v  |
| Vol             | Output low level voltage  | I <sub>IO</sub> = 18 mA                                  | -                    | 1.3 | V    |
| Vон             | Output high level voltage | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                          | V <sub>DD</sub> -1.3 | -   | _ v  |
| Vol             | Output low level voltage  | I <sub>IO</sub> = 4 mA                                   | -                    | 0.4 | V    |
| Vон             | Output high level voltage | 2.4 V ≤ V <sub>DD</sub> < 2.7 V                          | V <sub>DD</sub> -0.4 | -   | _ v  |
| Maximum         | sourcing/sinking strength | •                                                        |                      |     |      |
| Vol             | Output low level voltage  | CMOS port, I <sub>IO</sub> = 15 mA                       | -                    | 0.4 |      |
| V <sub>OH</sub> | Output high level voltage | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                          | V <sub>DD</sub> -0.4 | -   | \ \  |
| V <sub>OL</sub> | Output low level voltage  | TTL port, I <sub>IO</sub> = 12 mA                        | -                    | 0.4 | .,   |
| V <sub>OH</sub> | Output high level voltage | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                          | 2.4                  | -   | V    |
| Vol             | Output low level voltage  | I <sub>IO</sub> = 12 mA                                  | -                    | 0.4 | .,   |
| V <sub>OH</sub> | Output high level voltage | 2.4 V ≤ V <sub>DD</sub> < 2.7 V                          | V <sub>DD</sub> -0.4 | -   | _ V  |
| Ultra high      | sinking strength (2)      |                                                          | <u>.</u>             |     |      |
| V <sub>OL</sub> | Output low level voltage  | $I_{IO}$ = 25 mA, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V        |                      | 0.4 |      |
| Vol             | Output high level voltage | $I_{10}$ = 18 mA, 2.4 V $\leq$ V <sub>DD</sub> $<$ 2.7 V | ] -                  | 0.4 | V    |

<sup>(1)</sup> Guaranteed by characterization results, not tested in production.

### Input AC characteristics

The definition and values of input AC characteristics are given as follows.

**Table 35. Input AC characteristics** 

| Symbol   | Parameter                                                    | Min | Max | Unit |
|----------|--------------------------------------------------------------|-----|-----|------|
| texintpw | Pulse width of external signals detected by EXINT controller | 10  | -   | ns   |

<sup>(2)</sup> When GPIO ultra high sinking strength is enabled, its V<sub>OH</sub> is the same as that of maximum sourcing strength.



## 4.3.12 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see the table below).

Table 36. NRST pin characteristics

| Symbol                               | Parameter                               | Conditions | Min  | Тур | Max                   | Unit |
|--------------------------------------|-----------------------------------------|------------|------|-----|-----------------------|------|
| VIL(NRST) <sup>(1)</sup>             | NRST input low level voltage            | -          | -0.3 | -   | 0.8                   | V    |
| V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST input high level voltage           | -          | 2    | -   | V <sub>DD</sub> + 0.3 | V    |
| Vhys(NRST) <sup>(1)</sup>            | NRST Schmitt trigger voltage hysteresis | -          | -    | 500 | -                     | mV   |
| R <sub>PU</sub> <sup>(2)</sup>       | Weak pull-up equivalent resistor        | VIN = Vss  | 30   | 40  | 50                    | kΩ   |
| t <sub>ILV(NRST)</sub> (1)           | NRST input low level invalid time       | -          | -    | -   | 40                    | μs   |
| tilnv(nrst)(1)                       | NRST input low level valid time         | -          | 80   | -   | -                     | μs   |

<sup>(1)</sup> Guaranteed by design, not tested in production.

Figure 17. Recommended NRST pin protection



- (1) The reset network protects the device against parasitic resets.
- (2) The user must ensure that the level on the NRST pin can go below the V<sub>IL (NRST)</sub> max level specified in *Table 36*. Otherwise, the reset will not be performed by the device.

# 4.3.13 XMC characteristics

The parameters given in the table below are guaranteed by design and not tested in production.

#### Asynchronous waveforms and timings of SRAM/PSRAM/NOR

The results shown in these tables are obtained with the following XMC configuration:

- AddressSetupTime = 0
- AddressHoldTime = 1
- DataSetupTime = 1

<sup>(2)</sup> Guaranteed by characterization results, not tested in production.



Table 37. Asynchronous multiplexed PSRAM/NOR read timings

| Symbol        | Parameter                                            | Min               | Max          | Unit |
|---------------|------------------------------------------------------|-------------------|--------------|------|
| tw(NE)        | XMC_NE low time                                      | 8tнськ <b>-</b> 2 | 8tнськ + 2   | ns   |
| tv(NOE_NE)    | XMC_NE low to XMC_NOE low                            | 4tнсцк - 0.5      | 4tнськ + 1.5 | ns   |
| tw(NOE)       | XMC_NOE low time                                     | 4thclk - 1        | 4thclk + 2   | ns   |
| th(NE_NOE)    | XMC_NOE high to XMC_NE high hold time                | -1                | -            | ns   |
| tv(A_NE)      | XMC_NE low to XMC_A valid                            | -                 | 7            | ns   |
| tv(NADV_NE)   | XMC_NE low to XMC_NADV low                           | 3                 | 5            | ns   |
| tw(NADV)      | XMC_NADV low time                                    | tнськ - 1.5       | tнськ + 1.5  | ns   |
| th(AD_NADV)   | XMC_AD (address) valid hold time after XMC_NADV high | thclk + 3         | -            | ns   |
| th(A_NOE)     | Address hold time after XMC_NOE high                 | thclk + 3         | -            | ns   |
| th(UBLB_NOE)  | XMC_UB/LB hold time after XMC_NOE high               | 0                 | -            | ns   |
| tv(UBLB_NE)   | XMC_NE low to XMC_UB/LB valid                        | -                 | 0            | ns   |
| tsu(Data_NE)  | Data to XMC_NE high setup time                       | 2thclk + 24       | -            | ns   |
| tsu(Data_NOE) | Data to XMC_NOE high setup time                      | 2thclk + 25       | -            | ns   |
| th(Data_NE)   | Data hold time after XMC_NE high                     | 0                 | -            | ns   |
| th(Data_NOE)  | Data hold time after XMC_NOE high                    | 0                 | -            | ns   |

Figure 18. Asynchronous multiplexed PSRAM/NOR read waveforms





Table 38. Asynchronous multiplexed PSRAM/NOR write timings

| Symbol        | Parameter                                      | Min                     | Max                      | Unit |
|---------------|------------------------------------------------|-------------------------|--------------------------|------|
| tw(NE)        | XMC_NE low time                                | 7t <sub>HCLK</sub> - 1  | 7t <sub>HCLK</sub> + 2   | ns   |
| tv(NWE_NE)    | XMC_NE low to XMC_NWE low                      | thckk                   | t <sub>HCLK</sub> + 1    | ns   |
| tw(NWE)       | XMC_NWE low time                               | 5t <sub>нськ</sub> - 1  | 5t <sub>HCLK</sub> + 2   | ns   |
| th(NE_NWE)    | XMC_NWE high to XMC_NE high hold time          | t <sub>HCLK</sub> - 1   | -                        | ns   |
| tv(A_NE)      | XMC_NE low to XMC_A valid                      | -                       | 7                        | ns   |
| tv(NADV_NE)   | XMC_NE low to XMC_NADV low                     | 3                       | 5                        | ns   |
| tw(NADV)      | XMC_NADV low time                              | thclk - 1               | t <sub>HCLK</sub> + 1    | ns   |
| th(AD_NADV)   | XMC_AD (address) hold time after XMC_NADV high | thclk - 3               | -                        | ns   |
| th(A_NWE)     | Address hold time after XMC_NWE high           | t <sub>HCLK</sub> - 1.5 | -                        | ns   |
| th(UBLB_NWE)  | XMC_UB/LB hold time after XMC_NWE high         | t <sub>HCLK</sub> - 1.5 | -                        | ns   |
| tv(UBLB_NE)   | XMC_NE low to XMC_UB/LB valid                  | -                       | 1.6                      | ns   |
| tv(Data_NADV) | XMC_NADV high to data valid                    | -                       | 2t <sub>HCLK</sub> + 1.5 | ns   |
| th(Data_NWE)  | Data hold time after XMC_NWE high              | thclk - 5               | -                        | ns   |

Figure 19. Asynchronous multiplexed PSRAM/NOR write waveforms





#### Synchronous waveforms and timings of PSRAM/NOR

The results given in these tables are obtained with the following XMC configuration:

- BurstAccessMode = XMC\_BurstAccessMode\_Enable; (Enable burst transfer mode)
- MemoryType = XMC\_MemoryType\_CRAM; (Memorty type is CRAM)
- WriteBurst = XMC\_WriteBurst\_Enable; (Enable write burst)
- CLKPrescale = 1 (1 memory cycle = 2 HCLK cycles) (Note: CLKPrescale is CLKPSC bit in XMC\_BK1TMGx register. Refer to the AT32F423 reference manual.)
- DataLatency = 1 for NOR Flash; DataLatency = 0 for PSRAM (Note: DataLatency is DATLAT bit in XMC\_BK1TMGx register. Refer to the AT32F423 reference manual.)

Table 39. Synchronous multiplexed PSRAM/NOR read timings

| Symbol           | Parameter                                        | Min | Max | Unit |
|------------------|--------------------------------------------------|-----|-----|------|
| tw(CLK)          | XMC_CLK period                                   | 20  | -   | ns   |
| td(CLKL-NEL)     | XMC_CLK low to XMC_NE low                        | -   | 2   | ns   |
| td(CLKL-NEH)     | XMC_CLK low to XMC_NE high                       | 1   | -   | ns   |
| td(CLKL-NADVL)   | XMC_CLK low to XMC_NADV low                      | -   | 4   | ns   |
| td(CLKL-NADVH)   | XMC_CLK low to XMC_NADV high                     | 1   | -   | ns   |
| td(CLKL-AV)      | XMC_CLK low to XMC_A valid                       | -   | 2   | ns   |
| td(CLKL-AIV)     | XMC_CLK low to XMC_A invalid                     | 0   | -   | ns   |
| td(CLKH-NOEL)    | XMC_CLK high to XMC_NOE low                      |     | 1   | ns   |
| td(CLKL-NOEH)    | XMC_CLK low to XMC_NOE high                      | 0.5 | -   | ns   |
| td(CLKL-ADV)     | XMC_CLK low to XMC_AD valid                      | -   | 12  | ns   |
| td(CLKL-ADIV)    | XMC_CLK low to XMC_AD invalid                    | 0   | -   | ns   |
| tsu(ADV-CLKH)    | XMC_AD valid data setup time before XMC_CLK high | 6   | -   | ns   |
| th(CLKH-ADV)     | XMC_AD valid data hold time after XMC_CLK high   | 6   | -   | ns   |
| tsu(NWAITV-CLKH) | XMC_NWAIT valid setup time before XMC_CLK high   | 8   | -   | ns   |
| th(CLKH-NWAITV)  | XMC_NWAIT valid hold time after XMC_CLK high     | 6   | -   | ns   |





Figure 20. Synchronous multiplexed PSRAM/NOR read waveforms



Table 40. Synchronous multiplexed PSRAM write timings

| Symbol           | Parameter                                      | Min | Max | Unit |
|------------------|------------------------------------------------|-----|-----|------|
| tw(CLK)          | XMC_CLK period                                 | 20  | -   | ns   |
| td(CLKL-NEL)     | XMC_CLK low to XMC_NE low                      | -   | 2   | ns   |
| td(CLKL-NEH)     | XMC_CLK low to XMC_NE high                     | 1   | -   | ns   |
| td(CLKL-NADVL)   | XMC_CLK low to XMC_NADV low                    | -   | 4   | ns   |
| td(CLKL-NADVH)   | XMC_CLK low to XMC_NADV high                   | 1   | -   | ns   |
| td(CLKL-AV)      | XMC_CLK low to XMC_A valid                     | -   | 2   | ns   |
| td(CLKL-AIV)     | XMC_CLK low to XMC_A invalid                   | 0   | -   | ns   |
| td(CLKL-NWEL)    | XMC_CLK low to XMC_NWE low                     | -   | 1   | ns   |
| td(CLKL-NWEH)    | XMC_CLK low to XMC_NWE high                    | 0.5 | -   | ns   |
| td(CLKL-ADV)     | XMC_CLK low to XMC_AD valid                    | -   | 12  | ns   |
| td(CLKL-ADIV)    | XMC_CLK low to XMC_AD invalid                  | 3   | -   | ns   |
| td(CLKL-Data)    | XMC_AD after XMC_CLK low                       | -   | 6   | ns   |
| td(CLKL-UBLBH)   | XMC_CLK low to XMC_UB/LB high                  | 1   | -   | ns   |
| tsu(NWAITV-CLKH) | XMC_NWAIT valid setup time before XMC_CLK high | 8   | -   | ns   |
| th(CLKH-NWAITV)  | XMC_NWAIT valid hold time after XMC_CLK high   | 6   | -   | ns   |

Figure 21. Synchronous multiplexed PSRAM write waveforms





### 4.3.14 TMR timer characteristics

The parameters given in the table below are guaranteed by design and not tested in production.

**Table 41. TMR timer characteristics** 

| Symbol    | Parameter                                    | Conditions                     | Min  | Max        | Unit    |
|-----------|----------------------------------------------|--------------------------------|------|------------|---------|
| t         | Timer resolution time                        | -                              | 1    | -          | tmrxclk |
| tres(TMR) |                                              | f <sub>TMRxCLK</sub> = 150 MHz | 6.66 | -          | ns      |
| fext      | Timer external clock frequency on CH1 to CH4 | -                              | 0    | ftmrxclk/2 | MHz     |

### 4.3.15 SPI characteristics

Table 42. SPI characteristics<sup>(1)</sup>

| Symbol                            | Parameter                |                                                                                                              | Conditions                                    | Min                   | Max                     | Unit |
|-----------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------|-------------------------|------|
| fsск                              |                          | Master r                                                                                                     | Master mode                                   |                       | 32                      |      |
| $(1/t_{c(SCK)})^{(2)(3)}$         | SPI clock frequency      | Slave re                                                                                                     | ceive mode                                    | -                     | 32                      | MHz  |
| ( I/Ic(SCK)).                     |                          | Slave tra                                                                                                    | ansmit mode                                   | -                     | 25                      |      |
| t <sub>su(CS)</sub>               | CS setup time            | Slave m                                                                                                      | ode                                           | 2t <sub>PCLK</sub>    | -                       | ns   |
| t <sub>h(CS)</sub>                | CS hold time             | Slave m                                                                                                      | ode                                           | 2t <sub>PCLK</sub>    | -                       | ns   |
| tw(SCKH)                          | 001(1)                   | Master r                                                                                                     | node                                          |                       |                         |      |
| tw(SCKL)                          | SCK high and low time    | Prescale                                                                                                     | er factor = 2                                 | t <sub>PCLK</sub> - 3 | t <sub>PCLK</sub> + 3   | ns   |
|                                   |                          |                                                                                                              | f <sub>PCLK</sub> = f <sub>HCLK</sub>         |                       |                         |      |
|                                   | SCK duty cycle           |                                                                                                              | f <sub>PCLK</sub> = f <sub>HCLK</sub> / 2 and | 45                    | 55                      | %    |
| Duty <sub>(SCK)</sub>             |                          | K duty cycle  Master prescaler factor ≠ 3  f <sub>PCLK</sub> = f <sub>HCLK</sub> / 2 and prescaler factor =3 | prescaler factor ≠ 3                          |                       |                         |      |
|                                   |                          |                                                                                                              | f <sub>PCLK</sub> = f <sub>HCLK</sub> / 2 and |                       |                         |      |
|                                   |                          |                                                                                                              | 40                                            | 60                    |                         |      |
| t <sub>su(MI)</sub>               | D                        | Master r                                                                                                     | node                                          | 6                     | -                       |      |
| t <sub>su(SI)</sub>               | Data input setup time    | Slave m                                                                                                      | ode                                           | 5                     | -                       | ns   |
| t <sub>h(MI)</sub>                | D ( ) (1) (1)            | Master r                                                                                                     | node                                          | 4                     | -                       |      |
| t <sub>h(SI)</sub>                | Data input hold time     | Slave m                                                                                                      | ode                                           | 5                     | -                       | ns   |
| t <sub>a(SO)</sub> <sup>(4)</sup> | Data output access time  | Slave m                                                                                                      | ode                                           | tpclk                 | 2t <sub>PCLK</sub> + 25 | ns   |
| t <sub>dis(SO)</sub> (5)          | Data output disable time | Slave m                                                                                                      | ode                                           | tpclk                 | 2t <sub>PCLK</sub> + 25 | ns   |
| t <sub>v(SO)</sub>                | Data output valid time   | Slave m                                                                                                      | Slave mode (after enable edge)                |                       | 25                      | ns   |
| t <sub>v(MO)</sub>                | Data output valid time   | Master r                                                                                                     | Master mode (after enable edge)               |                       | 10                      | ns   |
| t <sub>h(SO)</sub> <sup>(1)</sup> |                          | Slave m                                                                                                      | ode (after enable edge)                       | 9                     | -                       |      |
| t <sub>h(MO)</sub> <sup>(1)</sup> | Data output hold time    | Master r                                                                                                     | mode (after enable edge)                      | 2                     | -                       | ns   |

<sup>(1)</sup> Guaranteed by design, not tested in production.

2025.1.17 63 Rev 2.03

<sup>(2)</sup> The maximum SPI clock frequency should not exceed fPCLK/2.

<sup>(3)</sup> Obtained by characterization results, not tested in production. The maximum SPI clock frequency is highly related with devices and the PCB layout. For more details about the complete solution, please contact your local Artery sales representative.

<sup>(4)</sup> Min time is the minimum time to drive the output and the max time is for the maximum time to validate the data.

<sup>(5)</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z.



CS input  $t_{c(SCK)}$ - t<sub>h(CS)</sub> t<sub>su(CS)</sub> -CPHA=0 w(SCKH) CPOL=0  $\mathbf{t}_{\mathsf{w}(\mathsf{SCKL})}$ CPHA=0 -CPOL=1  $t_{v(SO)} +$ t<sub>h(SO)</sub> t<sub>a(SO)</sub> → t<sub>dis(SO)</sub> MSB out LSB out MISO output t<sub>su(SI)</sub> → t<sub>h(SI)</sub> -MOSI input MSB in LSB in

Figure 22. SPI timing diagram – slave mode and CPHA = 0

Figure 23. SPI timing diagram - slave mode and CPHA = 1



Figure 24. SPI timing diagram - master mode





## 4.3.16 I<sup>2</sup>S characteristics

Table 43. I<sup>2</sup>S characteristics<sup>(1)</sup>

| Symbol                   | Parameter                                 | Conditions                             | Min | Max | Unit |
|--------------------------|-------------------------------------------|----------------------------------------|-----|-----|------|
| tr(CK)                   | I <sup>2</sup> S clock rise and fall time | Capacitive load: C = 15 pF             | -   | 12  |      |
| t <sub>v(WS)</sub>       | WS valid time                             | Master mode                            | 0   | 4   |      |
| t <sub>h(WS)</sub>       | WS hold time                              | Master mode                            | 0   | 4   |      |
| tsu(WS)                  | WS setup time                             | Slave mode                             | 9   | _   |      |
| t <sub>h(WS)</sub>       | WS hold time                              | Slave mode                             | 0   | -   |      |
| tsu(SD_MR)               | Data input actus time                     | Master receiver                        | 6   | _   | ]    |
| tsu(SD_SR)               | Data input setup time                     | Slave receiver                         | 2   | _   | ns   |
| t <sub>h(SD_MR)</sub>    | Data inner that disease                   | Master receiver                        | 0.5 | -   |      |
| t <sub>h(SD_SR)</sub>    | Data input hold time                      | Slave receiver                         | 0.5 | -   |      |
| $t_{v(SD\_ST)}$          | Data output valid time                    | Slave transmitter (after enable edge)  | -   | 20  |      |
| th(SD_ST)                | Data output hold time                     | Slave transmitter (after enable edge)  | 9   | _   |      |
| t <sub>v(SD_MT)</sub>    | Data output valid time                    | Master transmitter (after enable edge) | -   | 15  |      |
| th(SD_MT) <sup>(1)</sup> | Data output hold time                     | Master transmitter (after enable edge) | 0   | -   |      |

<sup>(1)</sup> Guaranteed by design, not tested in production.

Figure 25. I<sup>2</sup>S slave timing diagram (Philips protocol)



<sup>(1)</sup> LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.

2025.1.17 65 Rev 2.03





Figure 26. I<sup>2</sup>S master timing diagram (Philips protocol)

(1) LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.

### 4.3.17 I<sup>2</sup>C characteristics

GPIO pins SDA and SCL have limitation as follows: they are not "true" open-drain. When configured as open-drain, the PMOS connected between the GPIO pin and  $V_{DD}$  is disabled, but is still present.

 $I^2C$  bus interface can support standard mode (max. 100 kHz), fast mode (max. 400 kHz), and fast mode plus (max. 1 MHz).



### 4.3.18 OTGFS characteristics

Table 44. OTGFS startup time

| Symbol                   | Parameter                      | Max | Unit |
|--------------------------|--------------------------------|-----|------|
| t <sub>STARTUP</sub> (1) | OTGFS transceiver startup time | 1   | μs   |

<sup>(1)</sup> Guaranteed by design, not tested in production.

Table 45. OTGFS DC electrical characteristics(1)(2)

| Syml            | ool             | Parameter                              | Conditions                                                     | Min    | Тур  | Max  | Unit |
|-----------------|-----------------|----------------------------------------|----------------------------------------------------------------|--------|------|------|------|
|                 | $V_{DD}$        | OTGFS operating voltage                | -                                                              | 3.0(3) |      | 3.6  | V    |
| Innut           | $V_{DI}$        | Differential input sensitivity         | I (OTGFS_D+/D-)                                                | 0.2    |      | -    |      |
| Input<br>levels | V <sub>CM</sub> | Differential common mode range         | Include V <sub>DI</sub> range                                  | 0.8    |      | 2.5  | V    |
|                 | V <sub>SE</sub> | Single ended receiver threshold        | -                                                              | 1.3    |      | 2.0  |      |
| Output          | V <sub>OL</sub> | Static output level low                | $1.24~k\Omega~R_L$ to $3.6~V^{(4)}$                            | -      |      | 0.3  | V    |
| levels          | V <sub>OH</sub> | Static output level high               | 15 k $\Omega$ R <sub>L</sub> to V <sub>SS</sub> <sup>(4)</sup> | 2.8    |      | 3.6  | V    |
|                 |                 | OTGFS_D+ interal pull-up               | VIN = Vss during idle                                          | 0.97   | 1.24 | 1.58 |      |
| R <sub>PU</sub> |                 | resistor                               | VIN = Vss during reception                                     | 1.66   | 2.26 | 3.09 | kΩ   |
|                 |                 | OTGFS_D+/D- interal pull-down resistor | VIN = VDD                                                      | 15     | 19   | 25   | kΩ   |

- (1) All the voltages are measured from the local ground potential.
- (2) Guaranteed by design, not tested in production.
- (3) The AT32F423 USB functionality is ensured down to 2.7 V but not the full USB electrical characteristics that are degraded in the 2.7 to 3.0 V V<sub>DD</sub> voltage range.
- (4) R<sub>L</sub> is the load connected to the USB drivers.

Figure 27. OTGFS timings: definition of data signal rise and fall time



Table 46. OTGFS electrical characteristics<sup>(1)</sup>

| Symbol             | Parameter                       | Conditions                     | Min | Max | Unit |
|--------------------|---------------------------------|--------------------------------|-----|-----|------|
| t <sub>r</sub> (2) | Rise time                       | C <sub>L</sub> ≤ 50 pF         | 4   | 20  | ns   |
| t <sub>f</sub> (2) | Fall time                       | C <sub>L</sub> ≤ 50 pF         | 4   | 20  | ns   |
| trfm               | Rise/fall time matching         | t <sub>r</sub> /t <sub>f</sub> | 90  | 110 | %    |
| V <sub>CRS</sub>   | Output signal crossover voltage | -                              | 1.3 | 2.0 | V    |

<sup>(1)</sup> Guaranteed by design, not tested in production.

2025.1.17 67 Rev 2.03

<sup>(2)</sup> Measured from 10% to 90% of the data signal. For more detailed information, please refer to USB Specification Chapter 7 (version 2.0).



## 4.3.19 12-bit ADC characteristics

Unless otherwise specified, the parameters given in the table below are preliminary values derived from tests performed under ambient temperature,  $f_{PCLK2}$  frequency and  $V_{DDA}$  supply voltage conditions summarized in *Table 12*.

Note: It is recommended to perform a calibration after each power-up.

**Table 47. ADC characteristics** 

| Symbol                           | Parameter                                       | Conditions                                     |              | Min                                                                  | Тур  | Max              | Unit   |
|----------------------------------|-------------------------------------------------|------------------------------------------------|--------------|----------------------------------------------------------------------|------|------------------|--------|
| VDDA                             | Power supply                                    | -                                              |              | 2.4                                                                  | -    | 3.6              | V      |
| V <sub>REF+</sub> (1)            | Positive reference voltage                      | -                                              |              | 2.0                                                                  | -    | Vdda             | V      |
| IDDA <sup>(2)</sup>              | Current on the V <sub>DDA</sub> input pin       | f <sub>ADC</sub> = 80 MHz                      |              | -                                                                    | 1000 | 1250             | μA     |
| IVREF+ <sup>(1)(2)</sup>         | Current on the V <sub>REF+</sub> input pin      | f <sub>ADC</sub> = 80 M                        | Hz           | -                                                                    | 470  | 510              | μA     |
| fadc                             | ADC clock frequency                             | V <sub>REF+</sub> ≥ 3.0                        | V            | 0.6                                                                  | -    | 80               | MHz    |
| IADC                             | ADC clock frequency                             | V <sub>REF+</sub> < 3.0                        | V            | 0.6                                                                  | -    | 30               | IVIHZ  |
|                                  |                                                 | 12-bit                                         | Fast channel | 0.04                                                                 | -    | 5.33             |        |
|                                  |                                                 | resolution                                     | Slow channel | 0.04                                                                 |      | 4.21             |        |
|                                  |                                                 | 10-bit                                         | Fast channel | 0.047                                                                |      | 6.15             |        |
| fs <sup>(3)</sup>                | Sampling rate                                   | resolution                                     | Slow channel | 0.047                                                                | -    | 4.71             | - MSPS |
| IS                               | Sampling rate                                   | 8-bit                                          | Fast channel | 0.055                                                                |      | 7.27             |        |
|                                  |                                                 | resolution                                     | Slow channel | 0.055                                                                | -    | 5.33             |        |
|                                  |                                                 | 6-bit                                          | Fast channel | 0.067                                                                | -    | 8.88             |        |
|                                  |                                                 | resolution                                     | Slow channel | 0.007                                                                |      | 6.15             |        |
| f <sub>TRIG</sub> (3)            | External trigger fraguency                      | f <sub>ADC</sub> = 80 MHz                      |              | -                                                                    | -    | 4.44             | MHz    |
| ITRIG(°)                         | External trigger frequency                      | -                                              |              | -                                                                    | -    | 18               | 1/fadc |
| Vain <sup>(3)</sup>              | Conversion voltage range (1)                    |                                                |              | 0 (V <sub>REF</sub> - internally connected to ground)                | -    | VREF+            | V      |
| R <sub>AIN</sub> <sup>(3)</sup>  | External input impedance                        | -                                              |              | See Table 48                                                         |      |                  | Ω      |
| C <sub>ADC</sub> <sup>(3)</sup>  | Internal sample and hold capacitor              | -                                              |              | -                                                                    | 10   | -                | pF     |
|                                  |                                                 | f <sub>ADC</sub> = 80 M                        | <br>Hz       | 2.56                                                                 |      |                  | μs     |
| t <sub>CAL</sub> (3)             | Calibration time                                |                                                | -            | 205                                                                  |      |                  | 1/fadc |
| . (0)                            |                                                 | f <sub>ADC</sub> = 80 M                        | Hz           | -                                                                    | -    | 37.5             | ns     |
| $t_{lat}^{(3)}$                  | Preempted trigger conversion latency            |                                                | -            | -                                                                    | -    | 3 <sup>(4)</sup> | 1/fadc |
| . (2)                            |                                                 | f <sub>ADC</sub> = 80 MHz                      |              | -                                                                    | -    | 25               | ns     |
| $t_{\text{latr}}^{(3)}$          | Regular trigger conversion latency              | -                                              |              | -                                                                    | -    | 2(4)             | 1/fadc |
| . (3)                            | 0 1: 1:                                         | f <sub>ADC</sub> = 80 MHz                      |              | 0.031                                                                | -    | 8.006            | μs     |
| ts <sup>(3)</sup>                | Sampling time                                   | -                                              |              | 2.5                                                                  | -    | 640.5            | 1/fadc |
| t <sub>STAB</sub> (3)            | Power-up time                                   | -                                              |              |                                                                      | 45   | •                | 1/fadc |
|                                  | Total conversion time /including                | f <sub>ADC</sub> = 80 MHz in 12-bit resolution |              | 0.188                                                                | -    | 8.163            | μs     |
| t <sub>CONV</sub> <sup>(3)</sup> | Total conversion time (including sampling time) | 12-bit resolution                              |              | 15 ~ 653<br>(ts for sampling + 12.5 for<br>successive approximation) |      |                  | 1/fadc |



- (1)  $V_{REF+}$  may be connected to  $V_{DDA}$  internally, depending on packages.
- (2) Guaranteed by characterization results, not tested in production.
- (3) Guaranteed by design, not tested in production.
- (4) For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table 47*.

*Table 48* defines the maximum external impedance allowed for an error below 1 of LSB in 12-bit resolution.

Table 48.  $R_{AIN}$  max when  $f_{ADC}$  = 80 MHz (1)

| T (2002)   | ts (µs) | R <sub>AIN</sub> max (Ω) <sup>(1)</sup> |              |  |  |
|------------|---------|-----------------------------------------|--------------|--|--|
| Ts (cycle) |         | Fast channel                            | Slow channel |  |  |
| 2.5        | 0.031   | 30                                      | Not support  |  |  |
| 6.5        | 0.081   | 200                                     | 50           |  |  |
| 12.5       | 0.156   | 400                                     | 350          |  |  |
| 24.5       | 0.306   | 800                                     | 700          |  |  |
| 47.5       | 0.594   | 1700                                    | 1500         |  |  |
| 92.5       | 1.156   | 3000                                    | 2600         |  |  |
| 247.5      | 3.094   | 9000                                    | 8500         |  |  |
| 640.5      | 8.006   | 20000                                   | 19000        |  |  |

<sup>(1)</sup> Guaranteed by design.

Table 49. ADC accuracy (1)(2)

| Symbol | Parameter                    | Test Conditions                                                | Тур   | Max     | Unit |
|--------|------------------------------|----------------------------------------------------------------|-------|---------|------|
| ET     | Total unadjusted error       |                                                                | ±3    | ±5      |      |
| EO     | Offset error                 | $f_{ADC} = 80 \text{ MHz}, R_{AIN} < 20 \text{ k}\Omega,$      | -1    | +1/-2   |      |
| EG     | Gain error                   | V <sub>DDA</sub> = 3.0 ~ 3.6 V, T <sub>A</sub> =-40 ~ 105 °C,  | +2    | +3.5    | LSB  |
| ED     | Differential linearity error | V <sub>REF+</sub> = V <sub>DDA</sub>                           | +2.5  | +4/-1   |      |
| EL     | Integral linearity error     |                                                                | +3    | ±4.5    |      |
| ET     | Total unadjusted error       |                                                                | ±2    | ±3.5    |      |
| EO     | Offset error                 | $f_{ADC} = 30 \text{ MHz}, R_{AIN} < 20 \text{ k}\Omega,$      | -0.5  | +1/-2   |      |
| EG     | Gain error                   | V <sub>DDA</sub> = 2.4 ~ 3.6 V, T <sub>A</sub> = -40 ~ 105 °C, | +2    | +3      | LSB  |
| ED     | Differential linearity error | V <sub>REF+</sub> = V <sub>DDA</sub>                           | ±0.75 | ±1      |      |
| EL     | Integral linearity error     |                                                                | ±1.5  | ±2      |      |
| ET     | Total unadjusted error       |                                                                | ±2.5  | ±4      |      |
| EO     | Offset error                 | $f_{ADC} = 30 \text{ MHz}, R_{AIN} < 20 \text{ k}\Omega,$      | -1.5  | +1/-3.5 |      |
| EG     | Gain error                   | V <sub>DDA</sub> = 2.4 ~ 3.6 V, T <sub>A</sub> = -40 ~ 105 °C  | +2    | +3.5    | LSB  |
| ED     | Differential linearity error | V <sub>REF+</sub> = 2.0 ~ 2.4 V                                | ±0.7  | +1.2/-1 |      |
| EL     | Integral linearity error     |                                                                | ±1.2  | ±2      |      |

<sup>(1)</sup> ADC DC accuracy values are measured after internal calibration.

2025.1.17 69 Rev 2.03

<sup>(2)</sup> Guaranteed by characterization results, not tested in production.





Figure 28. ADC accuracy characteristics

- (1) Example of an actual transfer curve.
- (2) Ideal transfer curve.
- (3) End point correlation line.
  - $E_T$  = Maximum deviation between the actual and the ideal transfer curves.
  - E<sub>O</sub> = Deviation between the first actual transition and the first ideal one.
  - $E_G$  = Deviation between the last ideal transition and the last actual one.
  - $E_D$  = Maximum deviation between actual steps and the ideal one.
  - E<sub>L</sub> = Maximum deviation between any actual transition and the end point correlation line.



Figure 29. Typical connection diagram using the ADC

- (1) Refer to Table 47 for the values of RAIN and CADC.
- (2) C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.

#### General PCB design guidelines

Power supply decoupling should be performed as shown in *Figure 30 or Figure 31*, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. The 100 nF capacitors should be ceramic (good quality). They should be placed as close as possible to the chip.

2025.1.17 70 Rev 2.03



1 μF // 100 nF V<sub>DDA</sub>

V<sub>REF+</sub>

V<sub>REF+</sub>

V<sub>REF+</sub>

V<sub>REF+</sub>

V<sub>REF+</sub>

V<sub>REF+</sub> connected to V<sub>DDA</sub>

Figure 30. Power supply and reference decoupling (for packages with external V<sub>REF+</sub> pin)

(1) V<sub>REF+</sub> input is available only on 100-pin package.

Figure 31. Power supply and reference decoupling (for packages without V<sub>REF+</sub> pin)



(1) V<sub>REF+</sub> input is available only on 100-pin package.

## 4.3.20 Internal reference voltage (V<sub>INTRV</sub>) characteristics

Table 50. Internal reference voltage characteristics

| S  | Symbol                            | Parameter                                                     | Conditions | Min  | Тур  | Max  | Unit   |
|----|-----------------------------------|---------------------------------------------------------------|------------|------|------|------|--------|
| \  | /INTRV <sup>(1)</sup>             | Internal reference voltage                                    | -          | 1.16 | 1.20 | 1.24 | V      |
| -  | T <sub>Coeff</sub> <sup>(1)</sup> | Temperature coefficient                                       | -          | ı    | 50   | 100  | ppm/°C |
| Ts | s_VINTRV <sup>(2)</sup>           | ADC sampling time when reading the internal reference voltage | -          | 5    | -    | -    | μs     |

<sup>(1)</sup> Guaranteed by characterization results, not tested in production.

2025.1.17 71 Rev 2.03

<sup>(2)</sup> Guaranteed by design, not tested in production.



## 4.3.21 Temperature sensor (V<sub>TS</sub>) characteristics

Table 51. Temperature sensor characteristics

| Symbol                            | Parameter                      | Conditions                     | Min   | Тур   | Max   | Unit  |
|-----------------------------------|--------------------------------|--------------------------------|-------|-------|-------|-------|
| T <sub>L</sub> <sup>(1)</sup>     | V <sub>TS</sub> linearity with | T <sub>A</sub> = -20 ~ +85 °C  | -     | ±1    | ±2    | °C    |
| IL(·/                             | temperature                    | T <sub>A</sub> = -40 ~ +105 °C | -     | -     | ±3    | J.    |
| Avg_Slope(1(2))                   | Average slope                  | -                              | -4.06 | -4.26 | -4.47 | mV/°C |
| V <sub>25</sub> <sup>(1)(2)</sup> | Voltage at 25 °C               | -                              | 1.20  | 1.29  | 1.38  | V     |
| tstart <sup>(3)</sup>             | Startup time                   | -                              | -     | -     | 100   | μs    |
| T <sub>2</sub> (3)                | ADC sampling time when         | -                              | 5     | -     | -     |       |
| Ts_temp <sup>(3)</sup>            | reading the temperature        |                                |       |       |       | μs    |

<sup>(1)</sup> Guaranteed by characterization results, not tested in production.

Obtain the temperature using the following formula:

Temperature (in °C) =  $\{(V_{25} - V_{TS}) / Avg Slope\} + 25$ .

Where,

 $V_{25} = V_{TS}$  value for 25° C and

Avg Slope = Average Slope for curve between Temperature vs. V<sub>TS</sub> (given in mV/° C).

Figure 32. V<sub>TS</sub> vs. temperature



<sup>(2)</sup> The temperature sensor output voltage changes linearly with temperature. The offset of this line varies from chip to chip due to process variation (up to 50 °C from one chip to another). The internal temperature sensor is more suited to applications that detect temperature variations instead of absolute temperatures. If accurate temperature readings are needed, an external temperature sensor part should be used.

<sup>(3)</sup> Guaranteed by design, not tested in production.



## 4.3.22 12-bit DAC specifications

**Table 52. DAC characteristics** 

| Symbol                           | Parameter                                                                                                                 | Comments                                              | Min | Тур  | Max                      | Unit |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----|------|--------------------------|------|
| V <sub>DDA</sub>                 | Analog supply voltage                                                                                                     | -                                                     | 2.4 | -    | 3.6                      | V    |
| VREF+ <sup>(1)</sup>             | Reference supply voltage                                                                                                  | -                                                     | 2.0 | -    | 3.6                      | V    |
| Vssa                             | Ground                                                                                                                    | -                                                     | 0   | -    | 0                        | V    |
| R <sub>LOAD</sub> <sup>(2)</sup> | Load resistance with buffer ON                                                                                            | -                                                     | 5   | -    | -                        | kΩ   |
| Ro <sup>(2)</sup>                | Impedance output with buffer OFF                                                                                          | -                                                     | -   | 13.2 | 16                       | kΩ   |
| C <sub>LOAD</sub> <sup>(2)</sup> | Capacitive load (with buffer ON)                                                                                          | -                                                     | -   | -    | 50                       | pF   |
|                                  | Lower DAC_OUT voltage with buffer ON                                                                                      | -                                                     | 0.2 | -    | -                        | V    |
| DAC OUT(2)                       | Higher DAC_OUT voltage with buffer ON                                                                                     | -                                                     | -   | -    | V <sub>REF+</sub> - 0.2  | ٧    |
| DAC_OUT <sup>(2)</sup>           | Lower DAC_OUT voltage with buffer OFF                                                                                     | -                                                     | -   | 0.5  | 5                        | mV   |
|                                  | Higher DAC_OUT voltage with buffer OFF                                                                                    | -                                                     | _   | -    | V <sub>REF+</sub> - 5 mV | ٧    |
| I <sub>DDA</sub> <sup>(3)</sup>  | DAC DC current consumption in quiescent mode                                                                              | With no load, at $V_{REF+} = 3.6 \text{ V}$           | -   | 450  | 515                      | μΑ   |
| I <sub>VREF+</sub> (1)(3)        | DAC DC current consumption in quiescent mode                                                                              | With no load, at $V_{REF+} = 3.6 \text{ V}$           | -   | 380  | 390                      | μA   |
| DNL <sup>(3)</sup>               | Differential non linearity                                                                                                | -                                                     | -   | ±0.5 | ±1                       | LSB  |
| INL <sup>(3)</sup>               | Integral non linearity (difference between measured value at Code I and a line drawn between DAC_OUT min and DAC_OUT max) | -                                                     | -   | ±1   | ±2                       | LSB  |
|                                  | Offset error (difference between measured                                                                                 |                                                       | -   | 10   | 15                       | mV   |
| Offset <sup>(3)</sup>            | value at Code (0x800) and the ideal value = $V_{REF+}/2$ )                                                                | -                                                     | -   | 10   | 20                       | LSB  |
| Gain <sup>(3)</sup>              | Gain error                                                                                                                | -                                                     | -   | 0.2  | 0.4                      | %    |
| tsettling <sup>(2)</sup>         | Settling time                                                                                                             | R <sub>LOAD</sub> ≥ 5 kΩ<br>C <sub>LOAD</sub> ≤ 50 pF | -   | 1    | 4                        | μs   |
| Update rate <sup>(2)</sup>       | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1 LSB)                | R <sub>LOAD</sub> ≥ 5 kΩ<br>C <sub>LOAD</sub> ≤ 50 pF | -   | -    | 1                        | MSPS |
| twakeup <sup>(2)</sup>           | Wakeup time from off state (setting the EN bit in the DAC Control register)                                               | R <sub>LOAD</sub> ≥ 5 kΩ<br>C <sub>LOAD</sub> ≤ 50 pF | _   | 1.2  | 4                        | μs   |

V<sub>REF+</sub> can be internally connected to V<sub>DDA</sub> depending on the packages.
 Guaranteed by design, not tested in production.
 Guaranteed by characterization results, not tested in production.



# 5 Package information

#### 5.1 LQFP100 – 14 x 14 mm

Figure 33. LQFP100 - 14 x 14 mm 100 pin low-profile quad flat package outline







Table 53. LQFP100 - 14 x 14 mm 100 pin low-profile quad flat package mechanical data

| 0      | Millimeters |           |       |  |
|--------|-------------|-----------|-------|--|
| Symbol | Min         | Тур       | Max   |  |
| А      | -           | -         | 1.60  |  |
| A1     | 0.05        | -         | 0.15  |  |
| A2     | 1.35        | 1.40      | 1.45  |  |
| b      | 0.17        | 0.20      | 0.26  |  |
| С      | 0.10        | 0.127     | 0.20  |  |
| D      | 15.75       | 16.00     | 16.25 |  |
| D1     | 13.90       | 14.00     | 14.10 |  |
| E      | 15.75       | 16.00     | 16.25 |  |
| E1     | 13.90       | 14.00     | 14.10 |  |
| е      | 0.50 BSC.   |           |       |  |
| L      | 0.45        | 0.60      | 0.75  |  |
| L1     |             | 1.00 REF. |       |  |



#### 5.2 LQFP64 – 10 x 10 mm

Figure 34. LQFP64 - 10 x 10 mm 64 pin low-profile quad flat package outline







Table 54. LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package mechanical data

| Obl    | Millimeters |           |       |  |
|--------|-------------|-----------|-------|--|
| Symbol | Min         | Тур       | Max   |  |
| А      | -           | -         | 1.60  |  |
| A1     | 0.05        | -         | 0.15  |  |
| A2     | 1.35        | 1.40      | 1.45  |  |
| b      | 0.17        | 0.20      | 0.27  |  |
| С      | 0.09        | -         | 0.20  |  |
| D      | 11.75       | 12.00     | 12.25 |  |
| D1     | 9.90        | 10.00     | 10.10 |  |
| E      | 11.75       | 12.00     | 12.25 |  |
| E1     | 9.90        | 10.00     | 10.10 |  |
| е      | 0.50 BSC.   |           |       |  |
| Θ      | 3.5° REF.   |           |       |  |
| L      | 0.45        | 0.60      | 0.75  |  |
| L1     |             | 1.00 REF. |       |  |
| ccc    | 0.08        |           |       |  |



#### 5.3 LQFP64 – 7 x 7 mm

Figure 35. LQFP64 – 7 x 7 mm 64 pin low-profile quad flat package outline





## AT32F423 Series Datasheet

Table 55. LQFP64 – 7 x 7 mm 64 pin low-profile quad flat package mechanical data

| O. mahad | Millimeters |      |      |  |
|----------|-------------|------|------|--|
| Symbol   | Min         | Тур  | Max  |  |
| А        | -           | -    | 1.60 |  |
| A1       | 0.05        | -    | 0.15 |  |
| A2       | 1.35        | 1.40 | 1.45 |  |
| b        | 0.13        | 0.18 | 0.23 |  |
| С        | 0.09        | -    | 0.20 |  |
| D        | 8.80        | 9.00 | 9.20 |  |
| D1       | 6.90        | 7.00 | 7.10 |  |
| E        | 8.80        | 9.00 | 9.20 |  |
| E1       | 6.90        | 7.00 | 7.10 |  |
| е        | 0.40 BSC.   |      |      |  |
| Θ        | 0°          | 3.5° | 7°   |  |
| L        | 0.45        | 0.60 | 0.75 |  |
| L1       | 1.00 REF.   |      |      |  |



#### 5.4 LQFP48 – 7 x 7 mm

Figure 36. LQFP48 – 7 x 7 mm 64 pin low-profile quad flat package outline







Table 56. LQFP48- 7 x 7 mm 48 pin low-profile quad flat package outline

| O. mark at | Millimeters |           |      |  |
|------------|-------------|-----------|------|--|
| Symbol     | Min         | Тур       | Max  |  |
| А          | -           | -         | 1.60 |  |
| A1         | 0.05        | -         | 0.15 |  |
| A2         | 1.35        | 1.40      | 1.45 |  |
| b          | 0.17        | 0.22      | 0.27 |  |
| С          | 0.09        | -         | 0.20 |  |
| D          | 8.80        | 9.00      | 9.20 |  |
| D1         | 6.90        | 7.00      | 7.10 |  |
| E          | 8.80        | 9.00      | 9.20 |  |
| E1         | 6.90        | 7.00      | 7.10 |  |
| е          | 0.50 BSC.   |           |      |  |
| Θ          | 0°          | 3.5°      | 7°   |  |
| L          | 0.45        | 0.60      | 0.75 |  |
| L1         |             | 1.00 REF. |      |  |



#### 5.5 QFN48 – 6 x 6 mm

Figure 37. QFN48 – 6 x 6 mm 48 pin quad flat no-leads package outline





## AT32F423 Series Datasheet

Table 57. QFN48 - 6 x 6 mm 48 pin quad flat no-leads package mechanical data

| Compleal | Millimeters |            |      |  |
|----------|-------------|------------|------|--|
| Symbol   | Min         | Тур        | Max  |  |
| А        | 0.80        | 0.85       | 0.90 |  |
| A1       | 0.00        | 0.02       | 0.05 |  |
| A3       |             | 0.203 REF. |      |  |
| b        | 0.15        | 0.20       | 0.25 |  |
| D        | 5.90        | 6.00       | 6.10 |  |
| D2       | 3.07        | 3.17       | 3.27 |  |
| Е        | 5.90        | 6.00       | 6.10 |  |
| E2       | 3.07        | 3.17       | 3.27 |  |
| е        | 0.40 BSC.   |            |      |  |
| K        | 0.20        | -          | -    |  |
| L        | 0.35        | 0.40       | 0.45 |  |



#### 5.6 QFN36 – 6 x 6 mm

Figure 38. QFN36 – 6 x 6 mm 36 pin quad flat no-leads package outline







Table 58. QFN36 – 6 x 6 mm 36 pin quad flat no-leads package mechanical data

| Oh. a l | Millimeters |      |      |  |
|---------|-------------|------|------|--|
| Symbol  | Min         | Тур  | Max  |  |
| А       | 0.85        | 0.90 | 0.95 |  |
| A1      | 0.00        | 0.02 | 0.05 |  |
| b       | 0.18        | 0.23 | 0.28 |  |
| С       | 0.203 REF.  |      |      |  |
| D       | 5.90        | 6.00 | 6.10 |  |
| D2      | 3.60        | 3.70 | 3.80 |  |
| Nd      | 4.00 BSC.   |      |      |  |
| E       | 5.90        | 6.00 | 6.10 |  |
| E2      | 3.60        | 3.70 | 3.80 |  |
| Ne      | 4.00 BSC.   |      |      |  |
| е       | 0.50 BSC.   |      |      |  |
| L       | 0.50        | 0.55 | 0.60 |  |
| К       | 0.60 REF.   |      |      |  |



#### 5.7 QFN32 – 4 x 4 mm

Figure 39. QFN32 – 4 x 4 mm 32 pin quad flat no-leads package outline





## AT32F423 Series Datasheet

Table 59. QFN32 - 4 x 4 mm 32 pin quad flat no-leads package mechanical data

| Ol     | Millimeters |      |      |  |
|--------|-------------|------|------|--|
| Symbol | Min         | Тур  | Max  |  |
| А      | 0.80        | 0.85 | 0.90 |  |
| A1     | 0.00        | 0.02 | 0.05 |  |
| A3     | 0.203 REF.  |      |      |  |
| b      | 0.15        | 0.20 | 0.25 |  |
| D      | 3.90        | 4.00 | 4.10 |  |
| D2     | 2.65        | 2.70 | 2.75 |  |
| E      | 3.90        | 4.00 | 4.10 |  |
| E2     | 2.65        | 2.70 | 2.75 |  |
| е      | 0.40 BSC.   |      |      |  |
| K      | 0.20        | -    | -    |  |
| L      | 0.25        | 0.30 | 0.35 |  |



#### 5.8 Device marking

Figure 40. Marking example



(1) Not to scale.



#### 5.9 Thermal characteristics

Thermal characteristics are calculated based on two-layer board that uses FR-4 material in 1.6mm thickness. They are guaranteed by design, not tested in production.

Table 60. Package thermal characteristics

| Symbol        | Parameter                                                | Value | Unit |
|---------------|----------------------------------------------------------|-------|------|
|               | Thermal resistance junction-ambient LQFP100 – 14 x 14 mm | 75.6  |      |
|               | Thermal resistance junction-ambient LQFP64 – 10 x 10 mm  | 84.0  |      |
| $\Theta_{JA}$ | Thermal resistance junction-ambient LQFP64 – 7 x 7 mm    | 92.4  |      |
|               | Thermal resistance junction-ambient LQFP48 – 7 x 7 mm    | 92.4  | °C/W |
|               | Thermal resistance junction-ambient QFN48 – 6 x 6 mm     | 57.0  |      |
|               | Thermal resistance junction-ambient QFN36 – 6 x 6 mm     | 57.0  |      |
|               | Thermal resistance junction-ambient QFN32 – 4 x 4 mm     | 71.3  |      |



## 6 Part numbering



#### Package information

 $-7 = LQFP64 - 7 \times 7 mm$ 

 $-4 = QFN32 - 4 \times 4 mm$ 

None = other packages

For a list of available options (speed, package, etc.) or for more information concerning this device, please contact your local Artery sales office.



# 7 Document revision history

Table 62. Document revision history

| Date       | Version | Revision note                                                                    |
|------------|---------|----------------------------------------------------------------------------------|
| 2023.3.20  | 2.00    | Initial release.                                                                 |
| 2023.5.22  | 2.01    | Added note (3) for Table 32.                                                     |
| 2023.10.17 | 2.02    | 1. Modified Table 41 and Table 42.                                               |
|            |         | 2. Modified the fourth paragraph in "IMPORTANT NOTICE".                          |
|            | 2.03    | 1. Added USART5, USART7 and USART8 RTS feature.                                  |
|            |         | 2. Modified the maximum rate of USART1 and USART6.                               |
| 2025.1.17  |         | 3. Added Table 5.                                                                |
| 2025.1.17  |         | 4. Modified LDO 1.0 V to LDO 1.1 V, and modified the test conditions and data in |
|            |         | section 4.3.5.                                                                   |
|            |         | 5. Modified data in Table 37, Table 38, Table 39, Table 40 and Table 42.         |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

Purchasers are solely responsible for the selection and use of ARTERY's products and services, and ARTERY assumes no liability whatsoever relating to the choice, selection or use of the ARTERY products and services described herein

No license, express or implied, to any intellectual property rights is granted under this document. If any part of this document deals with any third party products or services, it shall not be deemed a license granted by ARTERY for the use of such third party products or services, or any intellectual property contained therein, or considered as a warranty regarding the use in any manner of such third party products or services or any intellectual property contained therein.

Unless otherwise specified in ARTERY's terms and conditions of sale, ARTERY provides no warranties, express or implied, regarding the use and/or sale of ARTERY products, including but not limited to any implied warranties of merchantability, fitness for a particular purpose (and their equivalents under the laws of any jurisdiction), or infringement on any patent, copyright or other intellectual property right.

Purchasers hereby agree that ARTERY's products are not designed or authorized for use in: (A) any application with special requirements of safety such as life support and active implantable device, or system with functional safety requirements; (B) any aircraft application; (C) any aerospace application or environment; (D) any weapon application, and/or (E) or other uses where the failure of the device or product could result in personal injury, death, property damage. Purchasers' unauthorized use of them in the aforementioned applications, even if with a written notice, is solely at purchasers' risk, and Purchasers are solely responsible for meeting all legal and regulatory requirements in such use.

Resale of ARTERY products with provisions different from the statements and/or technical characteristics stated in this document shall immediately void any warranty grant by ARTERY for ARTERY's products or services described herein and shall not create or expand any liability of ARTERY in any manner whatsoever.

© 2025 ARTERY Technology - All Rights Reserved