7345681 REV A CONTROLLED DOCUMENT 09-NOV-2001 PAGE A

TITLE: ST220 INSTRUCTION SET ARCHITECTURE TYPE: PRD-RDI (PRODUCT SPECIFICATION, BR)

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

Copyright STMicroelectronics

Unauthorised reproduction and communication strictly prohibited

NOTICE: This document may have been revised since it was printed. Check Document Control System for latest version before using or copying

Check Document Control System for latest version before using or copying

REV: A RELEASED: 09-NOV-2001

CHANGE DESIGNATOR: INITIAL RELEASE

# Minor changes from Roger APPROVAL HISTORY

| 07-NOV-2001 | ELAINE SNARY (BRISTOL, UK)                |
|-------------|-------------------------------------------|
| 09-NOV-2001 | PATRICK BLOUET (TPA DESIGN DMD)           |
| 08-NOV-2001 | FRED HOMEWOOD (STAR ADV ARCHITECTURE BR)  |
| 09-NOV-2001 | ANTHONY JARVIS (USA DESIGN CENTERS)       |
| 07-NOV-2001 | NICHOLAS PAVEY (R&D BRISTOL)              |
| 08-NOV-2001 | ROGER SHEPHERD (STAR ADV ARCHITECTURE BR) |
| 07-NOV-2001 | LIZ SHEPPERD (QMS, BR)                    |
| 07-NOV-2001 | TREFOR SOUTHWELL (GPD DESIGN, BR)         |
| 09-NOV-2001 | ALEX STARR (CMG) (USA DESIGN GROUP)       |

No References

7345681 REV A CONTROLLED DOCUMENT 09-NOV-2001

PAGE C

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

Copyright STMicroelectronics

Unauthorised reproduction and communication strictly prohibited

\*\*\*\*\*\*\*\*\*\*\*\*\*\* NOTICE: This document may have been revised since it was printed.

Check Document Control System for latest version before using or copying

CUSTOM ATTRIBUTES

St\_title ST220 INSTRUCTION SET ARCHITECTURE

Change designator INITIAL RELEASE Status ACTIVE Cycle type ACTIVE SNARYE Dispatcher Working Vault BRI

Working Vault Replication sites

COMPANY CONFIDENTIAL HCMOS9 Classification

Technology Group Division DVD

Mask set design rev

TREFOR SOUTHWELL Originator



# **ST200 VLIW Series**

# ST220 Instruction Set Architecture

**Lx Technology Categorization: Standard Project** 

Last updated 6 November

Copyright 1998, 1999, 2000, 2001 STMicroelectronics and Hewlett Packard. All Rights Reserved. This publication is not to be copied in whole or part.

The ST220 core is based on technology jointly developed by Hewlett-Packard Laboratories and ST

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.



is a registered trademark of the STMicroelectronics Group.

STMicroelectronics Limited is a member of the STMicroelectronics Group.

Publication number ADCS 7345681 Issued by the MCDT Documentation Group on behalf of the STMicroelectronics Group.

# STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - Finland - China - France - Germany - Hong Kong - India - Italy - Japan - Malaysia Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.

http://www.st.com

DATE 09-NOV-2001

# **Contents**

|   | Pre  | etace                                     | VII |
|---|------|-------------------------------------------|-----|
|   |      | ST200 document identification and control | vii |
|   |      | ST200 documentation suite                 | vii |
| 1 | Inst | truction specification                    | 9   |
|   | 1.1  | Introduction                              | 9   |
| 2 | Exe  | ecution model                             | 11  |
|   | 2.1  | Introduction                              | 11  |
|   | 2.2  | Bundle fetch, decode, and execute         | 12  |
|   | 2.3  | Functions                                 | 14  |
|   |      | 2.3.1 Bundle decode                       | 14  |
|   |      | 2.3.2 Operation execution                 | 14  |
|   |      | 2.3.3 Exceptional cases                   | 14  |
| 3 | Spe  | ecification notation                      | 15  |
|   | 3.1  | Overview                                  | 15  |
|   | 3.2  | Variables and types                       | 15  |
|   |      | 3.2.1 Integer                             | 16  |
| , |      | 3.2.2 Boolean                             | 16  |
|   |      |                                           |     |

|         |     | 3.2.3  | Bit-fields                   | 16 |
|---------|-----|--------|------------------------------|----|
|         |     | 3.2.4  | Arrays                       | 17 |
|         | 3.3 | Expre  | essions                      | 17 |
|         |     | 3.3.1  | Integer arithmetic operators | 18 |
|         |     | 3.3.2  | Integer shift operators      | 19 |
|         |     | 3.3.3  | Integer bitwise operators    | 19 |
|         |     | 3.3.4  | Relational operators         | 21 |
|         |     | 3.3.5  | Boolean operators            | 21 |
|         |     | 3.3.6  | Single-value functions       | 21 |
|         | 3.4 | State  | ments                        | 23 |
|         |     | 3.4.1  | Undefined behavior           | 23 |
|         |     | 3.4.2  | Assignment                   | 24 |
|         |     | 3.4.3  | Conditional                  | 25 |
|         |     | 3.4.4  | Repetition                   | 26 |
|         |     | 3.4.5  | Exceptions                   | 26 |
|         |     | 3.4.6  | Procedures                   | 27 |
|         | 3.5 | Archi  | tectural state               | 28 |
|         |     |        |                              |    |
| 4       | Mei | nory a | and control registers        | 31 |
|         | 4.1 | Suppo  | ort functions                | 31 |
|         | 4.2 | Memo   | ory Model                    | 32 |
|         |     | 4.2.1  | Support functions            | 33 |
|         |     | 4.2.2  | Reading memory               | 33 |
|         |     | 4.2.3  | Prefetching memory           | 35 |
|         |     | 4.2.4  | Writing memory               | 36 |
|         | 4.3 | Contr  | ol register model            | 37 |
|         |     | 4.3.1  | Reading control registers    | 37 |
|         |     | 4.3.2  | Writing control registers    | 38 |
| 6       | 4.4 | Cache  | e model                      | 39 |
| $2^{X}$ |     |        |                              |    |
| 5       | Tra | ps: ex | ceptions and interrupts      | 41 |

**DOCUMENT 7345681** 

|   | 5.1        | Introduction                | 41  |
|---|------------|-----------------------------|-----|
|   | 5.2        | Exception handling          | 41  |
|   | 5.3        | Debug interrupt handling    | 42  |
| 6 | Inst       | truction set                | 45  |
|   | 6.1        | Introduction                | 45  |
|   | 6.2        | Bundle encoding             | 45  |
|   |            | 6.2.1 Extended immediates   | 46  |
|   |            | 6.2.2 Encoding restrictions | 46  |
|   | 6.3        | Operation specifications    | 47  |
|   | 6.4        | Example operations          | 48  |
|   |            | 6.4.1 add Immediate         | 48  |
|   | 6.5        | Macros                      | 50  |
|   | 6.6        | Operations                  | 51  |
| A | Inst       | truction encoding           | 205 |
|   | A.1        | Reserved bits               | 205 |
|   | <b>A.2</b> | Fields                      | 206 |
|   | A.3        | Formats                     | 206 |
|   | A.4        | Opcodes                     | 207 |
|   | Ind        | ex                          | 213 |

νi



# **Preface**

This document is part of the ST200 documentation suite detailed below. Comments on this or other manuals in the ST200 documentation suite should be made by contacting your local STMicroelectronics Limited sales office or distributor.

# ST200 document identification and control

Each book in the ST200 documentation suite carries a unique ADCS identifier in the form:

ADCS nnnnnnnx

**Where,** *nnnnnnn* is the document number and *x* is the revision.

Whenever making comments on a ST200 document the complete identification ADCS *nnnnnnnx* should be quoted.

# ST200 documentation suite

The ST200 documentation suite comprises the following volumes:

# ST200 Tools User Manual

This manual describes the software provided as part of the ST200 tools. It supports the development of ST200 applications for embedded systems. Applications may be developed in either a stand-alone environment, or under the OS200 Real-Time Operating System.

This manual also contains reference material relating to the ST200 MicroToolset.

 $\overline{A}$ 

**DOCUMENT 7345681** 

# **ST200 Programming Manual**

This manual describes the Programming guide.

# **ST200 Cross Development Manual**

This manual describes the Cross development tools and platforms.

CONTROLLED DOCUMENT (Check latest revision)

PRELIMINARY DATA

# **ST200 Command Language Reference Manual**

This manual describes the Command Language.

# OS200 Reference Manual

This manual is a reference guide to the OS200 Utilities, System Calls, Library and Features.

# **ST200 CPU Core Architecture**

This manual describes the architecture of the ST200 core as used by STMicroelectronics.

# ST200 Instruction Set Architecture

This manual describes the instruction set of the ST200 core as used by STMicroelectronics.

# **ST200 System Architecture**

This manual describes the ST200 family system architecture. It is split into three volumes:

ST200 System Architecture, Volume 1: System

ST200 System Architecture, Volume 2: Bus Interfaces

ST200 System Architecture, Volume 3: I/O Devices

Device specific information is contained in the Datasheet for that device.



# Instruction specification



# Introduction 1.1

As described in detail in the 'ST220 Core Architecture Manual', the ST220 executes Very Long Instruction Word (VLIW) instructions known as bundles. Each bundle performs one or more operations. Operations can be thought of as simple RISC instructions.

The encoding of bundles is defined in *Section 6.2*.

The execution of bundles is described in Section 2.2, including the behavior of the machine when exceptions or interrupts are encountered. Chapter 6 on page 45 describes the details of each operation, including the semantics.

The behavior of operations is specified using the notational language defined in Section 3.1 through Section 3.4. The descriptions clearly identify where architectural state is updated and the latency of the operands.

A simple model of memory and control registers defined Section 4.2 and Section 4.3 is used when specifying the load and store operations.

10

Introduction



# **Execution** model



# 2.1 Introduction

This chapter is used to define the way in which bundles are executed in terms of their component operations.

In the absence of any exceptional behavior the execution is straightforward.

The bundle is fetched from memory. The operations within it are decoded, and their operands read. The operations then execute and writeback their results to the architectural state of the machine. It is important to note that all instructions in a bundle commit their results to the state of the machine at the same point in time. This is known as the commit point.

In the presence of exceptional behavior the commit point is used to distinguish between recoverable and non-recoverable execeptions.

Exceptions which can be detected prior to the commit point are treated as recoverable. They are recoverable because the machine state has not been updated, hence the state prior to the execution of the bundle can be recovered. In some cases the cause of the exception can be corrected and the bundle restarted.

Converesly non-recoverable exceptions are detected after the commit point. Machine state has been updated and in some cases it may not even be clear which bundle caused the exception. Non-recoverable exceptions are naturally of a serious nature and cannot be restarted. The cause is normally an error in the external memory system, these translate to a Bus Error exception. On the ST220 this is the only non-recoverable exception.

# PRELIMINARY DATA Bundle fetch, decode, and execute

# Bundle fetch, decode, and execute

The fetching, decoding and executing of bundles is specified using an abstract sequential model to show the effects on the architectural state of the machine. In this abstract model, each bundle is executed sequentially with respect to other bundles. This means that all actions associated with one bundle are completed before any actions associated with the next are started.

Implementations will generally make substantial optimizations over this abstract model. However, for typical well-disciplined bundle sequences these effects will not be architecturally visible. A fuller description of the behavior in other cases is defined by the 'ST220 Core Architecture Manual'.

Note also that this simple model does not take into account the latency constraints of operands, and is therefore only valid for hazard free code <a href="Architecture Manual">Architecture Manual</a>>. All code generated by the compiler is hazard free.

The execution flow shown in *Figure 1* uses notation defined in *Chapter 3 on page 15*. Additional functions that have been used to abstract out details are described in Section 2.3.

Note that branching is achieved by changing the value of **NEXT\_PC**.

# Bundle fetch, decode, and execute



Figure 1: Execution Model

DATE 09-NOV-2001

# **Functions** 2.3

The flow chart, Figure 1, contains a number of functions which abstract out some the details. Those functions are described in this section. Starting with those used in the decode phase, then execution of operations, and finally the exceptional cases.

#### 2.3.1 **Bundle decode**

| Function            | Description                                                                                                                                                    |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NumWords(address)   | Returns the number of words in the bundle. The return value is equal to the number of contiguous words, starting from address, without their stop bit set + 1. |
| NumExtImms(address) | Returns the number of extended immediates in the bundle starting at <b>address</b> .                                                                           |

Table 1: Bundle decode functions

### 2.3.2 **Operation execution**

| Function      | Description                                                                                                                            |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Pre-commit(n) | For the operation $\mathbf{n}^{\text{th}}$ operation in the bundle, execute the Pre-commit phase ( <i>Section 6.3</i> ) <sup>A</sup> . |
| Commit(n)     | For the operation $\mathbf{n}^{\text{th}}$ operation in the bundle, execute the Commit phase ( <i>Section 6.3</i> ) <sup>A</sup> .     |

**Table 2: Operation execution functions** 

A. Where  $\mathbf{n}$  is in the range [1 .. number of operations in the bundle] inclusive.

# **Exceptional cases**

| Function                   | Description                                    |
|----------------------------|------------------------------------------------|
| InitiateExceptionHandler() | Execute the statements defined in Section 5.2. |
| InitiateDebugIntHandler()  | Execute the statements defined in Section 5.3. |

**Table 3: Operation execution functions** 



# **Specification** notation



# 3.1 **Overview**

The language used to describe the operations, exceptions and interrupts has the following features:

- A simple variable and type system (see *Section 3.2*)
- Expressions (see *Section 3.3*)
- Statements (see *Section 3.4*)
- Notation for the architectural state of the machine (see *Section 3.5*)

Additional mechanisms are defined to model memory (Section 4.2), control registers (Section 4.3), and cache instructions (Section 4.4).

Each instruction is described using informal text as well as the formal language. Sometimes it is inappropriate for one of these descriptions to convey the full semantics. In such cases the two descriptions must be taken together to constitute the full specification. In the case of an ambiguity or a conflict, the notational language takes precedence over the text.

# Variables and types

Variables are used to hold state. The type of a variable determines the set of values that the variable can take and the available operators. The scalar types are integers, booleans and bit-fields. One-dimensional arrays of scalar types are also supported.

The architectural state of the machine is represented by a set of variables. Each of these variables has an associated type, which is either a bit-field or an array of bit-fields. Bit-fields are used to give a bit-accurate representation.

PRELIMINARY DATA

Additional variables are used to hold temporary values. The type of temporary variables is determined by their context rather than explicit declaration. The type of a temporary variable is an integer, a boolean or an array of these.

### 3.2.1 Integer

An integer variable can take the value of any mathematical integer. No limits are imposed on the range of integers supported. Integers obey their standard mathematical properties. Integer operations do not overflow. The integer operators are defined so that singularities do not occur. For example, no definition is given to the result of divide by zero; the operator is simply not available when the divisor is zero.

The representation of literal integer values is achieved using the following notations:

- Unsigned decimal numbers are represented by the regular expression: [0-9]+
- Signed decimal numbers are represented by the regular expression: -[0-9]+
- Hexadecimal numbers are represented by the regular expression: 0x[0-9a-fA-F]+
- Binary numbers are represented by the regular expression: **0b[0-1]**+

These notations are standard and map onto integer values in the obvious way. Underscore characters ('\_') can be inserted into any of the above literal representations. These do not change the represented value but can be used as spacers to aid readability.

#### 3.2.2 **Boolean**

A boolean variable can take two values:

- Boolean false. The literal representation of boolean false is **FALSE**.
- Boolean true. The literal representation of boolean true is TRUE.

#### **Bit-fields** 3.2.3

Bit-fields are provided to define 'bit-accurate' storage.

page: 17/214

Bit-fields containing arbitrary numbers of bits are supported. A bit-field of **b** bits contains bits numbered from **0** (the least significant bit) up to **b-1** (the most significant bit). Each bit can take the value **0** or the value **1**.

Bit-fields are mapped to, and from, unsigned integers in the usual way. If bit i of a **b**-bit bit-field, where i is in [0, b), is set then it contributes  $2^i$  to the integral value of the bit-field. The integral value of the bit-field as a whole is an integer in the range [0, 2<sup>b</sup>).

Bit-fields are mapped to, and from, signed integers using two's complement representation. This is as above, except that the bit b-1 of a b-bit bit-field contributes -2<sup>(b-1)</sup> to the integral value of the bit-field. The integral value of the bit-field as a whole is an integer in the range [-2<sup>b-1</sup>, 2<sup>b-1</sup>).

A bit-field may be used in place of an integer value. In this case the integral value of the bit-field is used. A bit-field variable may be used in place of an integer variable as the target of an assignment. In this case the integer must be in the range of values supported by the bit-field.

### 3.2.4 **Arrays**

One-dimensional arrays of the above types are also available. Indexing into an n-element array A is achieved using the notation A[i] where A is an array of some type and i is an integer in the range [0, n). This selects the i<sup>th.</sup> element of the array A. If i is zero this selects the first entry, and if i is n-1 then this selects the last entry. The type of the selected element is the base type of the array.

Multi-dimensional arrays are not provided.

# **Expressions** 3.3

Expressions are constructed from monadic operators, dyadic operators and functions applied to variables and literal values.

There are no defined precedence and associativity rules for the operators. Parentheses are used to specify the expression unambiguously.

Sub-expressions can be evaluated in any order. If a particular evaluation order is required, then sub-expressions must be split into separate statements.

# 3.3.1 Integer arithmetic operators

Since the notation uses straightforward mathematical integers, the set of standard mathematical operators is available and already defined.

PRELIMINARY DATA

The standard dyadic operators are listed in *Table 4*.

| Operation | Description            |
|-----------|------------------------|
| i+j       | Integer addition       |
| i - j     | Integer subtraction    |
| i×j       | Integer multiplication |
| i/j       | Integer division*      |
| i\j       | Integer remainder*     |

These operators are defined only for j <> 0

Table 4: Standard dyadic operators

The standard monadic operators are described in *Table 5*.

| Operator | Description                      |
|----------|----------------------------------|
| - i      | Integer negation                 |
| i        | Integer modulus (absolute value) |

**Table 5: Standard monadic Operators** 

The division operator truncates towards zero. The remainder operator is consistent with this. The sign of the result of the remainder operator follows the sign of the dividend. Division and remainder are not defined for a divisor of zero.

For a numerator (**n**) and a denominator (**d**), the following properties hold where  $d\neq 0$ :

$$\begin{array}{rcl} n&=d\times (n/d)+(n\backslash d)\\ (-n)/d&=-(n/d)&=n/(-d)\\ (-n)\backslash d&=-(n\backslash d)\\ &n\backslash (-d)&=n\backslash d\\ 0\leq (n\backslash d)< d & \text{where} & n\geq 0 & \text{and} & d>0 \end{array}$$

#### **Integer shift operators** 3.3.2

The available integer shift operators are listed in *Table 6*.

| Operation | Description         |
|-----------|---------------------|
| n << b    | Integer left shift  |
| n >> b    | Integer right shift |

**Table 6: Shift operators** 

The shift operators are defined on integers as follows where  $\mathbf{b} \ge \mathbf{0}$ :

$$n \cdot b = n \times 2^{b}$$

$$n \cdot b = \begin{cases} n/2^{b} & \text{where} & n \ge 0 \\ (n-2^{b}+1)/2^{b} & \text{where} & n < 0 \end{cases}$$

Note that right shifting by  $\boldsymbol{b}$  places is a division by  $\boldsymbol{2^b}$  but with the result rounded towards minus infinity. This contrasts with division, which rounds towards zero, and is the reason why the right shift definition is separate for positive and negative

### **Integer bitwise operators** 3.3.3

The available integer bitwise operators are listed in *Table 7*.

| Operation                               | Description                                                                                        |
|-----------------------------------------|----------------------------------------------------------------------------------------------------|
| i∧j                                     | Integer bitwise AND                                                                                |
| ivj                                     | Integer bitwise OR                                                                                 |
| i⊕j                                     | Integer bitwise XOR                                                                                |
| ~i                                      | Integer bitwise NOT                                                                                |
| n <sub><b< sub=""> FOR m&gt;</b<></sub> | Integer bit-field extraction: extract <b>m</b> bits starting at bit <b>b</b> from integer <b>n</b> |
| n <sub><b></b></sub>                    | Integer bit-field extraction: extract 1 bit starting at bit b from integer n                       |

**Table 7: Bitwise operators** 

In order to define bitwise operations all integers are considered as having an infinitely long two's complement representation. Bit 0 is the least significant bit of this representation, bit 1 is the next higher bit, and so on. The value of bit **b**, where  $\mathbf{b} \ge \mathbf{0}$ , in integer  $\mathbf{n}$  is given by:

PRELIMINARY DATA

$$BIT(n, b) = (n/2^b)\backslash 2 \qquad \text{where} \qquad n \ge 0$$
 
$$BIT(n, b) = 1 - BIT((-n-1), b) \qquad \text{where} \qquad n < 0$$

Care must be taken whenever the infinitely long two's complement representation of a negative number is constructed. This representation will contain an infinite number of higher bits with the value 1 representing the sign. Typically, a subsequent conversion operation is used to discard these upper bits and return the result back to a finite value.

Bitwise **AND** ( $\land$ ), **OR** ( $\lor$ ), **XOR** ( $\oplus$ ) and **NOT** ( $\sim$ ) are defined on integers as follows, where b takes all values such that  $\mathbf{b} \geq \mathbf{0}$ :

$$BIT(i \land j, b) = BIT(i, b) \times BIT(j, b)$$

$$BIT(i \lor j, b) = BIT(i \land j, b) + BIT(i \oplus j, b)$$

$$BIT(i \oplus j, b) = (BIT(i, b) + BIT(j, b)) \setminus 2$$

$$BIT(\sim i, b) = 1 - BIT(i, b)$$

Note that bitwise **NOT** of any finite positive **i** will result in a value containing an infinite number of higher bits with the value 1 representing the sign.

Bitwise extraction is defined on integers as follows, where  $\mathbf{b} \ge \mathbf{0}$  and  $\mathbf{m} > \mathbf{0}$ :

$$n_{\langle b \text{ FOR } m \rangle} = (n * b) \land (2^{m} - 1)$$
  
 $n_{\langle b \rangle} = n_{\langle b \text{ FOR } 1 \rangle}$ 

The result of  $n_{< b \text{ FOR } m>}$  is an integer in the range  $[0, 2^m)$ .

**DOCUMENT 7345681** 

page: 21/214

### **Relational operators** 3.3.4

Relational operators are defined to compare integral values and give a boolean result.

| Operation | Description                                                                                     |
|-----------|-------------------------------------------------------------------------------------------------|
| i = j     | Result is TRUE if i is equal to j, otherwise FALSE                                              |
| i≠j       | Result is TRUE if i is not equal to j, otherwise FALSE                                          |
| i < j     | Result is <b>TRUE</b> if <b>i</b> is less than <b>j</b> , otherwise <b>FALSE</b>                |
| i > j     | Result is <b>TRUE</b> if <b>i</b> is greater than <b>j</b> , otherwise <b>FALSE</b>             |
| i≤j       | Result is <b>TRUE</b> if <b>i</b> is less than or equal to <b>j</b> , otherwise <b>FALSE</b>    |
| i≥j       | Result is <b>TRUE</b> if <b>i</b> is greater than or equal to <b>j</b> , otherwise <b>FALSE</b> |

**Table 8: Relational operators** 

#### 3.3.5 **Boolean operators**

Boolean operators are defined to perform logical AND, OR, XOR and NOT. These operators have boolean sources and result. Additionally, the conversion operator INT is defined to convert a boolean source into an integer result.

| Operation | Description                                                                                    |
|-----------|------------------------------------------------------------------------------------------------|
| i AND j   | Result is <b>TRUE</b> if <b>i</b> and <b>j</b> are both true, otherwise <b>FALSE</b>           |
| i OR j    | Result is <b>TRUE</b> if either/both <b>i</b> and <b>j</b> are true, otherwise <b>FALSE</b>    |
| i XOR j   | Result is <b>TRUE</b> if exactly one of <b>i</b> and <b>j</b> are true, otherwise <b>FALSE</b> |
| NOT i     | Result is TRUE if i is false, otherwise FALSE                                                  |
| INT i     | Result is 0 if i is false, otherwise 1                                                         |

**Table 9: Boolean operators** 

### Single-value functions 3.3.6

In some cases it is inconvenient or inappropriate to describe an expression directly in the specification language. In these cases a function call is used to reference the undescribed behavior.

A single-value function evaluates to a single value (the result), which can be used in an expression. The type of the result value can be determined by the expression context from which the function is called. There are also multiple-value functions which evaluate to multiple values. These are only available in an assignment context, and are described in Section 3.4.2: Assignment on page 24.

Functions can contain side-effects.

# Scalar conversions

Two monadic functions are defined to support conversion from integers to bit-limited signed and unsigned number ranges. For a bit-limited integer representation containing n bits, the signed number range is  $[-2^{n-1}, 2^{n-1})$  while the unsigned number range is  $[0, 2^n)$ .

These functions are often used to convert between signed and unsigned bit-limited integers and between bit-fields and integer values.

| Function                    | Description                                                 |
|-----------------------------|-------------------------------------------------------------|
| ZeroExtend <sub>n</sub> (i) | Convert integer i to an n-bit 2's complement unsigned range |
| SignExtend <sub>n</sub> (i) | Convert integer i to an n-bit 2's complement signed range   |

Table 10: Integer conversion operators

These two functions are defined as follows, where  $\mathbf{n} > \mathbf{0}$ :

$$\begin{split} & ZeroExtend_{n}(i) \ = \ i \langle 0 \ FOR \ n \rangle \\ & SignExtend_{n}(i) \ = \left\{ \begin{array}{ccc} i \langle 0 \ FOR \ n \rangle & \text{where} & i \langle n-1 \rangle \ = \ 0 \\ \\ i \langle 0 \ FOR \ (n-1) \rangle \ - \ 2^{n} & \text{where} & i \langle n-1 \rangle \ = \ 1 \end{array} \right. \end{split}$$

For syntactic convenience, conversion functions are also defined for converting an integer or boolean to a single bit and to a value which can be stored as a 32-bit register. *Table 11* shows the additional functions provided.

CONTROLLED DOCUMENT (Check latest revision)

PRELIMINARY DATA

| Operation   | Description                                                                                                                                                                                                                              |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit(i)      | If <b>i</b> is a boolean, then this is equivalent to <b>Bit(INT i)</b> .  Otherwise, convert lowest bit of integer <b>i</b> to a 1-bit value                                                                                             |
|             | This is a convenient notation for i <sub>&lt;0&gt;</sub>                                                                                                                                                                                 |
| Register(i) | If <b>i</b> is a boolean, then this is equivalent to <b>Register(INT i)</b> .  Otherwise, convert lowest 32 bits of integer <b>i</b> to an unsigned 32-bit value  This is a convenient notation for <b>i</b> <sub>&lt;0 FOR 32&gt;</sub> |

Table 11: Conversion operators from integers to bit-fields

# **Statements**

An instruction specification consists of a sequence of statements. These statements are processed sequentially in order to specify the effect of the instruction on the architectural state of the machine. The available statements are discussed in this section.

Each statement has a semi-colon terminator. A sequence of statements can be aggregated into a statement block using '{' to introduce the block and '}' to terminate the block. A statement block can be used anywhere that a statement can.

#### 3.4.1 Undefined behavior

The statement:

UNDEFINED();

indicates that the resultant behavior is architecturally undefined.

A particular implementation can choose to specify an implementation-defined behavior in such cases. It is very likely that any implementation-defined behavior will vary from implementation to implementation. Exploitation of implementation-defined behavior should be avoided to allow software to be portable between implementations.

In cases where architecturally undefined behavior can occur in user mode, the implementation will ensure that implemented behavior does not break the protection model. Thus, the implemented behavior will be some execution flow that is permitted for that user mode thread.

# 3.4.2 Assignment

The '←' operator is used to denote assignment of an expression to a variable. An example assignment statement is:

# variable $\leftarrow$ expression;

The expression can be constructed from variables, literals, operators and functions as described in *Section 3.3: Expressions on page 17*. The expression is fully evaluated before the assignment takes place. The variable can be an integer, a boolean, a bit-field or an array of one of these types.

# Assignment to architectural state

This is where the variable is part of the architectural state (as described in *Table 12: Scalar architectural state on page 28*). The type of the expression and the type of the variable must match, or the type of the variable must be able to represent all possible values of the expression.

# Assignment to a temporary

Alternatively, if the variable is not part of the architectural state, then it is a temporary variable. The type of the variable is determined by the type of expression. A temporary variable must be assigned to, before it is used in the instruction specification.

# Assignment of an undefined value

An assignment of the following form results in a variable being initialized with an architecturally undefined value:

# variable ← UNDEFINED;

After assignment the variable will hold a value which is valid for its type. However, the value is architecturally undefined. The actual value can be unpredictable; that is to say the value indicated by **UNDEFINED** can vary with each use of **UNDEFINED**. Architecturally-undefined values can occur in both user and privileged modes.

A particular implementation can choose to specify an implementation-defined value in such cases. It is very likely that any implementation-defined values will vary

page: 25/214

**DOCUMENT 7345681** 

# CONTROLLED DOCUMENT (Check latest revision) PRELIMINARY DATA

from implementation to implementation. Exploitation of implementation-defined values should be avoided to allow software to be portable between implementations.

# Assignment of multiple values

Multi-value functions are used to return multiple values, and are only available when used in a multiple assignment context. The syntax consists of a list of comma-separated variables, an assignment symbol followed by a function call. The function is evaluated and returns multiple results into the variables listed. The number of variables and the number of results of the function must match. The assigned variables must all be distinct (that is, no aliases).

For example, a two-valued assignment from a function call with 3 parameters can be represented as:

```
variable1, variable2 ← call(param1, param2, param3);
```

#### 3.4.3 **Conditional**

Conditional behavior is specified using IF, ELSE IF and ELSE.

Conditions are expressions that result in a boolean value. If the condition after an **IF** is true, then its block of statements is executed and the whole conditional then completes. If the condition is false, then any **ELSE IF** clauses are processed, in turn, in the same fashion. If no conditions are met and there is an **ELSE** clause then its block of statements is executed. Finally, if no conditions are met and there is no **ELSE** clause, then the statement has no effect apart from the evaluation of the condition expressions.

The ELSE IF and ELSE clauses are optional. In ambiguous cases, the ELSE matches with the nearest IF.

For example:

```
IF (condition1)
 block1
ELSE IF (condition2)
 block2
ELSE
 block3
```

# **Statements**

#### 3.4.4 Repetition

Repetitive behavior is specified using the following construct:

```
REPEAT i FROM m FOR n STEP s
 block
```

The block of statements is iterated  $\mathbf{n}$  times, with the integer  $\mathbf{i}$  taking the values:

```
m, m + s, m + 2s, m + 3s, up to m + (n - 1) \times s.
```

The behavior is equivalent to textually writing the block  $\mathbf{n}$  times with  $\mathbf{i}$  being substituted with the appropriate value in each copy of the block.

The value of  $\mathbf{n}$  must be greater or equal to  $\mathbf{0}$ , and the value of  $\mathbf{s}$  must be non-zero. The values of the expressions for  $\mathbf{m}$ ,  $\mathbf{n}$  and  $\mathbf{s}$  must be constant across the iteration. The integer i must not be assigned to within the iterated block. The **STEP** s can be omitted in which case the step-size takes the default value of 1.

### 3.4.5 **Exceptions**

Exception handling is triggered by a THROW statement. When an exception is thrown, no further statements are executed from the operation specification; no architectural state is updated. Furthermore, if any one of the operations in a bundle triggers an exception then none of the operations will update any architectural state.

If any operation in a bundle triggers an exception then an exception will be taken. The actions associated with the taking of an exception are described in Section 5.2.

There are two forms of throw statement:

```
THROW type;
and:
THROW type, value;
```

where type indicates the type of exception which is launched, and value is an optional argument to the exception handling sequence. If value is not given, then it is **UNDEFINED**.

The exception types and priorities are described in detail in *ST220 Core* Architecture Manual.

page: 27/214

### 3.4.6 **Procedures**

Procedure statements contain a procedure name followed by a list of comma-separated arguments contained within parentheses followed by a semi-colon. The execution of procedures typically causes side-effects to the architectural state of the machine.

Procedures are generally used where it is difficult or inappropriate to specify the effect of an instruction using the abstract execution model. A fuller description of the effect of the instruction will be given in the surrounding text.

An example procedure with two parameters is:

proc(param1, param2);

DATE 09-NOV-2001

# **Architectural state** 3.5

The Architectural state chapter of the ST220 Core Architecture manual contains a full description of the visible state. The notations used in the specification to refer to this state are summarized in *Table 12* and *Table 13*. Each item of scalar architectural state is a bit-field of a particular width. Each item of array architectural state is an array of bit-fields of a particular width.

| Architectural state                                | Type is a bit-field containing: | Description                                    |
|----------------------------------------------------|---------------------------------|------------------------------------------------|
| PC                                                 | 32 bits                         | Program counter; address of the current bundle |
| PSW                                                | 32 bits                         | Program Status Word                            |
| SAVED_PC                                           | 32 bits                         | Copy of the PC used during interrupts          |
| SAVED_PSW                                          | 32 bits                         | Copy of the PSW used during interrupts         |
| SAVED_SAVED_PC                                     | 32 bits                         | Copy of the PC used during debug interrupts    |
| SAVED_SAVED_PSW                                    | 32 bits                         | Copy of the PSW used during debug interrupts   |
| R <sub>i</sub> where <b>i</b> is in <b>[0, 63]</b> | 32 bits                         | 64 x 32-bit general purpose registers          |
|                                                    |                                 | R <sub>0</sub> reads as zero                   |
|                                                    |                                 | Assignments to R <sub>0</sub> are ignored      |
| LR                                                 | 32 bits                         | Link Register, synonym for R <sub>63</sub>     |
| B <sub>i</sub> where i is in [0, 7]                | 1 bit                           | 8 x 1-bit Branch Registers                     |

Table 12: Scalar architectural state

# **Architectural state**

| Architectural state                                             | Type is an array of bit-fields each containing: | Description                                                                                                                                                                             |
|-----------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CR <sub>i</sub> where <b>i</b> is index of the control register | 32 bits                                         | Control Registers, for which some specifications refer to individual control registers by their names as defined in the Control Registers chapter of the ST220 Core Architecture manual |
| MEM[i] where <b>i</b> is in <b>[0, 2<sup>32</sup>)</b>          | 8 bits                                          | 2 <sup>32</sup> bytes of memory                                                                                                                                                         |

30

**Architectural state** 



# **Memory and** control registers



# **Support functions**

The following functions are used in the memory and control register descriptions.

| Function                          | Description                                                                                                                                                                                                                         |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DataBreakPoint(address)           | Result is <b>TRUE</b> if <b>address</b> is in the range defined by data breakpoint control mechanism ( <i>Memory access protection units</i> chapter of the <i>ST220 Core Architecture</i> manual), otherwise <b>FALSE</b>          |
| Misaligned <sub>n</sub> (address) | Result is <b>TRUE</b> if <b>address</b> is not <b>n</b> -bit aligned, otherwise <b>FALSE</b>                                                                                                                                        |
| DPUNoTranslation(address)         | Result is <b>TRUE</b> if the DPU has no mapping for <b>address</b> , otherwise <b>FALSE</b>                                                                                                                                         |
| DPUSpecLoadRetZero(address)       | Result is <b>TRUE</b> if the region containing <b>address</b> has the <b>S</b> bit of its attribute field set ( <i>Memory access protection units</i> chapter of the <i>ST220 Core Architecture</i> manual), otherwise <b>FALSE</b> |
| ReadAccessViolation(address)      | Result is <b>TRUE</b> if read access to <b>address</b> is not permitted by the DPU, otherwise <b>FALSE</b>                                                                                                                          |
| WriteAccessViolation(address)     | Result is <b>TRUE</b> if write access to <b>address</b> is not permitted by the DPU, otherwise <b>FALSE</b>                                                                                                                         |
| IsCRegSpace(address)              | Result is <b>TRUE</b> if <b>address</b> is in the control register space, otherwise <b>FALSE</b>                                                                                                                                    |

**Table 14: Support functions** 

| Function                        | Description                                                                                                       |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------|
| UndefinedCReg(address)          | Result is <b>TRUE</b> if <b>address</b> does not correspond to a defined control register, otherwise <b>FALSE</b> |
| CRegIndex(address)              | Returns the index of the control register which maps to address                                                   |
| CRegReadAccessViolation(index)  | Result is <b>TRUE</b> if read access is not permitted to the given control register, otherwise <b>FALSE</b>       |
| CRegWriteAccessViolation(index) | Result is <b>TRUE</b> if write access is not permitted to given control register, otherwise <b>FALSE</b>          |
| BusReadError(address)           | Result is <b>TRUE</b> if reading from <b>address</b> generates a Bus Error., otherwise <b>FALSE</b>               |

CONTROLLED DOCUMENT (Check latest revision)

PRELIMINARY DATA

**Table 14: Support functions** 

# **Memory Model**

The instruction specification uses a simple model of memory. It assumes, for example, that any caches are not architecturally visibile. However, a fuller description of the behavior in other cases is defined by the text of the architecture manual.

Array slicing can be used to view an array as consisting of elements of a larger size. The notation **MEM[s FOR n]**, where n > 0, denotes a memory slice containing the elements **MEM[s]**, **MEM[s+1]** through to **MEM[s+n-1]**. The type of this slice is a bit-field exactly large enough to contain a concatenation of the n selected elements. In this case it contain **8n** bits since the base type of **MEM** is byte.

The order of the concatenation depends on the endianness of the processor:

If the processor is operating in a little endian mode, the concatenation order obeys the following condition as **i** (the byte number) varies in the range [0, n):

$$(MEM[s FOR n])_{\langle 8i FOR 8 \rangle} = MEM[s + i]$$

This equivalence states that byte number i, using little endian byte numbering (that is, byte  $\mathbf{0}$  is bits  $\mathbf{0}$  to  $\mathbf{7}$ ), in the bit-field **MEM[s FOR n]** is the  $\mathbf{i}^{\text{th.}}$  byte in memory counting upwards from **MEM[s]**.

If the processor is operating in a big endian mode, the concatenation order obeys the following condition as **i** (the byte number) varies in the range **[0, n)**:

$$(MEM[s FOR n])_{\langle 8(n-1-i) FOR 8 \rangle} = MEM[s+i]$$

This equivalence states that byte number i, using big endian byte numbering (that is, byte 0 is bits 8n-8 to 8n-1), in the bit-field  $MEM[s\ FOR\ n]$  is the  $i^{th}$ . byte in memory counting upwards from **MEM[s]**.

For syntactic convenience, functions and procedures are provided to read and write memory.

### 4.2.1 **Support functions**

The specification of the memory instructions relies on the support functions listed in Table 14 on page 31. These functions are used to model the behavior of the Data Protection Unit and Instruction Protection Unit described in *Memory access* protection units chapter of the ST220 Core Architecture manual.

### 4.2.2 **Reading memory**

The following functions are provided to support the reading of memory:

| Function                                  | Description                                                                                          |
|-------------------------------------------|------------------------------------------------------------------------------------------------------|
| ReadCheckMemory <sub>n</sub> (address)    | Throws any non-BusError exception generated by an <b>n</b> -bit read from <b>address</b>             |
| ReadMemory <sub>n</sub> (address)         | Returns <b>n</b> -bits from <b>address</b> (can generate BusError exception)                         |
| DisReadCheckMemory <sub>n</sub> (address) | Throws any non-BusError exception generated by an <b>n</b> -bit dismissable read from <b>address</b> |
| DisReadMemory <sub>n</sub> (address)      | Returns either <b>n</b> -bits from <b>address</b> or <b>0</b> (can generate BusError exception)      |

Table 15: Memory read functions

The **ReadCheckMemory**<sub>n</sub> procedure takes an integer parameter to indicate the address being accessed. The number of bits being read (n) is one of 8, 16, or 32. The procedure throws any alignment or access violation exceptions generated by a read access to that address.

ReadCheckMemory, (a);

```
is equivalent to:
IF (PSW[DPU ENABLE] AND
    PSW[DBREAK ENABLE] AND
    DataBreakPoint(a)) THROW DBREAK, a;
IF (Misaligned_n(a)) THROW MISALIGNED_TRAP, a;
IF (PSW[DPU ENABLE]) {
  IF (DPUNoTranslation(a)) THROW DPU NO TRANSLATION, a;
  IF (ReadAccessViolation(a)) THROW DPU ACCESS VIOLATION, a;
}
Similarly, if the memory access is a dismissable read:
DisReadCheckMemory, (a);
is equivalent to:
IF (PSW[DPU ENABLE] AND
    PSW[DBREAK ENABLE] AND
    DataBreakPoint(a)) THROW DBREAK,
IF (Misaligned, (a) AND
    PSW[SPECLOAD MALIGNTRAP EN]) THROW MISALIGNED TRAP, a;
IF (PSW[DPU_ENABLE] AND PSW[SPECLOAD_DPUTRAP_EN]) {
  IF (DPUNoTranslation(a)) THROW DPU NO TRANSLATION, a;
  IF (ReadAccessViolation(a) AND
     NOT DPUSpecLoadRetZero(a)) THROW DPU_ACCESS_VIOLATION, a;
}
```

CONTROLLED DOCUMENT (Check latest revision)

PRELIMINARY DATA

The **ReadMemory**<sub>n</sub> function takes an integer parameter to indicate the address being accessed. The number of bits being read (n) is one of 8, 16, or 32. The required bytes are read from memory, interpreted according to endianness, and an integer result returns the read bit-field value. If the read memory value is to be interpreted as signed, then a sign-extension should be used on the result. The assignment:

```
result \leftarrow ReadMemory_n(a);
is equivalent to:
width \leftarrow n / 8:
IF (BusReadError(a)) THROW BUS DC ERROR, a; // Non-recoverable
result ← MEM[a FOR width];
```

The **DisReadMemory**<sub>n</sub> performs the same functionality for a dismissable read from memory. The assignment:

page: 35/214

```
result \leftarrow DisReadMemory_n(a);
is equivalent to:
width \leftarrow n / 8;
IF (NOT DPUSpecLoadRetZero(a) AND
    NOT Misaligned, (a) AND
    NOT ReadAccessViolation(a)) {
  IF (BusReadError(a)) THROW BUS DC ERROR, a; // Non-recoverable
  result ← MEM[a FOR width];
ELSE
  result \leftarrow 0;
```

#### 4.2.3 Prefetching memory

The following procedure is provided to denote memory prefetch.

| Function                | Description                  |
|-------------------------|------------------------------|
| PrefetchMemory(address) | Prefetch memory if possible. |

Table 16: Memory prefetch procedure

This is used for a software-directed data prefetch from a specified effective address. This is a hint to give advance notice that particular data will be required. **PrefetchMemory**, performs the implementation-specific prefetch when the address is valid:

```
PrefetchMemory(a);
equivalent to:
IF (NOT Misaligned<sub>n</sub>(a)) \{
  IF (PSW[DPU_ENABLE]) {
    IF (NOT DPUNoTranslation(a) AND
        NOT ReadAccessViolation(a))
      Prefetch(a);
  ELSE
    Prefetch(a);
```

where **Prefetch** is a cache operation defined in *Section 4.4: Cache model on page 39*. Prefetching memory will not generate any exceptions.

### 4.2.4 Writing memory

The following procedures are provided to write memory.

| Function                                  | Description                                                                |
|-------------------------------------------|----------------------------------------------------------------------------|
| WriteCheckMemory <sub>n</sub> (address)   | Throws any exception generated by an <b>n</b> -bit write to <b>address</b> |
| WriteMemory <sub>n</sub> (address, value) | Aligned <b>n</b> -bit write to memory                                      |

**Table 17: Memory write procedures** 

The  $WriteCheckMemory_n$  procedure takes an integer parameter to indicate the address being accessed. The number of bits being written (n) is one of 8, 16, or 32. The procedure throws any alignment or access violation exceptions generated by a write access to that address.

The  $WriteMemory_n$  procedure takes an integer parameter to indicate the address being accessed, followed by an integer parameter containing the value to be written. The number of bits being written (n) is one of 8, 16, 32 or 64 bits. The written value is interpreted as a bit-field of the required size; all higher bits of the value are discarded. The bytes are written to memory, ordered according to endianness. The statement:

```
WriteMemory_{n}(a, value); is equivalent to: width \leftarrow n / 8;
```

page: 37/214

# **Control register model**

#### 4.3.1 Reading control registers

The following procedures are provided to read from control registers. Note that only word (32-bit) control register accesses are supported.

| Function                  | Description                                                                                          |
|---------------------------|------------------------------------------------------------------------------------------------------|
| ReadCheckCReg(address)    | Throws any exception generated by reading from <b>address</b> in the control register space          |
| ReadCReg(address)         | Reads from the control register mapped to address                                                    |
| DisReadCheckCReg(address) | Detect any data breakpoints for the dismissable read to <b>address</b> in the control register space |

Table 18: Control register read functions

The **ReadCheckCReg** procedure takes an integer parameter to indicate the address being accessed. The procedure throws any alignment or non-mapping exception generated by reading from the control register space.

```
ReadCheckCReg(a);
is equivalent to:
IF (PSW[DPU_ENABLE] AND
    PSW[DBREAK ENABLE] AND
    DataBreakPoint(a)) THROW DBREAK, a;
IF (UndefinedCReg(a)) THROW CREG_NO_MAPPING, a;
index \leftarrow CRegIndex(a);
IF (CRegReadAccessViolation(index))
  THROW CREG_ACCESS_VIOLATION, a;
```

If the access to control register space is dismissable then data breakpoints need to be checked:

```
DisReadCheckCReg(a);
is equivalent to:
```

```
Control register model
```

```
IF (PSW[DPU_ENABLE] AND
    PSW[DBREAK ENABLE] AND
    DataBreakPoint(a)) THROW DBREAK, a;
```

The control register file is denoted CR. The function ReadCReg is provided:

CONTROLLED DOCUMENT (Check latest revision)

PRELIMINARY DATA

```
result ← ReadCReg(a);
is equivalent to:
index \leftarrow CRegIndex(a);
result \leftarrow CR_{index};
```

#### 4.3.2 Writing control registers

The following procedures are provided to read from control registers. Note that only word (32-bit) control register accesses are supported

| Function                  | Description                                                                                   |
|---------------------------|-----------------------------------------------------------------------------------------------|
| WriteCheckCReg(address)   | Throws any exception generated by writing to the <b>address</b> in the control register space |
| WriteCReg(address, value) | Writes value to the control register mapped to address                                        |

Table 19: Control registers write procedures

The **WriteCheckCReg** procedure takes an integer parameter to indicate the address being accessed. The procedure throws any alignment, non-mapping or access violation exceptions generated by writing to the control register space:

```
WriteCheckCReg(a);
is equivalent to:
IF (PSW[DPU_ENABLE] AND
    PSW[DBREAK_ENABLE] AND
    DataBreakPoint(a)) THROW DBREAK, a;
IF (UndefinedCReg(a)) THROW CREG_NO_MAPPING, a;
index \leftarrow CRegIndex(a);
IF (CRegWriteAccessViolation(index))
  THROW CREG_ACCESS_VIOLATION, a;
A procedure called WriteCReg is provided to write control registers:
```

WriteCReg(a, value);

page: 39/214

```
is equivalent to:
```

```
index \leftarrow CRegIndex(a);
CR_{index} \leftarrow value;
```

#### 4.4 Cache model

Cache operations are used to prefetch and purge lines in caches. The effects of these operations are beyond the scope of the specification language, and are therefore modelled using procedure calls. The behavior of these procedure calls is elaborated in the Memory Subsystem chapter of the ST220 Core Architecture manual.

| Procedure             | Description                                    |
|-----------------------|------------------------------------------------|
| PurgeIns()            | Invalidate the entire instruction cache        |
| Sync()                | Data memory subsystem synchronisation function |
| PurgeAddress(address) | Purge address from the data cache              |
| PurgeSet(address)     | Purge a set of lines from the data cache       |
| Prefetch(address)     | Prefetch a data cache line                     |

Table 20: Procedures to model cache operations

40

Cache model



# Traps: exceptions and interrupts



#### Introduction **5.1**

The flow diagram, Figure 1 in Section 2.2, defines when a trap is taken. The aim of this chapter is to define the steps that are carried out when a trap is to be taken.

In effect, taking a trap can be viewed as executing an operation which branches to the required handler, with a number of side effects. The side effects are defined by the statements below. An external interrupt is treated as an EXTERN INT exception, with only debug interrupts being handled differently.

# **Exception handling**

Due to the fact that there may be more than one operation executing at once, it is possible to have more than one exception is thrown in a bundle. However, only the highest priority exception (as defined in *Traps: exceptions and interrupts* chapter of the *ST220 Core Architecture* manual) is passed to the handler.

Therefore, taking an exception can be summarized as:

```
NEXT PC ← HANDLER PC;
                            // Branch to the exception handler
EXCEPT CAUSE ← HighestPriority();
                                             // Store information for
EXCEPT_ADDR 

DataAddress(EXCEPT_CAUSE);// the handler to use
SAVED_PSW \leftarrow PSW;
                            // Save the PSW and PC
SAVED PC \leftarrow PC;
PSW[USER\_MODE] \leftarrow 0;
                            // Enter supervisor mode
PSW[INT\_ENABLE] \leftarrow 0;
                            // Disable interrupts
```

```
PSW[IBREAK ENABLE] ← 0; // Disable instruction breakpoints
PSW[DBREAK ENABLE] \leftarrow 0; // Disable data breakpoints
```

CONTROLLED DOCUMENT (Check latest revision)

PRELIMINARY DATA

Where the function **HighestPriority** returns the highest priority exception from those that have been thrown. The **DataAddress** function defines the value that is stored into the **EXCEPT ADDR** control register. Its return value will either be **0** or the effective address of data which has triggered the exception. Therefore,

```
variable ← DataAddress(exception);
is equivalent to:
IF ((exception = DBREAK) OR
    (exception = MISALIGNED TRAP) OR
    (exception = CREG_NO_MAPPING) OR
    (exception = CREG_ACCESS_VIOLATION)
    (exception = DPU_NO_TRANSLATION) OR
    (exception = DPU ACCESS VIOLATION)) THEN
  variable ← value;
ELSE
  variable \leftarrow 0;
```

Where value is the optional argument that will have been passed to the THROW when the exception was generated.

#### **5.3 Debug interrupt handling**

A debug interrupt is handled differently to other external interrupts. A full description of debug interrupts and the handler can be found in *Debugging support* chapter of the ST220 Core Architecture manual.

Taking a debug interrupt can be summarized as:

```
NEXT PC ← DEBUG HANDLER PC;
                                    // Branch to handler
SAVED SAVED PSW ← SAVED PSW;
                                    // Save the SAVED PSW and
                                    // SAVED PC
SAVED SAVED PC \leftarrow SAVED PC;
SAVED PSW ← PSW;
                                    // Save the PSW and PC
SAVED_PC \leftarrow PC;
PSW[USER\_MODE] \leftarrow 0;
                            // Enter supervisor mode
PSW[INT ENABLE] \leftarrow 0;
                            // Disable interrupts
```

#### Debug interrupt handling

```
PSW[IBREAK ENABLE] \leftarrow 0; // Disable instruction breakpoints
PSW[DBREAK ENABLE] \leftarrow 0; // Disable data breakpoints
PSW[IPU ENABLE] \leftarrow 0;
                             // Disable the IPU
PSW[DPU ENABLE] \leftarrow 0;
                             // Disable the DPU
PSW[Debug Mode] \leftarrow 1;
                             // Enter debug mode
```

44

Debug interrupt handling



# Instruction set



## 6.1 Introduction

This chapter contains descriptions of all the operations and macros (pseudo-operations) in the ST220 instruction set. Section 6.2 has been included in order to describe how operations are encoded in the context of bundles. The architectural reasons for the encoding can be found in the 'ST220 Core Architecture Manual'.

# 6.2 Bundle encoding

An instruction bundle consists of between one and four consecutive 32-bit words, known as syllables. Each syllable encodes either an operation or an extended immediate. The most significant bit of each syllable (bit 31) is a **stop bit** which is set to indicate that it is the last in the bundle.

A syllable will therefore look like:



#### **Bundle encoding**

#### **Extended immediates** 6.2.1

Many operations have an **Immediate** form. In general only small (9-bit) immediates can be directly encoded in a single word syllable. In the event that larger immediates are required, an immediate extension is used. This extension is encoded in an adjacent word in the bundle, making the operation effectively a two-word operation.

These immediate extensions associate either with the operation to their left or their right in the bundle. Bit 23 is used to indicate the association:

|      | 31 |        | 23 |           |
|------|----|--------|----|-----------|
| imml | S  | 010101 | 0  | extension |
| immr | S  | 010101 | 1  | extension |

The semantic descriptions of **Immediate** form operations use the following function to take into account possible immediate extensions:

| Function | Description                                                                                 |
|----------|---------------------------------------------------------------------------------------------|
| Imm(i)   | Given short immediate value i, returns an integer value that represents the full immediate. |

Table 21: Extended immediate functions

This function effectively performs the following:

If there is an immr word to the left (word address - 1) or an imml word to the right (word address + 1) in the bundle, then **Imm** returns:

```
(ZeroExtend<sub>23</sub>(extension) << 9) + ZeroExtend<sub>9</sub>(i);
```

Where **extension** represents the lower 23 bits of the associated **immr** or **imml**.

Otherwise **Imm** returns:

SignExtendo(i);

#### 6.2.2 **Encoding restrictions**

There are a number of restrictions placed on the encoding of bundles. It is the duty of the assembler to ensure that these restriction are obeyed.

page: 47/214

#### Operation specifications

1 Long immediates must be encoded at even word addresses.

PRELIMINARY DATA

- 2 Multiply operations must be encoded at odd word addresses.
- 3 There may only be one control flow operation per bundle, and it must be the first syllable.
- 4 There may only be one load or store operation per bundle.

#### 6.3 **Operation specifications**

The specification of each operation contains the following fields:

- Name: The name of the operation with an optional subscript. The subscript is used to distinguish between operations with different operand types. For example, there are **Register** and **Immediate** format integer operations. If no subscript is used, then there is only one format for the operation.
- Syntax: Presents the assembly syntax of the operation (ST220 Programming Manual).
- Encoding: The binary encoding is summarized in a table. It shows which bits are used for the opcode, which bits are reserved (empty fields) and which bit-fields encode the operands. The operands will either be register designators or immediate constants.
- Semantics: A table containing the statements (Section 3.4) that define the operation. The notation used is defined in *Chapter 3 on page 15*. The table is divided into two parts by the commit point:

Pre-commit phase:

- No architectural state of the machine is updated.
- Any recoverable exceptions will be thrown here.

Commit phase - executed if no exceptions have been thrown:

 $\leftarrow$  Commit point

- All architectural state is updated.
- Any exceptions thrown here are non-recoverable<sup>A</sup>.
  - A. For the ST220 the only non-recoverable exception is a bus error.
- Description: A brief textual description of the operation.
- Restrictions: Contains any details of restrictions, these may be of the following types:

- Address/Bundle: In encoding a bundle with the operation there are a number of possible restrictions which may apply. They are detailed in *Section 6.2.2*.
- Latency: Certain operands have latency constraints that must be observed.
- Destination restrictions: Certain operations are not allowed to use the Link Register (**LR**) as a destination.
- Exceptions: If this operation is able to throw any exceptions, they will be listed here. The semantics of the operation will detail how and when they are thrown.

#### **Example operations** 6.4

#### 6.4.1 add Immediate

The specification for this operation is shown below:



#### **Example operations**

The operation is given the subscript **Immediate** to indicate that one of its source operands is an immediate rather than both being registers.

The next line of the description shows the assembly syntax of the operation.

Just below is the binary encoding table with fields showing:

- The opcode: Bits 29:21.
- The operands: An **s** in bit 31 represents the stop bit (*Section 6.2*)
  - The 9-bit immediate constant, bits 20:12.
  - The destination register designator, bits 11:6.
  - The source register designator, bits 5:0.
- Unused bits: Bit 30.

The semantics table specifies the effects of the executing this operation. The table is divided into two parts. The first half containing statements which do not affect the architectural state of the machine. The second half containing statements that will not be executed if an execption occurs in the bundle.

The statements themselves are organized into 3 stages as follows:

1 The first 2 statements read the required source information:

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
```

The first statement reads the value of the  $R_{src1}$  register, interprets it as a signed 32-bit value and assigns this to a temporary integer called operand1. The second statement passes the value of isrc2 to the immediate handling function **Imm** (*Section 6.2.1*). The result of the function is interpreted as a signed 32-bit value and assigned to a temporary integer called **operand2**.

The next statement implements the addition:

```
result ← operand1 + operand2;
```

This statement does not refer to any architectural state. It adds the 2 integers operand1 and operand2 together, and assigns the result to a temporary integer called **result**. Note that since this is a conventional mathematical addition, the result can contain more significant bits of information than the sources.

The final statement, executed if no exceptions have been thrown in the bundle, updates the architectural state:

#### R<sub>idest</sub> ← Register(result);

The function **Register** (Section 3.3.6) converts the integer **result** back to a bit-field, discarding any redundant higher bits. This value is then assigned to the **R**<sub>idest</sub> register.

After the semantic description is a simple textual description of the operation.

CONTROLLED DOCUMENT (Check latest revision)

PRELIMINARY DATA

The section listing restrictions for this operation shows that it has no restrictions at all. This means that up to four of these operations can be used in a bundle, and that all operands will be ready for use by operations in the next bundle.

Finally, this operation can not generate any exceptions.

#### 6.5 **Macros**

The following are the currently implemented pseudo-operations.

```
mov, mtb, mfb, nop, return, syncins, zxtb
```

They are defined as specific instances of existing operations as shown below (note that **mov** appears in both the **Register** and **Immediate** formats):

|         | 31 | 30 | 29 | 28  | 27  | 26 | 25  | 24    | 23    | 22  | 21                                      | 20 | 19   | 18     | 17    | 16   | 15  | 14  |     | 12     | 11     | 10 | 6   | 8      | 7 | 9 | 5      | 4 | 3   | 2   | 1 | 0 |
|---------|----|----|----|-----|-----|----|-----|-------|-------|-----|-----------------------------------------|----|------|--------|-------|------|-----|-----|-----|--------|--------|----|-----|--------|---|---|--------|---|-----|-----|---|---|
| nop     | s  |    |    | 00  | 00  |    |     | 00000 |       |     |                                         |    |      | 000000 |       |      |     | C   | 000 | 00     | 0      |    |     | 000000 |   |   | $\Box$ |   |     |     |   |   |
| mov     | s  |    |    | 00  | 00  |    |     | 00    | 00000 |     |                                         |    | dest |        |       | src2 |     |     |     |        | 000000 |    |     |        |   |   |        |   |     |     |   |   |
| mtb     | s  |    |    | 00  | 00  | 11 |     |       | 11    | 00  |                                         | b  | des  | st     |       |      |     |     |     |        |        | C  | 000 | 00     | 0 |   |        |   | sr  | с1  |   |   |
| mov     | s  |    |    | 00  | 10  |    |     | 00000 |       |     | isrc2                                   |    |      |        | idest |      |     |     |     | 000000 |        |    |     |        |   |   |        |   |     |     |   |   |
| zxtb    | s  |    |    | 00  | 10  |    |     | 0     | 100   | )1  |                                         |    |      | 0      | 11′   | 111  | 11  | 1   |     |        |        |    | ide | est    |   |   |        |   | sr  | с1  |   |   |
| mfb     | s  |    |    | 011 | ı   |    | 001 |       | S     | con | nd                                      |    |      |        |       | C    | 000 | 000 | )1  |        |        |    | ide | est    |   |   |        | ( | 000 | 000 | 0 |   |
| return  | s  |    |    | 110 | ) ( |    | 00  | 11    |       |     |                                         |    |      |        |       |      |     |     |     |        |        |    |     |        |   |   |        |   |     |     |   |   |
| syncins | S  |    |    | 110 | )   |    | 00  | 10    |       |     | 000000000000000000000000000000000000000 |    |      |        |       |      |     |     |     |        |        |    |     |        |   |   |        |   |     |     |   |   |

Figure 2: Macros

Syntatically they are equivalent to:

```
mov:
             add R_{dest} = R_0, R_{src2} / add R_{dest} = R_0, isrc2
             orl B_{bdest} = R_{src1}, R_0
mtb:
mfb:
             slctf R_{idest} = B_{scond}, R_0, 1
             add R_0 = R_0, R_0
nop:
zxtb:
             and R_{idest} = R_{src1}, 0xFF
```

DATE 09-NOV-2001

return: goto LR syncins: goto 0

#### **Operations** 6.6

**REVISION A** 

Each operation is now specified. They are listed alphabetically for ease of use. The semantics of the operations are written using the notational language defined in Chapter 3 on page 15.

**Operations** 

# add Register

### add $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 |    | 00000 |    |    |    | dest |   | src2 |   | src1 |
|----|----|----|----|----|-------|----|----|----|------|---|------|---|------|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 22 | 17 | 12   | 7 | 9    | 2 | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 + operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Add

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

DATE 09-NOV-2001



### add $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 | 00000 | isrc2 | idest | src1 |   |
|----|----|----|----|-------|-------|-------|------|---|
| 31 | 30 | 29 | 26 | 25    | 20    | -1    | 5    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result ← operand1 + operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Add

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# addcg

# addcg R<sub>dest</sub>, B<sub>bdest</sub> = R<sub>src1</sub>, R<sub>src2</sub>, B<sub>scond</sub>

| S  |    | 01       | 0010 | scond | bdest | dest | src2 | src1 |
|----|----|----------|------|-------|-------|------|------|------|
| 31 | 30 | 29<br>28 | 27   | 23    | 20    | 17   | 11   | 0    |

#### **Semantics:**

```
\begin{split} & \text{operand1} \leftarrow \text{SignExtend}_{32}(R_{\text{src1}}); \\ & \text{operand2} \leftarrow \text{SignExtend}_{32}(R_{\text{src2}}); \\ & \text{carryin} \leftarrow \text{ZeroExtend}_{1}(B_{\text{scond}}); \\ & \text{result} \leftarrow (\text{operand1} + \text{operand2}) + \text{carryin}; \\ & \text{carryout} \leftarrow \text{result}_{<\ 32\ >}; \\ & R_{\text{dest}} \leftarrow \text{Register(result)}; \\ & B_{\text{bdest}} \leftarrow \text{Bit(carryout)}; \end{split}
```

#### **Description:**

Add with carry and generate carry

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# .

# and Register

## and $R_{dest} = R_{src1}$ , $R_{src2}$

| S  |    | 00 | 00 |    | 01001 |    |          |    | dest |   | src2 |   | src1 |
|----|----|----|----|----|-------|----|----------|----|------|---|------|---|------|
| 34 | 30 | 29 | 26 | 25 | 21    | 20 | <u>8</u> | 17 | 12   | 7 | 9    | 2 | 0    |

#### **Semantics:**

```
\begin{split} & \text{operand1} \leftarrow \text{SignExtend}_{32}(\text{R}_{\text{src1}}); \\ & \text{operand2} \leftarrow \text{SignExtend}_{32}(\text{R}_{\text{src2}}); \\ & \text{result} \leftarrow \text{operand1} \land \text{operand2}; \\ & \text{R}_{\text{dest}} \leftarrow \text{Register(result)}; \end{split}
```

#### **Description:**

Bitwise and

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

**Operations** 

# and Immediate

### and $R_{idest} = R_{src1}$ , isrc2

| s  |    | 00 | 10 | 01001 | isrc2 | idest | src1 |
|----|----|----|----|-------|-------|-------|------|
| 31 | 30 | 29 | 26 | 25    | 20    | - 6   | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \land operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Bitwise and

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# andc Register

# andc $R_{dest} = R_{src1}$ , $R_{src2}$

| S  |    | 00 | 00 |    | 01010 |    |    | dest | src2 |   | , | src1 |   |
|----|----|----|----|----|-------|----|----|------|------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 17 | 12   | -    | 9 | 5 |      | 0 |

#### **Semantics:**

$$\begin{split} & \text{operand1} \leftarrow \text{SignExtend}_{32}(R_{\text{src1}}); \\ & \text{operand2} \leftarrow \text{SignExtend}_{32}(R_{\text{src2}}); \\ & \text{result} \leftarrow (\sim \text{operand1}) \land \text{operand2}; \\ & \overline{R_{\text{dest}}} \leftarrow \text{Register(result)}; \end{split}$$

#### **Description:**

Complement and bitwise and

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

**Operations** 

# andc Immediate

# andc $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 | 01010 | isrc2 | idest | src1 |
|----|----|----|----|-------|-------|-------|------|
| 31 | 30 | 29 | 26 | 25    | 20    | 11    | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow (\sim operand1) \land operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Complement and bitwise and

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# andl Register - Register

# and $R_{dest} = R_{src1}$ , $R_{src2}$

| s  |    | 00 | 010 | 1010 |    |    | dest | src2 | src1 |   |
|----|----|----|-----|------|----|----|------|------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20 | 17 | 12   | - 0  | 2    | 0 |

#### **Semantics:**

```
\begin{split} & \text{operand1} \leftarrow \text{SignExtend}_{32}(R_{\text{src1}}); \\ & \text{operand2} \leftarrow \text{SignExtend}_{32}(R_{\text{src2}}); \\ & \text{result} \leftarrow (\text{operand1} \neq 0) \text{ AND (operand2} \neq 0); \\ & R_{\text{dest}} \leftarrow \text{Register(result)}; \end{split}
```

#### **Description:**

Logical and

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

#### **Operations**

### andl **Branch Register - Register**

# and $B_{bdest} = R_{src1}, R_{src2}$

| s  |    | 00 | 011 | 1010 | bdest |    | src2 | src1 |   |
|----|----|----|-----|------|-------|----|------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 17 | 11   | 5    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow (operand1 \neq 0) AND (operand2 \neq 0);
B_{bdest} \leftarrow Bit(result);
```

#### **Description:**

Logical and

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

DATE 09-NOV-2001

# andl Register - Immediate

# and $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 1010 | isrc2 | idest | src1 |
|----|----|----|-----|------|-------|-------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 11    | 0    |

#### **Semantics:**

**REVISION A** 

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow (operand1 \neq 0) AND (operand2 \neq 0);
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Logical and

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

### andl **Branch Register - Immediate**

### and $B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 1010 | isrc2 |    | ibdest | src1 |   |
|----|----|----|-----|------|-------|----|--------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 11 | 8 9    | 5    | 0 |

#### **Semantics:**

```
operand1 \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow (operand1 \neq 0) AND (operand2 \neq 0);
B_{ibdest} \leftarrow Bit(result);
```

#### **Description:**

Logical and

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

page: 63/214

# br

### br B<sub>bcond</sub>, btarg

| S  |    | 11 | 1  | 0  | bcond    | btarg |   |
|----|----|----|----|----|----------|-------|---|
| 31 | 30 | 29 | 27 | 26 | 25<br>23 | 52    | 0 |

#### **Semantics:**

```
operand1 ← ZeroExtend<sub>1</sub>(B<sub>bcond</sub>);
operand2 ← SignExtend<sub>23</sub>(btarg);
IF (operand1 \neq 0)
        NEXT\_PC \leftarrow (ZeroExtend_{32}(PC) + BUNDLE\_SIZE) + (operand2 << 2);
```

#### **Description:**

**Branch** 

#### **Restrictions:**

Must be the first syllable of a bundle.

Instructions writing  $B_{bcond}$  must be followed by 2 bundles before this instruction can be issued.

#### **Exceptions:**

#### **Operations**

# break

#### break



#### **Semantics:**

THROW ILL\_INST;

#### **Description:**

**Break** 

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

ILL\_INST

# brf

## brf B<sub>bcond</sub>, btarg

| S  |    | 11 | 1  | 1  | bcond    | btarg |   |
|----|----|----|----|----|----------|-------|---|
| 31 | 30 | 29 | 27 | 26 | 25<br>23 | 52    | 0 |

#### Semantics:

```
operand1 ← ZeroExtend<sub>1</sub>(B<sub>bcond</sub>);
operand2 ← SignExtend<sub>23</sub>(btarg);
IF (operand1 = 0)
        NEXT\_PC \leftarrow (ZeroExtend_{32}(PC) + BUNDLE\_SIZE) + (operand2 << 2);
```

#### **Description:**

Branch false

#### **Restrictions:**

Must be the first syllable of a bundle.

Instructions writing  $B_{bcond}$  must be followed by 2 bundles before this instruction can be issued.

#### **Exceptions:**

# bswap Register

# bswap R<sub>dest</sub> = R<sub>src2</sub>

| S  |    | 00 | 00 |    | 10100 |    |    |    | dest | src2 |   |   |   |
|----|----|----|----|----|-------|----|----|----|------|------|---|---|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 18 | 17 | 12   | 7    | 9 | 2 | 0 |

#### **Semantics:**

```
operand1 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src2</sub>);
byte0 \leftarrow operand1< 0 FOR 8>;
byte1 ← operand1<sub><8FOR8</sub>;
byte2 ← operand1<sub>< 16 FOR 8 ></sub>;
byte3 ← operand1<sub>< 24 FOR 8 ></sub>;
result \leftarrow ((byte0 << 24) \lor (byte1 << 16)) \lor ((byte2 << 8) \lor byte3);
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Byte swap

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

DATE 09-NOV-2001



### call LR = btarg

**REVISION A** 

| S  |    | 11 | 0  | 0000 | btarg |   |
|----|----|----|----|------|-------|---|
| 31 | 30 | 29 | 27 | 26   | 22    | 0 |

#### **Semantics:**

operand1 ← SignExtend<sub>23</sub>(btarg); NEXT\_PC ← (ZeroExtend<sub>32</sub>(PC) + BUNDLE\_SIZE) + (operand1 << 2);  $LR \leftarrow Register(ZeroExtend_{32}(PC) + BUNDLE\_SIZE);$ 

#### **Description:**

Jump and link

#### **Restrictions:**

Must be the first syllable of a bundle.

No latency constraints.

#### **Exceptions:**

**Operations** 



#### call LR = LR

| s  |    | 11 | 0  | 0001 |    | _ |   |
|----|----|----|----|------|----|---|---|
| 31 | 30 | 29 | 27 | 26   | 22 |   | 0 |

#### **Semantics:**

 $NEXT_PC \leftarrow ZeroExtend_{32}(LR);$  $LR \leftarrow Register(ZeroExtend_{32}(PC) + BUNDLE\_SIZE);$ 

#### **Description:**

Jump (using Link Register) and link

#### **Restrictions:**

Must be the first syllable of a bundle.

Instructions writing LR must be followed by 3 bundles before this instruction can be issued.

#### **Exceptions:**

# **cmpeq** Register - Register

# cmpeq $R_{dest} = R_{src1}$ , $R_{src2}$

| S  |    | 00 | 010 | 0000 |    | dest | src2 | src1 |   |
|----|----|----|-----|------|----|------|------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20 | 12   | 11   | 2    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 = operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Test for equality

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## **cmpeq** Branch Register - Register

## cmpeq $B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | 0000 | bdest |    | src2 | src1 |
|----|----|----|-----|------|-------|----|------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 17 | 11   | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 = operand2;
B_{bdest} \leftarrow Bit(result);
```

#### **Description:**

Test for equality

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

## **cmpeq** Register - Immediate

## cmpeq $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 0000 | isrc2 | idest | src1 |
|----|----|----|-----|------|-------|-------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 11    | 0    |

#### **Semantics:**

**REVISION A** 

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 = operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Test for equality

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

## **cmpeq** Branch Register - Immediate

## cmpeq $B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 0000 | isrc2 |   | ibdest | src1 |   |
|----|----|----|-----|------|-------|---|--------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 9 | 8 9    | 2    | 0 |

#### **Semantics:**

**REVISION A** 

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 = operand2;
B_{ibdest} \leftarrow Bit(result);
```

#### **Description:**

Test for equality

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

## **cmpge** Register - Register

## cmpge $R_{dest} = R_{src1}$ , $R_{src2}$

| S  |    | 00 | 010 | 0010 |    | dest | src2 | src1 |
|----|----|----|-----|------|----|------|------|------|
| 31 | 30 | 29 | 25  | 24   | 20 | 12   | -1   | 0 2  |

#### **Semantics:**

**REVISION A** 

operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>); operand2  $\leftarrow$  SignExtend<sub>32</sub>(R<sub>src2</sub>); result ← operand1 ≥ operand2;  $R_{dest} \leftarrow Register(result);$ 

#### **Description:**

Signed compare equal or greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

## **cmpge** Branch Register - Register

## cmpge $B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | 0010 | bdest |    | src2 | src1 |
|----|----|----|-----|------|-------|----|------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 17 | 11   | · Ω  |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 ≥ operand2;
B_{bdest} \leftarrow Bit(result);
```

#### **Description:**

Signed compare equal or greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

## **cmpge** Register - Immediate

## cmpge $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 0010 | isrc2 | idest | src1 |   |
|----|----|----|-----|------|-------|-------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 11    | 5    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \geq operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Signed compare equal or greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

## **cmpge** Branch Register - Immediate

## cmpge $B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 0010 | isrc2 |   | ibdest | src1 |   |
|----|----|----|-----|------|-------|---|--------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 9 | 8 9    | 5    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \geq operand2;
B_{ibdest} \leftarrow Bit(result);
```

#### **Description:**

Signed compare equal or greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

DATE 09-NOV-2001

## **cmpgeu** Register - Register

## cmpgeu $R_{dest} = R_{src1}, R_{src2}$

| s  |    | 00 | 010 | 0011 |    |    | dest | src2 | src1 |   |
|----|----|----|-----|------|----|----|------|------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20 | 17 | 12   | 11   | 2    | 0 |

#### **Semantics:**

**REVISION A** 

```
operand1 ← ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 ≥ operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Unsigned compare equal or greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## **cmpgeu** Branch Register - Register

## cmpgeu $B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | 0011 | bdest |    | src2 | src1 |
|----|----|----|-----|------|-------|----|------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 12 | 11   | 0 0  |

#### **Semantics:**

```
operand1 ← ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 ≥ operand2;
B_{bdest} \leftarrow Bit(result);
```

#### **Description:**

Unsigned compare equal or greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

DATE 09-NOV-2001

## **cmpgeu** Register - Immediate

## cmpgeu $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 0011 | isrc2 | idest | src1 |
|----|----|----|-----|------|-------|-------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 11    | 0    |

#### **Semantics:**

**REVISION A** 

```
operand1 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← ZeroExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \geq operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Unsigned compare equal or greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

## **cmpgeu** Branch Register - Immediate

## cmpgeu $B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 0011 | isrc2 |    | ibdest | src1 |   |
|----|----|----|-----|------|-------|----|--------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 11 | 8 9    | 5    | 0 |

#### **Semantics:**

```
operand1 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \geq operand2;
B_{ibdest} \leftarrow Bit(result);
```

#### **Description:**

Unsigned compare equal or greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

## **cmpgt** Register - Register

## cmpgt $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 010 | 0100 |    | dest | src2 | src1 |
|----|----|----|-----|------|----|------|------|------|
| 31 | 30 | 29 | 25  | 24   | 20 | 17   | 11   | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 > operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Signed compare greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

**Operations** 

## **cmpgt** Branch Register - Register

## cmpgt $B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | 0100 | bdest |    | src2 | src1 |
|----|----|----|-----|------|-------|----|------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 17 | 9    | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 > operand2;
B_{bdest} \leftarrow Bit(result);
```

#### **Description:**

Signed compare greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

## **cmpgt** Register - Immediate

## cmpgt $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 0100 | isrc2 | idest | src1 |   |
|----|----|----|-----|------|-------|-------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 11    | 5    | 0 |

#### **Semantics:**

**REVISION A** 

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result ← operand1 > operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Signed compare greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

## **cmpgt** Branch Register - Immediate

## cmpgt $B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 0100 | isrc2 |   | ibdest | src1 |   |
|----|----|----|-----|------|-------|---|--------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 9 | 8 9    | 5    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result ← operand1 > operand2;
B_{ibdest} \leftarrow Bit(result);
```

#### **Description:**

Signed compare greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

DATE 09-NOV-2001

## **cmpgtu** Register - Register

## cmpgtu $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 010 | 0101 |    | dest | src2 | src1 |
|----|----|----|-----|------|----|------|------|------|
| 31 | 30 | 29 | 25  | 24   | 20 | 17   | 11   | 0    |

#### **Semantics:**

```
operand1 ← ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 > operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Unsigned compare greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

## cmpgtu Branch Register - Register

## cmpgtu $B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | 0101 | bdest |    | src2 | src1 |
|----|----|----|-----|------|-------|----|------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 17 | 11   | 0    |

#### **Semantics:**

```
operand1 ← ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 > operand2;
B_{bdest} \leftarrow Bit(result);
```

#### **Description:**

Unsigned compare greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

## cmpgtu Register - Immediate

## cmpgtu $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 0101 | isrc2 | idest | src1 |
|----|----|----|-----|------|-------|-------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 11    | 0    |

#### **Semantics:**

**REVISION A** 

```
operand1 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← ZeroExtend<sub>32</sub>(Imm(isrc2));
result ← operand1 > operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Unsigned compare greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

## cmpgtu Branch Register - Immediate

## cmpgtu $B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 0101 | isrc2 |    | ibdest | src1 |   |
|----|----|----|-----|------|-------|----|--------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 11 | 8 9    | 5    | 0 |

#### **Semantics:**

```
operand1 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(Imm(isrc2));
result ← operand1 > operand2;
B_{ibdest} \leftarrow Bit(result);
```

#### **Description:**

Unsigned compare greater than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

DATE 09-NOV-2001

## PRELIMINARY DATA

# **cmple** Register - Register

## cmple $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 010 | 0110 |    | dest | src2 | src1 |
|----|----|----|-----|------|----|------|------|------|
| 31 | 30 | 29 | 25  | 24   | 20 | 17   | - 2  | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow operand1 \leq operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Signed compare equal or less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

#### 90

# **cmple** Branch Register - Register

## cmple $B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | (  | 0110 | bo | dest |    |    |   | src2 | , | src1 |   |
|----|----|----|-----|----|------|----|------|----|----|---|------|---|------|---|
| 31 | 30 | 29 | 25  | 24 | 21   | 20 | 18   | 17 | 12 | 7 | 9    | 2 |      | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow operand1 \leq operand2;
B_{bdest} \leftarrow Bit(result);
```

#### **Description:**

Signed compare equal or less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# **cmple** Register - Immediate

## cmple $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 0110 | isrc2 | idest | src1 |
|----|----|----|-----|------|-------|-------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 11    | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \leq operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Signed compare equal or less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

# **cmple** Branch Register - Immediate

## cmple $B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 0110 | isrc2 |    | ibdest | src1 |   |
|----|----|----|-----|------|-------|----|--------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 11 | 8 9    | 5    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \leq operand2;
B_{ibdest} \leftarrow Bit(result);
```

#### **Description:**

Signed compare equal or less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# **cmpleu** Register - Register

## cmpleu $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 010 | 0111 |    | dest | src2 | src1 |   |
|----|----|----|-----|------|----|------|------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20 | 17   | 9    | 2    | 0 |

#### **Semantics:**

```
operand1 ← ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow operand1 \leq operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Unsigned compare equal or less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# **cmpleu** Branch Register - Register

## cmpleu $B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | 0111 | bdest |    | src2 | src1 |
|----|----|----|-----|------|-------|----|------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 17 | 11   | 0    |

#### **Semantics:**

```
operand1 ← ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow operand1 \leq operand2;
B_{bdest} \leftarrow Bit(result);
```

#### **Description:**

Unsigned compare equal or less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# **cmpleu** Register - Immediate

## cmpleu $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 0111 | isrc2 | idest | src1 |
|----|----|----|-----|------|-------|-------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 11    | 0    |

#### **Semantics:**

```
operand1 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← ZeroExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \leq operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Unsigned compare equal or less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# **cmpleu** Branch Register - Immediate

## cmpleu $B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 0111 | isrc2 |   | ibdest | src1 |   |
|----|----|----|-----|------|-------|---|--------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 9 | 8 9    | 5    | 0 |

#### **Semantics:**

```
operand1 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \leq operand2;
B_{ibdest} \leftarrow Bit(result);
```

#### **Description:**

Unsigned compare equal or less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

## **cmplt** Register - Register

## cmplt $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 010 | 1000 |    | dest | src2 | src1 |   |
|----|----|----|-----|------|----|------|------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20 | 17   | 11   | 5    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 < operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Signed compare less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

# **cmplt** Branch Register - Register

## cmplt $B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | 1000 | bdest |    | src2 | src1 |   |
|----|----|----|-----|------|-------|----|------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 17 | 11   | Ω.   | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 < operand2;
B_{bdest} \leftarrow Bit(result);
```

#### **Description:**

Signed compare less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

## **cmplt** Register - Immediate

## cmplt $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 1000 | isrc2 | idest | src1 |   |
|----|----|----|-----|------|-------|-------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 9     | 2    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result ← operand1 < operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Signed compare less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

# **cmplt** Branch Register - Immediate

## cmplt $B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 1000 | isrc2 |    | ibdest | src1 |   |
|----|----|----|-----|------|-------|----|--------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 11 | 8 9    | 5    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result ← operand1 < operand2;
B_{ibdest} \leftarrow Bit(result);
```

#### **Description:**

Signed compare less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# cmpltu Register - Register

## cmpltu $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 010 | 1001 |    | dest | src2 | src1 |   |
|----|----|----|-----|------|----|------|------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20 | 17   | 11   | 5    | 0 |

#### **Semantics:**

```
operand1 ← ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 < operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Unsigned compare less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

# cmpltu Branch Register - Register

## cmpltu $B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | 1001 | bdest |    | src2 | src1 |
|----|----|----|-----|------|-------|----|------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 17 | 11   | 0    |

#### **Semantics:**

```
operand1 ← ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 < operand2;
B_{bdest} \leftarrow Bit(result);
```

#### **Description:**

Unsigned compare less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

## cmpltu Register - Immediate

## cmpltu $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 1001 | isrc2 | idest | src1 |   |
|----|----|----|-----|------|-------|-------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 11    | 5    | 0 |

#### **Semantics:**

operand1  $\leftarrow$  ZeroExtend<sub>32</sub>(R<sub>src1</sub>); operand2 ← ZeroExtend<sub>32</sub>(Imm(isrc2)); result ← operand1 < operand2;  $R_{idest} \leftarrow Register(result);$ 

#### **Description:**

Unsigned compare less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# cmpltu Branch Register - Immediate

## cmpltu $B_{ibdest} = R_{src1}$ , isrc2

| S  |   | 00 | 111 | 1001 | isrc2 |      | ibdest | src1 |   |
|----|---|----|-----|------|-------|------|--------|------|---|
| 31 | 3 | 29 | 25  | 24   | 20    | 11 0 | 8 9    | Ω .  | 0 |

#### **Semantics:**

```
operand1 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(Imm(isrc2));
result ← operand1 < operand2;
B_{ibdest} \leftarrow Bit(result);
```

#### **Description:**

Unsigned compare less than

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

## **cmpne** Register - Register

## cmpne $R_{dest} = R_{src1}$ , $R_{src2}$

| S  |    | 00 | 010 | 0001 |    | dest | src2 | src1 |
|----|----|----|-----|------|----|------|------|------|
| 31 | 99 | 29 | 25  | 24   | 20 | 12   | 11 0 | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 ≠ operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Test for inequality

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

# **cmpne** Branch Register - Register

## cmpne $B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | 0001 | bdest |    | src2 | src1 |
|----|----|----|-----|------|-------|----|------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 17 | 11   | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 ≠ operand2;
B_{bdest} \leftarrow Bit(result);
```

#### **Description:**

Test for inequality

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# **cmpne** Register - Immediate

## cmpne $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 0001 | isrc2 | idest | src1 |   |
|----|----|----|-----|------|-------|-------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 11    | 5    | 0 |

#### **Semantics:**

operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>); operand2  $\leftarrow$  SignExtend<sub>32</sub>(Imm(isrc2)); result ← operand1 ≠ operand2;  $R_{idest} \leftarrow Register(result);$ 

#### **Description:**

Test for inequality

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# **cmpne** Branch Register - Immediate

## cmpne $B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 0001 | isrc2 |   | ibdest | src1 |   |
|----|----|----|-----|------|-------|---|--------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 9 | 8 9    | 2    | 0 |

#### **Semantics:**

```
operand1 \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result ← operand1 ≠ operand2;
B_{ibdest} \leftarrow Bit(result);
```

#### **Description:**

Test for inequality

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

page: 109/214

# divs

## divs $R_{dest}$ , $B_{bdest} = R_{src1}$ , $R_{src2}$ , $B_{scond}$

| S  |    | 01       | 0100 | scond | bdest | dest | src2 | src1 |
|----|----|----------|------|-------|-------|------|------|------|
| 31 | 30 | 29<br>28 | 27   | 23    | 20    | 17   | 11   | 0    |

#### **Semantics:**

```
operand1 \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
operand3 ← ZeroExtend₁(B<sub>scond</sub>);
temp \leftarrow ZeroExtend<sub>32</sub>(operand1 \times 2) + operand3;
IF (operand1 < 0)
          result \leftarrow temp + operand2;
          quotientBit \leftarrow 1;
ELSE
          result ← temp - operand2;
          quotientBit \leftarrow 0;
R_{dest} \leftarrow Register(result);
B_{bdest} \leftarrow Bit(quotientBit);
```

#### **Description:**

Non-restoring divide stage

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

**Operations** 

# goto Immediate

### goto btarg

| s  |    | 11 | 0  | (  | 0010 | btarg |   |
|----|----|----|----|----|------|-------|---|
| 31 | 30 | 29 | 27 | 26 | 23   | 22    | 0 |

#### **Semantics:**

operand1 ← SignExtend<sub>23</sub>(btarg); NEXT\_PC  $\leftarrow$  (ZeroExtend<sub>32</sub>(PC) + BUNDLE\_SIZE) + (operand1 << 2);

#### **Description:**

**Jump** 

#### **Restrictions:**

Must be the first syllable of a bundle.

No latency constraints.

### **Exceptions:**

# goto Link Register

### goto LR



#### **Semantics:**

 $NEXT_PC \leftarrow ZeroExtend_{32}(LR);$ 

#### **Description:**

Jump (using Link Register)

#### **Restrictions:**

Must be the first syllable of a bundle.

Instructions writing LR must be followed by 3 bundles before this instruction can be issued.

#### **Exceptions:**

# imml

### imml

| s |    | 01 | 0101 | 0  |    | 7 | ٦ |
|---|----|----|------|----|----|---|---|
| 3 | 30 | 29 | 24   | 23 | 53 | 0 | _ |

#### **Semantics:**



#### **Description:**

Long immediate for previous syllable

#### **Restrictions:**

Must be encoded at even word addresses.

No latency constraints.

#### **Exceptions:**

DATE 09-NOV-2001

# immr

#### immr



#### **Semantics:**



#### **Description:**

Long immediate for next syllable

#### **Restrictions:**

Must be encoded at even word addresses.

No latency constraints.

#### **Exceptions:**

DATE 09-NOV-2001

# ldb

## $Idb R_{idest} = isrc2[R_{src1}]$

| S  |    | 10 | 0  | 011000 | isrc2 |    | idest |   | s | rc1 |   |
|----|----|----|----|--------|-------|----|-------|---|---|-----|---|
| 31 | 30 | 29 | 27 | 21     | 20    | 12 | -     | 9 | 5 |     | 0 |

#### Semantics:

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
         THROW CREG ACCESS VIOALTION:
ELSE
         ReadCheckMemory<sub>8</sub>(ea);
result \leftarrow SignExtend<sub>8</sub>(ReadMemory<sub>8</sub>(ea));
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Signed load byte

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

#### **Exceptions:**

CREG\_ACCESS\_VIOALTION

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

**DOCUMENT 7345681** 

DATE 09-NOV-2001

# ldb.d

## Idb.d $R_{idest} = isrc2[R_{src1}]$

| S  |    | 10 | 0011100 | isrc2 | idest | src1 |   |
|----|----|----|---------|-------|-------|------|---|
| 31 | 30 | 29 | 27      | 20    | 11    | ω O  | 0 |

#### **Semantics:**

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
         DisReadCheckCReg(ea):
ELSE
         DisReadCheckMemory<sub>8</sub>(ea);
IF (IsCRegSpace(ea))
         result \leftarrow 0;
ELSE
         result \leftarrow SignExtend_8(DisReadMemory_8(ea));
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Signed load byte dismissable

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

#### **Exceptions:**

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

DATE 09-NOV-2001

# **Idbu**

**REVISION A** 

## Idbu $R_{idest} = isrc2[R_{src1}]$

| S  |    | 10       | 0100000 |    | isrc2 | idest | src1 |   |
|----|----|----------|---------|----|-------|-------|------|---|
| 31 | 30 | 29<br>28 | 27      | 20 | 12    | 11    | 2    | 0 |

#### **Semantics:**

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
         THROW CREG ACCESS VIOALTION:
ELSE
         ReadCheckMemory<sub>8</sub>(ea);
result \leftarrow ZeroExtend<sub>8</sub>(ReadMemory<sub>8</sub>(ea));
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Unsigned load byte

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

#### **Exceptions:**

CREG\_ACCESS\_VIOALTION

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

**DOCUMENT 7345681** 

DATE 09-NOV-2001

# Idbu.d

## Idbu.d $R_{idest} = isrc2[R_{src1}]$

| S  |    | 10 | 0100100 | isrc2 | idest | src1 |
|----|----|----|---------|-------|-------|------|
| 31 | 30 | 29 | 27      | 12    |       | 0 2  |

#### **Semantics:**

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
         DisReadCheckCReg(ea):
ELSE
         DisReadCheckMemory<sub>8</sub>(ea);
IF (IsCRegSpace(ea))
         result \leftarrow 0;
ELSE
         result \leftarrow ZeroExtend<sub>8</sub>(DisReadMemory<sub>8</sub>(ea));
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Unsigned load byte dismissable

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

#### **Exceptions:**

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

**Operations** 

# ldh

## Idh $R_{idest} = isrc2[R_{src1}]$

| S  |    | 10 | 0001000 | isrc2 | idest | src1 |   |
|----|----|----|---------|-------|-------|------|---|
| 31 | 30 | 29 | 27      | 20    | 11    | ω O  | 0 |

#### **Semantics:**

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
         THROW CREG ACCESS VIOALTION:
ELSE
         ReadCheckMemory<sub>16</sub>(ea);
result \leftarrow SignExtend<sub>16</sub>(ReadMemory<sub>16</sub>(ea));
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Signed load half-word

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

#### **Exceptions:**

CREG\_ACCESS\_VIOALTION

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

**DOCUMENT 7345681** 

# PRELIMINARY DATA

# Idh.d

## Idh.d $R_{idest} = isrc2[R_{src1}]$

| S  |   | 10 |    | 0001100 | isrc2 | idest | src1 |   |
|----|---|----|----|---------|-------|-------|------|---|
| 31 | 8 | 29 | 27 | 22      | 20    | - 0   | Ω Q  | 0 |

#### **Semantics:**

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
         DisReadCheckCReg(ea):
ELSE
         DisReadCheckMemory<sub>16</sub>(ea);
IF (IsCRegSpace(ea))
         result \leftarrow 0;
ELSE
         result \leftarrow SignExtend_{16}(DisReadMemory_{16}(ea));
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Signed load half-word dismissable

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

#### **Exceptions:**

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

# **Idhu**

## Idhu $R_{idest} = isrc2[R_{src1}]$

| S  |    | 10 |    | 0010000 | isrc2 |    | idest |     | src1 |
|----|----|----|----|---------|-------|----|-------|-----|------|
| 31 | 30 | 29 | 27 | 21      | 20    | 12 | 7     | 2 0 | 0    |

#### **Semantics:**

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
         THROW CREG ACCESS VIOALTION:
ELSE
         ReadCheckMemory<sub>16</sub>(ea);
result \leftarrow ZeroExtend<sub>16</sub>(ReadMemory<sub>16</sub>(ea));
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Unsigned load half-word

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

#### **Exceptions:**

CREG\_ACCESS\_VIOALTION

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

**DOCUMENT 7345681** 

# Idhu.d

## Idhu.d $R_{idest} = isrc2[R_{src1}]$

| S |   | 10 | 0010100 | isrc2 | idest | src1 |
|---|---|----|---------|-------|-------|------|
| 3 | 3 | 29 | 27      | 20    | 11    | 0    |

#### **Semantics:**

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
         DisReadCheckCReg(ea):
ELSE
         DisReadCheckMemory<sub>16</sub>(ea);
IF (IsCRegSpace(ea))
         result \leftarrow 0;
ELSE
         result \leftarrow ZeroExtend_{16}(DisReadMemory_{16}(ea));
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Unsigned load half-word dismissable

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

#### **Exceptions:**

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

# Idw

### $Idw R_{idest} = isrc2[R_{src1}]$

| S  |    | 10 | 0000000 | isrc2 | idest | src1 |
|----|----|----|---------|-------|-------|------|
| 31 | 30 | 29 | 27      | 12    | 11    | 0    |

#### **Semantics:**

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
         ReadCheckCReg(ea):
ELSE
         ReadCheckMemory<sub>32</sub>(ea);
IF (IsCRegSpace(ea))
         result \leftarrow SignExtend<sub>32</sub>(ReadCReg(ea));
ELSE
         result \leftarrow SignExtend<sub>32</sub>(ReadMemory<sub>32</sub>(ea));
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Load word

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

This instruction must be followed by 2 bundles before  $R_{idest}$  can be read.

#### **Exceptions:**

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

DPU\_ACCESS\_VIOLATION

CREG\_NO\_MAPPING

CREG\_ACCESS\_VIOLATION

# Idw.d

## Idw.d $R_{idest} = isrc2[R_{src1}]$

| S  |    | 10 | 0000100 | isrc2 | idest | src1 |   |
|----|----|----|---------|-------|-------|------|---|
| 31 | 30 | 29 | 27      | 20    | 11    | Ω O  | 0 |

#### **Semantics:**

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
         DisReadCheckCReg(ea):
ELSE
         DisReadCheckMemory<sub>32</sub>(ea);
IF (IsCRegSpace(ea))
         result \leftarrow 0;
ELSE
         result \leftarrow SignExtend<sub>32</sub>(DisReadMemory<sub>32</sub>(ea));
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Load word dismissable

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

#### **Exceptions:**

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

DPU\_ACCESS\_VIOLATION

CREG\_NO\_MAPPING

CREG\_ACCESS\_VIOLATION

# max Register

## $max R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 | 10000 |    |          | dest |    | src2         |   | 8 | src1 |   |
|----|----|----|----|-------|----|----------|------|----|--------------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25    | 21 | 20<br>18 | 17   | 12 | <del>-</del> | 9 | 2 |      | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
IF (operand1 > operand2)
          result ← operand1;
ELSE
          result \leftarrow operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Signed maximum

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

#### **Operations**

# max <sub>Immediate</sub>

## $max R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 | 10000 | isrc2 | idest | src1 |   |
|----|----|----|----|-------|-------|-------|------|---|
| 31 | 30 | 29 | 26 | 25    | 20    | 11    | 5    | 0 |

#### **Semantics:**

**REVISION A** 

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
IF (operand1 > operand2)
         result ← operand1;
ELSE
         result \leftarrow operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Signed maximum

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# maxu Register

## $maxu R_{dest} = R_{src1}, R_{src2}$

| s  |    | 00 | 00 | 10001 |    | dest | src2 | src1 |
|----|----|----|----|-------|----|------|------|------|
| 31 | 30 | 29 | 26 | 25    | 20 | 12   | - 2  | 0    |

#### **Semantics:**

```
operand1 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src2</sub>);
IF (operand1 > operand2)
          result ← operand1;
ELSE
          result \leftarrow operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Unsigned maximum

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

# PRELIMINARY DATA

# maxu Immediate

### $maxu R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 |    | 10001 | isrc2 |    |   | idest |   | src1 |   |
|----|----|----|----|----|-------|-------|----|---|-------|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20    | 12 | 7 | 9     | 2 |      | 0 |

#### **Semantics:**

**REVISION A** 

```
operand1 ← ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← ZeroExtend<sub>32</sub>(Imm(isrc2));
IF (operand1 > operand2)
         result ← operand1;
ELSE
         result \leftarrow operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Unsigned maximum

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

**Operations** 



## $min R_{dest} = R_{src1}, R_{src2}$

| s  |    | 00 | 00 | 10010 | )  |    |    |    | dest | src2 |   | ! | src1 | 7 |
|----|----|----|----|-------|----|----|----|----|------|------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25    | 21 | 20 | 18 | 17 | 12   | 7    | 9 | 5 | 0    | _ |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
IF (operand1 < operand2)
          result ← operand1;
ELSE
          result \leftarrow operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Signed minimum

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# min <sub>Immediate</sub>

### $min R_{idest} = R_{src1}$ , isrc2

| s  |    | 00 | 10 | 10010 | isrc2 | idest | src1 |   |
|----|----|----|----|-------|-------|-------|------|---|
| 31 | 30 | 29 | 26 | 25    | 20    | - 6   | 2    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
IF (operand1 < operand2)
         result ← operand1;
ELSE
         result \leftarrow operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Signed minimum

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# minu Register

## minu $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 |    | 10011 |    |    |    | dest | src2 |   |   | src1 |   |
|----|----|----|----|----|-------|----|----|----|------|------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 18 | 17 | 12   | -    | 9 | 5 |      | 0 |

#### **Semantics:**

```
operand1 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src2</sub>);
IF (operand1 < operand2)
          result ← operand1;
ELSE
          result \leftarrow operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Unsigned minimum

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# minu Immediate

# minu $R_{idest} = R_{src1}$ , isrc2

| s  |    | 00 | 10 | 10011 | isrc2 | idest | src1 |
|----|----|----|----|-------|-------|-------|------|
| 31 | 30 | 29 | 26 | 25    | 20    | 9     | 0    |

#### **Semantics:**

```
operand1 ← ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← ZeroExtend<sub>32</sub>(Imm(isrc2));
IF (operand1 < operand2)
         result ← operand1;
ELSE
         result \leftarrow operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Unsigned minimum

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# mulh Register

## mulh $R_{dest} = R_{src1}$ , $R_{src2}$

| S  |    | 00 | 00 | 10111 |    | dest | src2 | src1 |
|----|----|----|----|-------|----|------|------|------|
| 31 | 30 | 29 | 26 | 25    | 20 | 17   | 9    | 0    |

#### **Semantics:**

```
\begin{split} & \text{operand1} \leftarrow \text{SignExtend}_{32}(\text{R}_{\text{src1}}); \\ & \text{operand2} \leftarrow \text{SignExtend}_{32}(\text{R}_{\text{src2}}); \\ & \text{result} \leftarrow \text{operand1} \times (\text{operand2} >> 16); \\ & \text{R}_{\text{dest}} \leftarrow \text{Register(result)}; \end{split}
```

#### **Description:**

Word by upper-half-word signed multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before  $R_{\mbox{\scriptsize dest}}$  can be read.

#### **Exceptions:**

# mulh Immediate

# mulh $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 |    | 10111 | isrc2 |    | idest |   |   | src1 |   |
|----|----|----|----|----|-------|-------|----|-------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20    | 12 | -     | 9 | 2 |      | 0 |

#### Semantics:

**REVISION A** 

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \times (operand2 >> 16);
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Word by upper-half-word signed multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

### **Exceptions:**

# mulhh Register

## mulhh $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 |    | 11101 |    | dest | src2 |   | S  | src1 |   |
|----|----|----|----|----|-------|----|------|------|---|----|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 17   | -    | 9 | Ω. |      | 0 |

#### Semantics:

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow (operand1 >> 16) \times (operand2 >> 16);
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Upper-half-word by upper-half-word signed multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>dest</sub> can be read.

#### **Exceptions:**

DATE 09-NOV-2001

# mulhh Immediate

# mulhh $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 | 11101 | isrc2 |    | idest | src1 |   |
|----|----|----|----|-------|-------|----|-------|------|---|
| 31 | 30 | 29 | 26 | 25    | 20    | 12 | 11    | Ω    | 0 |

#### Semantics:

**REVISION A** 

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow (operand1 >> 16) \times (operand2 >> 16);
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Upper-half-word by upper-half-word signed multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

### **Exceptions:**

# mulhhu Register

## mulhhu $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 | 11110 |    | dest | src2 | src1 |   |
|----|----|----|----|-------|----|------|------|------|---|
| 31 | 30 | 29 | 26 | 25    | 20 | 17   | 9    | 2    | 0 |

#### Semantics:

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow ZeroExtend<sub>16</sub>(operand1 >> 16) \times ZeroExtend<sub>16</sub>(operand2 >> 16);
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Upper-half-word by upper-half-word unsigned multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before  $R_{dest}$  can be read.

#### **Exceptions:**

# mulhhu Immediate

## mulhhu $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 |    | 11110 | isrc2 |    | idest |   |   | src1 |   |
|----|----|----|----|----|-------|-------|----|-------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20    | 12 |       | 9 | 5 |      | 0 |

#### Semantics:

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow ZeroExtend<sub>16</sub>(operand1 >> 16) \times ZeroExtend<sub>16</sub>(operand2 >> 16);
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Upper-half-word by upper-half-word unsigned multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

#### **Exceptions:**

# mulhs Register

## mulhs $R_{dest} = R_{src1}$ , $R_{src2}$

| S  |    | 00 | 00 |    | 11111 |    |    |    | dest | src | 2 |   | src1 |   |
|----|----|----|----|----|-------|----|----|----|------|-----|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 18 | 17 | 12   |     | 9 | 2 |      | 0 |

#### Semantics:

operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>); operand2  $\leftarrow$  SignExtend<sub>32</sub>(R<sub>src2</sub>); result  $\leftarrow$  (operand1  $\times$  ZeroExtend<sub>16</sub>(operand2 >> 16)) << 16;  $R_{dest} \leftarrow Register(result);$ 

#### **Description:**

Word by upper-half-word unsigned multiply, left shifted 16

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before  $R_{dest}$  can be read.

#### **Exceptions:**

# mulhs Immediate

# mulhs $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 |    | 11111 | isrc2 |    | idest |   |   | src1 |   |
|----|----|----|----|----|-------|-------|----|-------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20    | 12 | -     | 9 | 2 |      | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow (operand1 \times ZeroExtend<sub>16</sub>(operand2 >> 16)) << 16;
R<sub>idest</sub> ← Register(result);
```

#### **Description:**

Word by upper-half-word unsigned multiply, left shifted 16

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

#### **Exceptions:**

#### **Operations**

# mulhu Register

## mulhu $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 | 11000 |    | dest | src2 | src1 |
|----|----|----|----|-------|----|------|------|------|
| 31 | 30 | 29 | 26 | 25    | 20 | 17   | 9    | 0 2  |

#### Semantics:

```
operand1 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow operand1 \times ZeroExtend<sub>16</sub>(operand2 >> 16);
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Word by upper-half-word unsigned multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before  $R_{\mbox{\scriptsize dest}}$  can be read.

#### **Exceptions:**

# mulhu Immediate

# mulhu $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 |    | 11000 |    | isrc2 |    |   | idest |   | src1 |   |
|----|----|----|----|----|-------|----|-------|----|---|-------|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | Ç     | 12 | 1 | 9     | 2 |      | 0 |

#### Semantics:

operand1  $\leftarrow$  ZeroExtend<sub>32</sub>(R<sub>src1</sub>); operand2  $\leftarrow$  SignExtend<sub>32</sub>(Imm(isrc2)); result  $\leftarrow$  operand1  $\times$  ZeroExtend<sub>16</sub>(operand2 >> 16); R<sub>idest</sub> ← Register(result);

#### **Description:**

Word by upper-half-word unsigned multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before  $R_{idest}$  can be read.

#### **Exceptions:**



## $mull R_{dest} = R_{src1}, R_{src2}$

| s  |    | 00 | 00 | 10101 |    | dest | src2 | src1 |
|----|----|----|----|-------|----|------|------|------|
| 31 | 30 | 29 | 26 | 25    | 20 | 17   | - 2  | 0    |

#### Semantics:

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>16</sub>(R<sub>src2</sub>);
result \leftarrow operand1 \times operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Word by half-word signed multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>dest</sub> can be read.

## **Exceptions:**



# mull $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 | 10101 | isrc2 | idest | src1 |
|----|----|----|----|-------|-------|-------|------|
| 31 | 30 | 29 | 26 | 25    | 20    | 11    | 0    |

#### Semantics:

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>16</sub>(Imm(isrc2));
result \leftarrow operand1 \times operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Word by half-word signed multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

## **Exceptions:**

## mullh $R_{dest} = R_{src1}$ , $R_{src2}$

| S  |    | 00 | 00 |    | 11011 |    | dest |    | src2 |   |   | src1 |   |
|----|----|----|----|----|-------|----|------|----|------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 17   | 12 | -    | 9 | 2 |      | 0 |

#### Semantics:

```
operand1 \leftarrow SignExtend<sub>16</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow operand1 \times (operand2 >> 16);
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Half-word by upper-half-word signed multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>dest</sub> can be read.

## **Exceptions:**

# mullh Immediate

# mullh $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 | 11011 | isrc2 | idest | src1 |   |
|----|----|----|----|-------|-------|-------|------|---|
| 31 | 30 | 29 | 26 | 25    | 20    | 11    | 5    | 0 |

#### Semantics:

**REVISION A** 

```
operand1 \leftarrow SignExtend<sub>16</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \times (operand2 >> 16);
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Half-word by upper-half-word signed multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

## **Exceptions:**

# mullhu Register

## mullhu $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 |    | 11100 |    |    |    | dest | sro | 2 |   | src1 |   |
|----|----|----|----|----|-------|----|----|----|------|-----|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 18 | 17 | 12   | 7   | 9 | 5 |      | 0 |

#### Semantics:

```
operand1 \leftarrow ZeroExtend<sub>16</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow operand1 \times ZeroExtend<sub>16</sub>(operand2 >> 16);
R_{dest} \leftarrow Register(result);
```

## **Description:**

Half-word by upper-half-word unsigned multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before  $R_{dest}$  can be read.

## **Exceptions:**

# mullhu Immediate

## mullhu $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 |    | 11100 |    | isrc2 |   | idest |   | src1 |   |
|----|----|----|----|----|-------|----|-------|---|-------|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 12    | = | 9     | 2 |      | 0 |

#### Semantics:

**REVISION A** 

```
operand1 ← ZeroExtend<sub>16</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \times ZeroExtend<sub>16</sub>(operand2 >> 16);
R_{idest} \leftarrow Register(result);
```

### **Description:**

Half-word by upper-half-word unsigned multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

## **Exceptions:**



## $mulll R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 |    | 11001 |    |    |    | dest | src2 |   |   | src1 |   |
|----|----|----|----|----|-------|----|----|----|------|------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 18 | 17 | 12   |      | 9 | 5 |      | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>16</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>16</sub>(R<sub>src2</sub>);
result \leftarrow operand1 \times operand2;
R_{dest} \leftarrow Register(result);
```

## **Description:**

Half-word by half-word signed multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>dest</sub> can be read.

## **Exceptions:**

# mull <sub>Immediate</sub>

## mulli $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 | 11001 | isrc2 | idest | src1 |   |
|----|----|----|----|-------|-------|-------|------|---|
| 31 | 30 | 29 | 26 | 25    | 20    | -     | 5    | 0 |

#### Semantics:

```
operand1 ← SignExtend<sub>16</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>16</sub>(Imm(isrc2));
result \leftarrow operand1 \times operand2;
R_{idest} \leftarrow Register(result);
```

## **Description:**

Half-word by half-word signed multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

## **Exceptions:**

# mulllu Register

## mulllu $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 |    | 11010 |    | dest |    | src2 |   | SI |   |
|----|----|----|----|----|-------|----|------|----|------|---|----|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 17   | 12 | -    | 9 | 2  | 0 |

#### Semantics:

```
operand1 ← ZeroExtend<sub>16</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>16</sub>(R<sub>src2</sub>);
result \leftarrow operand1 \times operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Half-word by half-word unsigned multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>dest</sub> can be read.

## **Exceptions:**

# PRELIMINARY DATA

# mullu Immediate

## mulllu $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 |    | 11010 | isrc2 |    | idest |   | S | src1 |   |
|----|----|----|----|----|-------|-------|----|-------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20    | 12 | _     | 9 | 2 |      | 0 |

#### Semantics:

```
operand1 ← ZeroExtend<sub>16</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>16</sub>(Imm(isrc2));
result \leftarrow operand1 \times operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Half-word by half-word unsigned multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

## **Exceptions:**

# mullu Register

## mullu $R_{dest} = R_{src1}, R_{src2}$

| s  |    | 00 | 00 | 10110 |    | dest | src2 | src1 |
|----|----|----|----|-------|----|------|------|------|
| 31 | 30 | 29 | 26 | 25    | 20 | 12   | 11   | 0    |

#### Semantics:

```
\begin{split} & \text{operand1} \leftarrow \text{ZeroExtend}_{32}(R_{\text{src1}}); \\ & \text{operand2} \leftarrow \text{ZeroExtend}_{16}(R_{\text{src2}}); \\ & \text{result} \leftarrow \text{operand1} \times \text{operand2}; \\ & R_{\text{dest}} \leftarrow \text{Register(result)}; \end{split}
```

## **Description:**

Word by half-word unsigned multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before  $R_{\mbox{\scriptsize dest}}$  can be read.

## **Exceptions:**

# mullu Immediate

## mullu $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 | 10110 | isrc2 | idest | src1 |
|----|----|----|----|-------|-------|-------|------|
| 31 | 30 | 29 | 26 | 25    | 20    | 11    | 0    |

#### Semantics:

```
operand1 ← ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow ZeroExtend<sub>16</sub>(Imm(isrc2));
result \leftarrow operand1 \times operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Word by half-word unsigned multiply

#### **Restrictions:**

Must be encoded at odd word addresses.

Cannot write the link register (LR).

This instruction must be followed by 2 bundles before R<sub>idest</sub> can be read.

## **Exceptions:**

# nandl Register - Register

# nandl $R_{dest} = R_{src1}$ , $R_{src2}$

| S  |    | 00 | 010 | 1011 |    | dest | src2 | src1 |
|----|----|----|-----|------|----|------|------|------|
| 31 | 30 | 29 | 25  | 24   | 20 | 17   | - 6  | 0 0  |

#### **Semantics:**

operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>); operand2  $\leftarrow$  SignExtend<sub>32</sub>(R<sub>src2</sub>); result  $\leftarrow$  NOT ((operand1  $\neq$  0) AND (operand2  $\neq$  0));  $R_{dest} \leftarrow Register(result);$ 

### **Description:**

Logical nand

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# nandl Branch Register - Register

## nandl $B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | 1011 | bdest |    |    |   | src2 |   | src1 |
|----|----|----|-----|------|-------|----|----|---|------|---|------|
| 31 | 30 | 29 | 25  | 24   | 18    | 17 | 12 | 1 | 9    | 2 | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow NOT ((operand1 \neq 0) AND (operand2 \neq 0));
B_{bdest} \leftarrow Bit(result);
```

### **Description:**

Logical nand

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# nandl Register - Immediate

## nandl $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 1011 | isrc2 | idest | src1 |   |
|----|----|----|-----|------|-------|-------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 11    | 5    | 0 |

#### **Semantics:**

```
operand1 \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow NOT ((operand1 \neq 0) AND (operand2 \neq 0));
R_{idest} \leftarrow Register(result);
```

## **Description:**

Logical nand

### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# nandl Branch Register - Immediate

## nandl $B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 1011 | isrc2 |    |    | ibdest | src1 |   |
|----|----|----|-----|------|-------|----|----|--------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 12 | 11 | 8 9    | 2    | 0 |

#### **Semantics:**

```
operand1 \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow NOT ((operand1 \neq 0) AND (operand2 \neq 0));
B_{ibdest} \leftarrow Bit(result);
```

### **Description:**

Logical nand

### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# norl Register - Register

## $norl R_{dest} = R_{src1}, R_{src2}$

| S |   | 00 | 010 | 1101 |    | dest | src2 | src1 |
|---|---|----|-----|------|----|------|------|------|
| 3 | 3 | 29 | 25  | 24   | 20 | 12   | - 6  | 0 2  |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow NOT ((operand1 \neq 0) OR (operand2 \neq 0));
R_{dest} \leftarrow Register(result);
```

### **Description:**

Logical nor

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

DATE 09-NOV-2001

# norl Branch Register - Register

## $norl B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | 1101 | bdest |    | src2 | src1 |
|----|----|----|-----|------|-------|----|------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 17 | 9    | 0    |

#### **Semantics:**

**REVISION A** 

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow NOT ((operand1 \neq 0) OR (operand2 \neq 0));
B_{bdest} \leftarrow Bit(result);
```

### **Description:**

Logical nor

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# norl Register - Immediate

## $norl R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 1101 | isrc2 | idest | src1 |   |
|----|----|----|-----|------|-------|-------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 11    | 5    | 0 |

#### **Semantics:**

```
operand1 \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow NOT ((operand1 \neq 0) OR (operand2 \neq 0));
R_{idest} \leftarrow Register(result);
```

### **Description:**

Logical nor

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# PRELIMINARY DATA

# nor Branch Register - Immediate

## $norl B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 1101 | isrc2 |    |      | ibdest     | src1 |   |
|----|----|----|-----|------|-------|----|------|------------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 12 | 11 0 | <b>®</b> 9 | 3    | 0 |

#### **Semantics:**

```
operand1 \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow NOT ((operand1 \neq 0) OR (operand2 \neq 0));
B_{ibdest} \leftarrow Bit(result);
```

## **Description:**

Logical nor

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# **or** Register

## or $R_{dest} = R_{src1}$ , $R_{src2}$

| s  |    | 00 | 00 | 01011 |    | dest | src2 | src1 |
|----|----|----|----|-------|----|------|------|------|
| 31 | 30 | 29 | 26 | 25    | 20 | 17   | - 2  | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 ∨ operand2;
R_{dest} \leftarrow Register(result);
```

### **Description:**

Bitwise or

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# or <sub>Immediate</sub>

## or $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 |    | 01011 | isrc2 |    | idest | sr | c1 |
|----|----|----|----|----|-------|-------|----|-------|----|----|
| 31 | 30 | 29 | 26 | 25 | 21    | 20    | 12 | -1    | 5  | 0  |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow operand1 \vee operand2;
R_{idest} \leftarrow Register(result);
```

### **Description:**

Bitwise or

### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# **orc** Register

## orc $R_{dest} = R_{src1}, R_{src2}$

| s  |    | 00 | 00 | 01100 |    | dest | src2 | src1 |
|----|----|----|----|-------|----|------|------|------|
| 31 | 30 | 29 | 26 | 25    | 20 | 12   | - 2  | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow (\sim operand1) \vee operand2;
R_{dest} \leftarrow Register(result);
```

### **Description:**

Complement and bitwise or

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# **orc** Immediate

# orc $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 | 01100 | isrc2 | idest | src1 |
|----|----|----|----|-------|-------|-------|------|
| 31 | 30 | 29 | 26 | 25    | 20    | 11    | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow (\sim operand1) \vee operand2;
R_{idest} \leftarrow Register(result);
```

### **Description:**

Complement and bitwise or

### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# **Orl** Register - Register

## orl $R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 010 | 1100 |    | dest | src2 | src1 |   |
|----|----|----|-----|------|----|------|------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20 | 17   | 11   | 5    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow (operand1 \neq 0) OR (operand2 \neq 0);
R_{dest} \leftarrow Register(result);
```

### **Description:**

Logical or

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# **Orl** Branch Register - Register

## orl $B_{bdest} = R_{src1}, R_{src2}$

| S  |    | 00 | 011 | 1100 | bdest |    | src2 | src1 |
|----|----|----|-----|------|-------|----|------|------|
| 31 | 30 | 29 | 25  | 24   | 20    | 17 | 11   | · Ω  |

#### **Semantics:**

```
\begin{split} & \text{operand1} \leftarrow \text{SignExtend}_{32}(R_{\text{src1}}); \\ & \text{operand2} \leftarrow \text{SignExtend}_{32}(R_{\text{src2}}); \\ & \text{result} \leftarrow (\text{operand1} \neq 0) \text{ OR (operand2} \neq 0); \\ & B_{\text{bdest}} \leftarrow \text{Bit(result)}; \end{split}
```

### **Description:**

Logical or

### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# orl Register - Immediate

## orl $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 110 | 1100 | isrc2 | ISICZ Idest |   |  |  |
|----|----|----|-----|------|-------|-------------|---|--|--|
| 31 | 30 | 29 | 25  | 24   | 20    | 11          | 0 |  |  |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow (operand1 \neq 0) OR (operand2 \neq 0);
R_{idest} \leftarrow Register(result);
```

### **Description:**

Logical or

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# **Orl** Branch Register - Immediate

## orl $B_{ibdest} = R_{src1}$ , isrc2

| S  |    | 00 | 111 | 1100 | isrc2 |    |    | ibdest | src1 |   |
|----|----|----|-----|------|-------|----|----|--------|------|---|
| 31 | 30 | 29 | 25  | 24   | 20    | 12 | 11 | 8 9    | 2    | 0 |

#### **Semantics:**

```
operand1 \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow (operand1 \neq 0) OR (operand2 \neq 0);
B_{ibdest} \leftarrow Bit(result);
```

### **Description:**

Logical or

### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# pft

## pft isrc2[R<sub>src1</sub>]

| S  |   | 10 | 0110100 |    | isrc2 |    | src1 |   |
|----|---|----|---------|----|-------|----|------|---|
| 31 | 9 | 29 | 27      | 21 | 12    | 11 | 2    | 0 |

#### **Semantics:**

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
ea ← ZeroExtend<sub>32</sub>(base + offset);
PrefetchMemory(ea);
```

### **Description:**

**Prefetch** 

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

No latency constraints.

## **Exceptions:**

# prgadd

## prgadd isrc2[R<sub>src1</sub>]

| S  |    | 10 |    | 0111000 | isrc2 |    |    | src1 |   |
|----|----|----|----|---------|-------|----|----|------|---|
| 31 | 30 | 29 | 27 | 72      | 20    | 12 | 11 | Ω    | 0 |

#### **Semantics:**

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend_{32}(R_{src1});
ea \leftarrow ZeroExtend_{32}(base + offset);
PurgeAddress(ea);
```

### **Description:**

Purge the address given from the data cache

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

No latency constraints.

### **Exceptions:**

# prgins

## prgins



#### **Semantics:**

PurgeIns();

### **Description:**

Purge the instruction cache

#### **Restrictions:**

Must be the first syllable of a bundle.

Must be followed by 3 bundles delay before issuing a syncins operation

No latency constraints.

## **Exceptions:**

DATE 09-NOV-2001

# prgset

**REVISION A** 

## prgset isrc2[R<sub>src1</sub>]

| s  |    | 10 |    | 0111100 | isrc2 |    |    | src1 |   |
|----|----|----|----|---------|-------|----|----|------|---|
| 31 | 30 | 29 | 27 | 2       | 20    | 12 | 11 | Ω    | 0 |

#### Semantics:

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend_{32}(R_{src1});
ea \leftarrow ZeroExtend_{32}(base + offset);
PurgeSet(ea);
```

## **Description:**

Purge a set of four cache lines from the data cache

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

No latency constraints.

## **Exceptions:**



## rfi

| s  |    | 11 | 0  | 0100 |    |   |
|----|----|----|----|------|----|---|
| 31 | 30 | 29 | 27 | 28   | 55 | 0 |

#### **Semantics:**

| IF (PSW[USER_MODE])                               |  |
|---------------------------------------------------|--|
| THROW ILL_INST;                                   |  |
| $NEXT\_PC \leftarrow ZeroExtend_{32}(SAVED\_PC);$ |  |
| PSW ← SAVED_PSW;                                  |  |
| SAVED_PC ← SAVED_SAVED_PC;                        |  |
| $SAVED_PSW \leftarrow SAVED_SAVED_PSW;$           |  |

## **Description:**

Return from interrupt

#### **Restrictions:**

Must be the first syllable of a bundle.

Instructions writing SAVED\_PC must be followed by 4 bundles before this instruction can be issued.

Instructions writing SAVED\_PSW must be followed by 4 bundles before this instruction can be issued.

### **Exceptions:**

ILL\_INST

# sbrk

## **sbrk**



#### **Semantics:**

THROW SBREAK;

### **Description:**

Software breakpoint

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

### **Exceptions:**

**SBREAK** 

# sh1add Register

## $sh1add R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 | 00101 |    | dest | src2 | src1 |   |
|----|----|----|----|-------|----|------|------|------|---|
| 31 | 30 | 29 | 26 | رب رب | 20 | 17   | 9    | Ω.   | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow (operand1 << 1) + operand2;
R_{dest} \leftarrow Register(result);
```

### **Description:**

Shift left one and accumulate

### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

# sh1add Immediate

# sh1add R<sub>idest</sub> = R<sub>src1</sub>, isrc2

| S  |    | 00 | 10 |    | 00101 |    | isrc2 |   | idest |   | src1 |   |
|----|----|----|----|----|-------|----|-------|---|-------|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 12    | 7 | 9     | 5 |      | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow (operand1 << 1) + operand2;
R_{idest} \leftarrow Register(result);
```

### **Description:**

Shift left one and accumulate

### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

## **Exceptions:**

**Operations** 

## sh2add Register

## $sh2add R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 |    | 00110 |    |    |    | dest |   | src2 |   | src1 |
|----|----|----|----|----|-------|----|----|----|------|---|------|---|------|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 18 | 17 | 12   | 7 | 9    | 2 | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow (operand1 << 2) + operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Shift left two and accumulate

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## sh2add Immediate

### $sh2add R_{idest} = R_{src1}$ , isrc2

| s  |    | 00 | 10 | 00110 | isrc2 | idest | src1 |
|----|----|----|----|-------|-------|-------|------|
| 31 | 30 | 29 | 26 | 25    | 20    | 11    | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow (operand1 << 2) + operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Shift left two and accumulate

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## sh3add Register

## sh3add $R_{dest} = R_{src1}$ , $R_{src2}$

| S  |    | 00 | 00 | 00111 |    | dest | src2 | src1 |
|----|----|----|----|-------|----|------|------|------|
| 31 | 30 | 29 | 26 | 25    | 20 | 17   | - 2  | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow (operand1 << 3) + operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Shift left three and accumulate

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## sh3add Immediate

## sh3add R<sub>idest</sub> = R<sub>src1</sub>, isrc2

| S  |    | 00 | 10 |    | 00111 | isr | c2 |    | idest |   | src1 |   |
|----|----|----|----|----|-------|-----|----|----|-------|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20  | 12 | 11 | 9     | 2 |      | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow (operand1 << 3) + operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Shift left three and accumulate

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## sh4add Register

## $sh4add R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 | 0  | 1000 |    | dest |    | src2 |   | 5 | src1 |   |
|----|----|----|----|----|------|----|------|----|------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21   | 20 | 17   | 12 | -    | 9 | 5 |      | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result \leftarrow (operand1 << 4) + operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Shift left four and accumulate

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## sh4add Immediate

## sh4add R<sub>idest</sub> = R<sub>src1</sub>, isrc2

| S  |    | 00 | 10 |    | 01000 |    | isrc2 |   | idest |   | src1 |   |
|----|----|----|----|----|-------|----|-------|---|-------|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 12    | 7 | 9     | 5 |      | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
result \leftarrow (operand1 << 4) + operand2;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Shift left four and accumulate

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## shl Register

### $shl R_{dest} = R_{src1}, R_{src2}$

| s  |    | 00 | 00 | 00010 |    |    | des | st |   | src2 | src1 |   |
|----|----|----|----|-------|----|----|-----|----|---|------|------|---|
| 31 | 30 | 29 | 26 | 25    | 20 | 18 | 17  | 12 | 7 | 9    | 2    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
distance \leftarrow ZeroExtend<sub>8</sub>(operand2);
result ← operand1 << distance;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Shift left

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# shI Immediate

## $shl R_{idest} = R_{src1}$ , isrc2

| s  |    | 00 | 10 | 00010 | isrc2 | idest | src1 |   |
|----|----|----|----|-------|-------|-------|------|---|
| 31 | 30 | 29 | 26 | 25    | 20    | - 6   | 2    | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
distance \leftarrow ZeroExtend<sub>8</sub>(operand2);
result ← operand1 << distance;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Shift left

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# shr Register

## $shr R_{dest} = R_{src1}, R_{src2}$

| s  |   | 00 | 00 |    | 00011 |    |    |    | dest |   | src2 | ,  | src1 |   |
|----|---|----|----|----|-------|----|----|----|------|---|------|----|------|---|
| 31 | 3 | 29 | 26 | 25 | 21    | 20 | 18 | 17 | 12   | = | 9    | Ω. | (    | 0 |

#### **Semantics:**

operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>); operand2  $\leftarrow$  SignExtend<sub>32</sub>(R<sub>src2</sub>); distance  $\leftarrow$  ZeroExtend<sub>8</sub>(operand2); result ← operand1 >> distance;  $R_{dest} \leftarrow Register(result);$ 

#### **Description:**

Arithmetic shift right

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## shr Immediate

**REVISION A** 

## $shr R_{idest} = R_{src1}$ , isrc2

| s  |    | 00 | 10 | 00011 | isrc2 | idest | src1 |
|----|----|----|----|-------|-------|-------|------|
| 31 | 30 | 29 | 26 | 25    | 20    | 17    | 0    |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
distance \leftarrow ZeroExtend<sub>8</sub>(operand2);
result ← operand1 >> distance;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Arithmetic shift right

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

# shru Register

## $shru R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 | 00100 |    |   | dest | src2 | src1 |   |
|----|----|----|----|-------|----|---|------|------|------|---|
| 31 | 30 | 29 | 26 | 25    | 20 | 1 |      | 1    | ω    | 0 |

#### **Semantics:**

operand1  $\leftarrow$  ZeroExtend<sub>32</sub>(R<sub>src1</sub>); operand2  $\leftarrow$  SignExtend<sub>32</sub>(R<sub>src2</sub>); distance  $\leftarrow$  ZeroExtend<sub>8</sub>(operand2); result ← operand1 >> distance;  $R_{dest} \leftarrow Register(result);$ 

#### **Description:**

Logical shift right

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## shru Immediate

### shru $R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 |    | 00100 | isrc2 |    | idest |   |   | src1 |   |
|----|----|----|----|----|-------|-------|----|-------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20    | 12 | =     | 9 | 2 |      | 0 |

#### **Semantics:**

```
operand1 \leftarrow ZeroExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
distance \leftarrow ZeroExtend<sub>8</sub>(operand2);
result ← operand1 >> distance;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Logical shift right

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

**Operations** 



## $slct R_{dest} = B_{scond}, R_{src1}, R_{src2}$

| S  |    | 01 | 0  | 000 | scond |    | dest | src2 | src1 |
|----|----|----|----|-----|-------|----|------|------|------|
| 31 | 30 | 29 | 27 | 26  | 23    | 20 | 17   | 9    | 0    |

#### **Semantics:**

```
operand1 ← ZeroExtend<sub>1</sub>(B<sub>scond</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand3 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
IF (operand1 \neq 0)
          result ← operand2;
ELSE
          result ← operand3;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Conditional select

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## slct <sub>Immediate</sub>

### $slct R_{idest} = B_{scond}, R_{src1}, isrc2$

| s  |    | 01 | 1  | 000 | scoi | nd |    | isrc2 |   | idest |   | src1 | 7 |
|----|----|----|----|-----|------|----|----|-------|---|-------|---|------|---|
| 31 | 30 | 29 | 27 | 26  | 23   | 21 | 20 | 12    | 7 | 9     | 2 | 0    | _ |

#### **Semantics:**

```
operand1 ← ZeroExtend<sub>1</sub>(B<sub>scond</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand3 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
IF (operand1 \neq 0)
          result ← operand2;
ELSE
          result ← operand3;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Conditional select

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

**Operations** 



## $slctf R_{dest} = B_{scond}, R_{src1}, R_{src2}$

| S  |    | 01 | 0  | 001 |   | scond |    |    | dest | src2 |   |   | src1 |   |
|----|----|----|----|-----|---|-------|----|----|------|------|---|---|------|---|
| 31 | 30 | 29 | 27 | 26  | 5 |       | 20 | 17 | 12   | 7    | 9 | 2 |      | 0 |

#### **Semantics:**

```
operand1 ← ZeroExtend<sub>1</sub>(B<sub>scond</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand3 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
IF (operand1 = 0)
          result ← operand2;
ELSE
          result ← operand3;
R<sub>dest</sub> ← Register(result);
```

#### **Description:**

Conditional select

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

DATE 09-NOV-2001

## sictf Immediate

### $slctf R_{idest} = B_{scond}, R_{src1}, isrc2$

| S  |    | 01 | 1  | 001 | scond | isrc2 | idest | src1 |
|----|----|----|----|-----|-------|-------|-------|------|
| 31 | 30 | 29 | 27 | 26  | 23    | 20    | 17    | 0    |

#### **Semantics:**

**REVISION A** 

```
operand1 ← ZeroExtend<sub>1</sub>(B<sub>scond</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand3 \leftarrow SignExtend<sub>32</sub>(Imm(isrc2));
IF (operand1 = 0)
          result \leftarrow operand2;
ELSE
          result ← operand3;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

Conditional select

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

**Operations** 

## stb

## stb isrc2[ $R_{src1}$ ] = $R_{src2}$

| S  |    | 10 | 0110000 | isrc2 |     | src2 | src1 |   |
|----|----|----|---------|-------|-----|------|------|---|
| 31 | 30 | 29 | 27      | 20    | 1 7 | 9    | 2    | 0 |

#### Semantics:

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand3 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
         THROW CREG_ACCESS_VIOALTION;
ELSE
         WriteCheckMemory<sub>8</sub>(ea);
WriteMemory<sub>8</sub>(ea, operand3);
```

#### **Description:**

Store byte

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

No latency constraints.

#### **Exceptions:**

CREG\_ACCESS\_VIOALTION

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

DPU\_ACCESS\_VIOLATION

page: 195/214

## sth

## sth isrc2[ $R_{src1}$ ] = $R_{src2}$

| S |   | 10 | 0101100 | isrc2 | src2 | src1 |
|---|---|----|---------|-------|------|------|
| 3 | 9 | 29 | 27      | 12    | 11   | 0    |

#### Semantics:

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand3 \leftarrow SignExtend_{32}(R_{src2});
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
        THROW CREG_ACCESS_VIOALTION;
ELSE
        WriteCheckMemory<sub>16</sub>(ea);
WriteMemory<sub>16</sub>(ea, operand3);
```

#### **Description:**

Store half-word

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

No latency constraints.

#### **Exceptions:**

CREG\_ACCESS\_VIOALTION

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

DPU\_ACCESS\_VIOLATION

DATE 09-NOV-2001

## stw

**REVISION A** 

## stw isrc2[ $R_{src1}$ ] = $R_{src2}$

| S  |    | 10 |    | 0101000 | isrc2 |    | src2 |     | src1 |
|----|----|----|----|---------|-------|----|------|-----|------|
| 31 | 30 | 29 | 27 | 21      | 20    | 12 | -    | O O | 0    |

#### **Semantics:**

```
base ← SignExtend<sub>32</sub>(Imm(isrc2));
offset \leftarrow SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand3 \leftarrow SignExtend_{32}(R_{src2});
ea ← ZeroExtend<sub>32</sub>(base + offset);
IF (IsCRegSpace(ea))
        WriteCheckCReg(ea);
ELSE
        WriteCheckMemory<sub>32</sub>(ea);
IF (IsCRegSpace(ea))
        WriteCReg(ea, operand3);
ELSE
        WriteMemory<sub>32</sub>(ea, operand3);
```

#### **Description:**

Store word

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

No latency constraints.

#### **Exceptions:**

**DBREAK** 

MISALIGNED\_TRAP

DPU\_NO\_TRANSLATION

DPU\_ACCESS\_VIOLATION

CREG\_NO\_MAPPING

CREG\_ACCESS\_VIOLATION

# sub Register

### sub $R_{dest} = R_{src2}, R_{src1}$

| S  |    | 00 | 00 | 00001 |    | dest | src2 | src1 |   |
|----|----|----|----|-------|----|------|------|------|---|
| 31 | 30 | 29 | 26 | 25    | 20 | 17   | 11   | 5    | 0 |

#### **Semantics:**

```
\begin{split} & \text{operand2} \leftarrow \text{SignExtend}_{32}(\text{R}_{\text{src2}}); \\ & \text{operand1} \leftarrow \text{SignExtend}_{32}(\text{R}_{\text{src1}}); \\ & \text{result} \leftarrow \text{operand2} \cdot \text{operand1}; \\ & \text{R}_{\text{dest}} \leftarrow \text{Register(result)}; \end{split}
```

#### **Description:**

**Subtract** 

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

**Operations** 

## sub Immediate

### sub R<sub>idest</sub> = isrc2, R<sub>src1</sub>

| S  |    | 00 | 10 |    | 00001 | isrc2 | idest | src1 |   |
|----|----|----|----|----|-------|-------|-------|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20    | 11    | 2    | 0 |

#### **Semantics:**

```
operand2 ← SignExtend<sub>32</sub>(Imm(isrc2));
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
result ← operand2 - operand1;
R_{idest} \leftarrow Register(result);
```

#### **Description:**

**Subtract** 

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**



# sxtb Register

## sxtb R<sub>dest</sub> = R<sub>src2</sub>

| S  |    | 00 | 00 |    | 01110 |    | dest |    |   | src2 |   |   |
|----|----|----|----|----|-------|----|------|----|---|------|---|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 17   | 12 | 7 | 9    | 2 | 0 |

#### **Semantics:**

operand1  $\leftarrow$  SignExtend<sub>8</sub>(R<sub>src2</sub>); result ← operand1;  $R_{dest} \leftarrow Register(result);$ 

#### **Description:**

Sign-extend byte

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

**Operations** 

# sxth Register

## sxth R<sub>dest</sub> = R<sub>src2</sub>

| S  |    | 00 | 00 | 01 | 1111 |    |    | dest | src2 |   |   |
|----|----|----|----|----|------|----|----|------|------|---|---|
| 31 | 30 | 29 | 26 | 25 | 21   | 20 | 17 | 12   | -1   | 5 | 0 |

#### **Semantics:**

operand1 ← SignExtend<sub>16</sub>(R<sub>src2</sub>); result ← operand1;  $R_{dest} \leftarrow Register(result);$ 

#### **Description:**

Sign-extend half-word

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## sync

sync



#### **Semantics:**

Sync();

#### **Description:**

Ensure synchronisation

#### **Restrictions:**

Uses the load/store unit, for which only operation is allowed per bundle.

No latency constraints.

#### **Exceptions:**

## syscall

## syscall



#### **Semantics:**

THROW ILL\_INST;

#### **Description:**

System call

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

ILL\_INST

## **XOr** Register

## $xor R_{dest} = R_{src1}, R_{src2}$

| S  |    | 00 | 00 |    | 01101 |    |    |    | dest |   | src2 |   | src1 |   |
|----|----|----|----|----|-------|----|----|----|------|---|------|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20 | 18 | 17 | 12   | 7 | 9    | 2 |      | 0 |

#### **Semantics:**

```
operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>);
operand2 \leftarrow SignExtend<sub>32</sub>(R<sub>src2</sub>);
result ← operand1 ⊕ operand2;
R_{dest} \leftarrow Register(result);
```

#### **Description:**

Bitwise exclusive-or

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**

## **XOr** Immediate

### $xor R_{idest} = R_{src1}$ , isrc2

| S  |    | 00 | 10 |    | 01101 | isrc2 |    | idest |   |   | src1 |   |
|----|----|----|----|----|-------|-------|----|-------|---|---|------|---|
| 31 | 30 | 29 | 26 | 25 | 21    | 20    | 12 | 7     | 9 | 5 |      | 0 |

#### **Semantics:**

operand1 ← SignExtend<sub>32</sub>(R<sub>src1</sub>); operand2 ← SignExtend<sub>32</sub>(Imm(isrc2)); result ← operand1 ⊕ operand2;  $R_{idest} \leftarrow Register(result);$ 

#### **Description:**

Bitwise exclusive-or

#### **Restrictions:**

No address/bundle restrictions.

No latency constraints.

#### **Exceptions:**



# Instruction encoding



#### **Reserved bits A.1**

Any bits that are not defined are reserved. These bits must be set to 0.

**DOCUMENT 7345681** 

## A.2 Fields

## A.3 Formats

|               | <b>Bundle Stop</b> | Cluster | Format   |    |                              | Opcode |                            |                | Immediate/<br>Dest         | Dest/Src2     | G      | Src1        |
|---------------|--------------------|---------|----------|----|------------------------------|--------|----------------------------|----------------|----------------------------|---------------|--------|-------------|
|               | 31                 | 30      | 29<br>28 | 27 | 26<br>25                     | 24     | 22<br>21                   | 20<br>19<br>18 | 17<br>16<br>17<br>13<br>12 | 11<br>10<br>9 | 8 2    | 2 4 8 7 0 0 |
| Int3R         | s                  |         | 00       | 00 | 0                            |        | code                       |                | Dest.                      | Sou           |        | Source1     |
| Cmp3R_Reg     | s                  |         | 00       | С  | 010                          |        | ocode                      |                | Dest.                      | Sou           |        | Source1     |
| Cmp3R_Br      | s                  |         | 00       | С  | )11                          |        | ocode                      | BrDest         |                            | Sou           | rce2   | Source1     |
| Int3I         | s                  |         | 00       | 10 | 0                            |        | code                       |                | mmediate                   | De            |        | Source1     |
| Cmp3I_Reg     | S                  |         | 00       | l  | 110                          |        | ocode                      |                | mmediate                   | De            | st.    | Source1     |
| Cmp3I_Br      | s                  |         | 00       | l  | 111                          | O      | ocode                      | Ir             | mmediate                   |               | BrDest | Source1     |
| IMMOP         | S                  |         | 01       |    | 0101                         |        | O<br>p<br>c<br>o<br>d<br>e | (IP            | Imn                        | nediate       |        |             |
| SelectR       | S                  |         | 01       | 0  | Opco<br>e                    | od     | BrReg                      |                | Dest.                      | Soul          | rce2   | Source1     |
| Selectl       | S                  |         | 01       | 1  | Opco<br>e                    | od     | BrReg                      | Ir             | nmediate                   | De            | st.    | Source1     |
| ExtendedArith | s                  |         | 01       | O  | pcod                         | е      | BrReg                      | BrDest         | Dest.                      | Sou           | rce2   | Source1     |
| Special       | S                  |         | 01       | -  | 1111                         |        | Opc<br>ode                 |                | mmediate                   |               |        |             |
| Load          | s                  |         | 10       |    |                              | cod    |                            |                | mmediate                   | De            |        | Source1     |
| Store         | s                  |         | 10       | )  | -                            | cod    |                            | Ir             | mmediate                   | Sou           | rce2   | Source1     |
| CondBranch    | S                  |         | 11       | 1  | O B<br>p<br>c<br>o<br>d<br>e | rReç   | 9                          |                | lmn                        | nediate       |        |             |
| CntlTransfer  | s                  |         | 11       | 0  | Opc                          | ode    |                            |                | lmn                        | nediate       |        |             |

Figure 3: Formats

#### Several important points:

- The Bundle stop bit indicates the end of bundle and is set in the last syllable of the bundle.
- The Cluster bit is reserved: in ST220 it is set to zero.
- The format bits are used to decode the class of operation. There are four formats:

Integer arithmetic, comparison

immediate extension, selects, extended arithmetic **Specific** 

Memory load, store

Control transfer branch, call, rfi, goto

- Additional decoding is performed using the most significant instruction bits.
- INT3 operations have two base formats, **Register** (INT3-Reg) and **Immediate** (INT3-Im). Bit 27 specifies the INT3 format, 0=Register format, 1=Immediate. In **Register** format, the operation consists of **Dest = Src1 Op Src2**. **Immediate** format consists of **Dest = Src1 Op Immediate**.
- CMP3 format is similar to INT3 except it can have as a destination either a general purpose register or a branch register (BrDest). In Register format, the target register specifier occupies bits 12 to 17, while the target branch register bits 18 to 20. In **Immediate** format, bits 6 to 11 specify either the target general purpose register or target branch register (bits 6 to 8).
- Load operations follow **Dest=Mem[Src1+Immediate]** semantics, while stores follow Mem[Src1+Immediate]=Src2. Thus bits 6 to 11 specify either the target destination register (**Dest**) or the second operand source register (**Src2**), depending on whether a load or store operation, respectively.

## A.4 Opcodes

|        | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 6  | 8  | <br>9 | 2 | 4 | 3   | 7  | _ | 0 |
|--------|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|-------|---|---|-----|----|---|---|
| add    | S  |    | 0  | 0  | 0  | 0  |    | 00 | 000 | 00 |    |    |    |    |    |    | de | est |    |    |    |    | sr | с2 |       |   |   | sr  | c1 |   |   |
| sub    | s  |    | 0  | 0  | 0  | 0  |    | 00 | 000 | )1 |    |    |    |    |    |    | de | est |    |    |    |    | sr | c2 |       |   |   | sro | c1 |   |   |
| shl    | S  |    | 0  | 0  | 0  | 0  |    | 00 | 001 | 10 |    |    |    |    |    |    | de | est |    |    |    |    | sr | с2 |       |   |   | sro | c1 |   |   |
| shr    | S  |    | 0  | 0  | 0  | 0  |    | 00 | 001 | 11 |    |    |    |    |    |    | de | est |    |    |    |    | sr | c2 |       |   |   | sro | c1 |   |   |
| shru   | s  |    | 0  | 0  | 0  | 0  |    | 00 | )10 | 00 |    |    |    |    |    |    | de | est |    |    |    |    | sr | c2 |       |   |   | sro | c1 |   |   |
| sh1add | s  |    | 0  | 0  | 0  | 0  |    | 00 | 010 | )1 |    |    |    |    |    |    | de | est |    |    |    |    | sr | c2 |       |   |   | sro | c1 |   |   |

Figure 4: Instruction Encodings

| DOCUMENT 7345681 |  |
|------------------|--|
| 208              |  |

| r      | 31 | 30 |    |     | 25<br>24<br>23<br>22<br>22 | 19 19 18 |      |      | 548240 |
|--------|----|----|----|-----|----------------------------|----------|------|------|--------|
| sh2add | S  |    | 00 | 00  | 00110                      |          | dest | src2 | src1   |
| sh3add | S  |    | 00 | 00  | 00111                      |          | dest | src2 | src1   |
| sh4add | S  |    | 00 | 00  | 01000                      |          | dest | src2 | src1   |
| and    | S  |    | 00 | 00  | 01001                      |          | dest | src2 | src1   |
| andc   | s  |    | 00 | 00  | 01010                      |          | dest | src2 | src1   |
| or     | s  |    | 00 | 00  | 01011                      |          | dest | src2 | src1   |
| orc    | s  |    | 00 | 00  | 01100                      |          | dest | src2 | src1   |
| xor    | s  |    | 00 | 00  | 01101                      |          | dest | src2 | src1   |
| sxtb   | s  |    | 00 | 00  | 01110                      |          | dest | src2 |        |
| sxth   | s  |    | 00 | 00  | 01111                      |          | dest | src2 |        |
| max    | S  |    | 00 | 00  | 10000                      |          | dest | src2 | src1   |
| maxu   | s  |    | 00 | 00  | 10001                      |          | dest | src2 | src1   |
| min    | s  |    | 00 | 00  | 10010                      |          | dest | src2 | src1   |
| minu   | s  |    | 00 | 00  | 10011                      |          | dest | src2 | src1   |
| bswap  | s  |    | 00 | 00  | 10100                      |          | dest | src2 |        |
| mull   | s  |    | 00 | 00  | 10101                      |          | dest | src2 | src1   |
| mullu  | s  |    | 00 | 00  | 10110                      |          | dest | src2 | src1   |
| mulh   | s  |    | 00 | 00  | 10111                      |          | dest | src2 | src1   |
| mulhu  | s  |    | 00 | 00  | 11000                      |          | dest | src2 | src1   |
| mulli  | s  |    | 00 | 00  | 11001                      | 4        | dest | src2 | src1   |
| mulllu | s  |    | 00 | 00  | 11010                      | 4        | dest | src2 | src1   |
| mullh  | s  |    | 00 | 00  | 11011                      | 4        | dest | src2 | src1   |
| mullhu | s  |    | 00 | 00  | 11100                      | _,       | dest | src2 | src1   |
| mulhh  | s  |    | 00 | 00  | 11101                      |          | dest | src2 | src1   |
| mulhhu | s  |    | 00 | 00  | 11110                      |          | dest | src2 | src1   |
| mulhs  | s  |    | 00 | 00  | 11111                      |          | dest | src2 | src1   |
| cmpeq  | s  |    | 00 | 010 | 0000                       |          | dest | src2 | src1   |
| cmpne  | s  |    | 00 | 010 | 0001                       |          | dest | src2 | src1   |
| cmpge  | s  |    | 00 | 010 | 0010                       |          | dest | src2 | src1   |
| cmpgeu | s  |    | 00 | 010 | 0011                       |          | dest | src2 | src1   |
| cmpgt  | s  |    | 00 | 010 | 0100                       |          | dest | src2 | src1   |
| cmpgtu | s  | 10 | 00 | 010 | 0101                       |          | dest | src2 | src1   |
| cmple  | S  |    | 00 | 010 | 0110                       |          | dest | src2 | src1   |
| cmpleu | s  | J  | 00 | 010 | 0111                       |          | dest | src2 | src1   |
| cmplt  | s  |    | 00 | 010 | 1000                       |          | dest | src2 | src1   |
| cmpltu | s  |    | 00 | 010 | 1001                       |          | dest | src2 | src1   |
| andl   | s  |    | 00 | 010 | 1010                       |          | dest | src2 | src1   |
| 0,7    |    | _  |    |     | Figure 4.                  | I        | l    |      | -      |

**Figure 4: Instruction Encodings** 

| 1 | $\sim$ |  |
|---|--------|--|
| _ | ич     |  |

page: 209/214

|        | 31     | 30 | တ ထ | 2 9 2 | 4 8 0 - | 0 0 8 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | <del>-</del> 0 |                               |       |      |
|--------|--------|----|-----|-------|---------|-------|-----------------------------------------|----------------|-------------------------------|-------|------|
| nandl  | s<br>S | 3  | 00  | 010   | 1011    | 01-1- | dest                                    | <u> </u>       | src1<br>□   4   ω   α   ←   ο |       |      |
| orl    | s      |    | 00  | 010   | 1100    |       | dest                                    | src2           | src1                          |       |      |
| norl   | s      |    | 00  | 010   | 1101    |       | dest                                    | src2           | src1                          |       |      |
| cmpeq  | s      |    | 00  | 011   | 0000    | bdest | 4001                                    | src2           | src1                          |       |      |
| cmpne  | s      |    | 00  | 011   | 0001    | bdest |                                         | src2           | src1                          |       |      |
| cmpge  | s      |    | 00  | 011   | 0010    | bdest |                                         | src2           | src1                          |       |      |
| cmpgeu | s      |    | 00  | 011   | 0011    | bdest |                                         | src2           | src1                          |       |      |
| cmpgt  | S      |    | 00  | 011   | 0100    | bdest |                                         | src2           | src1                          |       |      |
| cmpgtu | s      |    | 00  | 011   | 0101    | bdest |                                         | src2           | src1                          |       |      |
| cmple  | S      |    | 00  | 011   | 0110    | bdest |                                         | src2           | src1                          |       |      |
| cmpleu | s      |    | 00  | 011   | 0111    | bdest |                                         | src2           | src1                          |       |      |
| cmplt  | s      |    | 00  | 011   | 1000    | bdest |                                         | src2           | src1                          |       |      |
| cmpltu | s      |    | 00  | 011   | 1001    | bdest |                                         | src2           | src1                          |       |      |
| andl   | s      |    | 00  | 011   | 1010    | bdest |                                         | src2           | src1                          |       |      |
| nandl  | s      |    | 00  | 011   | 1011    | bdest |                                         | src2           | src1                          |       |      |
| orl    | s      |    | 00  | 011   | 1100    | bdest |                                         | src2           | src1                          |       |      |
| norl   | s      |    | 00  | 011   | 1101    | bdest |                                         | src2           | src1                          |       |      |
| add    | s      |    | 00  | 10    | 00000   |       | isrc2                                   | idest          | src1                          |       |      |
| sub    | s      |    | 00  | 10    | 00001   |       | isrc2                                   | idest          | src1                          |       |      |
| shl    | s      |    | 00  | 10    | 00010   |       | isrc2                                   | idest          | src1                          |       |      |
| shr    | s      |    | 00  | 10    | 00011   | X //  | isrc2                                   | idest          | src1                          |       |      |
| shru   | s      |    | 00  | 10    | 00100   |       | isrc2                                   | idest          | src1                          |       |      |
| sh1add | s      |    | 00  | 10    | 00101   |       | isrc2                                   | idest          | src1                          |       |      |
| sh2add | s      |    | 00  | 10    | 00110   |       | isrc2                                   | idest          | src1                          |       |      |
| sh3add | s      |    | 00  | 10    | 00111   |       | isrc2                                   | idest          | src1                          |       |      |
| sh4add | s      |    | 00  | 10    | 01000   |       | isrc2                                   | idest          | src1                          |       |      |
| and    | s      |    | 00  | 10    | 01001   |       | isrc2                                   | idest          | src1                          |       |      |
| andc   | s      |    | 00  | 10    | 01010   |       | isrc2                                   | idest          | src1                          |       |      |
| or     | s      |    | 00  | 10    | 01011   |       | isrc2                                   | idest          | src1                          |       |      |
| orc    | s      |    | 00  | 10    | 01100   |       | isrc2                                   | idest          | src1                          |       |      |
| xor    | s      | A  | 00  | 10    | 01101   |       | isrc2                                   | idest          | src1                          |       |      |
| max    | S      |    | 00  | 10    | 10000   |       | isrc2                                   | idest          | src1                          |       |      |
| maxu   | S      |    | 00  | 10    | 10001   |       | isrc2                                   | idest          | src1                          |       |      |
| min    | s      |    | 00  | 10    | 10010   |       | isrc2                                   | idest          | src1                          |       |      |
| minu   | S      |    | 00  | 10    | 10011   | isrc2 |                                         | isrc2          |                               | idest | src1 |
| mull   | s      |    | 00  | 10    | 10101   |       | isrc2                                   | idest          | src1                          |       |      |
| mullu  | S      |    | 00  | 10    | 10110   |       | isrc2                                   | idest          | src1                          |       |      |

**Figure 4: Instruction Encodings** 

|        | 31 | 30 | 28 | 27<br>26<br>25 | 23 23 21 21 | 20<br>119<br>17<br>17<br>115<br>113 | 1110111 | 0 1 2 3 4 2 |
|--------|----|----|----|----------------|-------------|-------------------------------------|---------|-------------|
| mulh   | S  | 0  |    | 10             | 10111       | isrc2                               | idest   | src1        |
| mulhu  | s  | 0  | 0  | 10             | 11000       | isrc2                               | idest   | src1        |
| mulli  | s  | 0  | 0  | 10             | 11001       | isrc2                               | idest   | src1        |
| mulllu | s  | 0  | 0  | 10             | 11010       | isrc2                               | idest   | src1        |
| mullh  | s  | 0  | 0  | 10             | 11011       | isrc2                               | idest   | src1        |
| mullhu | s  | 0  | 0  | 10             | 11100       | isrc2                               | idest   | src1        |
| mulhh  | s  | 0  | 0  | 10             | 11101       | isrc2                               | idest   | src1        |
| mulhhu | s  | 0  | 0  | 10             | 11110       | isrc2                               | idest   | src1        |
| mulhs  | s  | 0  | 0  | 10             | 11111       | isrc2                               | idest   | src1        |
| cmpeq  | s  | 0  | 0  | 110            | 0000        | isrc2                               | idest   | src1        |
| cmpne  | s  | 0  | 0  | 110            | 0001        | isrc2                               | idest   | src1        |
| cmpge  | s  | 0  | 0  | 110            | 0010        | isrc2                               | idest   | src1        |
| cmpgeu | s  | 0  | 0  | 110            | 0011        | isrc2                               | idest   | src1        |
| cmpgt  | s  | 0  | 0  | 110            | 0100        | isrc2                               | idest   | src1        |
| cmpgtu | s  | 0  | 0  | 110            | 0101        | isrc2                               | idest   | src1        |
| cmple  | s  | 0  | 0  | 110            | 0110        | isrc2                               | idest   | src1        |
| cmpleu | s  | 0  | 0  | 110            | 0111        | isrc2                               | idest   | src1        |
| cmplt  | s  | 0  | 0  | 110            | 1000        | isrc2                               | idest   | src1        |
| cmpltu | s  | 0  | 0  | 110            | 1001        | isrc2                               | idest   | src1        |
| andl   | s  | 0  | 0  | 110            | 1010        | isrc2                               | idest   | src1        |
| nandl  | s  | 0  | 0  | 110            | 1011        | isrc2                               | idest   | src1        |
| orl    | s  | 0  | 0  | 110            | 1100        | isrc2                               | idest   | src1        |
| norl   | s  | 0  | 0  | 110            | 1101        | isrc2                               | idest   | src1        |
| cmpeq  | s  | 0  | 0  | 111            | 0000        | isrc2                               | ibdest  | src1        |
| cmpne  | s  | 0  | 0  | 111            | 0001        | isrc2                               | ibdest  | src1        |
| cmpge  | s  | 0  | 0  | 111            | 0010        | isrc2                               | ibdest  | src1        |
| cmpgeu | s  | 0  | 0  | 111            | 0011        | isrc2                               | ibdest  | src1        |
| cmpgt  | s  | 0  | 0  | 111            | 0100        | isrc2                               | ibdest  | src1        |
| cmpgtu | s  | 0  | 0  | 111            | 0101        | isrc2                               | ibdest  | src1        |
| cmple  | s  | 0  | 0  | 111            | 0110        | isrc2                               | ibdest  | src1        |
| cmpleu | s  | 0  | 0  | 111            | 0111        | isrc2                               | ibdest  | src1        |
| cmplt  | S  | 0  | 0  | 111            | 1000        | isrc2                               | ibdest  | src1        |
| cmpltu | S  | 0  | 0  | 111            | 1001        | isrc2                               | ibdest  | src1        |
| andl   | s  | 0  | 0  | 111            | 1010        | isrc2                               | ibdest  | src1        |
| nandl  | s  | 0  | 0  | 111            | 1011        | isrc2                               | ibdest  | src1        |
| orl    | s  | 0  | 0  | 111            | 1100        | isrc2                               | ibdest  | src1        |
| norl   | s  | 0  | 0  | 111            | 1101        | isrc2                               | ibdest  | src1        |

**Figure 4: Instruction Encodings** 

**DOCUMENT 7345681** 

|         | 31 | 30 | 28 | 25<br>25<br>24 | 23  | 27   | 19 19 | 113 14 17 | 1111  | Ω 4 E Z F O |  |  |
|---------|----|----|----|----------------|-----|------|-------|-----------|-------|-------------|--|--|
| slct    | S  |    | 01 | 0 000          |     | cond |       | dest      | src2  | src1        |  |  |
| slctf   | s  |    | 01 | 0 001          | S   | cond |       | dest      | src2  | src1        |  |  |
| addcg   | s  |    | 01 | 0010           | S   | cond | bdest | dest      | src2  | src1        |  |  |
| divs    | s  |    | 01 | 0100           | S   | cond | bdest | dest      | src2  | src1        |  |  |
| imml    | s  |    | 01 | 0101           | 0   |      | !     |           | 1     | 6           |  |  |
| immr    | s  |    | 01 | 0101           | 1   |      |       |           | (     |             |  |  |
| slct    | s  |    | 01 | 1 000          | S   | cond |       | isrc2     | idest | src1        |  |  |
| slctf   | s  |    | 01 | 1 001          | S   | cond |       | isrc2     | idest | src1        |  |  |
| prgins  | s  |    | 01 | 11111          |     | 00   |       |           |       | •           |  |  |
| sbrk    | s  |    | 01 | 11111          |     | 01   |       |           |       |             |  |  |
| syscall | s  |    | 01 | 11111          |     | 10   |       |           |       |             |  |  |
| break   | s  |    | 01 | 11111          |     | 11   |       |           |       |             |  |  |
| ldw     | s  |    | 10 | 0000           |     |      |       | isrc2     | idest | src1        |  |  |
| ldw.d   | S  |    | 10 | 0000           |     |      |       | isrc2     | idest | src1        |  |  |
| ldh     | s  |    | 10 | 0001           |     |      |       | isrc2     | idest | src1        |  |  |
| ldh.d   | s  |    | 10 | 0001           |     |      |       | isrc2     | idest | src1        |  |  |
| ldhu    | s  |    | 10 | 0010           | 000 | )    |       | isrc2     | idest | src1        |  |  |
| ldhu.d  | s  |    | 10 | 0010           | 100 | )    |       | isrc2     | idest | src1        |  |  |
| ldb     | s  |    | 10 | 0011           |     |      |       | isrc2     | idest | src1        |  |  |
| ldb.d   | S  |    | 10 | 0011           |     |      |       | isrc2     | idest | src1        |  |  |
| ldbu    | s  |    | 10 | 0100           | 000 | )    |       | isrc2     | idest | src1        |  |  |
| ldbu.d  | s  |    | 10 | 0100           |     |      |       | isrc2     | idest | src1        |  |  |
| stw     | s  |    | 10 | 0101           | 000 |      |       | isrc2     | src2  | src1        |  |  |
| sth     | s  |    | 10 | 0101           |     |      | Ĭ.    | isrc2     | src2  | src1        |  |  |
| stb     | s  |    | 10 | 0110           |     |      |       | isrc2     | src2  | src1        |  |  |
| pft     | S  |    | 10 | 0110           |     |      |       | isrc2     |       | src1        |  |  |
| prgadd  | S  |    | 10 | 0111           |     |      |       | isrc2     |       | src1        |  |  |
| prgset  | S  |    | 10 | 0111           |     |      |       | isrc2     |       | src1        |  |  |
| sync    | s  |    | 10 | 1000           |     | )    |       |           |       |             |  |  |
| call    | S  |    | 11 | 0 0000         |     |      |       | k         | otarg |             |  |  |
| call    | S  | 4  | 11 | 0 0001         |     |      |       |           |       |             |  |  |
| goto    | S  |    | 11 | 0 0010         |     |      |       | k         | otarg |             |  |  |
| goto    | S  |    | 11 | 0 0011         |     |      |       |           |       |             |  |  |
| rfi     | s  |    | 11 | 0 0100         |     |      |       |           |       |             |  |  |
| br      | S  |    | 11 | 1 0 bcoi       |     |      |       |           | otarg |             |  |  |
| brf     | S  |    | 11 | 1 1 bco        | nd  |      |       | t         | otarg |             |  |  |

**Figure 4: Instruction Encodings** 

212



A

## Index

REVISION A

| AND 24                            | DPUNoTranslation(address)         | .31  |
|-----------------------------------|-----------------------------------|------|
| AND21                             | DPUSpecLoadRetZero(address)       |      |
| D.                                | Imm(i)                            |      |
| В                                 | InitiateDebugIntHandler()         | .14  |
| BR28                              | InitiateExceptionHandler()        | .14  |
|                                   | IsControlSpace(address)           |      |
| C                                 | Misaligned(address)               |      |
| Commit point 11 17                | NumExtImms(address)               | .14  |
| Commit point                      | NumWords(address)                 |      |
| CR29                              | Pre-commit(n)                     | . 14 |
| _                                 | Prefetch(address)                 | . 39 |
| E                                 | PrefetchMemory(address)           | . 35 |
| ELSE25                            | PurgeAddress(address)             | . 39 |
|                                   | PurgeIns()                        | . 39 |
| F                                 | PurgeSet(address)                 | . 39 |
| FOR 40.00.00.00.00.05.07          | ReadAccessViolation(address)      |      |
| FOR 19-20, 23, 26, 32-35, 37      | ReadCheckControl(address)         | . 37 |
| FROM26                            | ReadCheckMemory(address)          | . 33 |
| Function                          | ReadControl(address)              | . 37 |
| Bit(i)                            | ReadMemory(address)               | . 33 |
| BusReadError(address)32           | Register(i)                       | . 23 |
| Commit(n)                         | SignExtend(i)                     |      |
| ControlRegister(address)32        | Sync()                            | . 39 |
| CregReadAccessViolation(index) 32 | UndefinedControlRegister(address) | . 32 |
| CregWriteAccessViolation(index)32 | WriteAccessViolation(address)     | . 31 |
| DataBreakPoint(address)31         | WriteCheckControl(address)        | . 38 |
| DisReadCheckControl(address) 37   | WriteCheckMemory(address)         | . 36 |
| DisReadCheckMemory(address)33     | WriteControl(address, value)      | . 38 |
|                                   |                                   |      |

#### 214

| WriteMemory(address, value) | <b>T</b> THROW  |
|-----------------------------|-----------------|
| G                           | U               |
| GR28                        | UNDEFINED 23-24 |
| I                           | XYZ             |
| IF                          | XOR21           |
| L                           |                 |
| LR28                        |                 |
| M                           |                 |
| MEM                         |                 |
| N                           | 60              |
| NEXT_PC12                   | 0               |
| NOT21                       |                 |
| 0                           |                 |
| OR21                        |                 |
| P                           |                 |
| PC28                        |                 |
| PSW28                       |                 |
| R                           |                 |
| REPEAT                      |                 |
| S                           |                 |
| SAVED_PC28                  |                 |
| SAVED_PSW                   |                 |
| SAVED_SAVED_PC              |                 |
| SAVED_SAVED_PSW             |                 |
| stop bit                    |                 |
| -9                          |                 |