# Ultra low power integer-N ADPLL

Master's thesis project - meeting 6

Cole Nielsen

Department of Electronic Systems, NTNU

21 February 2020 (calendar week 8)

### **Overview**

#### For this week...

- 1) Figure out synthesis, place and route with Genus and Innovus
- (2) Tested with BBPD, Loop filter

### Invecas model

#### Generating new Invecas models???

- The GF22FDX models used for synthesis (from \eda\kits\invecas\...) have sort of odd voltages defined, i.e. V<sub>dd</sub> = {0.59, 0.65}, body bias = {0.45, 0.8} for TT corner.
- Also, only SLVT is available.
- These library files say they are generated from Cadence Liberate, is this something I can also use to generate new .lib files with V<sub>dd</sub>/body bias closer to my needs?

```
2019 6F22FDX_SCST_104CPP_BASE_CSC20SL_FFG_0P72V_0P00V_0P45V_M0P45V_125C.lib
2019 6F22FDX_SC8T_104CPP_BASE_CSC20SL_FFG_0P72V_0P00V_0P45V_M0P45V_M0P45V_M0P6V.lib
2019 6F22FDX_SC8T_104CPP_BASE_CSC20SL_FFG_0P72V_0P00V_0P00V_0P00V_M0P60V_M0P6V.lib
2019 6F22FDX_SC8T_104CPP_BASE_CSC20SL_SG6_0P59V_0P00V_0P00V_M0P60V_M0P6V.lib
2019 6F22FDX_SC8T_104CPP_BASE_CSC20SL_SG6_0P59V_0P00V_0P45V_M0P45V_125C.lib
2019 6F22FDX_SC8T_104CPP_BASE_CSC20SL_SG6_0P59V_0P00V_0P45V_M0P60V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V_M0P6V
```

```
voltage_map (VDD, 0.65);
voltage_map (VMW_N, 0.45);
voltage_map (VPW_P, -0.45);
voltage_map (VSS, 0);
voltage_map (GND, 0);
voltage_map (VSSSUB, 0);
```

#### Attempt 1: BBPD.

Tried simple test first...





### Loop filter

Constructed using 16 bit width for all parts of datapath (3x adders, 4x multipliers).



#### Power estimate

- 117.6  $\mu$ W with  $V_{DD}$  = 0.65, 0.45V body bias, TT corner, 25C.
- Probably is lower if I reduce the supply (0.5V?).
- Can reduce the design to PI controller only, removed 2 multipliers (should reduce power ~2x?)

```
Instance: /lf_test
Power Unit: W
PDB Frames: /stim#0/frame#0
```

| Category                                                                        | Leakage                                                                                               | Internal                                                                                                             | Switching                                                                                             | Total                                                                                                                | Row%                                                                  |
|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| memory<br>register<br>latch<br>logic<br>bbox<br><mark>clock</mark><br>pad<br>pm | 0.00000e+00<br>6.10866e-06<br>0.00000e+00<br>8.00500e-05<br>0.00000e+00<br>0.00000e+00<br>0.00000e+00 | 0.00000e+00<br>2.90116e-06<br>0.00000e+00<br>1.39195e-05<br>0.00000e+00<br>0.00000e+00<br>0.00000e+00<br>0.00000e+00 | 0.00000e+00<br>9.92165e-07<br>0.00000e+00<br>1.32609e-05<br>0.00000e+00<br>3.40704e-07<br>0.00000e+00 | 0.00000e+00<br>1.00020e-05<br>0.00000e+00<br>1.07230e-04<br>0.00000e+00<br>3.40704e-07<br>0.00000e+00<br>0.00000e+00 | 0.00%<br>8.51%<br>0.00%<br>91.20%<br>0.00%<br>0.29%<br>0.00%<br>0.00% |
| Subtotal<br>Percentage                                                          | 8.61587e-05<br>73.28%                                                                                 | 1.68207e-05<br>14.31%                                                                                                | 1.45938e-05<br>12.41%                                                                                 | 1.17573e-04<br>100.00%                                                                                               | 100.00%<br>100.00%                                                    |

#### Area estimate

— Area of 1891  $\mu$ m<sup>2</sup>. Equal to 43.5x43.5  $\mu$ m

| Type                                              | Instances | Area                                   | Area %                    |
|---------------------------------------------------|-----------|----------------------------------------|---------------------------|
| sequential<br>inverter<br>logic<br>physical_cells | 234       | 132.588<br>31.150<br>1727.631<br>0.000 | 7.0<br>1.6<br>91.3<br>0.0 |
| <u>t</u> otal                                     | 2745      | 1891.369                               | 100.0                     |

### Original estimates...

#### **Component-level specs**

— Given 22-FDX yields ca. 5.5 MGates/mm<sup>2</sup>, assume  $\alpha$  = 0.1,  $f_{clk}$  = 16 MHz:

| Datapath bits | Gates+DFFs | Area [ $\mu$ m <sup>2</sup> ] | Square side [µm] | Power [ $\mu$ W], $\alpha$ = 0.1 |
|---------------|------------|-------------------------------|------------------|----------------------------------|
| 8             | 2652       | 521                           | 22.8             | 4.24                             |
| 9             | 3390       | 660                           | 25.7             | 5.42                             |
| 10            | 4213       | 815                           | 28.5             | 6.74                             |
| 11            | 5127       | 986                           | 31.4             | 8.20                             |
| 12            | 6126       | 1172                          | 34.2             | 9.80                             |
| 13            | 7216       | 1375                          | 37.1             | 11.5                             |
| 14            | 8391       | 1594                          | 39.9             | 13.4                             |
| 15            | 9657       | 1829                          | 42.8             | 15.5                             |
| 16            | 11008      | 2080                          | 45.6             | 17.6                             |

 Area is close. Power is off, however it was based on a guess based relative to values obtained at 0.35V.

#### Loop filter layout.

First iteration at loop filter layout... still need to extract the circuit/LVS etc...



### **Architecture**

#### **Block Diagram**



#### **Power Targets (revised)**

#### (Divider not necessary)

| DCO   | Phase detector | Divider              | Digital (LF) | Other                           | SUM                                                  |
|-------|----------------|----------------------|--------------|---------------------------------|------------------------------------------------------|
| 50 μW | 10 μW          | N/A <del>10 μW</del> | 10 μW        | $\leq$ 5 $rac{10}{40}$ $\mu$ W | $\leq$ <b>75 <math>rac{100}{100}</math></b> $\mu$ W |

### **Specification**

### **System Performance Targets**

| Parameter             | Value                                     | Unit            | Notes                                              |
|-----------------------|-------------------------------------------|-----------------|----------------------------------------------------|
| Frequency             | 2.4-2.4835                                | GHz             | 2.4G ISM Band                                      |
| Ref. frequency        | 16                                        | MHz             | Yields 6 channels                                  |
| Power                 | $\leq$ <b>75</b> $^{	extsf{100}}$ $\mu$ W | $\mu W$         | Minimize!                                          |
| FSK BER               | ≤ 1e-2                                    |                 | GFSK* with $f_{dev}$ = $\pm$ 250 KHz               |
| CNR                   | > 20                                      | dBc             | Yields -235 -233 dB FOM <sub>jitter</sub> ideally  |
| Initial Lock Time     | ≤ 10                                      | μs              | Upon cold start                                    |
| Re-lock Time          | ≤ 5                                       | μs              | Coming out of standby, $f_{error} < 1 \text{ MHz}$ |
| Lock ∆f tolerance     | 100                                       | kHz             |                                                    |
| FOM <sub>jitter</sub> | ≤ -230                                    | dB              | For state of art in size/power                     |
| Area                  | < 0.01                                    | mm <sup>2</sup> |                                                    |

<sup>\*</sup> Using BT=0.3, 1 MSymbols/s, 4 demodulated symbols averaged per bit to yield 250 kbps.

## **Specification**

### **Component-level specs**

| Parameter                      | Value            | Unit                                             |
|--------------------------------|------------------|--------------------------------------------------|
| Counter range                  | 256 steps        | coverage of 150-155                              |
| Divider ratio                  | 150-155          | (For non-counter based)                          |
| TDC resolution                 | <del>≥ 155</del> | steps/reference cycle                            |
| DCO gain K <sub>DCO</sub>      | 10 <sup>4</sup>  | Hz/LSB                                           |
| DCO tuning range               | 10               | MHz                                              |
| DCO DAC resolution             | 10               | bit                                              |
| DCO Phase noise                | < -80            | dBc/Hz @ $\Delta f = 10^6$ Hz, $f_C = 2.448$ GHz |
| DCO Power                      | ≤ 50             | μW                                               |
| Digital filter word resolution | ≤ 16             | bits (power grows as $\mathcal{O}(n^2)$ )        |
| BB-PD jitter                   | ≤ 12             | ps <sub>rms</sub>                                |

## Time plan (pt. 1)

| Week # | Dates       | Tasks                            | Outcomes                              |
|--------|-------------|----------------------------------|---------------------------------------|
| 4      | 20.1 - 26.1 | Finalize high level modeling     | Component level specification         |
| 5      | 27.1 - 2.2  | Establish test bench in Virtuoso | With ideal PLL implementation         |
| 6      | 3.2 - 9.2   | Schem. design: phase detector    | TDC - flash and counter based         |
| 7      | 10.2 - 16.2 | Schem. design: phase detector    | Bang-bang phase detector              |
| 8      | 17.2 - 23.2 | RTL, synthesis, place&route      | Digital loop filter                   |
| 9      | 24.2 - 1.3  | RTL, synthesis, place&route      | Digital loop filter                   |
| 10     | 2.3 - 8.3   | Schem. design: oscillator        | Ring DCO                              |
| 11     | 9.3 - 15.3  | Schem. design: oscillator        | LC DCO                                |
| 12     | 16.3 - 22.3 | Schem. design: divider           | TSPC + pulse swallow or sync counter? |
| 13     | 23.3 - 29.3 | Schem. design: Calibration       | RTL/schem. for calibration            |
| 14     | 30.3 - 5.4  | Flex week - schem. design        | Finalize schematic level design       |
| 15     | 6.4 - 12.4  | Easter                           | -                                     |
| 16     | 13.4 - 19.4 | Layout                           | Phase detector                        |
| 17     | 20.4 - 26.4 | Layout                           | Oscillator                            |

Legend: Done Current Revised

## Time plan (pt. 2)

| Week # | Dates       | Tasks                                   | Outcomes                        |
|--------|-------------|-----------------------------------------|---------------------------------|
| 18     | 27.4 - 3.5  | Layout                                  | Divider/calibration             |
| 19     | 4.5 - 10.5  | Layout                                  | Finalization/system integration |
| 20     | 11.5 - 17.5 | Flex week (layout) OR yield improvement | Depending on progress           |
| 21     | 18.5 - 24.5 | Report writing                          |                                 |
| 22     | 25.5 - 31.5 | Report writing                          |                                 |
| 23     | 1.6 - 7.6   | Report writing                          | Deadline 8.6                    |

Legend: Done Current Revised

### References

[1] H. Xu and A. A. Abidi, "Design Methodology for Phase-Locked Loops Using Binary (Bang-Bang) Phase Detectors," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 64, no. 7, pp. 1637–1650, Jul. 2017.

[2] F. Gardner, "Charge-Pump Phase-Lock Loops," IEEE Transactions on Communications, vol. 28, no. 11, pp. 1849–1858, Nov. 1980, doi: 10.1109/tcom.1980.1094619.