# **GBANA DESIGN DOC**

Version 0.1.0

April 25, 2025

## **Contents**

| 1. | Preta | ce                               | . 3 |
|----|-------|----------------------------------|-----|
| 2. | Class | es                               | . 4 |
| 3. | Block | x Diagram                        | . 5 |
| 4. | Emul  | ating the Clock & Cycle          | . 6 |
| 5. | Signa | ıls                              | . 7 |
| 6. | Timi  | ng                               | 10  |
|    | 6.1.  | Simple Memory Cycle <sup>1</sup> | 10  |
|    | 6.2.  | N-Cycle <sup>2</sup>             | 11  |
|    | 6.3.  | S-Cycle <sup>3</sup>             | 11  |
|    | 6.4.  | I-Cycle <sup>4</sup>             | 12  |
|    | 6.5.  | Merged IS-Cycle                  | 12  |
|    | 6.6.  | Pipelined Addresses              | 13  |
|    | 6.7.  | Depipelined Addresses            | 13  |
|    | 6.8.  | Bidirectional Bus Cycle          | 13  |
|    | 6.9.  | Data Write Bus Cycle             | 14  |
|    | 6.10. | Halfword Bus Cycle               | 14  |
|    | 6.11. | Byte Bus Cycle                   | 14  |
|    | 6.12. | Reset Sequence                   | 15  |
|    | 6.13. | General Timing                   | 15  |
|    | 6.14. | Address Bus Enable Control       | 16  |
|    | 6.15. | Bidirectional Data Write Cycle   | 16  |
|    | 6.16. | Bidirectional Data Read Cycle    | 17  |
|    | 6.17. | Data Bus Control                 | 17  |
|    | 6.18. | Configuration Pin Timing         | 17  |
|    | 6.19. | Exception Timing                 | 18  |
|    |       | Synchronous Interrupt Timing     |     |
|    | 6.21. | Memory Clock Timing              | 18  |
|    | 6.22. | Address Latch Enable Control     | 18  |
|    | 6.23. | Address Pipeline Enable Control  | 19  |

<sup>&</sup>lt;sup>1</sup>ARM DDI 0029G 3-4

<sup>&</sup>lt;sup>2</sup>ARM DDI 0029G 3-5

<sup>&</sup>lt;sup>3</sup>ARM DDI 0029G 3-6

<sup>&</sup>lt;sup>4</sup>ARM DDI 0029G 3-7

## 1. Preface

GBANA is a Game Boy Advance emulator. Other GBA emulators exist and they make games look and feel as good as they did on the original GBA. GBANA will make them look and feel *better* than they did on the original GBA.

## 2. Classes

Each file represents a class. The *singleton classes* correspond to the components in the block diagram on the next page. The *helper classes* contain procedures that are used by the singleton classes. The *instance classes* contain objects that are instantiated and used by the other classes.

| Name              | FILE                | Туре            | DESCRIPTION                                                            |
|-------------------|---------------------|-----------------|------------------------------------------------------------------------|
| GBA Core          | gba_core.odin       | Singleton Class | Emulating the ARM7TDMI core inside the AGB chip.                       |
| GB Core           | gb_core.odin        | Singleton Class | Emulating the SM83 core inside the AGB chip.                           |
| Bus Controller    | bus_controller.odin | Singleton Class | Emulating the bus control logic inside the AGB chip.                   |
| DMA Controller    | dma_controller.odin | Singleton Class | Emulating the DMA controller inside the AGB chip.                      |
| Memory Controller | memory_controller   | Singleton Class | Emulating the memory controller inside the AGB chip.                   |
| Сри               | cpu.odin            | Helper Class    | Emulating the shared logic between the components inside the AGB chip. |
| Memory            | memory.odin         | Singleton Class | Emulating both the internal and external memory of the gba.            |
| Buttons           | buttons.odin        | Singleton Class | Emulating the buttons of the GBA.                                      |
| Cartridge         | cartridge.odin      | Singleton Class | Emulating a GBA cartridge.                                             |
| Display           | display.odin        | Singleton Class | Emulating the display of the GBA.                                      |
| GBA Isa           | gba_isa.odin        | Helper Class    | Defining the ISA of the GBA core.                                      |
| GB Isa            | gb_isa.odin         | Helper Class    | Defining the ISA of the GB core.                                       |
| PPU               | ppu.odin            | Singleton Class | Emulating the GBA PPU.                                                 |
| Line and Bus      | line_and_bus.odin   | Instance Class  | Emulating the behavior of a line and a bus.                            |
| SIO Controller    | sio_controller.odin | Singleton Class | Emulating the SIO controller.                                          |
| Speakers          | speakers.odin       | Singleton Class | Emulating the speakers.                                                |
| Util              | util.odin           | Helper Class    | General utilities.                                                     |

## 3. Block Diagram



## 4. Emulating the Clock & Cycle

GBANA is phase-accurate. Every phase of every cycle is simulated (one tick simulates one phase). Synchronization of events within the phase need not match the real GBA, but at the end of each phase, the correct phase must be produced.



Main clock frequency: 16 MHz, ie approximately 16E6 cycles per second, or 62.5 ns per cycle. This is plenty time to emulate a single cycle on a modern computer. Each cycle has a low phase and a high phase. Each phase is one emulator tick. Each tick has two parts: a *start* part, where all the signals are updated and their callback functions are called, and an *interior* part, where the components execute their logic based on their internal state and the updated signals.

## 5. Signals

Components communicate by means of two types of interface: lines and buses. A line is just a boolean bus. There are two ways to affect a line/bus: (1) by *putting* data on it, and (2) by *forcing* data on it. Forcing updates the output value immediately. Putting schedules an update to the output value, to occur after a certain number of ticks.

Out of the signals defined in the ARM DDI 0029G,  $\,^{\rm D}$  is the only bidirectional signal so I got rid of it, in favor of  $\,^{\rm DIN}$  and  $\,^{\rm DOUT}$ .

#### Signal classes:

- clock
- address
- request
- response
- control

| Name   | CLASS                             | Component      | Description                                                                                                                                                        |
|--------|-----------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A      | Memory<br>Interface               | Memory         | The 32-bit address bus. The CPU writes an address to this but, for memory access requests.                                                                         |
| ABE    | Bus<br>Controls                   | Bus Controller |                                                                                                                                                                    |
| ABORT  | Memory<br>Management<br>Interface |                | The memory sets this to <i>high</i> to tell the CPU that the memory access request cannot be fulfilled.                                                            |
| ALE    | Bus<br>Controls                   | Bus Controller |                                                                                                                                                                    |
| APE    | Bus<br>Controls                   | Bus Controller |                                                                                                                                                                    |
| BIGEND | Bus<br>Controls                   |                |                                                                                                                                                                    |
| BL     | Memory<br>Interface               | Memory         | Byte latch control. A 4-bit bus where each bit corresponds to one of the bytes in a word. Used to indicate which part of the requested word is to be read/written. |
| BUSDIS | Bus<br>Controls                   |                |                                                                                                                                                                    |
| BUSEN  | Bus<br>Controls                   |                |                                                                                                                                                                    |
| DBE    | Bus<br>Controls                   |                |                                                                                                                                                                    |
| DIN    | Memory<br>Interface               | GBA Core       | Unidirectional input data bus.                                                                                                                                     |

| Name  | CLASS                | Component             | DESCRIPTION                                                                                                                                                                                                                                                                                           |
|-------|----------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOUT  | Memory<br>Interface  | Memory                | Unidirectional output data bus.                                                                                                                                                                                                                                                                       |
| ENIN  | Bus<br>Controls      | <b>Bus Controller</b> |                                                                                                                                                                                                                                                                                                       |
| ENOUT | Bus<br>Controls      | <b>Bus Controller</b> |                                                                                                                                                                                                                                                                                                       |
| FIQ   | Interrupts           | GBA Core              |                                                                                                                                                                                                                                                                                                       |
| ECLK  | Clocks<br>and Timing |                       | MCLK exported from the core, for debugging. Has a small latency. Irrelevant for the emulator.                                                                                                                                                                                                         |
| HIGHZ | Bus<br>Controls      | <b>Bus Controller</b> |                                                                                                                                                                                                                                                                                                       |
| ISYNC | Interrupts           | <b>GBA Core</b>       |                                                                                                                                                                                                                                                                                                       |
| IRQ   | Interrupts           | <b>GBA Core</b>       |                                                                                                                                                                                                                                                                                                       |
| LOCK  | Memory<br>Interface  | Memory                | Locks the memory, giving exclusive access to it to the CPU. This is effectively a mutex.                                                                                                                                                                                                              |
| MAS   | Memory<br>Interface  | Memory                | Memory access size.                                                                                                                                                                                                                                                                                   |
| MCLK  | Clocks<br>and Timing |                       | The main clock. Has two phases: a low phase and a high phase. Procedures can be constrained to any combination of these four: (1) the <i>start</i> of the low phase, (2) the <i>interior</i> of the low phase, (3) the <i>start</i> of the high phase, and (4) the <i>interior</i> of the high phase. |
| M     | Processor<br>Mode    | GBA Core              |                                                                                                                                                                                                                                                                                                       |
| MREQ  | Memory<br>Interface  | Memory                | Set to <i>high</i> to indicate that the next cycle will be used to execute a memory request.                                                                                                                                                                                                          |
| OPC   | Memory<br>Interface  | Memory                | This signal is used to distinguish between next-instruction-fetch and data-read/data-write. Set to <i>high</i> for instruction fetch request, set to <i>low</i> for data read/write requests.                                                                                                         |
| RESET | Bus<br>Controls      |                       | Used to start the processor. Must be held <i>high</i> for at least 2 cycles, with WAIT set to <i>low</i> .                                                                                                                                                                                            |
| RW    | Memory<br>Interface  | Memory                | This signal is used to distinguish between memory read and memory write. Set to <i>high</i> for read requests, set to <i>low</i> for write requests.                                                                                                                                                  |

| NAME  | CLASS                             | COMPONENT | Description                                                                                                                                                                                                                         |
|-------|-----------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEQ   | Memory<br>Interface               | Memory    | Set to <i>high</i> to indicate that the address of the next memory request will be in the same word that was accessed in the previous memory access or the word immediately after it. Sequential reads require fewer memory cycles. |
| TBE   | Bus<br>Controls                   |           |                                                                                                                                                                                                                                     |
| TBIT  | Processor<br>State                | GBA Core  | Set to <i>high</i> for Thumb mode, set to <i>low</i> for ARM mode.                                                                                                                                                                  |
| TRANS | Memory<br>Management<br>Interface |           | This signal is used to enable address translation in the memory management system. Irrelevant for the emulator.                                                                                                                     |
| WAIT  | Clocks<br>and Timing              |           | This signal is used to insert wait cycles. Different memory regions have different access latency, which determines how many wait cycles need to be inserted.                                                                       |

#### 6. Timing

Types of intervals in a timing diagram<sup>5</sup>:

- *Open Unshaded* The line/bus is expected to remain stable throughout this interval.
  - Writing occurs at the *start* and is prohibited in the *interior*.
  - *Reading* is allowed at the *start* (by signals succeding it in the tick order) and in the *interior*.
- *Open Shaded* The line/bus is expected to change at an arbitrary time during this interval.
  - *Writing* is prohibited at the *start* and allowed in the *interior*.
  - Reading is allowed at the *start* and prohibited in the *interior*.
- *Closed* The line/bus is disabled.
  - Writing is prohibited at the *start* and prohibited in the *interior*.
  - *Reading* is prohibited at the *start* and in the *interior*.

In request/response contexts, request data is in displayed in blue, and respone data is displayed in pink.

#### 6.1. Simple Memory Cycle<sup>6</sup>

This is what a general memory cycle looks like:



Cycle (0) is the *pre-cycle*, cycle (1) is the *request cycle*, cycle (2) is the *response cycle*, and cycle (3) is the *post-cycle*. The term *memory cycle* refers to cycle (2).

#### General logic of a memory cycle:

- The CPU must write MREQ and SEQ during the interior of phase 1 of the request cycle.
- The Memory may read MREQ and SEQ during phase 2 of the request cycle and/or at the start of phase 1 of the response cycle.
- The CPU must write A during the interior of phase 2 of the request cycle.
- The Memory may read A during phase 1 of the response cycle and/or at the start of phase 2 of the response cycle.
- The Memory must write D during the interior of phase 2 of the response cycle.
- The CPU may read D at the start of phase 1 of the post cycle.

<sup>&</sup>lt;sup>5</sup>ARM DDI 0029G xix

<sup>&</sup>lt;sup>6</sup>ARM DDI 0029G 3-4

#### 6.2. N-Cycle<sup>7</sup>

This is what a Nonsequential Memory Cycle (N-cycle) looks like:



Cycle (0) is the *pre-cycle*, cycle (1) is the *request cycle*, cycle (2) is the *response cycle*, and cycle (3) is the *post-cycle*. The term *nonsequential memory cycle* refers to cycle (2).

#### Specific logic of an N-Cycle:

- General memory cycle logic.
- The CPU must set MREQ and SEQ to low during the interior of phase 1 of the request cycle.
- The Memory may extend phase 1 of the response cycle by setting the WAIT signal.

#### 6.3. S-Cycle<sup>8</sup>

This is what a Sequential Memory Cycle (S-cycle) looks like:



Cycle (0) is the *pre-cycle*, cycle (1) is the *request cycle*, cycle (2) is the *N-response cycle*, cycle (3) is the 1st *S-response cycle*, cycle (4) is the 2nd *S-response cycle*, etc. The term *sequential memory cycle* refers to cycles (3), (4), etc.

#### Specific logic of an N-Cycle:

<sup>&</sup>lt;sup>7</sup>ARM DDI 0029G 3-5

<sup>&</sup>lt;sup>8</sup>ARM DDI 0029G 3-6

- General memory cycle logic.
- The CPU must set MREQ and SEQ to low during the interior of phase 1 of the request cycle.
- The CPU must set SEQ to high during the interior of phase 1 of the N-response cycle.
- The Memory may extend phase 1 of the response cycle by setting the WAIT signal.

#### 6.4. I-Cycle<sup>9</sup>

This is what an Internal Memory Cycle (I-cycle) looks like:



Cycle (0) is the *pre-cycle*, cycle (1) is the *internal cycle*, and cycle (2) is the *post-cycle*.

#### Specific logic of an N-Cycle:

- The CPU must set MREQ and SEQ to low during the interior of phase 1 of the request cycle.
- D must remain disabled.

#### 6.5. Merged IS-Cycle

This is what a Merged Internal-Sequential Memory Cycle (merged IS-cycle) looks like:



This looks the same as an N-Cycle, except the request cycle is merged with an I-cycle.

#### Specific logic of an N-Cycle:

<sup>&</sup>lt;sup>9</sup>ARM DDI 0029G 3-7

• The CPU may put the address on the bus a cycle earler, to give more time to the Memory to decode it.

## 6.6. Pipelined Addresses



## 6.7. Depipelined Addresses



## 6.8. Bidirectional Bus Cycle



## 6.9. Data Write Bus Cycle



## 6.10. Halfword Bus Cycle



## 6.11. Byte Bus Cycle



#### 6.12. Reset Sequence

The reset sequence should look like this:



## 6.13. General Timing



1. MREQ, SEQ, EXEC, and INSTRVALID may only be updated at the start of or in the interior of phase 1.

**2.** A, RW, MAS, LOCK, M, TBIT, and OPC may only be updated at the start of or in the interior of phase 2.

#### 6.14. Address Bus Enable Control



- ABE can change during phase 1.
- A, RW, LOCK, OPC, and MAS are enabled/disabled immediately when ABE switches to high/low.
- A, RW, LOCK, OPC, and MAS must be stable at the starts of both phases.

#### 6.15. Bidirectional Data Write Cycle



- **1.** The CPU must enable ENOUT during the interior of phase 1.
- 2. The data must remain stable until the end of phase 1 of the post-cycle.

#### 6.16. Bidirectional Data Read Cycle



- **1.** The CPU must disable ENOUT during the interior of phase 1.
- **2.** The data must remain stable until the end of phase 1 of the post-cycle.

#### 6.17. Data Bus Control



- 1. ENIN immediately disables D when it goes low.
- 2. ENOUT doesn't affect D.
- 3. DBE immediately disables ENOUT when it goes low.

#### 6.18. Configuration Pin Timing



- 1. BIGEN may be updated during phase 2.
- 2. ISYNC must be stable at the start of phase 1, it may be written at any other time.

## 6.19. Exception Timing



## 6.20. Synchronous Interrupt Timing



## 6.21. Memory Clock Timing



#### 6.22. Address Latch Enable Control



## 6.23. Address Pipeline Enable Control

