

Autonomous College Permanently Affiliated to VTU, Approved by AICTE & UGC Accredited by NAAC with 'A' Grade, Accredited by NBA

## DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING

## MINI PROJECT

**FINAL REVIEW** 

**PROJECT BY** 

NIKHIL DWIVEDI 1NH17EC729 RITHWIK SHOME 1NH17EC738 **D GOWTHAM** 

1NH16EC021

## 8 BIT BOOTH MULTIPLIER

### **OBJECTIVE**

To design a 8 bit booth multiplier that multiplies two binary numbers.

#### **INTRODUCTION**

- ▶ Booth's multiplication algorithm is a multiplication algorithm that multiplies two binary numbers in two's complement notation. The algorithm was invented by Andrew Donald Booth in 1950 while doing research on crystallography at Birkbeck College in Bloomsbury, London. Booth's algorithm is of interest in the study of computer architecture.
- ► Booth multiplication is a technique that allows for smaller, faster multiplication circuits, by recoding the numbers that are multiplied. It is the standard technique used in chip design, and provides significant improvements over the "long multiplication" technique.

  5

### **REQUIREMENTS**

- XILINIX 12.1
- SPARTAN 6 FPGA



#### LITERATURE SURVEY

### Following publications were used to complete this project.

- ▶ Booth Multiplier: Implementation of Booth's Algorithm using Verilog RTL by Aviral Mittal.
- ► An 8 Bit by 8 Bit Booth Multiplier by Rick Fenster 22597217
- ► Simulation of Booth Multiplier with Verilog-XL November 30, 2011 Robert D'Angelo & Scott Smith Tufts University Electrical and Computer Engineering,

#### **PROCEDURE**

- ▶ Take M as multiplicand.
- ▶ Take Q as multiplier.
- ▶ Consider a 1-bit register Q-1which is initialized to 0.
- ▶ Consider a register A which is initialised to 0.



#### **CONDITION**

- 1. If  $Q_0 Q_{-1}$  are same i.e. 00 or 11 then, perform arithmetic right shift by 1 bit.
- 2. If  $Q_0 Q_{-1} = 10$  then perform

$$A \leftarrow A - M$$

And then perform arithmetic right shift.

3. If  $Q_0 Q_{-1} = 01$  then perform

$$A+A\rightarrow A$$

And then perform arithmetic right shift.

| Qo | Qn-1 | OPERATION PERFORMED |  |  |
|----|------|---------------------|--|--|
| 0  | 0    | Shift               |  |  |
| 0  | 1    | Add M               |  |  |
| 1  | 0    | Subtract M          |  |  |
| 1  | 1    | Shift               |  |  |



#### **FLOW CHART**



#### For example:

Consider two numbers 6 and 2 and we have to perform their multiplication by using Booth's algorithm.

Here 6 is multiplicand (M) and 2 is multiplier (Q).

Now write 6 and 2 in binary form.

$$M = 6 = 0110$$

$$Q = 2 = 0010 (Q_{3,}Q_{2,}Q_{1,}Q_{0})$$

Booth's algorithm calculates the product in n steps where n is the number of bits used to represent the numbers.

| INITIALISE | Α       | В              | $Q_{-1}$ | <u>OPERATIONS</u> |
|------------|---------|----------------|----------|-------------------|
|            |         |                |          |                   |
|            | 0000    | 0 0 1 0        | 0        |                   |
|            | ↑∀∀∀    | המממ           |          |                   |
| Step 1.    | 0 0 0 0 | 0 0 0 1        | 0        | Arithmetic right  |
|            |         |                |          | shift             |
|            |         | ↓              | ↓        |                   |
| Step 2.    | 1010    | 0 0 0 1        | 0        | A←A-M             |
|            | ↑オオオカ   | <i>א</i>       |          | Then shift        |
|            | 1 1 0 1 | 0 0 0 0        | 1        |                   |
| Step 3.    | 0 0 1 1 | 0 0 0 0        | 1        | A←A+M             |
|            | ↑オオオカ   | <i>א</i>       |          | Then shift        |
|            | 0 0 0 1 | 1000           | 0        |                   |
|            | ↑⊼∀∀    | התתת           |          |                   |
| Step 4.    | 0 0 0 0 | 1 1 0 0        | 0        | Arithmetic right  |
|            |         |                |          | shift             |
|            |         | In binary,     |          |                   |
|            |         | 12 = 1100      |          |                   |
|            |         | Hence 3*2 = 12 |          |                   |

3- R → Multiplier 7-> M → Multiplicand

| Α            | a        | 0-1   |           |
|--------------|----------|-------|-----------|
| 1. 00000000  | 00000011 | 0     |           |
| 11111001     | 0000001  | 0 1   | V-W=V+3;W |
| 2 (11111100  | 01000000 | 1     | 11111001  |
| 3. 11111110  | 01000000 | 1 1 0 | 7         |
| 4. (00000010 | 10100000 | 0     |           |
| 5. 00000001  | 01010000 | 0     |           |
| 6. 00000000  | 0101000  | 0     |           |
| П. (00000000 | 01010100 | 0     |           |
| 8. \00000000 | 00101010 | 0     |           |
|              | 21       |       |           |

#### **RESULTS OBTAINED**

#### RTL SCHEMATIC







#### 128\*128



#### <u>APPLICATIONS</u>

- ▶ It is the standard technique used in chip design.
- ▶ It is used in ALU unit of computer to calculate multiplication of signed and unsigned number in binary form. This actually tells that how computer internally calculate signed number multiplication.
- ▶ It is a technique that allows for smaller, faster multiplication circuits.

#### **FUTURE SCOPE**

- ▶ Radix-4 binary multiplier is more faster than radix-2 multiplier but its speed and efficiency can be increased significantly in the future.
- ► The algorithm can be used for both positive and negative integer so it is used very widely as compared to other multipliers.

# THANK YOU

