

# Computer Architecture

# MIPS instruction: Examples and Demonstrations

Dr. Anirban Sengupta, CSE, Prof
Indian Institute of Technology Indore
Web: http://www.anirban-sengupta.com/





### Registers Vs Memory

#### What is spilling registers?

✓ When there are more variables than registers, then compiler tries to keep most frequently used variable in registers

#### Why not keep all variables in memory?

- ✓ Smaller is faster: Registers are faster than memory
- ✓ MIPS arithmetic instructions can read two registers, operate on them, and write one register per instruction
- ✓ MIPS data transfer only read or write one operand per instruction, and no operation



## MIPS Instructions: Examples

$$A[8] = h + A[8];$$

#### MIPS code: lw \$t0, 32(\$s3) A[8] add \$t0, \$s2, \$t0 h + A[8] sw \$t0, 32(\$s3)

- h is associated with register \$s2
- base address for A[i] is in register \$s3



## MIPS Instructions: Examples





# MIPS Branching: Examples

- MIPS processor conditional instructions:
- Branch on not equal
- Branch on equal
- I-type instruction

bne \$t0, \$t1, Label beq \$t0, \$t1, Label

if (i==j) h = i + j;

bne \$s0, \$s1, Label add \$s3, \$s0, \$s1

Label: ....



# MIPS Branching: Examples

#### C-code

```
if (i ! = j)
h = i + j;
else
h = i - j;
```



```
$s4 <= i, $s5 <= j, $s3 <= h
beq $s4, $s5, Lab1
add $s3, $s4, $s5
j Label2
```

Label1: sub \$s3, \$s4, \$s5

Label2: ...

MIPS code



### Loading 32-bits constants into a register



1010101010101010 | 1010101010101011



32-bit value loaded



### Calculate Jump Target Address



- 1. Upper 4-bit (31:28) of current PC+4
- 2. 26-bit of immediate field of jump instruction
- 3. Lower order bits 00

Opcode of Jump instruction: 000010



### Calculating target address of Branch

#### I-type formats for branches

Immediate (target label) = [target address - (PC+4)] / 4

4 \* Immediate + (PC+4) = target address

e.g. \$s1, \$s2, 25

Here '25' is the target label and not target address

So target address is calculated as:

$$TA = (4*25) + (PC+4)$$



### Calculating target address of Jump

#### J-type formats for jump

Immediate (target label) = [target address] / 4

4 \* Immediate = target address

Note: this is not 32-bit address. This only forms the lower 28-bits of the address. To form 32-bit address updated PC must be concatenated with the upper 4-bits.

**e.g.** j 2500 **e.g.** jal 2500

Here '2500' is the target label and not target address.

So target address is calculated as:

TA = (4\*2500) = 10000

Here '2500' is the target label and not target address.

\$ra = PC+4 goto 10000 TA



Exit:

## Example of MIPS code to machine code

**C-code** 

While (save 
$$[i] = = k$$
)  
  $i = i + 1$ ;



#### MIPS code

#### **Assuming:**

- reg \$s6 stores base address of save []
- $i \rightarrow $s3$
- $k \rightarrow \$ s5$

```
L: sll $t1, $s3, 2
      add $t1, $t1, $s6
      lw $t0, 0($t1)
      bne $t0, $s5 Exit
      addi $s3, $s3, 1
      i L
```

```
# temp = reg $t1 = 4 * i
# $t1 = address of save [i]
# temp reg $t0 = save [i]
# goto Exit if save [i] \neq k
# i++
# goto L
```



**Explanation of** each instruction



#### Pseudo MIPS instruction



- blt \$t1, \$t2, L # if (\$t1 < \$t2) go to L</li>
- slt \$at, \$t1, \$t2 bne \$at, \$zero, L

- ble \$t1, \$t2, L # if (\$t1 <= \$t2) go to L

- bge \$t1, \$t2, L # if (\$t1 >= \$t2) go to L
- slt \$at, \$t1, \$t2 beq \$at, \$zero, L



**Pseudo** instruction





instruction

#### Pseudo MIPS instruction

mov \$rt, \$rs

addi \$rt, \$rs, 0

li \$rs, small

addi \$rs, \$0, small

Pseudo li \$rs, big

lui \$rs, upper (big)
ori \$rs, \$rs, lower (big)

la \$rs, big

lui \$rs, upper (big)
ori \$rs, \$rs, lower (big)

lw \$rt, big(\$rs)

lui \$t0, upper (big) ori \$t0, \$t0, lower (big) add \$t0, \$rs, \$t0 lw \$rt, 0(\$t0)

