# 32M-Bit (4Mx8 /2Mx16) CMOS MASK ROM

#### **FEATURES**

- Switchable organization 4,194,304x8(byte mode) 2,097,152x16(word mode)
- Fast access time : 100ns(Max.)Supply voltage : single +5V
- Current consumption
   Operating: 50mA(Max.)
   Standby: 50μA(Max.)
- Fully static operation
- All inputs and outputs TTL compatible
- Three state outputs
- Package
- -. KM23C32000CG: 44-SOP-600

#### **GENERAL DESCRIPTION**

The KM23C32000CG is a fully static mask programmable ROM fabricated using silicon gate CMOS process technology, and is organized either as 4,194,304x8 bit(byte mode) or as 2,097,152x16 bit(word mode) depending on BHE voltage level.(See mode selection table)

This device operates with a 5V single power supply, and all inputs and outputs are TTL compatible.

Because of its asynchronous operation, it requires no external clock assuring extremely easy operation.

It is suitable for use in program memory of microprocessor, and data memory, character generator.

The KM23C32000CG is packaged in a 44-SOP.

# **FUNCTIONAL BLOCK DIAGRAM**



| Pin Name | Pin Function                                    |  |  |  |  |
|----------|-------------------------------------------------|--|--|--|--|
| A0 - A20 | Address Inputs                                  |  |  |  |  |
| Q0 - Q14 | Data Outputs                                    |  |  |  |  |
| Q15 /A-1 | Output 15(Word mode)/<br>LSB Address(Byte mode) |  |  |  |  |
| BHE      | Word/Byte selection                             |  |  |  |  |
| CE       | Chip Enable                                     |  |  |  |  |
| ŌE       | Output Enable                                   |  |  |  |  |
| Vcc      | Power (+5V)                                     |  |  |  |  |
| Vss      | Ground                                          |  |  |  |  |
| N.C      | No Connection                                   |  |  |  |  |

#### PIN CONFIGURATION



KM23C32000CG



### **ABSOLUTE MAXIMUM RATINGS**

| Item                               | Symbol | Rating       | Unit |
|------------------------------------|--------|--------------|------|
| Voltage on Any Pin Relative to Vss | VIN    | -0.3 to +7.0 | V    |
| Temperature Under Bias             | TBIAS  | -10 to +85   | °C   |
| Storage Temperature                | Тѕтс   | -55 to +150  | °C   |

**NOTE**: Permanent device damage may occur if "ABSOLUTE MAXIMUM RATINGS" are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# RECOMMENDED OPERATING CONDITIONS (Voltage reference to Vss, TA=0 to 70°C)

| Item           | Symbol | Min | Тур | Max | Unit |
|----------------|--------|-----|-----|-----|------|
| Supply Voltage | Vcc    | 4.5 | 5.0 | 5.5 | V    |
| Supply Voltage | Vss    | 0   | 0   | 0   | V    |

### **DC CHARACTERISTICS**

| Parameter                      | Symbol | Test Conditions             | Min  | Max     | Unit |
|--------------------------------|--------|-----------------------------|------|---------|------|
| Operating Current              | Icc    | CE=OE=VIL, all outputs open | -    | 50      | mA   |
| Standby Current(TTL)           | ISB1   | СЕ=Vін, all outputs open    | -    | 1       | mA   |
| Standby Current(CMOS)          | ISB2   | CE=Vcc, all outputs open    | -    | 50      | μΑ   |
| Input Leakage Current          | lu     | Vin=0 to Vcc                | -    | 10      | μΑ   |
| Output Leakage Current         | ILO    | Vout=0 to Vcc               | -    | 10      | μΑ   |
| Input High Voltage, All Inputs | VIH    |                             | 2.2  | Vcc+0.3 | V    |
| Input Low Voltage, All Inputs  | VIL    |                             | -0.3 | 0.8     | V    |
| Output High Voltage Level      | Voн    | Іон=-400μА                  | 2.4  | -       | V    |
| Output Low Voltage Level       | Vol    | IoL=2.1mA                   | -    | 0.4     | V    |

NOTE: Minimum DC Voltage(VIL) is -0.3V an input pins. During transitions, this level may undershoot to -2.0V for periods <20ns.

Maximum DC voltage on input pins(VIH) is Vcc+0.3V which, during transitions, may overshoot to Vcc+2.0V for periods <20ns.

### **MODE SELECTION**

| CE | OE | BHE | Q15/A-1 | Mode      | Data                            | Power   |
|----|----|-----|---------|-----------|---------------------------------|---------|
| Н  | X  | Х   | Х       | Standby   | High-Z                          | Standby |
| L  | Н  | Х   | X       | Operating | High-Z                          | Active  |
|    |    | Н   | Output  | Operating | Q0~Q15 : Dout                   | Active  |
| L  | L  | L   | Input   | Operating | Q0~Q7 : Dout<br>Q8~Q14 : High-Z | Active  |

# **CAPACITANCE**(TA=25°C, f=1.0MHz)

| Item               | Symbol | Test Conditions | Min | Max | Unit |
|--------------------|--------|-----------------|-----|-----|------|
| Output Capacitance | Соит   | Vout=0V         | -   | 12  | pF   |
| Input Capacitance  | CIN    | VIN=0V          | -   | 12  | pF   |

NOTE: Capacitance is periodically sampled and not 100% tested.



# AC CHARACTERISTICS(TA=0°C to +70°C, Vcc=5V±10%, unless otherwise noted.)

### **TEST CONDITIONS**

| Item                           | Value                   |
|--------------------------------|-------------------------|
| Input Pulse Levels             | 0.6V to 2.4V            |
| Input Rise and Fall Times      | 10ns                    |
| Input and Output timing Levels | 0.8V and 2.0V           |
| Output Loads                   | 1 TTL Gate and CL=100pF |

#### **READ CYCLE**

| Item                                    | Symbol   | KM23C32000CG-10 |     | KM23C32000CG-12 |     | KM23C32000CG-15 |     | Unit |
|-----------------------------------------|----------|-----------------|-----|-----------------|-----|-----------------|-----|------|
|                                         | Syllibol | Min             | Max | Min             | Max | Min             | Max | Onit |
| Read Cycle Time                         | trc      | 100             |     | 120             |     | 150             |     | ns   |
| Chip Enable Access Time                 | tACE     |                 | 100 |                 | 120 |                 | 150 | ns   |
| Address Access Time                     | taa      |                 | 100 |                 | 120 |                 | 150 | ns   |
| Output Enable Access Time               | toe      |                 | 50  |                 | 60  |                 | 70  | ns   |
| Output or Chip Disable to Output High-Z | tDF      |                 | 20  |                 | 20  |                 | 30  | ns   |
| Output Hold from Address Change         | tон      | 0               |     | 0               |     | 0               |     | ns   |

# **TIMING DIAGRAM**

### **READ**



#### NOTES

- \*1. Byte Mode only. A-1 is Least Significant Bit Address.(BHE = VlL)
- \*2. Word Mode only.(BHE = VIH)
- \*3. tor is defined as the time at which the outputs achieve the open circuit condition and is not referenced to VoH or VoL level.



### **PACKAGE DIMENSIONS**

