## Electronic Circuit Diagrams in GLE

A. S. Budden (abudden@NOSPAMgataki.co.uk)

#### 1 Introduction

This document is intended to provide some basic documentation for the use of electronics.gle for drawing circuit diagrams. It is currently a bit basic, but will hopefully be added to at a later date.

#### 2 Functions

The following is a list of all the functions available, along with their options. The meanings of the various options will (hopefully) become self-explanatory with the examples that follow in the next section.

@connection @resistor\_h rlabel\$ @resistor\_v rlabel\$ @potentiometer\_hb rlabel\$ @potentiometer\_vr rlabel\$ @vresistor\_h rlabel\$ @vresistor\_v rlabel\$ @npn\_bjt bjtlabel\$ @pnp\_bjt bjtlabel\$ @n\_mosfet mlabel\$ @p\_mosfet mlabel\$ @igbt igbtlabel\$ @inductor\_h core ilabel\$ @inductor\_v core ilabel\$ Oxformer core type @xformer\_dblsecondary type location @p\_capacitor polarity

@p\_capacitor\_hl clabel\$ @p\_capacitor\_hr clabel\$ @p\_capacitor\_vt clabel\$ @p\_capacitor\_vb clabel\$ @capacitor\_h clabel\$ @capacitor\_v clabel\$ @vcapacitor\_h clabel\$ @vcapacitor\_v clabel\$ @diode\_hr dlabel\$ @diode\_hl dlabel\$ @diode\_vd dlabel\$ @diode\_vu dlabel\$ @bridge\_rectifier blabel\$ @opamp supply ulabel\$ @ground @supply\_h type @supply\_v type @cell\_h elabel\$ @cell\_v elabel\$ @and @nand @or @nor @xor @xnor @not @buffer

### 3 Symbols

This section gives a list of the various symbols that can be produced with the provided functions. The symbol 's' refers to the start point for drawing and 'e' refers to the end point.



amove 1 1
@connection

amove 1 2
@resistor\_h "R\_1"



amove 2 5
@resistor\_v "R\_1"



amove 1 3
@potentiometer\_hb "R\_1"



amove 2 5
@potentiometer\_vr "R\_1"



amove 1 2
@vresistor\_h "R\_1"



amove 2 5
@vresistor\_v "R\_1"







amove 1 2 @pnp\_bjt "Q\_1"



amove 1 2
@n\_mosfet "Q\_1"





amove 1 2 @igbt "Q\_1"



amove 1 2
@inductor\_h 1 "L\_1"







amove 1 2 @inductor\_h 0 "L\_1"



amove 2 5
@inductor\_v 0 "L\_1"



amove 1 5 @xformer 1 0 "20" "30"



amove 1 5 @xformer 1 1 "20" "30"







amove 1 5 @xformer 0 0 "20" "30"



amove 1 5 @xformer 0 1 "20" "30"



amove 1 5 @xformer 0 2 "20" "30"



amove 1 8
@xformer\_dblsecondary 0 0



amove 1 8
@xformer\_dblsecondary 1 0



amove 1 8
@xformer\_dblsecondary 2 0



amove 1 5
0xformer\_dblsecondary 0 1



amove 1 5
0xformer\_dblsecondary 1 1



amove 1 5
0xformer\_dblsecondary 2 1



amove 1 11
@xformer\_dblsecondary 0 2



amove 1 11
@xformer\_dblsecondary 1 2



amove 1 11
@xformer\_dblsecondary 2 2



amove 1 2
@p\_capacitor\_hl "C\_1"



amove 1 2
@p\_capacitor\_hr "C\_1"



amove 2 5
@p\_capacitor\_vt "C\_1"



amove 2 5
@p\_capacitor\_vb "C\_1"



amove 1 2
@capacitor\_h "C\_1"



amove 2 5 @capacitor\_v "C\_1"



amove 1 2
@vcapacitor\_h "C\_1"



amove 2 5
@vcapacitor\_v "C\_1"



amove 1 2
@diode\_hr "D\_1"



amove 1 2 @diode\_hl "D\_1"



amove 2 5
@diode\_vd "D\_1"



amove 2 5
@diode\_vu "D\_1"



amove 1 4
@bridge\_rectifier "B\_1"



amove 1 4 @opamp 1 "U\_1"



amove 1 4 @opamp 0 "U\_1"



amove 1 2 @ground



amove 1 2 @supply\_h 0



amove 2 5 @supply\_v 0



amove 1 2 @supply\_h 1







amove 1 2 @supply\_h 2



amove 2 5 @supply\_v 2



amove 1 2 @cell\_h "E\_1"



amove 2 5 @cell\_v "E\_1"







amove 1 4 @nand



amove 1 4 @or



amove 1 4 @nor



amove 1 4 0xor



# 4 Examples

This section gives a few examples of real circuits that have been drawn with this package.



```
! Example circuit with electronics.gle
size 20 7.5
include electronics.gle
begin scale 0.5 0.5
    termrad\,=\,0.25
    amove 1 3
    rmove - termrad 0
    circle termrad
    rmove termrad 0
    rline 35 0
    rmove termrad 0
    circle termrad
    amove 1 6
    rmove -termrad 0 circle termrad
    rmove termrad 0
    {\tt rline} \ 1 \ 0
    @resistor_h "R_1"
    @npn_bjt "Q_1"
    rmove\ 2\ -1
    rline 0 -2
    @connection
    rmove 0 4
    rline 0 1
    @connection
    rmove 0 5
    @connection
    rline 0 -1
    @resistor_v "R_2"
    rline 2 0
    @connection\\
    rline 0 2
    @npn_bjt "Q_2"
    rmove 0 -2
    rline 0 -2
    @pnp_bjt "Q_3"
    rmove 2 - 1
    rline 0 -2
    @connection
    rmove 0 4
    rline 0 2
    rmove 0 2
    rline 0 2
    @connection
    rmove 0 -5
    @connection
    @\,capacitor\_h \ "C\_1"
    rmove 0 5
    @connection
    rline 0 -1
    @resistor_v "R_3"
    @connection\\
    rline 1 0
    @connection resistor_v "R_4"
    rline 0 -1
    @connection
    rmove \ 0 \ 5
```

```
@resistor_h "R_5"
    @connection\\
    gsave
    @resistor_h "R_6"
    @connection\\
    rline 1 0
    rmove -1 0
    @capacitor_v "C_3"
    rline 0 -1
    @connection\\
    grestore
    rline 0 3
    @capacitor_h "C_2"
    @connection
    {\tt rline}\ 0\ -1
    {\tt rline} \ 1 \ 0
    gsave
    @opamp 1 "U_1" rmove -1 1
    rline 0 1
    {\tt rline} \ 6 \ 0
    rline 0 -3
    @connection
    @capacitor_h "C_4"
    rline 1 0
    rmove termrad 0
    circle termrad
    rmove -termrad 0
    grestore
    rmove 2 1
    rline 0 2
    @connection
    rmove 0 -6
    rline 0 -4
    @connection\\
    rmove -7 0
    @connection\\
    @ground
    amove 1 13
    rmove -termrad 0
    circle termrad
    rmove\ termrad\ 0
    rline 35 0
rmove termrad 0
    circle termrad
    rmove -termrad 0
end scale
```

19



```
! Three-phase inverter size 13 10
include electronics.gle
begin scale 0.5 0.5
    ! Draw the DC Link
    amove 1 19
rline 24 0
    ! Draw Ground
    amove 1 11
    rline 2 0
    @connection
    @ground
    rline 22 0
    ! Transistors
    for i = 0 to 16 step 8
         for j = 0 to 4 step 4
             amove 2 13
             rmove i j
@igbt ""
             rmove 2 1
             rline 0 1
             rmove 0 -3
             rline 0 -1
             rmove 2 4
             @diode_vu ""
        next j
```

next i

```
! Connection points
    amove\ 4\ 11
    for i = 0 to 16 step 8
         for j = 0 to 8 step 4
              amove 4 11
              rmove i j
               @connection
              rmove \ 2 \ 0
               @connection
         next j
    next i
    ! Machine windings
    amove 12 15
    {\tt rline} \ 4 \ 0
    rline 0 -6
    @inductor_v 0 ""
    @connection\\
    star_x = xpos()
    star_y = ypos()
    begin rotate -30
         @inductor_h 0 ""
    end rotate
    rmove 4*\cos(\operatorname{torad}(30)) -4*\sin(\operatorname{torad}(30))
    end_y = ypos()
aline 24 end_y
    aline 24 15
    rline -4 0
amove star_x star_y
    begin rotate 210
         @inductor_h 0 ""
    end rotate
    rmove -4*\cos(\operatorname{torad}(30)) -4*\sin(\operatorname{torad}(30))
    aline 8 end_y
    aline 8 15
    rline -4 0
end scale
```



! Example of logic gate use: SR Flip-Flop size 19 14

#### include electronics.gle

- ! Radius of end terminals termrad = 0.25
- ! Reset input amove 4 2 rmove -termrad 0 circle termrad rmove -2\*termrad 0 set just RC text RESET rmove 3\*termrad 0 rline 2 0
- ! Set input amove 4 12 rmove -termrad 0 circle termrad rmove -2\*termrad 0 set just RC text SET rmove 3\*termrad 0 rline 2 0
- ! Top NAND Gate @nand rmove 0 -2 rline 0 -2 rmove 0 -2 rline 0 -2 ! Bottom NAND Gate @nand
- ! Interconnections rmove 6-1 rline 10 @connection rline 02 rline -73 rmove 0-2 rline 73 rline 02 @connection rline 02 @connection rline -10 rmove 10
- ! Top Output rline 2 0 rmove termrad 0 circle termrad rmove 2\*termrad 0 set just LC text Q
- ! Bottom Output rmove 0 -8 text !Q rmove -2\*termrad 0 circle termrad rmove -termrad 0 rline -2 0



```
! An H-Bridge
```

! Set the page size size  $21\ 10$ 

! Import the electronics module include electronics.gle

! Draw a grid if the line below is uncommented ! @drawgrid xscale

! Top left of diagram amove 2 9 gsave

! Battery leg rline 0 -2 @cell\_v "E\_1" rline 0 -2

! Ground plane rline 17 0

! Return to top left grestore

! Power to cap leg rline 4 0 
@connection 
rline 0 -2 
@p\_capacitor\_vt "C\_1" 
rline 0 -2 
@connection

! Back to power rail rmove 0 8  $\,$ 

! Power to First Leg rline 5 0 @ connection rline 0 -1 rmove -2 -1 @ n\_mosfet "Q\_1" rmove 2 -1 rline 0 -1

```
@connection
@diode\_vu "D\_1"
@connection
! Back to Power rail
rmove 0 8
! Power to second leg
rline 8 0
@diode_vu "D_2"
@connection\\
rline 0 -1
rmove -2 -1
@n_mosfet "Q_2"
\begin{array}{ccc} \text{rmove} & 2 & -1 \\ \text{rline} & 0 & -1 \end{array}
! Back to right hand side of load
rmove 0 4
! Connections to load
\begin{array}{ccc} {\rm rline} & -2 & 0 \\ {\rm rmove} & -4 & 0 \end{array}
rline -2 0 rmove 2 -1
! Load
box 4 2
rmove \ 2 \ 1
set just CC
text LOAD
```