

### Menu

- Interrupt motivation (polling example)
- Interrupt description
- Interrupt-driven I/O
  - > Interrupt Protocol
  - > Preemptive-Resume Priority Interrupts
  - > Vectored Interrupt
- Resets and Interrupts in XMEGA, 68HC11-12
  - > Resets and Interrupts Priority
  - > Interrupt and Reset Vector Assignments
    - Pseudo-vector assignments
  - > Reset and Interrupt Processing
  - > Interrupt vector and pseudo-vector examples
- XMEGA interrupt details



See readings & examples on web-site:

Textbook (ch 10), doc8331 (sec 12-14),

doc8385 (sec 14), External\_Interrupt.asm

University of Florida, EEL 3744 – File 10

© Drs. Schwartz & Arroyo



### Polling Example

- You used polling in lab 2 when you were tasked to change some outputs based on the value of a specific input
- In the polling method, the  $\mu P$  "polls" an input or the status of a bit (or group of bits)
  - >If the bit(s) have the proper value(s), then an action should be taken
  - >If the bit(s) do not have the proper value(s), then the bit(s) will be polled again, and again, and again, ...

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo



#### Polling Example

#### **Example:**

Read in a 4-bit value from PB7-PB4, when PB2=0; CPU indicates ready status by setting PC2. CPU writes value of PB7-PB4 to PC7-PC4.

- Processor sets PC2 to indicate ready for new data
- Wait for PB<sub>2</sub> to go true, then read the 4-bits at PB<sub>7</sub>-PB<sub>4</sub>
- Copy the read values at PB<sub>7</sub>-PB<sub>4</sub> to at PC<sub>7</sub>-PC<sub>4</sub>
- Processor sets PC<sub>2</sub> to indicate ready for new data



3

## EEL 3744 Interrupt Description

- In the interrupt-driven alternative to polling, a peripheral or an I/O device that is ready for service indicates so by "**interrupting**" the µP
- If the device is allowed to interrupt, then the µP will complete the execution of the current instruction, save the processor status (**the CPU registers, except the SP**) on the stack, and branch to a special location (**interrupt vector address**) to execute a special subroutine (ISR) that will service the interrupting device. For XMEGA\*: PCL, PCM, PCH

  \*Careful! XMEGA\* stores NO status info

For 68HC11/12: PCL, PCH, YL, YH, XL, XH, A, B, and CCR

## EEL 3744 Interrupt Description

- At the completion of the interrupt-service routine, the processor status is restored from the stack by executing a return from interrupt (e.g., RETI [or RTI or IRET]) instruction
  - >This returns control to the program instruction that was originally scheduled to be executed before the interrupt was acknowledged
- The µP then resumes its normal processing



5

## EEL 3744 Interruptdriven I/O

• Processing interrupts

Doty: Fig 6.7-6



University of Florida, EEL 3744 - File 10

7



## Interrupt-driven I/O

• Daisy-chain priority and polling logic



University of Florida, EEL 3744 – File 10

© Drs. Schwartz & Arroyo



## Interrupt-driven I/O

 Generation of a device interrupt vector address



University of Florida, EEL 3744 – File 10

## EEL 3744 Interruptdriven I/O

 Determining interrupting device through software polling

Start Save Will not be needed if the Processor hardware automatically does this. State Clear Device 0 Interrupt Flag Branch to Device 0 No Clear Device 1 Interrupt Flag Device Interrupt Branch to Device 1 Service Routine √No Clear Device n Device n Interrupt Interrupt Flag Branch to Device Service Routine No False Interrupt Return from Service Routine Restore Processor State Enable Interrupts Return

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

## EEL 3744

## Interrupt-driven I/O

- Interrupt service routine flowchart
  - >Vectored interrupts (a)
  - >Software polling (b)



University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo



#### 68HC11

Interrupt Promotion Table

Reset & Interrupt
 Priority
 >HPRIO - Highest
 priority I-Bit
 interrupt using
 (PSELi)

| PSEL[3:0] | Interrupt Source Promoted              |  |  |  |  |  |  |
|-----------|----------------------------------------|--|--|--|--|--|--|
| 0000      | Timer Overflow                         |  |  |  |  |  |  |
| 0001      | Pulse Accumulator Overflow             |  |  |  |  |  |  |
| 0010      | Pulse Accumulator Input Edge           |  |  |  |  |  |  |
| 0011      | SPI Serial Transfer Complete           |  |  |  |  |  |  |
| 0100      | SCI Serial System                      |  |  |  |  |  |  |
| 0101      | Reserved (Default to IRQ)              |  |  |  |  |  |  |
| 0110      | IRQ (External Pin or Parallel I/O)     |  |  |  |  |  |  |
| 0111      | Real-Time Interrupt                    |  |  |  |  |  |  |
| 1000      | Timer Input Capture 1                  |  |  |  |  |  |  |
| 1001      | Timer Input Capture 2                  |  |  |  |  |  |  |
| 1010      | Timer Input Capture 3                  |  |  |  |  |  |  |
| 1011      | Timer Output Compare 1                 |  |  |  |  |  |  |
| 1100      | Timer Output Compare 2                 |  |  |  |  |  |  |
| 1101      | Timer Output Compare 3                 |  |  |  |  |  |  |
| 1110      | Timer Output Compare 4                 |  |  |  |  |  |  |
| 1111      | Timer Input Capture 4/Output Compare 5 |  |  |  |  |  |  |

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

11

## EEL 3744

#### Resets and Interrupts in 68HC11



| EEL 3744                                                                                          | Vec Addr<br>FFD6, D7<br>FFD8, D9<br>FFDA, DB<br>FFDC, DD | Interrupt Source Serial Comm. Interface (SCI) Serial Peripheral Interface (SPI) Pulse Accumulator Input Edge Pulse Accumulator Overflow |    |
|---------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----|
| 68HC11                                                                                            | FFDE, DF<br>FFE0, E1<br>FFE2, E3<br>FFE4, E5             | Timer Overflow Timer Output Compare 5 Timer Output Compare 4 Timer Output Compare 3                                                     |    |
| Interrupt                                                                                         | FFE6, E7<br>FFE8, E9                                     | Timer Output Compare 2 Timer Output Compare 1                                                                                           |    |
| and Reset<br>Vectors                                                                              | FFEA, EA<br>FFEC, ED<br>FFEE, EF                         | Timer Input Capture 3 Timer Input Capture 2 Timer Input Capture 1                                                                       |    |
| Vectors                                                                                           | FFF0, F1<br>FFF2, F3<br>FFF4, F5                         | Real Time Interrupt<br>IRQ<br>XIRQ                                                                                                      |    |
| Bible: Page 3  TD: Table 5-4  University of Florida, EEL 3744 - File 10  © Drs. Schwartz & Arroyo | FFF6, F7<br>FFF8, F9<br>FFFA, FB<br>FFFC, FD<br>FFFE, FF | Software Interrupt (SWI) Illegal Opcode Computer Operating Properly (COP) Clock Monitor RESET                                           | 13 |



#### **68HC11** EVBU

Interrupt Pseudo-Vectors (with **BUFFALO**)

#### BUFFALO memory dump: FFD6: 00 C4 FFD8: 00 C7 00 CA 00 CD 00 D0 FFE0: 00 D3 00 D6 00 D9 00 DC FFE8: 00 DF 00 E2 00 E5 00 E8 FFF0: 00 EB 00 EE 00 F1 00 F4 FFF8: 00 F7 00 FA 00 FD **B6 00**

Reset Pseudo Vector

Vector Addr FFD6, D7 FFE0, E1 FFF0, F1 FFF2, F3 FFFE, FF

\$00F1-\$00F3

\$00F4-\$00F6

\$00F7-\$00F9

Pseudo Vector Interrupt Source \$00C4-\$00C6 Serial Comm. Interface (SCI) \$00C7-\$00C9 Serial Peripheral Interface (SPI) \$00CA-\$00CC Pulse Accumulator Input Edge Pulse Accumulator Overflow \$00CD-\$00CF \$00DO-\$00D2 Timer Overflow \$00D3-\$00D5 Timer Output Compare 5 \$00D6-\$00D8 Timer Output Compare 4 \$00D9-\$00DB Timer Output Compare 3 \$00DC-\$00DE Timer Output Compare 2 Timer Output Compare 1 \$00DF-\$00E1 \$00E2-\$00E4 Timer Input Capture 3 \$00E5-\$00E7 Timer Input Capture 2 \$00E8-\$00EA Timer Input Capture 1 Real Time Interrupt \$00EB-\$00ED \$00EE-\$00F0 **IRQ XIRQ** Software Interrupt (SWI) Illegal Opcode \$00FA-\$00FC Computer Operating Properly (COP) \$00FD-\$00FF Clock Monitor

Interrupt Source Serial Comm. Interface (SCI) Timer Output Compare 5 Real Time Interrupt **IRO** RESET

University of Florida, EEL 3744 – File 10

# EEL 3744 Interrupt Vectors & Interrupt Pseudo-vectors for **68HC11**with BUFFALO





• Make a pseudo-vector (for BUFFALO) for the SCI interrupt service routine:

ORG \$????

JMP SCI\_ISR Pseudo-vector (with BUFFALO): \$000

• Make vector (for no BUFFALO) for the SCI interrupt service routine:

ORG \$???? Vector without BUFFALO: \$FFD6
DC.W IRO\_ISR

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo













## XMEGA: Interrupts

- Interrupts signal a change of state in peripherals (or inputs)
- Peripherals (and pins) can have one or more interrupts, and all are individually enabled and configured
- When an interrupt is enabled and configured, it will generate an interrupt request when the interrupt condition is present
- The programmable multilevel interrupt controller (**PMIC**) controls the handling and prioritizing of interrupt requests
- When an interrupt request is acknowledged by the PMIC, the program counter is set to point to the interrupt vector, and the interrupt handler can be executed
- 3 interrupt levels: low, medium, high
  - > Within each level, the interrupt priority is based on the interrupt vector address Lower the address, the higher the priority
- Non-maskable interrupts (NMI) are available

University of Florida, EEL 3744 – File 10

© Drs. Schwartz & Argonome



Section 12

### XMEGA: Interrupts

- Interrupts have a **global** enable (bit I in status register)
- Each interrupt level (low, medium, high) also has an enable
- When an interrupt is enabled and the interrupt condition is present, the PMIC will receive the interrupt request
  - > Based on the interrupt level and interrupt priority of any ongoing interrupts, the interrupt is either acknowledged or kept pending until it has priority
  - > When the interrupt request is acknowledged, the program counter is updated to point to the interrupt vector
  - > After returning from the interrupt, program execution continues from where it was before the interrupt occurred
- **RETI** (interrupt return) instruction must exist at the end of each interrupt service routine (ISR)

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

23





### XMEGA: Interrupts

- All interrupts have an interrupt associated flag
  - > When the interrupt condition is present, the interrupt flag will be set even if the corresponding interrupt is not enabled
    - This flag can be used for polling, even if the interrupt is not utilized
- For most interrupts in the XMEGA, the interrupt flag is automatically cleared when executing the interrupt vector
  - > Some interrupt flags are **not** cleared when executing the interrupt vector
  - > Some interrupt flags are cleared automatically **when an associated register is accessed** (read or written)
  - > It never hurts to clear a flag, even if you do not need to
- Writing a one to the interrupt flag will clear the flag

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo



## XMEGA: Interrupts Priority

- If an interrupt condition occurs while another, higher priority interrupt is executing or pending, the interrupt flag will be set and remembered until the interrupt with higher priority is complete
  - > If an interrupt condition occurs while the corresponding interrupt is not enabled, the interrupt flag will be set and remembered until the interrupt is enabled or the flag is cleared by software
- Similarly, if one or more interrupt conditions occur while global interrupts are disabled, the corresponding interrupt flag(s) will be set and remembered until global interrupts are enabled
- All pending interrupts are executed according to their order of priority

University of Florida, EEL 3744 - File

25

## EEL 3744

#### I-Bit and SEI/CLI

doc8331: Section 3.14.9

- I Global Interrupt Enable (NOT a mask)
  - >The global interrupt enable bit must be **set** for interrupts to be **enabled** 
    - If the I bit is **cleared**, the interrupts are **disabled**
    - This bit is not cleared by hardware after an interrupt has occurred
    - Instructions can set (SEI) and clear (CLI) this bit
- SEI Set Global Interrupt Enable Flag
  - >Executing this instruction will enable interrupts
- CLI Clear Global Interrupt Enable Flag
  - >Executing this instruction will disable interrupts

University of Florida, EEL 3744 - File 1

# EEL 3744 XMEGA: Non-Maskable doc8331: Section 12 Interrupt (NMI)

- Non-maskable interrupts must be enabled before they can be used
- An NMI will be executed regardless of the setting of the I bit, and it will never change the I bit
- No other interrupts can interrupt a NMI handler
- If more than one NMI is requested at the same time, priority is set according to the interrupt vector address
  - >The lowest address has highest priority

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

27



## XMEGA: Interrupt execution of Instruction



University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo



### XMEGA: Interrupts

- The PMIC status register contains state information to ensure that the PMIC returns to the correct interrupt level after an RETI
  - > Returning from an interrupt will return the PMIC to the state it had before entering the interrupt
- The status register (SREG) is **NOT** saved automatically upon an interrupt request (**unlike** most other processors)
- The RET (subroutine return) instruction can<u>not</u> be used when returning from the interrupt handler routine, as this will **not** return the PMIC to its correct state

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

29



## **XMEGA:** Interrupt Controller Overview

- All interrupts and the reset vector have a separate program vector address in the program memory space
- The lowest address (\$0) in program memory space is the reset vector
- Each interrupt has control bits for enabling & setting interrupt level > This is set in the control registers for each peripheral that can generate interrupts





- The interrupt vector is the sum of the peripheral's **base interrupt address** (see next page) and the offset address for specific interrupts in each peripheral
- Vector interrupt (or vector base) addresses are shown in doc8385, Table 14-1 (on next pages)
  - > The program address is the word address, so the 2 addresses available for each vector is long enough for a JMP and then an address (32-bits) or an RJMP an address (16-bits)
- The complete interrupt vectors can also be found in the include file that we always use in Assembly: *ATxmega128A1Udef.inc* 
  - > Search for "INTERRUPT VECTORS, ABSOLUTE ADDRESSES" in this file to find a list of the interrupt vectors
  - > Excerpts are shown later in this document

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

31

## EEL 3744 doc8385: Table 14-1

### **XMEGA** Reset & Interrupt Vector Locations – Part 1/4

| Program address<br>(base address) | Source           | Interrupt description                             |
|-----------------------------------|------------------|---------------------------------------------------|
| 0x000                             | RESET            |                                                   |
| 0x002                             | OSCF_INT_vect    | Crystal oscillator failure interrupt vector (NMI) |
| 0x004                             | PORTC_INT_base   | Port C interrupt base                             |
| 0x008                             | PORTR_INT_base   | Port R interrupt base                             |
| 0x00C                             | DMA_INT_base     | DMA controller interrupt base                     |
| 0x014                             | RTC_INT_base     | Real time counter interrupt base                  |
| 0x018                             | TWIC_INT_base    | Two-Wire interface on port C interrupt base       |
| 0x01C                             | TCC0_INT_base    | Timer/counter 0 on port C interrupt base          |
| 0x028                             | TCC1_INT_base    | Timer/counter 1 on port C interrupt base          |
| 0x030                             | SPIC_INT_vect    | SPI on port C interrupt vector                    |
| 0x032                             | USARTC0_INT_base | USART 0 on port C interrupt base                  |
| 0x038                             | USARTC1_INT_base | USART 1 on port C interrupt base                  |

University of Florida, EEL 3744 - File 10



## **XMEGA**: Example Interrupt Vectors

• Some example complete interrupt vectors from atxmega128a1udef.inc

txmega128a1udef.inc

```
.equ OSC_OSCF_vect = 2 ; Oscillator Failure Interrupt (NMI)
.equ PORTC_INTO_vect = 4 ; External Interrupt 0
.equ PORTC_INT1_vect = 6 ; External Interrupt 1
.equ PORTR_INTO_vect = 8 ; External Interrupt 0
.equ PORTR_INT1_vect = 10 ; External Interrupt 1
.equ PORTR_INT1_vect = 28 ; Overflow Interrupt 1
.equ TCCO_OVF_vect = 28 ; Overflow Interrupt
.equ TCCO_ERR_vect = 30 ; Error Interrupt
.equ TCCO_CCA_vect = 32 ; Compare or Capture A Interrupt
.equ TCCO_CCB_vect = 34 ; Compare or Capture B Interrupt
.equ TCCO_CCC_vect = 36 ; Compare or Capture C Interrupt
.equ TCCO_CCD_vect = 38 ; Compare or Capture D Interrupt
.equ TCCO_CCD_vect = 38 ; Compare or Capture D Interrupt
```

33

# EEL 3744 **XMEGA**: More Example Interrupt Vectors

• Some example complete interrupt vectors from atxmega128a1udef.inc

atxmega128a1udef.inc

```
.equ USARTC0_RXC_vect = 50; Reception Complete Interrupt
.equ USARTC0_DRE_vect = 52; Data Register Empty Interrupt
.equ USARTC0_TXC_vect = 54; Transmission Complete Interrupt
.equ USARTC1_RXC_vect = 56; Reception Complete Interrupt
.equ USARTC1_DRE_vect = 58; Data Register Empty Interrupt
.equ USARTC1_DRE_vect = 60; Transmission Complete Interrupt
.equ USARTC1_TXC_vect = 60; Transmission Complete Interrupt
.equ ADCB_CH0_vect = 78; Interrupt 0
.equ ADCB_CH1_vect = 80; Interrupt 1
.equ ADCB_CH2_vect = 82; Interrupt 2
.equ ADCB_CH3_vect = 84; Interrupt 3
.equ USB_BUSEVENT_vect = 250; SOF, suspend, resume, reset bus event ...
.equ USB_TRNCOMPL_vect = 252; Transaction complete interrupt
```



## **XMEGA**: Port Interrupt Types

• Several Sensing Modes



- >Synchronous, Full Asynchronous, Limited Asynchronous
- >All have the following
  - Rising Edge
  - Falling Edge
  - Any Edge
  - Low Level

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

35





## **XMEGA**: Interrupt Levels

- The interrupt level is independently selected for each interrupt source
- For any interrupt request, the PMIC also receives the interrupt level for the interrupt

| Interrupt Level<br>Configuration | Group<br>Configuration | Description          |
|----------------------------------|------------------------|----------------------|
| 00                               | Off                    | Interrupt disabled   |
| 01                               | Lo                     | Low-level interrupt  |
| 10                               | Med                    | Mid-level interrupt  |
| 11                               | Hi                     | High-level interrupt |

doc8331: Table 12-1

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo



## **XMEGA**: Interrupt Priority

- Within each interrupt level, all interrupts have a priority system
- When several interrupt requests are pending, the order in which interrupts are acknowledged is decided both by the level and the priority of the interrupt request
- Interrupts can be organized in a static or dynamic (round-robin) priority scheme
- High- and medium-level interrupts and the NMI will always have static priority
- For low-level interrupts, static or dynamic priority scheduling can be selected
- We will **NOT** discuss dynamic (round-robin) priority

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

37



## **XMEGA**: Interrupt Static Priority

- Interrupt vectors (IVEC) are located at fixed addresses
- For static priority, the interrupt vector address decides the priority within one interrupt level, where the lowest interrupt vector address has the highest priority
- Refer to the device datasheet (doc8385, Table 14-1) for the interrupt vector table with the base address for all modules and peripherals with interrupt capability
- Refer to the interrupt vector summary of each module and peripheral in doc8331 for a list of interrupts and their corresponding offset address within the different modules and peripherals
- Refer to the include file, *atxmega128a1udef.inc*, for all the interrupt vectors

© Drs. Schwartz & Arroyo



## **XMEGA**: Interrupt Static Priority

• For static priority, the interrupt vector address decides the priority within one interrupt level, where the lowest interrupt vector address has the highest priority



University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

39



## XMEGA: Interrupt Status Register

- NMIEX: Non-Maskable Interrupt Executing (not normally used)
- > This flag is set if a non-maskable interrupt is executing
  - > The flag will be cleared with RETI
- HILVLEX: High-level Interrupt Executing (not normally used)
  - > This flag is set when a high-level interrupt is executing or when the interrupt handler has been interrupted by an NMI
  - > The flag will be cleared with RETI

#### PMIC\_STATUS

| Bit           | 7     | 6 | 5 | 4 | 3 | 2       | 1        | 0       |        |
|---------------|-------|---|---|---|---|---------|----------|---------|--------|
| +0x00         | NMIEX | - | - | - | - | HILVLEX | MEDLVLEX | LOLVLEX | STATUS |
| Read/Write    | R     | R | R | R | R | R       | R        | R       |        |
| Initial Value | 0     | 0 | 0 | 0 | 0 | 0       | 0        | 0       |        |

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo



## XMEGA: Interrupt Status Register

- MEDLVLEX: Medium-level Interrupt Executing (not normally used)
  - > This flag is set when a medium-level interrupt is executing or when the interrupt handler has been interrupted by an interrupt from higher level or an NMI
  - > The flag will be cleared with an RETI
- LOLVLEX: Low-level Interrupt Executing (not normally used)
  - > This flag is set when a low-level interrupt is executing or when the interrupt handler has been interrupted by an interrupt from higher level or an NMI
  - > The flag will be cleared with an RETI

#### PMIC STATUS

| Bit           | 7     | 6 | 5 | 4 | 3 | 2       | 1        | 0       |        |
|---------------|-------|---|---|---|---|---------|----------|---------|--------|
| +0x00         | NMIEX | - | - | - | - | HILVLEX | MEDLVLEX | LOLVLEX | STATUS |
| Read/Write    | R     | R | R | R | R | R       | R        | R       |        |
| Initial Value | 0     | 0 | 0 | 0 | 0 | 0       | 0        | 0       |        |

University of Florida, EEL 3744 – File 10

© Drs. Schwartz & Arroyo

41



## **XMEGA**: Interrupt Control Register

- RREN: Round-robin Scheduling Enable (not normally used)
  - > When the RREN bit is set, the round-robin scheduling scheme is enabled for low-level interrupts. When this bit is cleared, the priority is static according to interrupt vector address, where the lowest address has the highest priority.
- IVSEL: Interrupt Vector Select (not normally used)
  - > When the IVSEL bit is cleared (zero), the interrupt vectors are placed at the start of the application section in flash. When this bit is set (one), the interrupt vectors are placed in the beginning of the boot section of the flash. Refer to the device datasheet for the absolute address. This bit is protected by the configuration change protection mechanism.

#### PMIC\_CTRL

| Bit           | 7    | 6     | 5 | 4 | 3 | 2       | 1        | 0       |
|---------------|------|-------|---|---|---|---------|----------|---------|
| +0x02         | RREN | IVSEL | - | - | - | HILVLEN | MEDLVLEN | LOLVLEN |
| Read/Write    | R/W  | R/W   | R | R | R | R/W     | R/W      | R/W     |
| Initial Value | 0    | 0     | 0 | 0 | 0 | 0       | 0        | 0       |

© Drs. Schwartz & Arroyo



## **XMEGA**: Interrupt Control Register

#### • HILVLEN: High-level Interrupt Enable

> When this bit is set, all high-level interrupts are enabled. If this bit is cleared, high-level interrupt requests will be ignored.

#### • MEDLVLEN: Medium-level Interrupt Enable

> When this bit is set, all medium-level interrupts are enabled. If this bit is cleared, medium-level interrupt requests will be ignored.

#### • LOLVLEN: Low-level Interrupt Enable

> When this bit is set, all low-level interrupts are enabled. If this bit is cleared, low-level interrupt requests will be ignored.

| <b>PMIC</b> | <b>CTRL</b> |
|-------------|-------------|
| INIT        | CIKL        |

| Bit           | 7    | 6     | 5 | 4 | 3 | 2       | 1        | 0       |
|---------------|------|-------|---|---|---|---------|----------|---------|
| +0x02         | RREN | IVSEL | - | - | - | HILVLEN | MEDLVLEN | LOLVLEN |
| Read/Write    | R/W  | R/W   | R | R | R | R/W     | R/W      | R/W     |
| Initial Value | 0    | 0     | 0 | 0 | 0 | 0       | 0        | 0       |

University of Florida, EEL 3744 – File 10

© Drs. Schwartz & Arroyo

43



## **XMEGA**: Interrupt Priority Register

#### • Bit 7:0 – INTPRI: Interrupt Priority (Not normally needed)

- > When round-robin scheduling is enabled, this register stores the interrupt vector of the last acknowledged low-level interrupt
- > The stored interrupt vector will have the lowest priority the next time one or more low-level interrupts are pending
- > This register is not reinitialized to its initial value if round-robing scheduling is disable
- > If default static priority is needed, the register must be written to zero

#### PMIC INTPRI



University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo



## PINnCTRL - Pin n



## Configuration Register

- Bit 7 SRLEN: Slew Rate Limit Enable (not normally used) > Setting this bit will enable slew rate limiting on pin n
- Bit 6 INVEN: Inverted I/O Enable (for active-low pins) > Setting this bit will enable inverted output and input data on pin n
- Bit 5:3 OPC: Output and Pull Configuration
  - > See doc8331, Table 13-5
    - Totem, Buskeeper, pull-down, pull-up, wired-OR, wired-AND, ...

#### PORTx\_PIN0CTRL

| Bit           | 7     | 6     | 5   | 4        | 3   | 2   | 1        | 0   |          |
|---------------|-------|-------|-----|----------|-----|-----|----------|-----|----------|
|               | SRLEN | INVEN |     | OPC[2:0] |     |     | ISC[2:0] |     | PINnCTRL |
| Read/Write    | R/W   | R/W   | R/W | R/W      | R/W | R/W | R/W      | R/W |          |
| Initial Value | 0     | 0     | 0   | 0        | 0   | 0   | 0        | 0   |          |

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

45

## EEL 3744

## **PINnCTRL** – Pin n

#### doc8331: Section 13.13.15

Configuration Register

• Bit 5:3 – OPC: Output and Pull Configuration

See doc8331, Table 13-5

– Totem, Buskeeper, pull-

down, pull-up, wired-OR, wired-AND, ...

| OPC[2:0] | Description Pull config | Description Pull config |
|----------|-------------------------|-------------------------|
| 000      | Totem-pol               | N/A                     |
| 001      | Totem-pol               | Bus-keeper              |
| 010      | Totem-pol               | Pull-down (on input)    |
| 011      | Totem-pol               | Pull-up (on input)      |
| 100      | Wired-OR                | N/A                     |
| 101      | Wired-AND               | N/A                     |
| 110      | Wired-OR                | Pull-down               |
| 111      | Wired-AND               | Pull-up doc8331:        |

#### PORTx\_PIN0CTRL

|       | Bit           | 7     | 6     | 5   | 4        | 3   | 2   | 1        | 0   |          |
|-------|---------------|-------|-------|-----|----------|-----|-----|----------|-----|----------|
|       |               | SRLEN | INVEN |     | OPC[2:0] |     |     | ISC[2:0] |     | PINnCTRL |
|       | Read/Write    | R/W   | R/W   | R/W | R/W      | R/W | R/W | R/W      | R/W |          |
| nive: | Initial Value | 0     | 0     | 0   | 0        | 0   | 0   | 0        | 0   |          |

46

Table 13-5



## **PINnCTRL** – Pin n Configuration Register



#### • Bit 2:0 – ISC[2:0]: Input/Sense Configuration

- > The sense configuration decides how the pin can trigger port interrupts and events
- > If the input buffer is disabled, the input cannot be read in the IN register

| ISC[2:0] | Group<br>Config | Description |
|----------|-----------------|-------------|
| 000      | Both            | Edges       |
| 001      | Rising          | Edge        |
| 010      | Falling         | Edge        |
| 011      | Level           | Low         |
| 100-110  | Reserved        |             |
| 111      | Disabled        | Disabled    |

PORTx\_PIN0CTRL

| Bit           | 7     | 6     | 5 4 3 2 1 0 Ta |     |     |     |          |     |          |  |
|---------------|-------|-------|----------------|-----|-----|-----|----------|-----|----------|--|
|               | SRLEN | INVEN | OPC[2:0]       |     |     |     | ISC[2:0] |     | PINnCTRL |  |
| Read/Write    | R/W   | R/W   | R/W            | R/W | R/W | R/W | R/W      | R/W |          |  |
| Initial Value | 0     | 0     | 0              | 0   | 0   | 0   | 0        | 0   |          |  |

University of Florida, EEL 3744 – File 10

© Drs. Schwartz & Arroyo

47



Section 13.14.1

## **MPCMask** – Multi-pin Configuration Mask Register

#### • Bit 7:0 – MPCMASK[7:0]: Multi-pin Configuration Mask

- > The MPCMASK register enables configuration of several pins of a port <u>at the same time</u>
  - Writing a one to bit **n** makes pin **n** part of the multi-pin configuration.
  - When one or more bits in the MPCMASK register is set, writing any of the PINnCTRL registers will update only the PINnCTRL registers matching the mask in the MPCMASK register for that port
  - The MPCMASK register is automatically cleared after any PINnCTRL register is written

#### PORTCFG\_MPCMASK



University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

49



#### • INT0MSK[7:0]: Interrupt 0 Mask Register

- >These bits are used to mask which pins can be used as sources for port interrupt **0**
- >If a 1 is written to bit n in PORTx\_INT0MASK, pin n is used as source for port interrupt 0
- >The input sense configuration for each pin is decided by the PINnCTRL registers
- A similar INT1MASK exists PORTX INTOMASK

| Bit           | 7 6 5 4 3 2 1 0 |     |     |     |     |     |     |     |  |  |
|---------------|-----------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| +0x0A         | INTOMSK[7:0]    |     |     |     |     |     |     |     |  |  |
| Read/Write    | R/W             | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Initial Value | 0               | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |



## **INTCTRL** – Interrupt Control register

#### • Bit 3:2/1:0 – INTnLVL[1:0]: Interrupt n Level

>These bits enable port interrupt n (n = 0 or 1) and select the interrupt level as described in "Interrupts and Programmable Multilevel Interrupt Controller"

|          | r rogrammable Multinevel interrupt Controller |                              |     |              |        |            |         |        |         |    |
|----------|-----------------------------------------------|------------------------------|-----|--------------|--------|------------|---------|--------|---------|----|
|          |                                               | errupt Level<br>infiguration |     | Descriptio   | on     | doc8331:   |         |        |         |    |
|          |                                               | 00                           | Int | errupt disa  | bled   | Table 12-1 |         |        |         |    |
|          |                                               | 01                           | Lov | v-level inte | errupt |            |         |        |         |    |
|          |                                               | 10                           | Mic | d-level inte | errupt |            |         |        |         |    |
|          |                                               | 11                           | Hig | h-level inte | errupt |            | PORT    | x_INT  | CTRL    |    |
| Bit      |                                               | 7                            | 6   | 5            | 4      | 3          | 2       | 1      | 0       |    |
| +0x09    | 9                                             | -                            | -   | -            | -      | INT1LV     | /L[1:0] | INT0L\ | /L[1:0] | ]  |
| Read     | /Write                                        | R                            | R   | R            | R      | R/W        | R/W     | R/W    | R/W     | _  |
| Universi |                                               | 0<br>, EEL 3744 – File 10    | 0   | 0            | 0      | 0          | 0       | 0      | 0       | 50 |

51



## **INTFLAGS**: Interrupt

doc8331: Section 13.13.13

## Flags Register

#### • Bit 1:0 – INTnIF: Interrupt n Flag

- >The INTnIF flag is set when a pin change/state matches the pin's input sense configuration, and the pin is set as source for port interrupt n
- >Writing a one to this flag's bit location will clear the flag

#### PORTx\_INTFLAGS

| Bit           | 7 | 6 | 5 | 4 | 3 | 2 | 1      | 0      |          |
|---------------|---|---|---|---|---|---|--------|--------|----------|
| +0x0C         | - | - | - | - | - | - | INT1IF | INTOIF | INTFLAGS |
| Read/Write    | R | R | R | R | R | R | R/W    | R/W    |          |
| Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0      | 0      |          |

University of Florida, EEL 3744 – File 10

© Drs. Schwartz & Arroyo



### External Interrupt Example

- Simulate this example
  - >This program will generate an external interrupt on low level on PORTD\_PIN0
  - > For demonstration, use the following Watch:
    - \*(char\*)PortD\_IN
  - >Use **simulator** (or board) to demonstrate
    - Use F5 (NOT F11, i.e., do NOT single step) and pause, changing the value of PD0 as follows:
      - FIn IO View, use PORTD
        - If PD0 is a 0, should get an interrupt
        - If PD0 is a 1, should NOT get an interrupt



University of Florida, EEL 3744 – File 10

© Drs. Schwartz & Arrosso

External\_Interrupt.asm

## EEL 3744 <u>Must Save</u> the Status Register in an ISR

- In almost all cases, the Status Register <u>MUST</u> be saved at the beginning of an ISR
  - >An ISR should almost always begin with:

;Always (almost) do next 3 lines at the beginning of ISRs

push R16

lds R16, CPU\_SREG

push R16

>If an ISR begins with above, then should end with:

; Always (almost) do next 4 lines at the end of ISRs

pop R16

sts CPU\_SREG, R16

pop R16

reti

University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

53





- Clean inputs can be made with various flip-flops or latches
- Above is a Delay (D) flip-flop used as a Set-Reset (S-R) latch

University of Florida, EEL 3744 – File 10



This circuit has a bouncing problem! The switch must stop bouncing before PB0 is

## IRQ Processing Example



#### • ASSUMPTIONS:

- 1. IRQ is configured to be level sensitive (requires pull-up resistor)
- 2. The counter need only count up to 255 pulses (8-bit counter)
- 3. Solutions online are for the 68HC12



University of Florida, EEL 3744 – File 10 © Drs. Schwartz & Arroyo

EEL 3744

# The End!

University of Florida, EEL 3744 – File 1

© Drs. Schwartz & Arroyo