# Octal 3-State Noninverting Transparent Latch

# **High-Performance Silicon-Gate CMOS**

The MC54/74HC573A is identical in pinout to the LS573. The devices are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

These latches appear transparent to data (i.e., the outputs change asynchronously) when Latch Enable is high. When Latch Enable goes low, data meeting the setup and hold time becomes latched.

The HC573A is identical in function to the HCT373A but has the data inputs on the opposite side of the package from the outputs to facilitate PC board layout.

The HC573A is the noninverting version of the HC563A.

- · Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 218 FETs or 54.5 Equivalent Gates

# **LOGIC DIAGRAM**



| Design Criteria                 | Value  | Units |
|---------------------------------|--------|-------|
| Internal Gate Count*            | 54.5   | ea.   |
| Internal Gate Propagation Delay | 1.5    | ns    |
| Internal Gate Power Dissipation | 5.0    | μW    |
| Speed Power Product             | 0.0075 | рЈ    |

<sup>\*</sup> Equivalent to a two-input NAND gate.

# MC54/74HC573A



# J SUFFIX

CERAMIC PACKAGE CASE 732-03



#### N SUFFIX

PLASTIC PACKAGE CASE 738-03



# **DW SUFFIX**

SOIC PACKAGE CASE 751D-04



### **DT SUFFIX**

TSSOP PACKAGE CASE 948E-02

### ORDERING INFORMATION

MC54HCXXXAJ Ceramic MC74HCXXXAN Plastic MC74HCXXXADW SOIC MC74HCXXXADT TSSOP

## **PIN ASSIGNMENT**

|          |     |    | 1               |
|----------|-----|----|-----------------|
| OUTPUT C | 1 ● | 20 | □ vcc           |
| D0 [     | 2   | 19 | <b>D</b> Q0     |
| D1 [     | 3   | 18 | Q1              |
| D2 [     | 4   | 17 | Q2              |
| D3 [     | 5   | 16 | <b>Q</b> 3      |
| D4 [     | 6   | 15 | Q4              |
| D5 [     | 7   | 14 | ] Q5            |
| D6 [     | 8   | 13 | D Q6            |
| D7 [     | 9   | 12 | ] Q7            |
| GND [    | 10  | 11 | LATCH<br>ENABLE |

# **FUNCTION TABLE**

|                  | Inputs          |   |           |
|------------------|-----------------|---|-----------|
| Output<br>Enable | Latch<br>Enable | D | Ø         |
| L                | Н               | Н | Н         |
| L                | Н               | L | L         |
| L                | L               | Х | No Change |
| Н                | Χ               | Х | Z         |

X = Don't Care Z = High Impedance

## **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                                                | Value                         | Unit |
|------------------|----------------------------------------------------------------------------------------------------------|-------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                                                    | - 0.5 to + 7.0                | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                                     | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                                    | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                                                | ± 20                          | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                                               | ± 35                          | mA   |
| ICC              | DC Supply Current, V <sub>CC</sub> and GND Pins                                                          | ± 75                          | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, Plastic or Ceramic DIP†<br>SOIC Package†<br>TSSOP Package†               | 750<br>500<br>450             | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                                      | - 65 to + 150                 | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP, TSSOP or SOIC Package)<br>(Ceramic DIP) | 260<br>300                    | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$  VCC. Unused inputs must always be tied to an appropriate logic voltage

level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open.

Ceramic DIP: -10 mW/°C from 100° to 125°C

SOIC Package: -7 mW/°C from 65° to 125°C

TSSOP Package: -6.1 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

# RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            |                                                                               |             | Max                | Unit |
|------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|------|
| VCC                                | DC Supply Voltage (Referenced to GND)                |                                                                               |             | 6.0                | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) |                                                                               |             | Vcc                | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Type              | s                                                                             | - 55        | + 125              | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time<br>(Figure 1)               | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|        |                                      |                                                                                                                                       |                          | Guaranteed Limit          |                           |                           |      |
|--------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol | Parameter                            | Test Conditions                                                                                                                       | v <sub>CC</sub>          | – 55 to<br>25°C           | ≤ 85°C                    | ≤ 125°C                   | Unit |
| VIH    | Minimum High-Level Input<br>Voltage  | $V_{out} = 0.1 \text{ V or V}_{CC} - 0.1 \text{ V}$<br>$  l_{out}   \le 20 \mu\text{A}$                                               | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | V    |
| VIL    | Maximum Low–Level Input<br>Voltage   | $V_{out} = 0.1 \text{ V or V}_{CC} - 0.1 \text{ V}$<br>$  l_{out}   \le 20  \mu\text{A}$                                              | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1 8 | 0.5<br>0.9<br>1.35<br>1.8 | ٧    |
| VOH    | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | ٧    |
|        |                                      | $V_{in} = V_{IH} \text{ or } V_{IL} \qquad  I_{out}  \le 2.4 \text{mA} \  I_{out}  \le 6.0 \text{ mA} \  I_{out}  \le 7.8 \text{ mA}$ | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48      | 2.34<br>3.84<br>5.34      | 2.2<br>3.7<br>5.2         |      |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.

<sup>†</sup>Derating — Plastic DIP: -10 mW/°C from 65° to 125°C

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                                                                                                                                     |                   | Guaranteed Limit     |                      |                   |      |
|-----------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|----------------------|-------------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                                                                                     | V <sub>CC</sub>   | – 55 to<br>25°C      | ≤ <b>85</b> °C       | ≤ 125°C           | Unit |
| VOL             | Maximum Low–Level Output<br>Voltage               | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20 \mu\text{A}$                                                                                                                              | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1 | V    |
|                 |                                                   | $\begin{aligned} V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} & &  I_{\text{Out}}  \leq 2.4 \text{mA} \\ &  I_{\text{Out}}  \leq 6.0 \text{ mA} \\ &  I_{\text{Out}}  \leq 7.8 \text{ mA} \end{aligned}$ | 3.0<br>4.5<br>6.0 | 0.26<br>0.26<br>0.26 | 0.33<br>0.33<br>0.33 | 0.4<br>0.4<br>0.4 |      |
| l <sub>in</sub> | Maximum Input Leakage Current                     | $V_{in} = V_{CC}$ or GND                                                                                                                                                                                            | 6.0               | ± 0.1                | ± 1.0                | ± 1.0             | μΑ   |
| loz             | Maximum Three–State Leakage<br>Current            | Output in High-Impedance State Vin = V <sub>IL</sub> or V <sub>IH</sub> V <sub>out</sub> = V <sub>CC</sub> or GND                                                                                                   | 6.0               | - 0.5                | - 5.0                | - 10              | μА   |
| lcc             | Maximum Quiescent Supply<br>Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>II <sub>out</sub> I = 0 μA                                                                                                                                              | 6.0               | 4.0                  | 40                   | 160               | μА   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

# **AC ELECTRICAL CHARACTERISTICS** ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6.0 \text{ ns}$ )

|                                                   |                                                                 |                          | Guaranteed Limit       |                        |                        |      |
|---------------------------------------------------|-----------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------|
| Symbol                                            | Parameter                                                       | V <sub>CC</sub>          | – 55 to<br>25°C        | ≤ 85°C                 | ≤ 125°C                | Unit |
| tPLH,<br><sup>t</sup> PHL                         | Maximum Propagation Delay, Input D to Q (Figures 1 and 5)       | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>100<br>30<br>26 | 190<br>140<br>38<br>33 | 225<br>180<br>45<br>38 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>            | Maximum Propagation Delay, Latch Enable to Q (Figures 2 and 5)  | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>105<br>32<br>27 | 200<br>145<br>40<br>34 | 240<br>190<br>48<br>41 | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub>            | Maximum Propagation Delay, Output Enable to Q (Figures 3 and 6) | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>100<br>30<br>26 | 190<br>125<br>38<br>33 | 225<br>150<br>45<br>38 | ns   |
| <sup>t</sup> PZL <sup>,</sup><br><sup>t</sup> PZH | Maximum Propagation Delay, Output Enable to Q (Figures 3 and 6) | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>100<br>30<br>26 | 190<br>125<br>38<br>33 | 225<br>150<br>45<br>38 | ns   |
| t <sub>TLH</sub> ,<br>tTHL                        | Maximum Output Transition Time, Any Output (Figures 1 and 5)    | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>27<br>12<br>10   | 75<br>32<br>15<br>13   | 90<br>36<br>18<br>15   | ns   |
| C <sub>in</sub>                                   | Maximum Input Capacitance                                       |                          | 10                     | 10                     | 10                     | pF   |
| C <sub>out</sub>                                  | Maximum Three-State Output Capacitance (Output in High-Impedan  | ce State)                | 15                     | 15                     | 15                     | pF   |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

|                 |                                                     | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|-----------------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Enabled Output)* | 23                                      | pF |

<sup>\*</sup> Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ . For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

# MC54/74HC573A

# **TIMING REQUIREMENTS** ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6.0 \text{ ns}$ )

|                                 |                                             |      |                          | Guaranteed Limit         |                           |                          |                           |                          |                           |      |
|---------------------------------|---------------------------------------------|------|--------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|------|
|                                 |                                             |      | VCC                      | – 55 to                  | 25°C                      | ≤ 8                      | 5°C                       | ≤ 12                     | 25°C                      |      |
| Symbol                          | Parameter                                   | Fig. | Volts                    | Min                      | Max                       | Min                      | Max                       | Min                      | Max                       | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Input D to Latch Enable | 4    | 2.0<br>3.0<br>4.5<br>6.0 | 50<br>40<br>10<br>9.0    |                           | 65<br>50<br>13<br>11     |                           | 75<br>60<br>15<br>13     |                           | ns   |
| <sup>t</sup> h                  | Minimum Hold Time, Latch Enable to Input D  | 4    | 2.0<br>3.0<br>4.5<br>6.0 | 5.0<br>5.0<br>5.0<br>5.0 |                           | 5.0<br>5.0<br>5.0<br>5.0 |                           | 5.0<br>5.0<br>5.0<br>5.0 |                           | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Latch Enable           | 2    | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>60<br>15<br>13     |                           | 95<br>80<br>19<br>16     |                           | 110<br>90<br>22<br>19    |                           | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times           | 1    | 2.0<br>3.0<br>4.5<br>6.0 |                          | 1000<br>800<br>500<br>400 |                          | 1000<br>800<br>500<br>400 |                          | 1000<br>800<br>500<br>400 | ns   |

# **SWITCHING WAVEFORMS**





**–** Vон

HIGH IMPEDANCE

90%-

Figure 3.

1.3 V

Q



\* Includes all probe and jig capacitance

Figure 5. Test Circuit



\* Includes all probe and jig capacitance

Figure 6. Test Circuit



Figure 2.



Figure 4.

# **EXPANDED LOGIC DIAGRAM**



# **OUTLINE DIMENSIONS**



- LEADS WITHIN 0.25 (0.010) DIAMETER, TRUE
   POSITION AT SEATING PLANE, AT MAXIMUM
   MATERIAL CONDITION.
- DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 3. DIMENSIONS A AND B INCLUDE MENISCUS.

|     | MILLIN | METERS | INCHES |       |  |
|-----|--------|--------|--------|-------|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |
| Α   | 23.88  | 25.15  | 0.940  | 0.990 |  |
| В   | 6.60   | 7.49   | 0.260  | 0.295 |  |
| O   | 3.81   | 5.08   | 0.150  | 0.200 |  |
| D   | 0.38   | 0.56   | 0.015  | 0.022 |  |
| F   | 1.40   | 1.65   | 0.055  | 0.065 |  |
| G   | 2.54   | BSC    | 0.100  | BSC   |  |
| Η   | 0.51   | 1.27   | 0.020  | 0.050 |  |
| L   | 0.20   | 0.30   | 0.008  | 0.012 |  |
| K   | 3.18   | 4.06   | 0.125  | 0.160 |  |
| Г   | 7.62   | BSC    | 0.300  | BSC   |  |
| М   | 0 °    | 15°    | 0°     | 15°   |  |
| N   | 0.25   | 1.02   | 0.010  | 0.040 |  |



### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEAD WHEN

- FORMED PARALLEL.

  4. DIMENSION B DOES NOT INCLUDE MOLD

|     | INC   | HES   | MILLIMETER |       |  |  |
|-----|-------|-------|------------|-------|--|--|
| DIM | MIN   | MAX   | MIN        | MAX   |  |  |
| Α   | 1.010 | 1.070 | 25.66      | 27.17 |  |  |
| В   | 0.240 | 0.260 | 6.10       | 6.60  |  |  |
| C   | 0.150 | 0.180 | 3.81       | 4.57  |  |  |
| D   | 0.015 | 0.022 | 0.39       | 0.55  |  |  |
| Е   | 0.050 | BSC   | 1.27       | BSC   |  |  |
| F   | 0.050 | 0.070 | 1.27       | 1.77  |  |  |
| G   | 0.100 | BSC   | 2.54       | BSC   |  |  |
| J   | 0.008 | 0.015 | 0.21       | 0.38  |  |  |
| K   | 0.110 | 0.140 | 2.80       | 3.55  |  |  |
| L   | 0.300 | BSC   | 7.62       | BSC   |  |  |
| M   | 0°    | 15°   | 0°         | 15°   |  |  |
| И   | 0.020 | 0.040 | 0.51       | 1.01  |  |  |



- OTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.150

- (0.006) PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       | INCHES    |       |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 12.65       | 12.95 | 0.499     | 0.510 |
| В   | 7.40        | 7.60  | 0.292     | 0.299 |
| С   | 2.35        | 2.65  | 0.093     | 0.104 |
| D   | 0.35        | 0.49  | 0.014     | 0.019 |
| F   | 0.50        | 0.90  | 0.020     | 0.035 |
| G   | 1.27 BSC    |       | 0.050 BSC |       |
| J   | 0.25        | 0.32  | 0.010     | 0.012 |
| K   | 0.10        | 0.25  | 0.004     | 0.009 |
| М   | 0 °         | 7 °   | 0 °       | 7°    |
| Р   | 10.05       | 10.55 | 0.395     | 0.415 |
| R   | 0.25        | 0.75  | 0.010     | 0.029 |

## **OUTLINE DIMENSIONS**



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

### How to reach us:

**USA/EUROPE/Locations Not Listed**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 or 602–303–5454

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–81–3521–8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



