# 5th AI Edge Contest

Ninnart Fuengfusin (ninfueng)

March 24, 2022

#### **Contest Overview**

**Tasks:** Object Tracking



**Object Tracking** ≈ Object Detection + Tracking.



**Requirements:** One of operations must done in RISCV (or control by RISCV)

### Implementation Overview



# Yolov4-tiny

- Utilized yolov4-tiny from AlexeyAB DarkNet<sup>[1]</sup>.
- Input image size: 512x512.
- Make yolov4-tiny operate-able with Vitis AI.
  - New route (split and route) in yolo4-tiny -> route (same as identify function?).



#### Anchor box optimization:

- Original anchors =
  - [10,14], [23,27], [37,58], [81,82], [135,169], [344,319]
- Optimized anchors =
  - [5, 14], [9, 30], [27, 29], [16, 64], [49, 68], [100,117]



- Quantization and compile with Vitis AI Tensorflow V1 1.4 flow.
- Control: DPU-PYNQ.

#### SORT

- Consists: Hungarian Algorithm and Kalman Filter
- **Hungarian Algorithm:** checks objects from the current frame are the same with the objects from previous frames or not.
- Use Hungarian Algorithm with RISCV.
  - Using Hungarian algorithm with RISCV. Why?
    - Small size of input matrix.
    - Possible to convert to integer only operations.
      - $cost_{new} = round(1 cost) \times 1000$
      - Convert input cost matrix to **integer** and inverse the optimization direction (**min -> max**).
  - Using C implementation<sup>[2]</sup>.
    - Minimum implementation of Hungarian algorithm (No standard libraries.)
    - Modify to access inputs from RISCV DMEM and produce outputs to RISCV DMEM.
    - All integer type.

#### RISCV Core

- Almost same to SIGNATE RISCV core.
  - Based on VexRiscy. Built with Xilinx Vivado 2020.2.
  - **RV32IM** (32-bit supports integer operations and multiplication).
  - Increase IMEM (instruction memory) and DMEM (data memory) size. (To able to input more instructions.)
- Hungarian C code -> assembly code, load assembly code to IMEM.
- Provides and produces inputs and outputs with DMEM.
- Address of RISCV memory: [A0000000, A007FFFF].



#### Limitations

- One of Limitations: FPGA environment differs from PC environment.
- FPGA valid address: [A0000000, A007FFFF].
- Allocate 32-bit into the stack pointer (addi sp, sp, -4)



From: https://www.cs.cornell.edu/courses/cs3410/2019sp/riscv/interpreter/

- Solve: Insert lui (load upper immediate) sp, sp, A0030 to initialize the stack pointer.
- Another Limitation: somehow this RISCV Hungarian assembly code operates only with 2x2 cost matrix.
- Cannot solve in time: using RISCV only inputs 2x2 cost matrix, otherwise using ARM.

#### Results

• **Test video:** 74 videos with size of 1216, 1936.

• **Total:** 11,100 frames (each of test video: 150 frames).

• **Total runtime:** 31 minutes 38 seconds

• Frames per second: 5.85, MOTA: 0.2579

| 2 | ninfueng | <b>⊛</b> | 0.2579209 | 0.2579209 | 6 | 2022-03-02 20:18:05 |
|---|----------|----------|-----------|-----------|---|---------------------|
|---|----------|----------|-----------|-----------|---|---------------------|

- With a limitation from RISCV assembly, use RISCV to process only 123 frames (with 2x2 cost matrix).
- Did not see the difference in term of MOTA from with or without RISC-V Hungarian algorithm.

# Thank you for your attentions

Any questions or comments?