## Computer Architecture Lab (CS 341)

# Assignment 9: Cache Simulator

Lab Assignment 5

Bhaskar Gupta - 180050022 Niraj Mahajan - 180050069 Shivam Goel - 180050098 Tathagat Verma - 180050111

## 1. Variation in Associativity

Variation in a



|     | Variation in Associativity, b = 64B, c = 4KB, n = 100 |                  |                 |               |                  |                  |               |  |  |
|-----|-------------------------------------------------------|------------------|-----------------|---------------|------------------|------------------|---------------|--|--|
| Opt | а                                                     | Total<br>Fetches | Total<br>Misses | Miss Rate     | Compulso ry miss | Conflict<br>miss | Capacity miss |  |  |
| No  | 1                                                     | 4030000          | 993685          | 0.2465719603  | 3751             | 28649            | 961285        |  |  |
| No  | 2                                                     | 4030000          | 1108133         | 0.2749709677  | 3751             | 3956             | 1100426       |  |  |
| No  | 4                                                     | 4030000          | 1134950         | 0.2816253102  | 3751             | 0                | 1131199       |  |  |
| No  | 8                                                     | 4030000          | 1134950         | 0.2816253102  | 3751             | 0                | 1131199       |  |  |
| No  | 16                                                    | 4030000          | 1134950         | 0.2816253102  | 3751             | 0                | 1131199       |  |  |
| No  | 32                                                    | 4030000          | 1134950         | 0.2816253102  | 3751             | 0                | 1131199       |  |  |
| Yes | 1                                                     | 4030000          | 212137          | 0.05263945409 | 3751             | 80785            | 127601        |  |  |
| Yes | 2                                                     | 4030000          | 140869          | 0.03495508685 | 3751             | 9517             | 127601        |  |  |
| Yes | 4                                                     | 4030000          | 131352          | 0.03259354839 | 3751             | 0                | 127601        |  |  |
| Yes | 8                                                     | 4030000          | 131352          | 0.03259354839 | 3751             | 0                | 127601        |  |  |
| Yes | 16                                                    | 4030000          | 131352          | 0.03259354839 | 3751             | 0                | 127601        |  |  |
| Yes | 32                                                    | 4030000          | 131352          | 0.03259354839 | 3751             | 0                | 127601        |  |  |

(Note: The 'Yes' marked rows in column 1 refer to the optimised code, while the 'No' marked rows refer to the unoptimised ones.)

As the associativity increases, the miss rate will decrease, but this decrement is not significant for larger block sizes. This is significant in the plots as the miss rate quickly plateaus down. Increasing the associativity implies increasing the number of rows/lines in the cache to which lines in the memory can be mapped to. This additional flexibility in storing memory lines in the cache (and also while evicting them) leads to a decrement in the miss rate. The data in the table above is for block size = 64B, and cache size = 4KB. The tables for the other three cases (as shown in the plot also follow a similar trend, hence not included in the report to avoid unnecessary cluttering). As we can see, the conflict misses gradually decrease as the associativity increases. This is because an increase in associativity reduces the restrictions on the cache to store the memory blocks in specific cache lines, and when we increase the associativity beyond a certain limit, the cache resembles a FA cache, and the conflict misses are reduced to 0.

## 2. Variation in Block Size

Variation in b



|     | Variation in Block size, a = 2, c = 8, n = 100 |                  |                 |              |                  |               |                  |  |  |  |
|-----|------------------------------------------------|------------------|-----------------|--------------|------------------|---------------|------------------|--|--|--|
| Opt | b                                              | Total<br>Fetches | Total<br>Misses | Miss Rate    | Compulsor y miss | Conflict miss | Capacity<br>miss |  |  |  |
| No  | 1                                              | 16120000         | 4199968         | 0.2605439206 | 120000           | 172           | 4079796          |  |  |  |
| No  | 2                                              | 8060000          | 2099984         | 0.2605439206 | 60000            | 86            | 2039898          |  |  |  |
| No  | 4                                              | 4030000          | 1049992         | 0.2605439206 | 30000            | 43            | 1019949          |  |  |  |
| No  | 8                                              | 4030000          | 1049992         | 0.2605439206 | 30000            | 2             | 1019990          |  |  |  |

|     |     | 1        | 1       |               | 1      | 1      | 1       |
|-----|-----|----------|---------|---------------|--------|--------|---------|
| No  | 16  | 4030000  | 524996  | 0.1302719603  | 15000  | 1      | 509995  |
| No  | 32  | 4030000  | 272982  | 0.06773746898 | 7500   | 10484  | 254998  |
| No  | 64  | 4030000  | 356511  | 0.08846426799 | 3751   | 225110 | 127650  |
| No  | 128 | 4030000  | 959366  | 0.2380560794  | 1876   | 0      | 957490  |
| No  | 256 | 4030000  | 1041146 | 0.2583488834  | 938    | 0      | 1040208 |
| Yes | 1   | 16120000 | 4200000 | 0.2605459057  | 120000 | 0      | 4080000 |
| Yes | 2   | 8060000  | 2100000 | 0.2605459057  | 60000  | 0      | 2040000 |
| Yes | 4   | 4030000  | 1050000 | 0.2605459057  | 30000  | 0      | 1020000 |
| Yes | 8   | 4030000  | 1050000 | 0.2605459057  | 30000  | 0      | 1020000 |
| Yes | 16  | 4030000  | 525000  | 0.1302729529  | 15000  | 0      | 510000  |
| Yes | 32  | 4030000  | 262500  | 0.06513647643 | 7500   | 0      | 255000  |
| Yes | 64  | 4030000  | 131352  | 0.03259354839 | 3751   | 0      | 127601  |
| Yes | 128 | 4030000  | 65727   | 0.01630942928 | 1876   | 0      | 63851   |
| Yes | 256 | 4030000  | 32864   | 0.00815483871 | 938    | 0      | 31926   |
|     |     |          |         |               |        |        |         |

(Note: The 'Yes' marked rows in column 1 refer to the optimised code, while the 'No' marked rows refer to the unoptimised ones.)

Increasing the block size to an extent decreases the miss rate as this exploits the spatial locality of the data.

Increasing the block size beyond a certain limit leads to unnecessary data being loaded in the cache, or cache pollution as mentioned in the slides. This is evident by the sudden and steep rise in the miss rates of the unoptimised code for matrix multiplication, where the memory(or cache) accesses are in an irregular order. But in the optimised case, since we are accessing the cache in a row-wise manner, there is no cache pollution, and hence the miss rate decreases. But, of course, we must prefer not to increase the block size to this extent as one cannot assume the program to always be able to be rewritten in a way that allows sequential access to the cache. There is also an increase in the number of conflict misses (obviously in case of the unoptimised code, since the optimised has row-wise access), as having larger block sizes implies more blocks in memory being mapped to the same lin in the cache. The tables for the other three cases (as shown in the plot also follow a similar trend, hence not included in the report to avoid unnecessary cluttering).

## 3. Variation in Cache Size

Variation in c



|     | Variation in Cache size, a = 2, b = 32, n = 100 |                  |                 |              |                  |                  |                  |  |  |
|-----|-------------------------------------------------|------------------|-----------------|--------------|------------------|------------------|------------------|--|--|
| Opt | С                                               | Total<br>Fetches | Total<br>Misses | Miss Rate    | Compulso ry miss | Conflict<br>miss | Capacity<br>miss |  |  |
| No  | 1                                               | 4030000          | 1266804         | 0.3143434243 | 7500             | 6804             | 1252500          |  |  |
| No  | 2                                               | 4030000          | 1261820         | 0.3131066998 | 7500             | 1820             | 1252500          |  |  |
| No  | 4                                               | 4030000          | 613724          | 0.1522888337 | 7500             | 351224           | 255000           |  |  |

| No  | 8   | 4030000 | 272982 | 0.06773746898  | 7500 | 10484 | 254998 |
|-----|-----|---------|--------|----------------|------|-------|--------|
| No  | 16  | 4030000 | 267708 | 0.06642878412  | 7500 | 5240  | 254968 |
| No  | 32  | 4030000 | 264910 | 0.06573449132  | 7500 | 2623  | 254787 |
| No  | 64  | 4030000 | 158328 | 0.03928734491  | 7500 | 1279  | 149549 |
| No  | 128 | 4030000 | 16795  | 0.004167493797 | 7500 | 2899  | 6396   |
| No  | 256 | 4030000 | 7500   | 0.001861042184 | 7500 | 0     | 0      |
| Yes | 1   | 4030000 | 491759 | 0.1220245658   | 7500 | 9720  | 474539 |
| Yes | 2   | 4030000 | 273265 | 0.06780769231  | 7500 | 10765 | 255000 |
| Yes | 4   | 4030000 | 267842 | 0.06646203474  | 7500 | 5342  | 255000 |
| Yes | 8   | 4030000 | 262500 | 0.06513647643  | 7500 | 0     | 255000 |
| Yes | 16  | 4030000 | 262500 | 0.06513647643  | 7500 | 0     | 255000 |
| Yes | 32  | 4030000 | 262500 | 0.06513647643  | 7500 | 0     | 255000 |
| Yes | 64  | 4030000 | 158126 | 0.03923722084  | 7500 | 0     | 150626 |
| Yes | 128 | 4030000 | 16843  | 0.004179404467 | 7500 | 2722  | 6621   |
| Yes | 256 | 4030000 | 7500   | 0.001861042184 | 7500 | 0     | 0      |

Increasing the cache size keeping a,b constant will simply increase the number of lines in the cache. Hence the miss rate has to be non increasing for an increase in the cache size. Furthermore, after a certain limit, the entire memory gets mapped to the cache, and hence all the misses that occur are compulsory/cold misses. The tables for the other three cases (as shown in the plot also follow a similar trend, hence not included in the report to avoid unnecessary cluttering).

(Note: The 'Yes' marked rows in column 1 refer to the optimised code, while the 'No' marked rows refer to the unoptimised ones.)

## 4. Variation in Matrix Size

Variation in n



|     | Variation in Matrix size, a = 2, b = 32B, c = 8KB |                  |                 |               |                  |               |                  |  |  |  |
|-----|---------------------------------------------------|------------------|-----------------|---------------|------------------|---------------|------------------|--|--|--|
| Opt | m                                                 | Total<br>Fetches | Total<br>Misses | Miss Rate     | Compulso ry miss | Conflict miss | Capacity<br>miss |  |  |  |
| No  | 4                                                 | 304              | 12              | 0.03947368421 | 12               | 0             | 0                |  |  |  |
| No  | 8                                                 | 2240             | 48              | 0.02142857143 | 48               | 0             | 0                |  |  |  |
| No  | 16                                                | 17152            | 192             | 0.01119402985 | 192              | 0             | 0                |  |  |  |

| No  | 32  | 134144  | 7822    | 0.05831047233 | 768   | 5414    | 1640   |
|-----|-----|---------|---------|---------------|-------|---------|--------|
| No  | 64  | 1060864 | 285000  | 0.2686489503  | 3072  | 214350  | 67578  |
| No  | 128 | 8437760 | 2203392 | 0.2611347087  | 12288 | 1658625 | 532479 |
| Yes | 4   | 304     | 12      | 0.03947368421 | 12    | 0       | 0      |
| Yes | 8   | 2240    | 48      | 0.02142857143 | 48    | 0       | 0      |
| Yes | 16  | 17152   | 192     | 0.01119402985 | 192   | 0       | 0      |
| Yes | 32  | 134144  | 5421    | 0.04041179628 | 768   | 3020    | 1633   |
| Yes | 64  | 1060864 | 85616   | 0.08070402992 | 3072  | 14960   | 67584  |
| Yes | 128 | 4030000 | 262500  | 0.06513647643 | 7500  | 0       | 255000 |

(Note: The 'Yes' marked rows in column 1 refer to the optimised code, while the 'No' marked rows refer to the unoptimised ones.)

It makes sense for the miss rate to increase as the matrix dimension increases. This is because the number of operations to be performed in an  $A_{mn}^*B_{np}$  operation are O(mnp), which is  $O(n^3)$  in our case. But again there is a visible difference in the optimised and the unoptimised case because of the cache access order as mentioned in the previous section. The tables for the other three cases (as shown in the plot also follow a similar trend, hence not included in the report to avoid unnecessary cluttering).