## **Computer Architecture Theory + Lab** (CS 305/341)

**Assignment 2: Basics of ISA** Due Date: 08/09/20 (Theory Assignment 1)

**Total: 100** 

-5% of total score for incorrect submission format

- 1. [20 marks] In the layered diagram of a computer system why does
  - (a) The OS appear above the Architecture layer Solution:
    - i. The ISA is the interface between the software and the hardware and so all the layers of software sit above it. Of all software running on a processor, the OS, being systemlevel software, is closest to the ISA and the hardware. It deals with such abstractions as process, thread, locks and virtual memory.
    - ii. The ISA is primarily concerned with instruction set design and the specification of the semantics of each instruction. It supports various OS abstractions for example, it provides instructions (such as atomic operations used to implement locks/semaphores) and lower-level constructs (the PC and registers which comprise the partial state of a process/thread). In addition, the ISA (together with the microarchitecture) actively cooperate with the OS in the implementation of functions such as memory management, high-speed address translation (through TLBs) and in the protection of user address spaces.

## Grading Scheme:

10 marks for fully correct solution.

Breakup: 5 marks for each of the above points.

Partial marks have been alloted depending on the concepts mentioned.

- (b) The Microarchitecture appear below the Architecture (ISA) ? Solution:
  - i. In layered designs, it is often the case that a particular layer implements the layer above it. Since the microarchitecture implements the architecture, it is placed just below the ISA layer.
  - ii. It is concerned with the different steps (stages) in the processing of instructions. It aims to streamline instruction execution and achieve high instruction throughput by pipelining and scale the memory wall through intricate design of cache memories.

## **Grading Scheme:**

10 marks for fully correct solution.

Breakup: 5 marks for each of the above points.

Partial marks have been alloted depending on the concepts mentioned.

2. [60 marks] In the table below, you need to fill in the column labelled "Code Density" (expressed in bytes). Assume that each machine (except for the stack machine) has 16 registers, that the width of the opcode field is 6 bits and that a memory address is 32 bits. Assume, for simplicity, that the only available addressing mode available on all machines is the direct mode. You are only expected to enter values in the "Code Density" column - no explanation is required."

| No | Architectural<br>Style | No.<br>Operands<br>in ALU<br>instr | Max. No.<br>Memory<br>operands<br>in ALU<br>instr | # instructio ns to compute x = ab+cde | Code<br>densit<br>y | Example         |
|----|------------------------|------------------------------------|---------------------------------------------------|---------------------------------------|---------------------|-----------------|
| 1  | Stack                  | 0                                  | 0                                                 | 10                                    | 31.5                | _               |
| 2  | Accumulator-<br>based  | 1                                  | 1                                                 | 8                                     | 31.5                | Intel 8085      |
| 3  | Register-<br>Memory    | 2                                  | 1                                                 | 7                                     | 33.25               | X86, IBM<br>360 |
| 4  | Register-<br>Memory    | 3                                  | 1                                                 | 7                                     | 35.25               | -               |
| 5  | Memory-<br>Memory      | 3                                  | 3                                                 | 4                                     | 51.0                | VAX             |
| 6  | Memory-<br>Memory      | 2                                  | 2                                                 | 6/<br>7                               | 52.5/<br>61.25      | VAX             |
| 7  | Register-<br>register  | 3                                  | 0                                                 | 10                                    | 40.5                | MIPS, ARM       |

## **Grading Scheme:**

| Case | Correct number of bytes  | Correct number of bits | Other cases |
|------|--------------------------|------------------------|-------------|
| No   | (full for upper rounded, | (instead of bytes)     |             |
|      | -2 for lower rounded)    |                        |             |
| 1    | 8                        | 4                      | 0           |
| 2    | 8                        | 4                      | 0           |
| 3    | 10                       | 5                      | 0           |
| 4    | 8                        | 4                      | 0           |
| 5    | 8                        | 4                      | 0           |
| 6    | 10 (for 52.5)/           | 5/                     | 0           |
|      | 8 (for 61.25)            | 4                      |             |
| 7    | 8                        | 4                      | 0           |

3. [20 marks] In the program for the register-register architecture, we used 8 general purpose registers (GPRs). Rewrite the program assuming we had only 4 available GPRs. How many instructions would the program have?

Solution:

LD R1, A

LD R2, B

MUL R1, R1, R2

LD R2, C

LD R3, D

MUL R2, R2, R3

LD R3, E

MUL R2, R2, R3

ADD R1, R1, R2

ST R1, X

10 instructions.

Grading Scheme:

20 marks for fully correct solution.

Breakup:

5 marks for mentioning correct number of instructions.

15 marks for fully correct program.

For each incorrect instruction in the program, 1.5 mark has been deducted (partial marks are allotted considering error propagation).