# Electronika 13.0 Solutions

1

## Question

You have been recruited by a company that manufactures CPUs. The task of developing a prototype ALU for an upcoming CPU is given to you. The CPU is meant to work with signed (2's complement) 8-bit numbers. An ALU has several control signals that select what operation is to be performed. The design specifications are as follows:

| Name | Type            | Size          | Description                                                |  |  |
|------|-----------------|---------------|------------------------------------------------------------|--|--|
|      | PRIMARY INPUTS  |               |                                                            |  |  |
| X    | Input           | 8-bit, signed | Operand 1                                                  |  |  |
| у    | Input           | 8-bit, signed | Operand 2                                                  |  |  |
|      | PRIMARY OUTPUT  |               |                                                            |  |  |
| out  | Input           | 8-bit, signed | Final result after computation                             |  |  |
|      | CONTROL SIGNALS |               |                                                            |  |  |
| nx   | Input           | 1-bit         | If set, perform 2's complement of the operand 'x'          |  |  |
| ny   | Input           | 1-bit         | If set, perform 2's complement of the operand 'y'          |  |  |
| f    | Input           | 1-bit         | If set, perform 'x + y' (addition), else perform 'x AND y' |  |  |
|      | FLAGS           |               |                                                            |  |  |
| zr   | Output          | 1-bit         | If 'out' is zero, set to '1', else set to '0'              |  |  |
| ng   | Output          | 1-bit         | If 'out' is negative, set to '1', else set to '0'          |  |  |

The ALU must be able to produce the following outputs making use of the different control signals:

- x + y
- x y
- y x
- x AND y

Also, provide a truth table for the control signals and the output they produce.

### Answer

You can find the simulation here

Control signal table:

| nx | ny | f | out     |
|----|----|---|---------|
| 0  | 0  | 1 | x + y   |
| 0  | 1  | 1 | x - y   |
| 1  | 0  | 1 | y - x   |
| 0  | 0  | 0 | x AND y |



Figure 1: Electronika ALU

 $\mathbf{2}$ 

# Question

For the given circuit, what will be the state of each flip-flop after 4 clock cycles(enter 4 bit binary answer)?



Figure 2: Linear Feedback Shift Register (LFSR)

### Answer

0101

You can find the simulation here

## Question

What is the parity bit for the word 1101010100001011?

#### Answer

0

## 4

## Question

You are trying to reverse engineer a logic board. You see that a couple of lines that you are probing give the following output on an oscilloscope. Decipher what protocol is being used and what message is being sent.



Figure 3: I2C probe

### Answer

I2C protocol, 00101001

 ${}^{{}^{\prime}} X{}^{{}^{\prime}}$  is the SCL line and  ${}^{{}^{\prime}} Y{}^{{}^{\prime}}$  is the SDA line

## **5**

## Question

Represent the given 8-bit numbers in the Big-Endian format, given a word-length of 4 bits: 11010111, 00101101 (answer must be comma-separated values of each row)

#### Answer

1101, 0111, 0010, 1101

In memory, it would look like this:

| Address 0 | 1101 |
|-----------|------|
| Address 1 | 0111 |
| Address 2 | 0010 |
| Address 3 | 1101 |

## 6

### Question

Identify the logic function of the following circuit



Figure 4: Logic circuit

Answer

XOR

7

## Question

Guess the component: It is used to attenuate high-frequency electromagnetic interference (EMI) in a circuit. It works like a low pass filter that allows only low-frequency signals to pass through a circuit and eliminates the high-frequency noise.

#### Answer

Ferrite bead

8

## Question

To obtain the output waveform 'Y' from the input waveform 'X,' design the circuit block 'A'





Figure 5: Modulation

#### Answer

The technique used is amplitude modulation (AM), and requires an envelope detector along with a low-pass filter for demodulation.



Figure 6: Envelope detector

## Question

Determine the type of filter from the following transfer function:

$$T(s) = a \frac{(s^2 + \omega_n^2)}{(s^2 + s\frac{\omega_0}{Q} + \omega_0^2)} \quad (\omega_n \geq \omega_0)$$

### Answer

Low-pass notch filter

# 10

# Question

What is the output voltage ' $V_o$ ' of the circuit if the input voltage is 5 V?



Figure 7: MOSFET circuit

## Answer

## 5 V

This is an op-amp that is wired up as a voltage follower.

# 11

# Question

Given the input, which of the following circuits gives the required output?



## Answer

A biased, double-ended clipper is needed to produce the given output.



Figure 8: Clipper

# Question

Find the output voltage of the circuit shown below.



Figure 9: Op-amp circuit

## Answer

 $6V_1+4V_2$ 

# 13

# Question

Design a filter using an op-amp for the given transfer function:

$$T(s) = -a\frac{(s-\omega_0)}{(s+\omega_0)}$$

## Answer

The filter is an all-pass filter

Here,  $RC = \frac{1}{\omega_0}$ 



Figure 10: Filter

# Question

Construct a CMOS logic circuit that realises the given truth table.

| Ā                       | В            | С            | Output       |
|-------------------------|--------------|--------------|--------------|
| $\overline{\mathrm{F}}$ | F            | F            |              |
| $\mathbf{F}$            | $\mathbf{F}$ | $\mathbf{T}$ | ${ m T}$     |
| F                       | $\mathbf{T}$ | $\mathbf{F}$ | ${ m T}$     |
| F                       | $\mathbf{T}$ | $\mathbf{T}$ | $\mathbf{F}$ |
| Τ                       | $\mathbf{F}$ | $\mathbf{F}$ | $\mathbf{F}$ |
| Τ                       | $\mathbf{F}$ | $\mathbf{T}$ | $\mathbf{F}$ |
| Τ                       | $\mathbf{T}$ | $\mathbf{F}$ | $\mathbf{F}$ |
| Τ                       | $\mathbf{T}$ | $\mathbf{T}$ | $\mathbf{F}$ |

## Answer

The simplified boolean expression is A'B' + A'C' which is equivalent to (A + BC)'



Figure 11: CMOS Logic Circuit

# **15**

## Question

Simplify the Boolean expression Y = A'B'C' + A'B'C + A'BC' + AB'C' + ABC'

## Answer

$$Y = A'B' + C'$$

## Question

What are the three essential components required for high voltage switching using MCUs?

#### Answer

Optocoupler, Darlington transistor, Relay

### 17

## Question

Consider a 4 bit Johnson counter with an initial value of @111. What is the counting sequence of this counter? (Answer in decimal)

#### Answer

```
7, 3, 1, 0, 8, 12, 14, 15, 7
```

### 18

## Question

Rahul has just realized that polynomial multiplication is just the linear convolution of the coefficients. Help him build a hardware circuit for performing linear convolution using a hardware description language.

#### Answer

This solution is written in Verilog HDL. It is a module that performs linear convolution on two 8-bit numbers. module linear\_convolution(A,B,R);

```
input [7:0] A, B;
output [15:0] R;
wire A0, A1, A2, A3, A4, A5, A6, A7;
wire B0, B1, B2, B3, B4, B5, B6, B7;
wire C1, C2, C3, C4, C5, C6, C7, C8, C9, C10, C11, C12, C13, C14;
wire R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, R13, R14;
assign A0 = A[0];
assign A1 = A[1];
assign A2 = A[2];
assign A3 = A[3];
assign A4 = A[4];
assign A5 = A[5];
assign A6 = A[6];
assign A7 = A[7];
assign B0 = B[0];
assign B1 = B[1];
assign B2 = B[2];
assign B3 = B[3];
assign B4 = B[4];
assign B5 = B[5];
assign B6 = B[6];
assign B7 = B[7];
assign R0 = A0 && B0 ;
assign {C1, R1} = (A0 & B1) + (A1 & B0); // Continued on next page
```

```
assign {C2, R2} = C1 + (A0 && B2) + (A2 && B0) + (A1 && B1);
assign {C3, R3} = C2 + (A3 && B0) + (A0 && B3) + (A1 && B2) + (A2 && B1);
assign {C4, R4} = C3 + (A4 && B0) + (A0 && B4) + (A3 && B1) + (A1 && B3) + (A2 && B2);
assign {C5, R5} = C4 + (A5 && B0) + (A0 && B5) + (A4 && B1) + (A1 && B4) + (A3 && B2) + (A2 && B3);
assign {C6, R6} = C5 + (A6 && B0) + (A0 && B6) + (A5 && B1) + (A1 && B5) + (A4 && B2) + (A2 && B4) + (A3 && B3);
assign {C7, R7} = C6 + (A7 && B0) + (A0 && B7) + (A6 && B1) + (A1 && B6) + (A5 && B2) + (A2 && B4) + (A3 && B4);
assign {C8, R8} = C7 + (A7 && B1) + (A1 && B7) + (A6 && B2) + (A2 && B6) + (A5 && B3) + (A3 && B5) + (A4 && B4);
assign {C9, R9} = C8 + (A7 && B2) + (A2 && B7) + (A6 && B3) + (A3 && B6) + (A5 && B4) + (A4 && B5);
assign {C10, R10} = C9 + (A7 && B3) + (A3 && B7) + (A6 && B4) + (A4 && B6) + (A5 && B5);
assign {C11, R11} = C10 + (A7 && B4) + (A4 && B7) + (A6 && B5) + (A5 && B6);
assign {C12, R12} = C11 + (A7 && B6) + (A6 && B7);
assign {C13, R13} = C12 + (A7 && B6) + (A6 && B7);
assign {C14, R14} = C13 + (A7 && B7);
endmodule
```

### Question

Fibonacci numbers are incredibly easy to understand for right? Well here is a new challenge! Design a digital circuit that generates all the Fibonacci numbers between 0 and 15.

#### Answer

The required sequence is 0, 1, 2, 3, 5, 8, 13, since we are not asking for the Fibonacci series, but only the numbers. Since the largest number- 13 requires 4 bits, 4 flip-flops are required. T flip-flops are used in this solution. Let us call them T3, T2, T1, T0 (T3 is the MSB and T0 is the LSB). Similarly, their outputs are Q3, Q2, Q1, Q0 respectively.

| F     | Present State |       |       |         | Next    | State   |         |
|-------|---------------|-------|-------|---------|---------|---------|---------|
| $Q_3$ | $Q_2$         | $Q_1$ | $Q_0$ | $Q_3^+$ | $Q_2^+$ | $Q_1^+$ | $Q_0^+$ |
| 0     | 0             | 0     | 0     | 0       | 0       | 0       | 1       |
| 0     | 0             | 0     | 1     | 0       | 0       | 1       | 0       |
| 0     | 0             | 1     | 0     | 0       | 0       | 1       | 1       |
| 0     | 0             | 1     | 1     | 0       | 1       | 0       | 1       |
| 0     | 1             | 0     | 1     | 1       | 0       | 0       | 0       |
| 1     | 0             | 0     | 0     | 1       | 1       | 0       | 1       |
| 1     | 1             | 0     | 1     | 0       | 0       | 0       | 0       |

The inputs of each flip-flop for each count are obtained using the transition table of the T flip-flop

| $T_3$ | $T_2$ | $T_1$ | $T_0$ |
|-------|-------|-------|-------|
| 0     | 0     | 0     | 1     |
| 0     | 0     | 1     | 1     |
| 0     | 0     | 0     | 1     |
| 0     | 1     | 1     | 0     |
| 1     | 1     | 0     | 1     |
| 0     | 1     | 0     | 1     |
| 1     | 1     | 0     | 1     |

Using K-maps for  ${\cal T}_n,$  we can calculate the individual flip-flop inputs.

| 7 | 3     | $T_2$                   | $T_1$      | $T_0$         |
|---|-------|-------------------------|------------|---------------|
| 4 | $Q_2$ | $Q_2 + Q_3 + (Q_1.Q_0)$ | $Q_2'.Q_0$ | $Q_1' + Q_0'$ |

You can find the simulation here



Figure 12: Fibonacci counter

# Question

Rahul is an Embedded Software developer. He was given two code snippets at work, both of them perform the same function. Help him figure out what they do.

| ARM                                                                                                                                                                                                                                          | <b>x86</b>                                                                                                                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AREA Program, CODE, READONLY ENTRY Main LDR R0, =Value1                                                                                                                                                                                      | data segment<br>a dq 10000 ;in hex 2701h<br>b dq 10000 ;in hex 2701h<br>c dq ?                                                                              |
| LDR R1, [R0]  LDR R2, [R0, #4]  LDR R0, =Value2  LDR R3, [R0]  LDR R4, [R0, #4]  ADDS R6, R2, R4  ADC R5, R1, R3  LDR R0, =Result  STR R5, [R0]  STR R6, [R0, #4]  SWI &11  Value1 DCD &12A2E640, &F2100123  Value2 DCD &001019BF, &40023F51 | data ends  code segment assume cs:code, ds:data start: mov ax,data mov ds,ax lea si,a lea di,b lea bx,c  mov ax,[si] add ax,[di] mov [bx],ax  mov ax,[si+2] |
| Result DCD 0<br>END                                                                                                                                                                                                                          | adc ax,[di+2]<br>mov [bx+2],ax                                                                                                                              |
|                                                                                                                                                                                                                                              | mov ax,[si+4]<br>adc ax,[di+4]<br>mov [bx+4],ax                                                                                                             |
|                                                                                                                                                                                                                                              | mov ax,[si+6]<br>adc ax,[di+6]<br>mov [bx+6],ax                                                                                                             |
|                                                                                                                                                                                                                                              | mov ah,4ch<br>int 21h<br>code ends<br>end start                                                                                                             |

Figure 13: Snippets

## Answer

Both programs perform the addition of two 64-bit numbers.

## Question

Rahul found an old-tech memory solution that he knows how to write, but he's not sure how to read the written data. Help him find written data.



Figure 14: Memory

### Answer

The figure represents a variation of "Ferrite core memory". This is technology from the 1950's, and was famously used for the computers on NASA's Saturn V rocket! Each ring represents a single bit of information, so here, there are 64 bits of data. If the currents flowing into a ring add up to i, then a logical 1 is stored, otherwise, a logical 0 is stored.

The data stored is as follows (row-wise, from top to bottom)-

| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|---|---|---|---|---|---|---|---|
| 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |

## **22**

## Question

Can a 16-bit timer be realized using an 8-bit timer on an AVR microcontroller (e.g. ATMEGA328p)? If yes, how?

#### Answer

Yes, it can be done. **PTO.** 

```
// This sample program creates delay of 1 second on an ATMEGA328p
// 'reg' is a soft(ie it is not part of the hardware) 8-bit register
union reg {
    struct bitsy {
        unsigned int b0: 1;
        unsigned int b1: 1;
        unsigned int b2: 1;
        unsigned int b3: 1;
       unsigned int b4: 1;
       unsigned int b5: 1;
       unsigned int b6: 1;
        unsigned int b7: 1;
    } bits;
    int bytes: 8;
} x;
void init(int ocr) {
    DDRB |= (1 << PB5);
   cli();
    OCR0A = ocr;
    TCCR0A |= (1 << WGM01) | (1 << COM0A0);
    TCCR0B |= (1 << CS02) | (1 << CS00);
    TIMSK0 |= (1 << OCIE0A);
    sei();
}
void start(int millies) {
    int temp = 0;
    if (millies < 256) {
        init(millies);
    }
    else {
        temp = ceil(millies / 255.0);
        x.bytes = temp;
        while (x.bytes > 0) {
            init(255);
        }
    }
}
int main() {
    while (1) {
        start(17000);
        PORTB ^= (1 << PB5);
    }
}
ISR(TIMER0_COMPA_vect) {
    x.bytes -= 1;
```

### Question

Rahul wants to read and analyze heartbeat signals. Since heartbeat signals are very low-level signals, help him design a differential amplifier with a high CMRR, high gain, and high accuracy. The amplifier must provide a gain that can be varied over the range of 2 to 1000 using a 100  $k\Omega$  potentiometer.

### Answer



Figure 15: Instrumentation amplifier

An instrumentation amplifier is required for this purpose (Why? because we require high CMRR, gain and accuracy). The input voltages are taken via electrodes on the skin, or through photo-transistors and an IR LED placed near the skin. As shown in the figure, it is built in two stages. In the first stage,  $2R_1$  is taken as the series combination of a fixed resistance  $R_{1f}$  and a variable resistance  $R_{1v}$ . The 100  $k\Omega$  potentiometer is used as  $R_{1v}$ .

$$2R_1 = R_{1f} + R_{1v}$$

The second stage is usually kept at unity gain, therefore we can select the values of  $R_3$  and  $R_4$  to be any practically convenient value, say 10  $k\Omega$ . The equivalent gain of both stages combined is their product, so if the gain of the first stage is G, the overall gain is  $G \times 1$ . Thus the entire gain of the amplifier is provided by the first stage itself.

It is given that  $2 \le G \le 1000$ 

The gain of the first stage is given by  $G = 1 + \frac{2R_2}{R_{1f} + R_{1v}}$ 

For maximum gain (i.e. 1000), take  $R_{1v}=0~\Omega$  (minimum R)

$$1 + \frac{2R_2}{R_{1f}} = 1000 \tag{1}$$

For minimum gain (i.e. 2), take  $R_{1v}=100~k\Omega$  (maximum R)

$$1 + \frac{2R_2}{R_{1f} + 100 \ k\Omega} = 2 \tag{2}$$

On solving equations (1) and (2), we get  $R_{1f}=100.2~\Omega$  and  $R_2=50.050~k\Omega$ 

Therefore, the entire design is as follows:

| Resistance  | Value                       |  |  |  |
|-------------|-----------------------------|--|--|--|
| $R_{1f}$    | $100.2~\Omega$              |  |  |  |
| $R_{1v}^{}$ | $0~\Omega$ to $100~k\Omega$ |  |  |  |
| $R_2$       | $50.050 \ k\Omega$          |  |  |  |
| $R_3$       | $10 \ k\Omega$              |  |  |  |
| $R_4$       | $10 \ k\Omega$              |  |  |  |