# Code Generation & Optimization

Reading: chapter 9

How the target codes are generated optimally from an intermediate form of programming language.

#### **Code Generation**



Code produced by compiler must be correct and high quality.

Source-to-target program transformation should be *semantics preserving* and effective use of target machine resources. Heuristic techniques should be used to generate good but suboptimal code, because generating optimal code is undecidable

# Code Generator Design Issues

#### Input to the code generator:

The input to the code generator is intermediate representation together with the information in the symbol table. What type of input postfix, three-address, dag or tree?

#### Target Program:

Which one is the out put of code generator: Absolute machine code (executable code), Relocatable machine code (object files for linker), Assembly language (facilitates debugging), Byte code forms for interpreters (e.g. JVM)

#### Target Machine:

Implementing code generation requires thorough understanding of the target machine architecture and its instruction set.

#### **Instruction Selection:**

Instruction selection is important to obtain efficient code.

#### Register Allocation:

Proper utilization of registers improve code efficiency

#### Choice of Evaluation order:

The order of computation effect the efficiency of target code.

# The Target Machine

Our hypothetical target computer is a byte-addressable machine (word = 4 bytes) and n general propose registers,  $\mathbf{R0}$ ,  $\mathbf{R1}$ , ...,  $\mathbf{R}n$ -1. It has two address instruction of the form:

op source, destination

It has the following op-codes: **MOV** (move content of *source* to *destination*), **ADD** (add content of *source* to *destination*) & **SUB** (subtract content of *source* from *dest*.)

#### **Addressing modes:**

| Mode                 | Form          | Address                 | Added Cost |
|----------------------|---------------|-------------------------|------------|
| Absolute             | M             | M                       | 1          |
| Register             | R             | R                       | 0          |
| Indexed              | C( <b>R</b> ) | c+contents( <b>R</b> )  | 1          |
| Indirect<br>register | *R            | contents(R)             | 0          |
| Indirect<br>indexed  | *C(R)         | contents(c+contents(R)) | 1          |
| Literal              | # <i>C</i>    | N/A                     | 1          |

#### **Instruction Costs**

Machine is a simple, non-super-scalar processor with fixed instruction costs

Realistic machines have deep pipelines, I-cache, D-cache, etc.

Define the cost of instruction

= 1 + cost(source-mode) + cost(destination-mode)

#### **Examples**

| Instruction        | Operation                                                                                 | Cost |
|--------------------|-------------------------------------------------------------------------------------------|------|
| MOV R0,R1          | Store <i>content</i> ( <b>R0</b> ) into register <b>R1</b>                                | 1    |
| MOV R0,M           | Store <i>content</i> ( <b>R0</b> ) into memory location <b>M</b>                          | 2    |
| MOV M,R0           | Store <i>content</i> ( <b>M</b> ) into register <b>R0</b>                                 | 2    |
| <b>MOV 4(R0),M</b> | Store <i>contents</i> (4+ <i>contents</i> ( <b>R0</b> )) into <b>M</b>                    | 3    |
| MOV *4(R0),M       | Store <i>contents</i> ( <i>contents</i> (4+ <i>contents</i> ( <b>R0</b> ))) into <b>M</b> | 3    |
| MOV #1,R0          | Store 1 into <b>R0</b>                                                                    | 2    |
| ADD 4(R0),*12(R1)  | Add contents(4+contents( <b>R0</b> ))                                                     |      |
|                    | to value at location <i>contents</i> (12+ <i>contents</i> ( <b>R1</b> ))                  | 3    |
|                    | By Bishnu Gautam                                                                          | 5    |

### Instruction Selection

Instruction selection is important to obtain efficient code Suppose we translate three-address code



Picking the shortest sequence of instructions is often a good approximation of the optimal result

# Register Allocation and Assignment

Accessing values in registers is much faster than accessing main memory. *Register allocation* denotes the selection of which variables will go into registers. *Register assignment* is the determination of exactly which register to place a given variable. The goal of these operations is generally to minimize the total number of memory accesses required by the program.

Finding an optimal register assignment in general is NP-complete.

# Register Allocation and Assignment Example

t:=a\*b

t:=t+a

t:=t/d

{ R1=t }

MOV a,R1

MUL b,R1

ADD a,R1

DIV d,R1

MOV R1,t

t:=a\*b

t:=t+a

t:=t/d

{ R0=a, R1=t }

MOV a,R0

MOV R0,R1

MUL b,R1

ADD R0,R1

DIV d,R1

MOV R1,t

### Choice of Evaluation Order

When instructions are independent, their evaluation order can be changed



# Basic Blocks and Control Flow Graphs Basic Blocks

A *basic block* is a sequence of consecutive instructions in which flow of control enters by one entry point and exit to another point without halt or branching except at the end.

MOV 1,R0

MOV n,R1

JMP L2

L1: MUL 2,R0

SUB 1,R1

L2: JMPNZ R1,L1

MOV 1,R0

MOV n,R1

JMP L2

L1: MUL 2,R0

SUB 1,R1

L2: JMPNZ R1,L1

# Basic Blocks and Control Flow Graphs Flow Graphs

A *flow graph* is a graphical depiction of a sequence of instructions with control flow edges.

A flow graph can be defined at the intermediate code level or target code level.

The nodes of flow graphs are the basic blocks and flow-of-control to immediately follow node connected by directed arrow.



# Basic Blocks Construction Algorithm

*Input*: A sequence of three-address statements

Output: A list of basic blocks with each three-address statement in exactly one block

- 1. Determine the set of *leaders*, the first statements if basic blocks
  - a. The first statement is the leader
  - b. Any statement that is the target of a conditional or goto is a leader
  - c. Any statement that immediately follows conditional or goto is a leader
- 2. For each leader, its basic block consist of the leader and all statements up to but not including the next leader or the end of the program

# Loops

A *loop* is a collection of basic blocks, such that

- All blocks in the collection are strongly connected
- The collection has a unique *entry*, and the only way to reach a block in the loop is through the entry



# Equivalence of Basic Blocks

Two basic blocks are (semantically) *equivalent* if they compute the same set of expressions



Blocks are equivalent, assuming **t1** and **t2** are *dead*: no longer used (no longer *live*)

### Transformations on Basic Blocks

A *code-improving transformation* is a *code optimization* to improve speed or reduce code size

Global transformations are performed across basic blocks

Local transformations are only performed on single basic blocks

Transformations must be safe and preserve the meaning of the code

A local transformation is safe if the transformed basic block is
guaranteed to be equivalent to its original form

Some local transformation are:

Common-Subexpression Elimination
Dead Code Elimination
Renaming Temporary Variables
Interchange of Statements
Algebraic Transformations

# Common-Subexpression Elimination

#### Remove redundant computations

Look at 2<sup>nd</sup> and 4<sup>th</sup>: compute same expression



Look at 1<sup>st</sup> and 3<sup>rd</sup>: b is redefine in 2<sup>nd</sup> therefore different in 3<sup>rd</sup>, not the same expression



### **Dead Code Elimination**

#### Remove unused statements

Assuming **a** is *dead* (not used)



Remove unreachable code

# Renaming Temporary Variables

Temporary variables that are dead at the end of a block can be safely renamed

The basic block is transforms into an equivalent block in which each statement that defines a temporary defines a new temporary. Such a basic block is called *normal-form block* or *simple block*.

Normal-form block

### Interchange of Statements

Independent statements can be reordered without effecting the value of block to make its optimal use.

Note that normal-form blocks permit all statement interchanges that are possible

# Algebraic Transformations

Change arithmetic operations to transform blocks to algebraic equivalent forms

Simplify expression or replace expensive expressions by cheaper ones.

In statement 3, usually require a function call

Transforms to simple and equivalent statement

### **Next-Use Information**

Next-use information is needed for dead-code elimination and register assignment (if the name in a register is no longer needed, then the register can be assigned to some other name)

If i: x = ... and j: y = x + z are two statements i & j, then next-use of x at i is j.

Next-use is computed by a backward scan of a basic block and performing the following actions on statement

$$i: x := y \text{ op } z$$

- Add liveness/next-use info on x, y, and z to statement i (whatever in the symbol table)

  All nontemporary variables and
- Before going up to the previous statement (scan up): temporary that is used across the block are considered live.
  - Set x info to "not live" and "no next use"
  - Set y and z info to "live" and the next uses of y and z to i

# Computing Next-Use

#### Step 1

#### Example

```
i: a := b + c
```

$$j$$
:  $t := a + b$  [  $live(a) = true$ ,  $live(b) = true$ ,  $live(t) = true$ ,  $nextuse(a) = none$ ,  $nextuse(b) = none$ ,  $nextuse(t) = none$  ]

Attach current live/next-use information

Because info is empty, assume variables are live

(Data flow analysis Ch.10 can provide accurate information)

#### Step 2

i: 
$$\mathbf{a} := \mathbf{b} + \mathbf{c}$$
 |  $live(\mathbf{a}) = true$  |  $nextuse(\mathbf{a}) = j$  |  $live(\mathbf{b}) = true$  |  $nextuse(\mathbf{b}) = j$  |  $live(\mathbf{t}) = false$  |  $nextuse(\mathbf{t}) = none$  |  $j$ :  $\mathbf{t} := \mathbf{a} + \mathbf{b}$  |  $live(\mathbf{a}) = true$ ,  $live(\mathbf{b}) = true$ ,  $live(\mathbf{t}) = true$ ,  $nextuse(\mathbf{a}) = none$ ,  $nextuse(\mathbf{b}) = none$ ,  $nextuse(\mathbf{t}) = none$  ]

Compute live/next-use information at *j* 

# Computing Next-Use

```
Step 3 i: \mathbf{a} := \mathbf{b} + \mathbf{c} [ live(\mathbf{a}) = true, live(\mathbf{b}) = true, live(\mathbf{c}) = false, nextuse(\mathbf{a}) = j, nextuse(\mathbf{b}) = j, nextuse(\mathbf{c}) = none ]

j: \mathbf{t} := \mathbf{a} + \mathbf{b} [ live(\mathbf{a}) = true, live(\mathbf{b}) = true, live(\mathbf{t}) = true, nextuse(\mathbf{a}) = none, nextuse(\mathbf{b}) = none, nextuse(\mathbf{t}) = none ]
```

Attach current live/next-use information to i

```
Step 4 live(\mathbf{a}) = false \quad nextuse(\mathbf{a}) = none \\ live(\mathbf{b}) = true \quad nextuse(\mathbf{b}) = i \\ live(\mathbf{c}) = true \quad nextuse(\mathbf{c}) = i \\ live(\mathbf{t}) = false \quad nextuse(\mathbf{t}) = none \\ live(\mathbf{t}) = false \quad nextuse(\mathbf{b}) = true, live(\mathbf{c}) = false, \\ nextuse(\mathbf{a}) = j, nextuse(\mathbf{b}) = j, nextuse(\mathbf{c}) = none \\ live(\mathbf{t}) = false, live(\mathbf{b}) = false, live(\mathbf{t}) = false, \\ nextuse(\mathbf{a}) = false, live(\mathbf{b}) = false, live(\mathbf{t}) = false, \\ nextuse(\mathbf{a}) = none, nextuse(\mathbf{b}) = none, nextuse(\mathbf{t}) = none \\ live(\mathbf{b}) = true, live(\mathbf{c}) = false, \\ nextuse(\mathbf{b}) = false, live(\mathbf{t}) = false, \\ nextuse(\mathbf{b}) = none, nextuse(\mathbf{b}) = none, nextuse(\mathbf{t}) = none \\ live(\mathbf{b}) = false, \\ live(\mathbf{b}) = false, \\ live(\mathbf{t}) = false, \\ live(\mathbf{t})
```

Compute live/next-use information *i* 

### Code Generator

Generates target code for a sequence of three-address statements using next-use information

Uses new function *getreg* to assign registers to variables Computed results are kept in registers as long as possible, which means:

- Result is needed in another computation
- Register is kept up to a procedure call or end of block

Checks if operands to three-address code are available in registers

# Code Generation Algorithm

#### For each statement x := y op z

- 1. Set location L = getreg(y, z) // to store the result of y op z
- 2. If  $y \notin L$  then generate //L is address descriptor --wait! MOV y',L //to place copy of y in L where y' denotes one of the locations where the value of y is available (choose register if possible)
- 3. Generate instruction

where z' is one of the locations of z;

Update register/address descriptor of x to include L

4. If y and/or z has no next use and is stored in register, update register descriptors to remove y and/or z

# Register and Address Descriptors

A register descriptor keeps track of what is currently stored in a register at a particular point in the code, e.g. a local variable, argument, global variable, etc.

MOV a, RO "RO contains a"

An *address descriptor* keeps track of the location where the current value of the name can be found at run time, e.g. a register, stack location, memory address, etc.

MOV a,R0

MOV R0,R1 "a in R0 and R1"

### The getreg Algorithm

#### To compute getreg(y,z)

- 1. If y is stored in a register R and R only holds the value y, and y has no next use, then return R; Update address descriptor: value y no longer in R
- 2. Else, return a new empty register if available
- 3. Else, find an occupied register *R*;
  Store contents (register spill) by generating **MOV** *R*,*M*for every *M* in address descriptor of *y*;
  Return register *R*
- 4. If not used in the block or no suitable register return a memory location

### **Code Generation**

#### Example

Statement: d := (a-b) + (a - c) + (a - c)

| Statements | Code Generated        | Register Descriptor            | Address Descriptor         |
|------------|-----------------------|--------------------------------|----------------------------|
| t := a - b | MOV a,R0<br>SUB b,R0  | Registers empty R0 contains t  | t in RO                    |
| u := a - c | MOV a,R1<br>SUB c,R1  | R0 contains t R1 contains u    | t in RO<br>u in R1         |
| v := t + u | ADD R1,R0             | R0 contains v<br>R1 contains u | u in R1<br>v in R0         |
| d := v + u | ADD R1,R0<br>MOV R0,d | R0 contains d                  | d in R0 d in R0 and memory |

# Peephole Optimization

Statement-by-statement code generation often produce redundant instructions that can be optimize to save time and space requirement of target program.

Examines a short sequence of target instructions in a window (*peephole*) and replaces the instructions by a faster and/or shorter sequence whenever possible.

Applied to intermediate code or target code

#### Typical optimizations:

- Redundant instruction elimination
- Flow-of-control optimizations
- Algebraic simplifications
- Use of machine idioms

# Eliminating Redundant Loads and Stores

Consider

MOV R0,a

MOV a,R0

This type code is not generated by our algorithm of page 25

The second instruction can be deleted because first ensures value of a in R0, but only if it is not labeled with a target label

Peephole represents sequence of instructions with at most one entry point

The first instruction can also be deleted if  $live(\mathbf{a}) = false$ 

### Deleting Unreachable Code

An unlabeled instruction immediately following an unconditional jump can be removed



32

### **Branch Chaining**

Shorten chain of branches by modifying target labels



Remove redundant jumps as well

```
goto L1

....
L1: if a < b goto L2

goto L3

By Bishnu Gautam

if a < b goto L2

goto L3
```

•••••

# Other Peephole Optimizations

Reduction in strength: replace expensive arithmetic operations with cheaper ones



Utilize machine idioms (use addressing mode inc)



Algebraic simplifications





### Exercise

Q.9.1, 9.2, 9.4(a) and 9.6 from book