# Graphics Processing Units (GPUs)

Joel Emer
Computer Science & Artificial Intelligence Lab
M.I.T.

Slide acknowledgement: Srini Devadas (MIT)

## Why Study GPUs?

- Very successful commodity accelerator/co-processor
- GPUs combine two strategies to increase efficiency
  - Massive parallelism
  - Specialization
- Illustrates tension between performance and programmability in accelerators
- And within the context of programmability illustrates the principle of "make the common case fast".

### GPUs were originally designed for 3D rendering



Input: description of a scene: 3D surface geometry (e.g., triangle mesh**9**utput: image of the scene surface materials, lights, camera, etc.

Simple definition of rendering task: computing how each triangle in 3D mesh contributes to appearance of each pixel in the image?

Courtesy Kayvon Fatahalian

### What GPUs were originally designed to do



### Render high complexity 3D scenes, in real time



### **Graphics Processors Timeline**

- Until mid-90s
  - Most graphics processing in CPU
  - VGA controllers used to accelerate some display functions
- Mid-90s to mid-2000s

- Fixed-function accelerators for 2D and 3D graphics

- triangle setup & rasterization,
- texture mapping & shading
- Programming:
  - OpenGL and DirectX APIs



### Contemporary GPUs



Luebke and Humphreys, 2007

#### Modern GPUs

- Some fixed-function hardware (texture, raster ops, ray tracing...)
- Plus programmable data-parallel multiprocessors
- Programming:
  - OpenGL/DirectX
  - Plus more general-purpose languages (CUDA, OpenCL, ...)

### GPUs in Modern Systems

#### Discrete GPUs

- Accelerator separate from CPU
- PCIe or custom-link connection
- Separate GPU memory



Source: Nvidia

Nvidia Blackwell, 4NP TSMC, 2x ~800mm<sup>2</sup>

#### • Integrated GPUs

- CPU and GPU on same die
- Shared main memory and last-level cache
- Pros/cons?



Apple A17 (M3)
N3B TSMC, ~146mm<sup>2</sup>

# Single Instruction Multiple Thread



#### Multithreading + Single Instruction Multiple Thread



### Streaming Multiprocessor Overview



- Each SM supports 10s of warps (e.g., 64 in Kepler) with 32 threads/warp
- Fetch 1 instr/cycle
- Issue 1 ready instr/cycle
  - Simple scoreboarding: all warp elements must be ready
- Instruction broadcast to all lanes
- Multithreading is the main latency-hiding mechanism

# Little's Law (again!)

Throughput  $(\overline{T}) = Number in Flight (\overline{N}) / Latency (\overline{L})$ 



#### Example:

64 warps (number of instructions in flight)
1 instruction / cycle (desired throughput)

 $\Rightarrow$ 

### Context Size vs Number of Contexts

- SMs support a variable number of contexts based on required registers (and shared memory)
  - Few large contexts → Fewer register spills
  - Many small contexts → More latency tolerance
  - Choice left to the compiler
- Example: Kepler supported up to 64 warps
  - Max: 64 warps @ <=32 registers/thread</li>
  - Min: 8 warps @ 256 registers/thread

#### Multiple Thread - Single Instruction Multiple Thread



November 20, 2024

MIT 6.5900 Fall 2024

# Many Memory Types



### Private Per Thread Memory



#### Private memory

- No cross-thread sharing
- Small, fixed size memory
  - Can be used for constants
- Multi-bank implementation (can be in global memory)

## Shared Scratchpad Memory



- Shared scratchpad memory (threads share data)
  - Small, fixed size memory (16K-64K per SM = 'core')
  - Banked for high bandwidth
  - Fed with address coalescing unit (ACU) + crossbar
    - ACU can buffer/coalesce requests

### Memory Access Divergence

- All loads are gathers, all stores are scatters
- Address coalescing unit detects sequential and strided patterns, coalesces memory requests, but complex patterns can result in multiple lower bandwidth requests (memory divergence)
- Writing efficient GPU code requires most accesses to not conflict, even though programming model allows arbitrary patterns!

## Shared Global Memory



- Shared global memory
  - Large shared memory
  - Will also suffer from memory divergence

## Shared Global Memory



- Memory hierarchy with caches
  - Cache to save memory bandwidth
  - Caches also enable compression/decompression of data

### Serialized cache access



- Trade latency for power/flexibility
  - Only access data bank that contains data
  - Facilitate more sophisticated cache organizations
    - e.g., greater associativity

### Handling Branch Divergence

- Similar to vector processors, but masks are handled internally
  - Per-warp stack stores PCs and masks of non-taken paths
- On a conditional branch
  - Push the current mask onto the stack
  - Push the mask and PC for the non-taken path
  - Set the mask for the taken path
- At the end of the taken path
  - Pop mask and PC for the non-taken path and execute
- At the end of the non-taken path
  - Pop the original mask before the branch instruction
- If a mask is all zeros, skip the block

### Example: Branch Divergence

```
initial mask 1111
if (m[i] != 0) {
  if (a[i] > b[i]) {
    y[i] = a[i] - b[i];
  } else {
    y[i] = b[i] - a[i];
} else {
 y[i] = 0;
```

Assume 4 threads/warp,

- 1 Push mask 1111 Push mask 0011 Set mask 1100
- Push mask 1100 Push mask 0100 Set mask 1000
- 3 Pop mask 0100
- 4 Pop mask 1100
- 5 Pop mask 0011
- 6 Pop mask 1111

Optimization for branches that all go same way?

### Branch divergence and locking

 Consider the following executing in multiple threads in a warp:

```
if (condition[i]) {
  while (locked(map0[i])){}
  lock(locks[map0[i]]);
} else {
  unlock(locks[map1[i]]);
}
```

where i is a thread id and map0[], map1[] are permutations of thread ids.

What can go wrong here?

### **GPU Programming Environments**

#### Code for accelerated kernels

- CUDA (Nvidia-only)
  - C-like language that runs on GPU
  - Libraries: cuDNN, cuBLAS, cuFFT
- OpenCL (open standard)
  - C-like language that runs on GPU, CPU or FPGA
  - usually less optimized than CUDA

### CUDA GPU Thread Model



- Single-program multiple data (SPMD) model
- Each context is a thread
  - Threads have registers
  - Threads have local memory
- Parallel threads packed in blocks
  - Blocks have shared memory
  - Threads synchronize with barrier
  - Blocks run to completion (or abort)
- Grids include independent blocks
  - May execute concurrently
  - Share global memory, but
  - Have limited inter-block synchronization

### Code Example: DAXPY

#### C Code

```
// Invoke DAXPY  \begin{aligned} &\text{daxpy}(n, 2.0, x, y); \\ &\text{// DAXPY in C} \\ &\text{void daxpy}(int \ n, \ double \ a, \ double \ *x, \ double \ *y)} \\ &\left\{ & &\text{for (int } i = 0; \ i < n; \ ++i) \\ & & & y[i] = a*x[i] + y[i]; \end{aligned} \right\}
```

#### **CUDA Code**

```
// Invoke DAXPY with 256 threads per block
__host__
int nblocks = (n+ 255) / 256;
    daxpy<<<nblocks, 256>>>(n, 2.0, x, y);
// DAXPY in CUDA
__device__
void daxpy(int n, double a, double *x, double *y)
{
    int i = blockIdx.x*blockDim.x + threadIdx.x;
    if (i < n) y[i] = a*x[i] + y[i];
}</pre>
```

- CUDA code launches 256 threads per block
- CUDA vs vector terminology:
  - Thread = 1 iteration of scalar loop (1 element in vector loop)
  - Block = Body of vectorized loop (VL=256 in this example)
  - Grid = Vectorizable loop

### **GPU Kernel Execution**



- 1 Transfer input data from CPU to GPU memory
- 2 Launch kernel (grid)
- Wait for kernel to finish (if synchronous)
- Transfer results to CPU memory

- Data transfers can dominate execution time
- Integrated GPUs with unified address space
  - → no copies, but CPU & GPU contend for memory

# Hardware Scheduling



- Grids can be launched by CPU or GPU
  - Work from multiple CPU threads and processes
- HW unit schedules grids on SMs
  - Priority-based scheduling
- Multi-level scheduling
  - Limited number of active grids
  - More queued/paused

### Synchronization

- Barrier synchronization within a thread block (\_\_syncthreads())
  - Tracking simplified by grouping threads into warps
  - Counter tracks number of warps that have arrived to barrier
- Atomic operations to global memory
  - Read-modify-write operations (add, exchange, compare-andswap, ...)
  - Performed at the memory controller or at the L2
- Limited inter-block synchronization!
  - Can't wait for other blocks to finish

### **GPU ISA and Compilation**

 GPU microarchitecture and instruction set change very frequently

- To achieve compatibility:
  - Compiler produces intermediate pseudo-assembler language (e.g., Nvidia PTX)
  - GPU driver JITs kernel, tailoring it to specific microarchitecture

- In practice, little performance portability
  - Code is often tuned to specific GPU architecture

### System-Level Issues

#### Instruction semantics

Exceptions

#### Scheduling

- Each kernel is non-preemptive (but can be aborted)
- Resource management and scheduling left to GPU driver, opaque to OS

#### Memory management

- First GPUs had no virtual memory
- Recent support for basic virtual memory (protection among grids, no paging)
- Host-to-device copies with separate memories (discrete GPUs)
- Very recent GPUs support paging

### GPU: Multithreaded Multicore Chip

Example: Nvidia Grace/Hopper GH100 (2022)



Source: Nvidia

- 144 streaming multiprocessors (SMs)
- 60MB Shared L2 cache
- 12 memory controllers
  - 3 TB/s (HBM3)
- Enhanced tensor core
- Fixed-function logic for graphics (texture units, raster ops, ...)
- New level: thread block cluster

# Vector vs GPU Terminology

| Туре                 | More descrip-<br>tive name             | Closest old term<br>outside of GPUs           | Official CUDA/<br>NVIDIA GPU term | Book definition                                                                                                                                                             |
|----------------------|----------------------------------------|-----------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Program abstractions | Vectorizable<br>Loop                   | Vectorizable Loop                             | Grid                              | A vectorizable loop, executed on the GPU, made<br>up of one or more Thread Blocks (bodies of<br>vectorized loop) that can execute in parallel.                              |
|                      | Body of<br>Vectorized Loop             | Body of a<br>(Strip-Mined)<br>Vectorized Loop | Thread Block                      | A vectorized loop executed on a multithreaded<br>SIMD Processor, made up of one or more threads<br>of SIMD instructions. They can communicate via<br>Local Memory.          |
|                      | Sequence of<br>SIMD Lane<br>Operations | One iteration of<br>a Scalar Loop             | CUDA Thread                       | A vertical cut of a thread of SIMD instructions<br>corresponding to one element executed by one<br>SIMD Lane. Result is stored depending on mask<br>and predicate register. |
| Machine object       | A Thread of<br>SIMD<br>Instructions    | Thread of Vector<br>Instructions              | Warp                              | A traditional thread, but it contains just SIMD instructions that are executed on a multithreaded SIMD Processor. Results stored depending on a per-element mask.           |
|                      | SIMD<br>Instruction                    | Vector Instruction                            | PTX Instruction                   | A single SIMD instruction executed across SIMD<br>Lanes.                                                                                                                    |
| Processing hardware  | Multithreaded<br>SIMD<br>Processor     | (Multithreaded)<br>Vector Processor           | Streaming<br>Multiprocessor       | A multithreaded SIMD Processor executes<br>threads of SIMD instructions, independent of<br>other SIMD Processors.                                                           |
|                      | Thread Block<br>Scheduler              | Scalar Processor                              | Giga Thread<br>Engine             | Assigns multiple Thread Blocks (bodies of<br>vectorized loop) to multithreaded SIMD<br>Processors.                                                                          |
|                      | SIMD Thread<br>Scheduler               | Thread scheduler<br>in a Multithreaded<br>CPU | Warp Scheduler                    | Hardware unit that schedules and issues threads<br>of SIMD instructions when they are ready to<br>execute; includes a scoreboard to track SIMD<br>Thread execution.         |
|                      | SIMD Lane                              | Vector Lane                                   | Thread Processor                  | A SIMD Lane executes the operations in a thread of SIMD instructions on a single element. Results stored depending on mask.                                                 |
| Memory hardware      | GPU Memory                             | Main Memory                                   | Global Memory                     | DRAM memory accessible by all multithreaded SIMD Processors in a GPU.                                                                                                       |
|                      | Private<br>Memory                      | Stack or Thread<br>Local Storage (OS)         | Local Memory                      | Portion of DRAM memory private to each SIMD Lane.                                                                                                                           |
|                      | Local Memory                           | Local Memory                                  | Shared Memory                     | Fast local SRAM for one multithreaded SIMD<br>Processor, unavailable to other SIMD Processors                                                                               |
|                      | SIMD Lane<br>Registers                 | Vector Lane<br>Registers                      | Thread Processor<br>Registers     | Registers in a single SIMD Lane allocated across<br>a full thread block (body of vectorized loop).                                                                          |

[H&P5, Fig 4.25]

### CPU vs. GPU Performance



Data from https://github.com/jcjohnson/cnn-benchmarks

Ratio of (partially-optimized) CPU vs. CUDA library (cuDNN)

Source: Stanford CS231n

# Thank you!

Next Lecture: Security