#### **About This Manual**

This manual gives operational details for all the interfaces.

#### Manual Contents

This manual contains following chapters:

- Chapter 1, "Introduction"
- Chapter 2, " ADC And DAC Interface "
- Chapter 3, "Serial Interface"
- Chapter 4, "Seven Segment LED Display"
- Chapter 5, " Stepper Motor And Relay Interface "
- Chapter 6, " DC Motor Interface "
- Chapter 7, "LCD Interface "
  Chapter 8, "Switches And LEDs"
- Chapter 9, " Connector Details "
- Chapter 10, " Clock And Reset Sources "
- Chapter 11. "SPARTAN -3 Configuration Details "
- Chapter 12 " Power Supplies "
- Appendix A Consolidated UCF for the complete Board
- Appendix B Operating Instruction to Start a New Design
- Appendix C Component Diagram Details

#### Introduction

SPARTAN-3 based VTU ProtoBoard (MXUNIV-MB-0208-003-VTU-KIT) provides easy to use development platform, useful to physically verify DSP algorithms or simple digital designs around SPARTAN -3 FPGA.

#### **Features**

Figure 1 shows the SPARTAN-3 ProtoBoard, which includes the following components and features:

- SPARTAN -3 FPGA: 400 k logic cell SPARTAN -3 FPGA in PQ208 Plastic Quad Flat Package (MXS3FK-004-DSP)
  - > Three families Spartan 3 /Spartan 3L/Spartan 3 XA.
  - Very low cost, high-performance logic solution for high-volume, consumer-oriented applications.
    - Densities as high as 74,880 logic cells.
    - Three power rails for core (1.2V), I/O's (1.2V to 3.3V) and Auxiliary purposes (2.5V).
    - 326 MHz system clock rate.
    - 90 nm process technology.
  - Select IO™ Signaling.
    - Up to 784 I/O pins.
    - 622 Mb/s data transfer rate per IO.
    - 18 single-ended signal standards.
    - 6 differential I/O standards including LVDS, RSDS.
    - Termination by Digitally Controlled Impedance.
    - Double data Rate (DDR) support.
  - Logic Resources
    - Abundant Logic cells with shift register capability.
    - Wide Multiplexers.
    - Fast look-ahead carry logic.
    - Dedicated 18 x 18 Multipliers.
  - SelectRAM ™ Hierarchical Memory.
    - Up to 1,872 Kbits of total block RAM.
    - Up to 520 Kbits of Distributed RAM.
  - Digital Clock Manager (up to 4DCMs)
    - Clock skew elimination.
    - Frequency synthesis
    - High resolution phase shifting.
  - > Eight global clock lines and abundant routing.
  - Micro Blaze™ processor, PCI and other cores.
- Analog Interface: 12 bit AD7891 ADC and 12 bit AD7541 DAC.
  - > Analog Input Four channels using ADC using AD7891, (500Ksps, 12 bit).
  - > Additional Stereo Jacks are provided for Audio Input and Audio Output.
  - > Thermister interface is given to ADC channel 5.
  - Analog Output- Four channels using four DAC's-AD7541. (12 bit, 100 ns conversion time).
- Function Generator (using IC 8038)
  - > Provides Sine. Square and Triangular waveforms outputs.
  - > Frequency variable from 60-200 KHz.
  - > One Anti-aliasing filter at the input of Analog to Digital converter.
  - > One Reconstruction filter at the output of Digital to Analog converter.



Figure 1: Block Diagram

- Seven Segment Display: Six-character, seven-segment LED display.
- **DIP Switches:** 32 DIP switches.
- **LEDs**: 70 onboard LEDS
  - ⇒ 32 output LEDs (OL 0 OL 31).
  - ⇒ 32 input LEDs (IL 0 IL 31).
  - Done LED.(DONE)
  - > 4 Power ON LEDs ( LED3V3, LED2V5, LED1V8, LED1V2).
  - > 1 Relay LEDs (RNC).
- Push Button Switches: 31 momentary-contact push button switches.
- **LCD interface:** 16 character 2 row LCD.
- Serial Interface: One RS-232 channel using MAX3223, 9 pin two channel serial interfaces.
  - > DB9 9-pin female connector (DCE connector).
  - > RS-232 transceiver/level translator using MAX3223 in SSOP package.
  - > Uses straight-through serial cable to connect to computer or workstation serial port.
- **Stepper Motor Interface:** Stepper Motor interface using 12VDC, Steps/Rev-200 motor with step angle of 1.8<sup>0</sup>
- Relay Interface: NC contact are provided using Relay-12VDC.
- User selectable configuration modes.
- Clock Oscillator: 4 MHz crystal clock oscillator. Socket for an auxiliary crystal oscillator clock source.
- **JTAG port**: JTAG download cable (parallel III) interface.
- **Power Supplies:** 5 volts regulated power supply provided along with the board.
  - > On board 3.3V, 2.5V, 1.8V, 1.2V regulators.
  - > FPGA supplies viz. Vccint & Vcco are generated on board.

#### **ADC - DAC Interface**

SPARTAN-3 DSP ProtoBoard has a high speed, 12 bit ADC (AD 7891) and DAC (AD 7541), surface mounted on top side of the board. A detailed interface is as shown in Figure 2



Figure 2: FPGA – ADC DAC Interface

#### 2.1 ANALOG INPUT

Five analog input channels (In-Channel 1 to In-Channel 4 and In-Channel 5 for Thermister), as shown in Figure 3, are provided using ADC - AD7891, with following specifications

- Input range +10V to -10 Volts.
- In-Channel 1 and In-Channel 2 can take external analog inputs either from the PUT terminal or audio inputs from the stereo jacks provided.
- In-Channel 3 takes an external analog input from the PUT terminal.



Figure 3: Input Channels of ADC

- In-Channel 4 takes an external analog input from the PUT terminal, user has the option of cascading the onboard **Anti-Aliasing Filter** (a low pass Analog filter) to his input. Figure 4 shows Anti Aliasing Filter
- Channel 5 takes input from Thermister.

**Note** - AD7891 ADC has eight single ended channels out of which only five channels are used as analog inputs.

## 2.2 Analog Input Connector:

• CH1 to CH4: Four PUTs are provided to connect single ended ANALOG INPUTS

NOTE: Anti Aliasing Filter is provided for channel 4.



Figure 4 : Anti- Aliasing Filter

Table 1: Analog Inputs

| Ch     |     | Ch     |     | Ch     |     | Ch     | 4   |
|--------|-----|--------|-----|--------|-----|--------|-----|
| Ch1 In | GND | Ch2 In | GND | Ch3 In | GND | Ch4 In | GND |
| 1      | 2   | 1      | 2   | 1      | 2   | 1      | 2   |

Table 2: ADC Interface to SPARTAN 3 FPGA

| Data Bits   | FPGA pin     |  |
|-------------|--------------|--|
| "ADC_D<0>"  | loc = "p51"; |  |
| "ADC_D<1>"  | loc = "p52"; |  |
| "ADC_D<2>"  | loc = "p64"; |  |
| "ADC_D<3>"  | loc = "p65"; |  |
| "ADC_D<4>"  | loc = "p67"; |  |
| "ADC_D<5>"  | loc = "p68"; |  |
| "ADC_D<6>"  | loc = "p71"; |  |
| "ADC_D<7>"  | loc = "p72"; |  |
| "ADC_D<8>"  | loc = "p74"; |  |
| "ADC_D<9>"  | loc = "p78"; |  |
| "ADC_D<10>" | loc = "p79"; |  |
| "ADC_D<11>" | loc = "p80"; |  |

**Table 3: Control Inputs to ADC** 

| Control Inputs | FPGA PIN     |  |
|----------------|--------------|--|
| "ADC_CS_BAR"   | loc = "p61"; |  |

| "ADC_RD_BAR"     | loc = "p62"; |
|------------------|--------------|
| "ADC_WR_BAR"     | loc = "p63"; |
| "ADC_EOC"        | loc = "p57"; |
| "ADC_MODE"       | loc = "p81"; |
| "ADC_CONVST_BAR" | loc = "p58"; |

#### 2.3 ANALOG OUTPUT

Two analog output channels are provided on-board DAC – AD7541

- Output Range +10 V to -10 Volts, single ended.
- Analog output on Out-Channel 1 and Out-Channel 2 can be routed either to Stereo Jacks or PUT terminals.
- Out-Channel 2, user has the option of either connecting its output directly to PUT terminal or through a "Reconstruction filter" (Low pass analog filter), as shown in Figure 5.



Figure 5: Reconstruction Filter

## 2.4 Analog Output Connector:

• Vout1 and Vout2: Two PUTs are provided to provide ANALOG OUTPUTS

**Table 4: Analog Outputs** 

| Vout1     |   | Vout2 |     |
|-----------|---|-------|-----|
| Vout1 GND |   | Vout2 | GND |
| 1         | 2 | 1     | 2   |

**Table 5: DAC Interface to FPGA** 

| Data Bits  | FPGA PIN      |
|------------|---------------|
| "DAC_D<0>" | loc = "p93";  |
| "DAC_D<1>" | loc = "p76";  |
| "DAC_D<2>" | loc = "p102"; |
| "DAC_D<3>" | loc = "p107"; |
| "DAC_D<4>" | loc = "p100"; |
| "DAC_D<5>" | loc = "p96";  |

| "DAC_D<6>"  | loc = "p90";  |
|-------------|---------------|
| "DAC_D<7>"  | loc = "p101"; |
| "DAC_D<8>"  | loc = "p95";  |
| "DAC_D<9>"  | loc = "p106"; |
| "DAC_D<10>" | loc = "p97";  |
| "DAC_D<11>" | loc = "p87";  |
| "DAC2_EN"   | loc = "p94";  |
| "DAC1_EN"   | loc = "p77";  |

#### 2.6 Stereo Jack Connector:

Stereo jack connectors are provided taking in / giving out signals to/from for audio systems.



Figure 6: Stereo Jack

## 2.7 Function Generator

Function Generator - IC8038 is used on board to generate sine, square, triangular waves in the frequency range of 60 Hz to 200 KHz.

Output of function generator can be used as analog input to ADC for performing different DSP applications.

- Function Generator outputs are available as Sine, Square and Triangular wave at three test points – SINE, SQUARE and TRIANGULAR respectively.
- Frequency Setting function generator frequency can be varied in 2-steps
  - > Coarse Frequency using switch SW5.
  - > Fine Frequency using potentiometer PR1 for frequency range selection

SW5 is 4-way DIP Switch and is used to select the frequency range of the Function generator.



Figure 7: Frequency Range Set

Only one switch must be ON at a time for correct operation of the function generator.

- **Amplitude Setting** Amplitude of the generated waveform(s) can be adjusted using potentiometers as follows
  - > PR1 for Square wave,
  - > PR2 for Triangular Wave
  - > PR4 for Sine wave

#### 2.8 Potentiometer Adjustments

Details of the potentiometers used in ADC DAC Interface are given in table 6

**Table 6: Potentiometer adjustments** 

| Adjustments                                             | Potentiometer |
|---------------------------------------------------------|---------------|
| Frequency Adjustment                                    | PR6           |
| Square Wave Amplitude Adjustment                        | PR1           |
| Triangular Wave Amplitude Adjustment                    | PR2           |
| Sine Wave Amplitude Adjustment                          | PR4           |
| Offset adjustment of Sine wave                          | PR5           |
| Offset adjustment of Triangular wave                    | PR3           |
| Time constant(R) adjustment of anti-<br>Aliasing Filter | PR7           |
| Time constant(R) adjustment of Reconstruction Filter    | PR8           |
| DAC-1 Offset adjustment                                 | PR9           |
| DAC-2 Offset adjustment                                 | PR10          |
| DAC Reference Voltage Adjustment                        | PR11          |

## 2.9 Jumper Settings of ADC- DAC Interface

Analog Input to ADC

Jumper JP3 is for In-Channel 1 and JP2 for In-Channel 2

**Table 7: Jumper Setting for ADC Input** 

|     | JUMPER SETTING JP3 / JP4   |
|-----|----------------------------|
| 1-2 | Audio I/P from Stereo Jack |
| 2-3 | Analog I/P from PUT        |

### • Anti aliasing filter selection JP4

Anti-aliasing filter provided with channel 4 is selected using JP4

Table 8: Jumper setting for Anti Aliasing Filter

|     | JUMPER SETTING JP2                  |
|-----|-------------------------------------|
| 1-2 | ADC IN with Anti-Aliasing Filter    |
| 2-3 | ADC IN without Anti-Aliasing Filter |

## • Analog Output

Jumper JP5 is for Out-Channel 1 and JP for Out-Channel 2

**Table 9: Jumper Setting for Analog Output** 

|     | JUMPER SETTING JP5/JP11  |
|-----|--------------------------|
| 1-2 | Audio O/P to Stereo Jack |
| 2-3 | Analog O/P to PUT        |

#### • Reconstruction Filter selection JP7

Reconstruction Filter provided with channel4 is selected using JP13.

Table 10: Jumper Setting for Reconstruction Filter

|     | JUMPER SETTING JP13                       |
|-----|-------------------------------------------|
| 1-2 | DAC2 OUT with Reconstruction<br>Filter    |
| 2-3 | DAC2 OUT without Reconstruction<br>Filter |

#### **Serial Interface**

The SPARTAN -3 DSP Protoboard supports RS-232 serial interface. The details of interface are described below.

#### 3.1 RS- 232 Interface

The RS-232 transmit and receive signals appear on the female DB9 connector, indicated as in Figure 8. The connector is a DCE-style port and connects to the DB9 DTE-style serial port connector available on most personal computers and workstations. Use a standard straight-through serial cable to connect the SPARTAN -3 protoboard to the PC's serial port.



Figure 8: FPGA - RS232 Interface

Figure 8 shows the connection between the FPGA and the DB9 connector, including the Maxim MAX3223 RS-232 voltage converter. The FPGA supplies serial output data as LVTTL or LVCMOS levels to the Maxim device, which in turn converts the logic value to the appropriate RS-232 voltage level. Likewise, the Maxim device converts the RS-232 serial input data to LVTTL levels for the FPGA.

Hardware flow control is not supported on the connector. The port's DCD, DTR, and DSR signals are left unconnected. Similarly, the port's CTS and Ring Indicator are used as an auxiliary RS232 channel signals

The FPGA connections to the Maxim RS-232 translator appear in Table 11.

Table 11: RS232 Interface to SPARTAN -3 FPGA

| Control Bit | FPGA Pin      |
|-------------|---------------|
| "RS232_RXD" | loc = "p111"; |
| "RS232_TXD" | loc = "p109"; |

For more details on RS232 UART application please refer the following application note AN2141 from Maxim.

# **Seven Segment LED Display**

The SPARTAN-3 protoboard has a Six-character, seven segment LED display controlled by FPGA user-I/O pins. Each digit shares eight common control signals to light individual LED segments. Each individual character has a separate cathode control input.

To light an individual signal, drive the individual segment control signal High along with the associated cathode control signal for the individual character. The control signal is high, enabling the control inputs for the left-most character. The segment control inputs, A through G and DP, drive the individual segments that comprise the character. A High value lights the individual segment, a Low turns off the segment.



Figure 9: Seven Segment Display

The two types of the seven segment displays are as shown below

- **Common Cathode Display:** In this type of display the cathode of all the LEDs are tied together and the anode terminals decides the status of the LED, either ON or OFF.
- To turn ON the LED i.e. segment value of driven segment should be 1 and 0 for turn OFF.



#### COMMON CATHODE DISPLAY

• **Common Anode Display:** In this type of display all the anode terminals of LEDs are tied together and the cathode terminals decide the status of the LED either ON or OFF.

• To turn ON the LED i.e. segment value of driven segment should be 0 and 1 for turn OFF.



## COMMON ANODE DISPLAY

Interface details for the seven segment display with SPARTAN-3 display is as follows

Table 12: Seven Segment Display Interface to SPARTAN-3 FPGA

| Control Bit | FPGA Pin      |
|-------------|---------------|
| "SEGA"      | loc = "p120"; |
| "SEGB"      | loc = "p124"; |
| "SEGC"      | loc = "p123"; |
| "SEGD"      | loc = "p126"; |
| "SEGDP"     | loc = "p122"; |
| "SEGE"      | loc = "p125"; |
| "SEGF"      | loc = "p130"; |
| "SEGG"      | loc = "p128"; |
| "DIS<0>"    | loc = "p117"; |
| "DIS<1>"    | loc = "p119"; |
| "DIS<2>"    | loc = "p115"; |
| "DIS<3>"    | loc = "p116"; |
| "DIS<4>"    | loc = "p114"; |
| "DIS<5>"    | loc = "p113"; |

# **Stepper Motor And Relay Interface**

#### 5.1 Stepper Motor Interface

The stepper motor provided onboard interface with the following specification-

- Stepper Motor-SMO-02
  - ▶ Input Voltage 12 VDC
  - Step Angle − 1.8<sup>0</sup>
  - ⇒ Steps/Revolution 200



**Figure 10: Stepper Motor Interface** 

#### • Stepper Motor Connector Details

By giving control signals to these pins the Speed and Direction of Rotation of Stepper Motor can be controlled

Table 13: Stepper motor Connector: J14

| A1_Coil | A2_Coil | +12 V | B1_coil | B2_coil |
|---------|---------|-------|---------|---------|
| 1       | 2       | 3     | 4       | 5       |

#### 5.2 Relay Interface

A relay is provided on board with following specification.

- Relay
  - ▶ Input Voltage 12 V DC
  - Single Contact

Do not connect any external power supply at the TB.

Connect load of 12V only.

LED is provided indicate NC condition. Green LED (LED1) indicates NC condition.



Figure 11: Relay Interface

Table 14: Stepper Motor and Relay Interface to FPGA

| Function    | FPGA Pin Number |
|-------------|-----------------|
| "COIL_A<0>" | loc = "p33";    |
| "COIL_A<1>" | loc = "p36";    |
| "COIL_B<0>" | loc = "p31";    |
| "COIL_B<1>" | loc = "p29";    |
| "RELAY<0>"  | loc = "p34";    |

## **DC Motor**

#### 6.1 DC Motor Interface

The DC motor provided onboard interface with the following specification-

- DC MOTOR Interface
  - ▶ Input Voltage 12 VDC



**Figure 12: DC Motor Interface** 

• DC Motor Connector Details

By giving control signals to these pins the Speed and Direction of Rotation of DC Motor can be controlled

Table 15: DC motor Connector: J14

| B1_coil | B2_coil |
|---------|---------|
| 4       | 5       |

## **LCD** Interface

SPARTAN-3 proto board includes a LCD Module, which is a dot matrix liquid crystal display that displays alphanumeric, Kana (Japanese) characters and symbols. Built in controller provides connectivity between LCD and FPGA.

This LCD has a built in Dot Matrix controller, with font 5x7 or 5x10 dots, display data RAM for 80 characters (  $80 \times 8$  bit) and a character generator ROM which provides 160 characters with 5x7 font and 32 characters with font of 5x10.

All the functions required for LCD are provided internally. Internal refresh is provided by the Controller.

The Interface details of the LCD display are as shown in figure 13.



Figure 13: LCD Interface to SPARTAN-3 FPGA

#### 7.1 Data Lines Connection

LCD has 8 bit bidirectional data bus interface to FPGA. When Enable signal is at low level, these data bus remains in high impedance state.

Interface details of the data lines with SPARTAN-3 FPGA are as in Table 16

Table 16: Data Line Interface to SPARTAN-3 FPGA

| Data Bit   | FPGA Pin     |
|------------|--------------|
| "LCD_D<0>" | loc = "p46"; |
| "LCD_D<1>" | loc = "p43"; |
| "LCD_D<2>" | loc = "p44"; |
| "LCD_D<3>" | loc = "p40"; |
| "LCD_D<4>" | loc = "p42"; |
| "LCD_D<5>" | loc = "p37"; |
| "LCD_D<6>" | loc = "p39"; |
| "LCD_D<7>" | loc = "p35"; |

#### 7.2 Control Line Interface:

The control lines of LCD comprises of RS, R/W# and E The significance of the above mentioned control signals is as follows

- RS: Register select signal used to select Data register or a Command/Status register.
  - > High on RS selects the data register.
  - > Low on RS selects the Command/Status register.
- R/W#: Read/Write select control line.
  - > High on R/W # selects the read operation
  - > Low on R/W # selects the write operation.
- **E:** Enable signal used to enable or disable the data bus.
  - > Low on the enable signal puts the data bus into a high impedance state.
  - > High on the enable signal selects the data bus.

The control line interface of LCD with FPGA is as shown in table 17

Table 17: Control Line Interface to SPARTAN-3 FPGA

| Control Bit | FPGA Pin     |
|-------------|--------------|
| "LCD_E"     | loc = "p45"; |
| "LCD_RS"    | loc = "p48"; |
| "LCD_RW"    | loc = "p50"; |

Note: PR12 is used to adjust the contrast of LCD Display

#### 7.3 ASCII CODE

The ASCII code for 5x 7 LCD Display is given in Figure 14

```
0
     1
        2
           3
              4
                 5
                    6
                      7
                         8
                            9
                               A
                                  В
                                     C
                                       D
                                          E
                                             F
 NUL SOH STX ETX EOT ENQ ACK BEL BS HT
                              LF
                                 VT
                                    FF
                                       CR
                                          SO
                                             SI
 DLE DC1 DC2 DC3 DC4 NAK SYN ETB CAN EM SUB ESC FS GS RS US
2
  SP
           #
                   &
     1
              $
                용
                         (
                            )
                5 6 7
     1 2
3
  0
          3
              4
                        8 9 :
                                             ?
  @ A B C D E F G H I J K L M
                                         N
                                             0
  P
                   V W X Y Z
5
    Q
       R S T U
                                  1
                                     1
                                       1
       b
                    f
                              j
6
           C
              d
                e
                      g h
                            i
                                  k
                                     1
                                       m
                                          n
                                             0
7 pqrst
                                  { ] }
                                          ~ DEL
```

Figure 14: ASCII Code for 5 x 7 LCD display

# **Switches And LEDs**

## 8.1 DIP Switches

The SPARTAN -3 proto board has 32 DIP switches. The switches connect to an associated FPGA pin, as shown in Table 18 A  $4.7 \mathrm{K}\Omega$  series resistor provides nominal input protection.

Table 18: DIP switch Interface to SPARTAN-3 FPGA

| Control Bit | FPGA Pin      |
|-------------|---------------|
| "IL<0>"     | loc = "p191"; |
| "IL<1>"     | loc = "p190"; |
| "IL<2>"     | loc = "p196"; |
| "IL<3>"     | loc = "p194"; |
| "IL<4>"     | loc = "p198"; |
| "IL<5>"     | loc = "p197"; |
| "IL<6>"     | loc = "p200"; |
| "IL<7>"     | loc = "p199"; |
| "IL<8>"     | loc = "p5";   |
| "IL<9>"     | loc = "p7";   |
| "IL<10>"    | loc = "p3";   |
| "IL<11>"    | loc = "p4";   |
| "IL<12>"    | loc = "p205"; |
| "IL<13>"    | loc = "p2";   |
| "IL<14>"    | loc = "p203"; |
| "IL<15>"    | loc = "p204"; |
| "IL<16>"    | loc = "p27";  |
| "IL<17>"    | loc = "p28";  |
| "IL<18>"    | loc = "p24";  |
| "IL<19>"    | loc = "p26";  |
| "IL<20>"    | loc = "p21";  |
| "IL<21>"    | loc = "p22";  |
| "IL<22>"    | loc = "p19";  |
| "IL<23>"    | loc = "p20";  |
| "IL<24>"    | loc = "p10";  |
| "IL<25>"    | loc = "p9";   |
| "IL<26>"    | loc = "p12";  |
| "IL<27>"    | loc = "p11";  |
| "IL<28>"    | loc = "p15";  |
| "IL<29>"    | loc = "p13";  |
| "IL<30>"    | loc = "p18";  |

| "IL<31>" | loc = "p16"; |
|----------|--------------|
|          |              |

When in the UP or ON position, a switch connects the FPGA pin to  $V_{\text{CCO}}$ , a logic High. When DOWN or in the OFF position, the switch connects the FPGA pin to ground, a logic Low. The switches typically exhibit about 2 ms of mechanical bounce and there is no active debouncing circuitry, although such circuitry could easily be added to the FPGA design programmed on the board.

#### 8.2 Key Switches

The SPARTAN-3 proto board has 16 momentary-contact Key switches(4X4 Matrix), indicated as in Figure 1. These are located along the lower edge of the board, toward the left edge. The switches are labelled K0 through K15. The switches connect to an associated FPGA pin, as shown in Table 19. Pressing a key generates logic High on the associated FPGA pin. There is no active debouncing circuitry on the key switches.

Table 19: KEY switch Interface to SPARTAN-3 FPGA

| Return Lines |         |      |       |   |         |
|--------------|---------|------|-------|---|---------|
| net          | "RL<0>" |      | loc   | = | "p189"; |
| net          | "RL<1>" |      | loc   | = | "p182"; |
| net          | "RL<2>" |      | loc   | = | "p183"; |
| net          | "RL<3>" |      | loc   | = | "p180"; |
|              |         | Scan | Lines |   |         |
| net          | "SL<0>" |      | loc   | = | "p178"; |
| net          | "SL<1>" | ·    | loc   | = | "p184"; |
| net          | "SL<2>" |      | loc   | = | "p185"; |

#### 8.3 LEDS

The SPARTAN-3 proto board has 16 multicoloured LEDs located above the key switches, indicated in Figure 1. The LEDs are labelled LED15 through LED0. Table 20 shows the FPGA connections to the LEDs.

A series current limiting resistor of  $270\Omega$  is associated with every LED. To light an individual LED, drive the associated FPGA control signal High

Table 20: LED Interface to SPARTAN-3 FPGA

| Control Bit | FPGA Pin      |
|-------------|---------------|
| "OL<0>"     | loc = "p139"; |
| "OL<1>"     | loc = "p140"; |
| "OL<2>"     | loc = "p137"; |
| "OL<3>"     | loc = "p138"; |
| "OL<4>"     | loc = "p133"; |
| "OL<5>"     | loc = "p135"; |
| "OL<6>"     | loc = "p131"; |
| "OL<7>"     | loc = "p132"; |
| "OL<8>"     | loc = "p149"; |
| "OL<9>"     | loc = "p150"; |
| "OL<10>"    | loc = "p147"; |
| "OL<11>"    | loc = "p148"; |
| "OL<12>"    | loc = "p144"; |

| Control Bit | FPGA Pin      |
|-------------|---------------|
| "OL<13>"    | loc = "p146"; |
| "OL<14>"    | loc = "p141"; |
| "OL<15>"    | loc = "p143"; |
| "OL<16>"    | loc = "p181"; |
| "OL<17>"    | loc = "p176"; |
| "OL<18>"    | loc = "p172"; |
| "OL<19>"    | loc = "p175"; |
| "OL<20>"    | loc = "p169"; |
| "OL<21>"    | loc = "p168"; |
| "OL<22>"    | loc = "p167"; |
| "OL<23>"    | loc = "p171"; |
| "OL<24>"    | loc = "p165"; |
| "OL<25>"    | loc = "p166"; |
| "OL<26>"    | loc = "p161"; |
| "OL<27>"    | loc = "p162"; |
| "OL<28>"    | loc = "p155"; |
| "OL<29>"    | loc = "p156"; |
| "OL<30>"    | loc = "p152"; |
| "OL<31>"    | loc = "p154"; |

## **Connector Details**

SPARTAN-3 Proto Board has 5 connectors.

For XC3S400 (PQ208) Daughter Board IOs are provided on four connectors as follows,

- **J1:** A 48 Pin FRC Female connector.
- **J2**: A 48 Pin FRC Female connector.
- J3: A 48 Pin FRC Female connector.
- **J4:** A 48 Pin FRC Female connector.
- JTAG Connector: A 10 pin FRC male connector provided for JTAG cable connection.



**JTAG Connector** 





The positional details of these connectors on proto board is as shown in figure 15



Figure 15: positional Details of On Board Connectors

## **Clock and Reset Sources**

The SPARTAN-3 Proto board has a dedicated 4 MHz oscillator source (OSC1) and an optional socket for another clock oscillator source (OSC2).

This dedicated clock source can be used to derive other frequencies using DCM (digital clock mangers) available in SPARTAN-3 FPGA.

SPARTAN-3 Proto board has on board reset circuitry (a key switch) that is used to reset (active high) the hardware present on the board.

The interface details of clock and reset with FPGA is given in Table 21.

Table 21: IO Clock-Reset Interface to FPGA

| Tuble 21110 clock Reset interface to 11 G/t |               |
|---------------------------------------------|---------------|
| Control Bit                                 | FPGA Pin      |
| "CLK_4M"                                    | loc = "p85";  |
| "CLK_OPT"                                   | loc = "p86";  |
| "RESET"                                     | loc = "p108"; |

# **SPARTAN-3 Configuration Details**

SPARTAN-3 Proto board supports two configuration modes as stated below

- Boundary Scan mode
- Master Serial Mode

#### 11.1 Boundary Scan mode:

In boundary scan mode of configuration the SPARTAN-3 FPGA is directly configured via a JTAG port using the dedicated configuration pins TCK, TMS, TDI and TDO. The jumper setting for selection of boundary scan mode is discussed in jumper setting section (section 11.3).

#### 11.2 Master Serial Mode

In master serial mode the SPARTAN -3 is configured through a FLASH PROM.

In Master Serial mode, the FPGA automatically loads the configuration bit stream in bit-serial form from configuration flash synchronized by the configuration clock (CCLK) generated by the FPGA. Upon power-up or reconfiguration, the FPGA's mode select pins are used to select the Master Serial configuration mode. Master Serial Mode provides a simple configuration interface. Only a serial data line, a clock line, and two control lines (INIT and DONE) are required to configure an FPGA. Data from the PROM is read out sequentially on a single data line (DIN). The serial Bit stream data must be set up at the FPGA's DIN input pin a short time before each rising edge of the FPGA's internally generated CCLK signal.

The jumper setting for selection of Master Serial Mode is discussed in jumper setting section (section 11.3).

#### 11.3 Jumper Setting

• **Mode Selection Jumpers:** M0, M1, M2 are the mode selection jumpers used to select the configuration mode either Boundary Scan or Master Serial Mode.

Table 22: Mode Selection Jumper Settings

| Configuration Mode | 1 | 2 | • Connecting 1-2 selects Logic -0, |
|--------------------|---|---|------------------------------------|
| MODEO (MO)         | • | • | • Disconnecting 1-2                |
| MODE1 (M1)         | • | • | selects Logic- 1                   |
| MODE2 (M2)         | • | • |                                    |

**Table 23: Mode Selection Table** 

| Configuration Mode | MODE0 | MODE1 | MODE2 |
|--------------------|-------|-------|-------|
| Boundary Scan Mode | 1     | 0     | 1     |
| Master Serial Mode | 0     | 0     | 0     |

**Table 24: Configuration Selection** 

| JUMPER SETTING JP1 |                              |
|--------------------|------------------------------|
| 1-2                | Configuration of PROM + FPGA |
| 2-3                | Configuration of FPGA        |

• JTAG Chain Selection Jumper: JP1 jumper is used to select the JTAG chain for configuration. When jumper is connected between 1-2, then PROM and FPGA both get added in the JTAG Chain where as connecting jumper between 2-3 brings only FPGA in Chain.



Figure 16: JTAG Mode Selection

#### 13.4 JTAG Header:

An on board JTAG connector (10 pin FRC male ) **JTAG** is provided for configuring the FPGA through parallel port of PC via a parallel III cable.

The details of this connector are as shown in figure 17.



Figure 17: JTAG Connector Details

# **Power Supplies**

SPARTAN-3 Proto board is provided with a regulated power supply of + 5V DC output. This supply is used to generate the required on board supply voltages.

Output of the regulated power supply is given to power connector present on board. The power LED (Red LED) lights up when power is properly applied to the board.

#### 12.1 Voltage Regulators

The list of various voltage regulators present on board are as given in Table 25.

**Table 25: Power Supply Details** 

| Voltage    | Source                                                                                                                         |
|------------|--------------------------------------------------------------------------------------------------------------------------------|
| + 5 V DC   | Generated from external power supply provided along with the development Board.                                                |
| + 3.3 V DC | A regulated 3.3 V DC supply is generated onboard using regulator LM317 with input voltage of 5 Volts                           |
| +2.5 V DC  | A regulated 2.5 V DC supply is generated onboard using regulator LM317 with input voltage of 5 Volts                           |
| +1.8 V DC  | A regulated 1.8 V DC supply is generated onboard using a linear low drop out regulator LT1963 with input voltage of 3.3 Volts. |
| +1.2 V DC  | A regulated 1.2 V DC supply is generated onboard using a linear low drop out regulator LT1963 with input voltage of 3.3 Volts. |

Overall, the 5V DC switching power adapter powers the board. A 3.3V regulator, powered by the 5V DC supply, provides power to the inputs of the 1.8V and 1.2V regulators.

Similarly, the 3.3V regulator feeds all the VCCO voltage supply inputs to the FPGA's I/O banks and powers most of the components on the board.

The 2.5V regulator feeds to the FPGA's VCCAUX supply inputs.

The FPGA configuration interface on the board is powered by 3.3V. Consequently, the 2.5V supply has a current shunt resistor to prevent reverse current.

Finally, a 1.2V regulator feeds to the FPGA's VCCINT voltage inputs, which power the FPGA's core logic.

Test points (pads for probing) are provided on board for every voltage output (TP5V, TP3V3, TP2V5, TP1V8, TP1V2)

# **Consolidated UCF For The Complete Board**

#### Clock And Reset

| net "CLK_4M"  | loc = "p76"; |
|---------------|--------------|
| net "CLK_OPT" | loc = "p77"; |

| net "RES | SET" loc | = | "p108"; |
|----------|----------|---|---------|

#### Test LEDs

| net | "OL<0>"  | loc | = | "p139"; |
|-----|----------|-----|---|---------|
| net | "OL<1>"  | loc | = | "p140"; |
| net | "OL<2>"  | loc | = | "p137"; |
| net | "OL<3>"  | loc | = | "p138"; |
| net | "OL<4>"  | loc | = | "p133"; |
| net | "OL<5>"  | loc | = | "p135"; |
| net | "OL<6>"  | loc | = | "p131"; |
| net | "OL<7>"  | loc | = | "p132"; |
| net | "OL<8>"  | loc | = | "p149"; |
| net | "OL<9>"  | loc | = | "p150"; |
| net | "OL<10>" | loc | = | "p147"; |
| net | "OL<11>" | loc | = | "p148"; |
| net | "OL<12>" | loc | = | "p144"; |
| net | "OL<13>" | loc | = | "p146"; |
| net | "OL<14>" | loc | = | "p141"; |
| net | "OL<15>" | loc | = | "p143"; |
| net | "OL<16>" | loc | = | "p181"; |
| net | "OL<17>" | loc | = | "p176"; |
| net | "OL<18>" | loc | = | "p172"; |
| net | "OL<19>" | loc | = | "p175"; |
| net | "OL<20>" | loc | = | "p169"; |
| net | "OL<21>" | loc | = | "p168"; |
| net | "OL<22>" | loc | = | "p167"; |
| net | "OL<23>" | loc | = | "p171"; |
| net | "OL<24>" | loc | = | "p165"; |
| net | "OL<25>" | loc | = | "p166"; |
| net | "OL<26>" | loc | = | "p161"; |
| net | "OL<27>" | loc | = | "p162"; |
| net | "OL<28>" | loc | = | "p155"; |
| net | "OL<29>" | loc | = | "p156"; |
| net | "OL<30>" | loc | = | "p152"; |
| net | "OL<31>" | loc | = | "p154"; |
|     |          |     |   |         |

#### LCD Interface

| Data Lines     |              |
|----------------|--------------|
| net "LCD_D<0>" | loc = "p46"; |
| net "LCD D<1>" | loc = "p43"; |

| net "LCD_D<2>" | loc = "p44"; |
|----------------|--------------|
| net "LCD_D<3>" | loc = "p40"; |
| net "LCD_D<4>" | loc = "p42"; |
| net "LCD_D<5>" | loc = "p37"; |
| net "LCD_D<6>" | loc = "p39"; |
| net "LCD_D<7>" | loc = "p35"; |
| Control        | Signals      |
|                |              |
| net "LCD_E"    | loc = "p45"; |
| net "LCD_RS"   | loc = "p48"; |
| net "LCD_RW"   | loc = "p50"; |

#### RS232 Interface

| net "RS232_RXD" | loc = "p111"; |
|-----------------|---------------|
| net "RS232_TXD" | loc = "p109"; |

## Seven Segment Interface

| 7 Segments   |               |  |
|--------------|---------------|--|
| net "SEGA"   | loc = "p120"; |  |
| net "SEGB"   | loc = "p124"; |  |
| net "SEGC"   | loc = "p123"; |  |
| net "SEGD"   | loc = "p126"; |  |
| net "SEGDP"  | loc = "p122"; |  |
| net "SEGE"   | loc = "p125"; |  |
| net "SEGF"   | loc = "p130"; |  |
| net "SEGG"   | loc = "p128"; |  |
| Enable       | Signals       |  |
| net "DIS<0>" | loc = "p117"; |  |
| net "DIS<1>" | loc = "p119"; |  |
| net "DIS<2>" | loc = "p115"; |  |
| net "DIS<3>" | loc = "p116"; |  |
| net "DIS<4>" | loc = "p114"; |  |
| net "DIS<5>" | loc = "p113"; |  |

#### Keys

| Return Lines |         |         |   |         |  |
|--------------|---------|---------|---|---------|--|
| net          | "RL<0>" | loc     | = | "p189"; |  |
| net          | "RL<1>" | loc     | = | "p182"; |  |
| net          | "RL<2>" | loc     | = | "p183"; |  |
| net          | "RL<3>" | loc     | = | "p180"; |  |
|              | Sca     | n Lines |   |         |  |
| net          | "SL<0>" | loc     | = | "p178"; |  |
| net          | "SL<1>" | loc     | = | "p184"; |  |
| net          | "SL<2>" | loc     | = | "p185"; |  |

## Input Switches

| net "IL<0>" | loc = "p191"; |
|-------------|---------------|
| net "IL<1>" | loc = "p190"; |
| net "IL<2>" | loc = "p196"; |

| net "IL<3>"  | 100 - "1104". |
|--------------|---------------|
|              | loc = "p194"; |
| net "IL<4>"  | loc = "p198"; |
| net "IL<5>"  | loc = "p197"; |
| net "IL<6>"  | loc = "p200"; |
| net "IL<7>"  | loc = "p199"; |
| net "IL<8>"  | loc = "p5";   |
| net "IL<9>"  | loc = "p7";   |
| net "IL<10>" | loc = "p3";   |
| net "IL<11>" | loc = "p4";   |
| net "IL<12>" | loc = "p205"; |
| net "IL<13>" | loc = "p2";   |
| net "IL<14>" | loc = "p203"; |
| net "IL<15>" | loc = "p204"; |
| net "IL<16>" | loc = "p27";  |
| net "IL<17>" | loc = "p28";  |
| net "IL<18>" | loc = "p24";  |
| net "IL<19>" | loc = "p26";  |
| net "IL<20>" | loc = "p21";  |
| net "IL<21>" | loc = "p22";  |
| net "IL<22>" | loc = "p19";  |
| net "IL<23>" | loc = "p20";  |
| net "IL<24>" | loc = "p10";  |
| net "IL<25>" | loc = "p9";   |
| net "IL<26>" | loc = "p12";  |
| net "IL<27>" | loc = "p11";  |
| net "IL<28>" | loc = "p15";  |
| net "IL<29>" | loc = "p13";  |
| net "IL<30>" | loc = "p18";  |
| net "IL<31>" | loc = "p16";  |
| <u> </u>     | *             |

#### ADC Interface

| Data Lines           |           |   |        |
|----------------------|-----------|---|--------|
| net "ADC D<0>"       | loc       | = | "p51"; |
| net "ADC D<1>"       | loc       | = | "p52"; |
| net "ADC D<2>"       | loc       | = | "p64"; |
| net "ADC_D<3>"       | loc       | = | "p65"; |
| net "ADC_D<4>"       | loc       | = | "p67"; |
| net "ADC D<5>"       | loc       | = | "p68"; |
| net "ADC_D<6>"       | loc       | = | "p71"; |
| net "ADC_D<7>"       | loc       | = | "p72"; |
| net "ADC_D<8>"       | loc       | = | "p74"; |
| net "ADC_D<9>"       | loc       | = | "p78"; |
| net "ADC_D<10>"      | loc       | = | "p79"; |
| net "ADC_D<11>"      | loc       | = | "p80"; |
| Contro               | l Signals |   |        |
| net "ADC_CS_BAR"     | loc       | = | "p61"; |
| net "ADC_RD_BAR"     | loc       | = | "p62"; |
| net "ADC WR BAR"     | loc       | = | "p63"; |
| net "ADC_EOC"        | loc       | = | "p57"; |
| net "ADC_MODE"       | loc       | = | "p81"; |
| net "ADC_CONVST_BAR" | loc       | = | "p58"; |

#### DAC Interface

| Data Li | nes          |               |  |
|---------|--------------|---------------|--|
| net     | "DAC D<0>"   | loc = "p93";  |  |
| net     | <del>-</del> | loc = "p85";  |  |
| net     | "DAC D<2>"   | loc = "p102"; |  |
| net     | "DAC D<3>"   | loc = "p107"; |  |
| net     | "DAC D<4>"   | loc = "p100"; |  |
| net     | "DAC D<5>"   | loc = "p96";  |  |
| net     | "DAC D<6>"   | loc = "p90";  |  |
| net     | "DAC D<7>"   | loc = "p101"; |  |
| net     | "DAC D<8>"   | loc = "p95";  |  |
| net     | "DAC D<9>"   | loc = "p106"; |  |
| net     | "DAC D<10>"  | loc = "p97";  |  |
| net     | "DAC_D<11>"  | loc = "p87";  |  |
| Control | Signals      |               |  |
| net     | "DAC2_EN"    | loc = "p94";  |  |
| net     | "DAC1_EN"    | loc = "p86";  |  |

#### STEPPER MOTOR

| STEPPER MOTOR                |  |  |  |  |  |  |
|------------------------------|--|--|--|--|--|--|
| net "COIL A<0>" loc = "p33"; |  |  |  |  |  |  |

| net "COIL_A<1>" | loc = "p36"; |
|-----------------|--------------|
| net "COIL_B<0>" | loc = "p31"; |
| net "COIL B<1>" | loc = "p29"; |

#### DC MOTOR AND RELAY

| DC MOTOR |             |     |   |        |  |
|----------|-------------|-----|---|--------|--|
| net      | "COIL_B<0>" | loc | = | "p31"; |  |
| net      | "COIL_B<1>" | loc | = | "p29"; |  |
| Relay    |             |     |   |        |  |
| net      | "RELAY<0>"  | loc | = | "p34"; |  |

# **Operating Instructions To Start A New Design**

### **B.1 Starting The ISE Software:**

Start ISE from the Start menu by selecting Start -> Programs -> Xilinx ISE Project Navigator.

#### **B.2 Design Flow**

- DESIGN ENTRY
- SIMULATION
- SYNTHESIS
- IMPLEMENTATION
- DEVICE PROGRAMMING



Sample Design of Half Adder is used to explain the Design Flow.

# **B.3 Design Description**



#### B.4 Truth Table of Half adder: -

| Inputs |   | Output |       |
|--------|---|--------|-------|
| A      | В | Sum    | Carry |
| 0      | 0 | 0      | 0     |
| 0      | 1 | 1      | 0     |
| 1      | 0 | 1      | 0     |
| 1      | 1 | 0      | 1     |

#### **B.5 VHDL Code for Half adder**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
entity half_adder is
  Port ( a : in std_logic;
         b : in std_logic;
         c : in std_logic;
       sum : out std_logic;
     carry : out std_logic);
end full_adder;
architecture Behavioral of half_adder is
begin
            sum \le a xor b ;
            carry <= a and b;
      end Behavioral;
```

# B.6 Steps to implement the Half adder in the FPGA using Xilinx ISE(8.1i)









### Step 6 Creating a test bench file

Verify the operation of your design before you implement it as hardware. Simulation can be done using ISE simulator. For this click on the symbol of FPGA device and then right click  $\rightarrow$  Click on new source  $\rightarrow$ Test Bench Waveform and give the name  $\rightarrow$  Select entity  $\rightarrow$ Finish.



Select the desired parameters for simulating your design. In this case *combinational* circuit and Simulation time.



# Step 7: Simulate the code

Simulation Tools

ISE tool supports the following simulation tools:

- HDL Bencher is an automated test bench creation tool. It is fully integrated with Project Navigator.
- ModelSim from Model Technology, Inc., is integrated in Project Navigator to simulate the design at all steps (Functional and Timing). ModelSim XE, the Xilinx Edition of Model Technology, Inc.'s ModelSim application, can be installed from the MTI CD included in your ISE Tool

In source Window from the Drop-down menu select *Behavioural Simulation* to view the created test Bench file.



Click on test bench file. Test bench file will open in main window. Assign all the signals and save File. From the source of process window. Click on *Simulate Behavioral Model* in Process window.



Step 8: Synthesize the design using XST.

Translate your design into gates and optimize it for the target architecture. This is the



Highlight file in the Sources in Project window. To run synthesis, right-click on Synthesize, and the Run option, or double-click on Synthesize in the Processes for Current Source window. Synthesis will run, and

- a green check ✓ will appear next to Synthesize when it is successfully completed.
- a red cross xindicates an error was generated and
- a yellow exclamation I mark indicates that a warning was generated, (warnings are OK).

Check the synthesis report.

Simulation stopped when executing process: halfadder.vhw:59 on line 141 in file "E:/HALFADDER/halfadder.vhw"

Console 🚫 Errors 🛕 Warnings 🖟 Find in Files 🚟 Sim Console - halfadder

If there are any errors correct it and rerun synthesis...

🎒 Start DocS3DSP\_SANTHI ... 📳 Virtex\_4\_Final1 - Mi... 🗀 3 Windows Explorer 🔻 💹 Xlinx - ISE - E:\HAL... 🥞 unbitled - Paint

D

Ln 18 Col 1 CAPS NUM SCRL VHDL





# **Step 10:** *Implementing a Design*

Once synthesis is complete, you can place and route your design to fit into a Xilinx device, and you can also get some post place-and-route timing information about the design. The implementation stage consists of taking the synthesized netlist through translation, mapping, and place and route.

To check your design as it is implemented, reports are available for each stage in the implementation process. Use the Xilinx Constraints Editor to add timing and location constraints for the implementation of your design. This procedure runs you through the basic flow for implementation.

Right-click on *Implement Design*, and choose the Run option, *or* double left-click on *Implement Design*.













#### PROGRAMMING THE PROM

Note: Check the Jumper setting on the board. Refer the Chapter jumper Setting
Similar to Step 12.Initialize chain through iMPACT. PROM and FPGA devices on
board are seen .Assign the generated mcs file and bit file as desired.
Right click the PROM symbol and say *PROGRAM*.



Now, whenever the board is powered on in master serial mode, FPGA is configured through PROM automatically.



# **Component Diagram Details**



Above figure represents component diagram for New VTU Development board.