|  |  |  |  |  |
| --- | --- | --- | --- | --- |
| **Table of Content** | | | | |
| **Table of Content** | | | | |
| **Index** | **Component** | **Default** | **Address** | **Page** |
| 1 | [chip\_1](#bookmark1) |  | 0xFFFFFFFFFFFFFFFF - 0x0 |  |
| 1.1 | [block\_1](#bookmark2) |  | 0xFFFFFFFFFFFFFFFF - 0x0 |  |
| 1.1.1 | [reg\_1](#bookmark3) | 0x00000000 | 0xFFFFFFFFFFFFFFFF |  |
| 1.1.2 | reg\_2 | 0x00000000 |  |  |
| 1.1.3 | reg\_3 | 0x00000000 |  |  |
| 1.1.4 | reg\_4 | 0x00000000 |  |  |

|  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- |
| 1 chip\_1 | | | chip\_1 | | chip | 0x7fffffffffffffff |
| offset | 0x07FFF\_FFFF\_FFFF\_FFff | external | |  | size |  |
|  | | | | | | |
| oid=16cde39e-6001-4b8f-9dcd-cc42dc312bfb | | | | | | |
|  | | | | | | |

|  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- |
| 1.1 block\_1 | | | block\_1 | | block | 0x7fffffffffffffff |
| offset |  | external | |  | size |  |
|  | | | | | | |
| oid=6940e772-4990-4f87-b6e2-332a3921b49b | | | | | | |
|  | | | | | | |

|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 1.1.1 reg\_1 | | | | | | | | reg\_1 | | | | | reg32 | | 0x7fffffffffffffff |
| offset | |  | external | | |  | | | size | | 32 | default | | 0x00000000 | |
|  | | | | | | | | | | | | | | | |
| oid=80f4d41e-f733-4531-8a5b-51ba00c62a90 | | | | | | | | | | | | | | | |
|  | | | | | | | | | | | | | | | |
| bits | name | | | s/w | h/w | | default | | | description | | | | | |
| 31:0 | Fld | | | Rw | Rw | | 0 | | |  | | | | | |

|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 1.1.2 reg\_2 | | | | | | | | reg\_2 | | | | | reg32 | | 0x8000000000000003 |
| offset | |  | external | | |  | | | size | | 32 | default | | 0x00000000 | |
|  | | | | | | | | | | | | | | | |
| oid=e2e94398-97cf-493e-90e6-21a1415a00f1 | | | | | | | | | | | | | | | |
|  | | | | | | | | | | | | | | | |
| bits | name | | | s/w | h/w | | default | | | description | | | | | |
| 31 | Fl | | | Rw | Rw | | 0 | | |  | | | | | |
| 30:0 | Fld | | | Rw | Rw | | 0 | | |  | | | | | |

|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 1.1.3 reg\_3 | | | | | | | | reg\_3 | | | | | reg32 | | 0x8007fffffffffffe |
| offset | | 0x07FFF\_FFff\_ffff\_f | external | | |  | | | size | | 32 | default | | 0x00000000 | |
|  | | | | | | | | | | | | | | | |
| oid=40b6098f-e368-41a3-9d0b-be8bcc4ae5a0 | | | | | | | | | | | | | | | |
|  | | | | | | | | | | | | | | | |
| bits | name | | | s/w | h/w | | default | | | description | | | | | |
| 1:0 | Fld | | | Rw | Rw | | 0 | | |  | | | | | |
| 2:9 | Fld1 | | | Rw | Rw | | 0 | | |  | | | | | |
| 31:19 | Fld2 | | | Rw | Rw | | 0 | | |  | | | | | |

|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 1.1.4 reg\_4 | | | | | | | | reg\_4 | | | | | reg32 | | 0x8008000000000002 |
| offset | |  | external | | |  | | | size | | 32 | default | | 0x00000000 | |
|  | | | | | | | | | | | | | | | |
| oid=309f818d-a58d-404d-956f-071d0efc90e2 | | | | | | | | | | | | | | | |
|  | | | | | | | | | | | | | | | |
| bits | name | | | s/w | h/w | | default | | | description | | | | | |
| 31:1 | Fld | | | Rw | Rw | | 0 | | |  | | | | | |
| 0 | Fld2 | | | Rw | Rw | | 0 | | |  | | | | | |