# Assignment 2 "Adding an ALU and a Stack "

# Group - SS05

#### The CPU is based on MIPS architecture.

• Memory: 2048 locations of 1 bytes each (mem[2048]) = 2KB of memory

| Memory             | Memory Address   | Address in program     | Locations (bytes) |
|--------------------|------------------|------------------------|-------------------|
| Data memory        | 0x0481 to 0x07FF | mem[1053] to mem[2047] | 896               |
| Stack              | 0x0400 to 0x0480 | mem[1024] to mem[1152] | 128               |
| Instruction memory | 0x0200 to 0x03FF | mem[512] to mem[1023]  | 512               |
| OS memory          | 0x0000 to 0x01FF | mem[0] to mem[511]     | 512               |

# • **Instruction size:** 4 bytes = 32 bits

| Opcode (8 bits) Operand 1 (8 bits) Operand 2 (8 bits) | Operand 3 (8 bits) |
|-------------------------------------------------------|--------------------|
|-------------------------------------------------------|--------------------|

# • Opcodes:

| Register | Opcode | Instruction | Opcode |
|----------|--------|-------------|--------|
| r0       | 0x00   | lw          | 0x00   |
| r1       | 0x01   | SW          | 0x01   |
| r2       | 0x02   | add         | 0x02   |
| r3       | 0x03   | sub         | 0x03   |
| r4       | 0x04   | mul         | 0x04   |
| r5       | 0x05   | div         | 0x05   |
| r6       | 0x06   | mod         | 0x06   |
| r7       | 0x07   | push        | 0x07   |
| r8       | 0x08   | рор         | 0x08   |

# • Status register: 8bits

| -       | -       | OF      | SF      | ZF      | AC      | PF      | CF      |
|---------|---------|---------|---------|---------|---------|---------|---------|
| (Bit 7) | (Bit 6) | (Bit 5) | (Bit 4) | (Bit 3) | (Bit 2) | (Bit 1) | (Bit 0) |

# Instructions representation:

# 1. add r0,r1,r2

Big Endian machine

| add (0x02) r0 (0x00) |  | r1 (0x01) | r2 (0x02) |
|----------------------|--|-----------|-----------|
|                      |  |           |           |

# Little Endian machine

| r2 (0x02) r1 (0x01) r0 (0x00) add (0x02) | r2 (0x02) |
|------------------------------------------|-----------|
|------------------------------------------|-----------|

# 2. sub r0,r1,r2

Big Endian machine

| sub (0x03) r0 (0x00) | r1 (0x01) | r2 (0x02) |
|----------------------|-----------|-----------|
|----------------------|-----------|-----------|

# Little Endian machine

| r2 (0x02) | r1 (0x01) | r0 (0x00) | sub (0x03) |
|-----------|-----------|-----------|------------|

# 3. mul r0,r1,r2

|  | n mac |  |
|--|-------|--|
|  |       |  |
|  |       |  |
|  |       |  |

|    | Big Endian machine      |           |           |             |
|----|-------------------------|-----------|-----------|-------------|
|    | mul (0x04)              | r0 (0x00) | r1 (0x01) | r2 (0x02)   |
|    | Little Fuelier medeline |           |           |             |
| Ī  | Little Endian machine   | . (2.21)  | 1 2/2 22  | 1 (2.20)    |
|    | r2 (0x02)               | r1 (0x01) | r0 (0x00) | mul (0x04)  |
| 4. | div r0,r1,r2            |           |           |             |
|    | Big Endian machine      |           |           |             |
|    | div (0x05)              | r0 (0x00) | r1 (0x01) | r2 (0x02)   |
|    | Little Endian machine   |           |           |             |
|    | r2 (0x02)               | r1 (0x01) | r0 (0x00) | div (0x05)  |
| 5. | mod r0,r1,r2            |           |           |             |
|    | Big Endian machine      |           |           |             |
|    | mod (0x06)              | r0 (0x00) | r1 (0x01) | r2 (0x02)   |
|    | Little Endian machine   |           |           |             |
|    | r2 (0x02)               | r1 (0x01) | r0 (0x00) | mod (0x06)  |
| 6. | push r0,0,0             |           |           |             |
| 0. | Big Endian machine      |           |           |             |
| ſ  | push (0x07)             | r0 (0x00) | 0 (0x00)  | 0 (0x00)    |
| Į  | process (concess)       | (000)     | (3.33)    | (0.100)     |
|    | Little Endian machine   |           |           |             |
|    | 0 (0x00)                | 0 (0x00)  | r0 (0x00) | push (0x07) |
| 7. | pop r3,0,0              |           |           |             |
| ,. | Big Endian machine      |           |           |             |
|    | pop (0x08)              | r3 (0x03) | 0 (0x00)  | 0 (0x00)    |
| L  | , _                     | , ,       | , ,       | , ,         |
|    | Little Endian machine   |           |           |             |
|    | 0 (0x00)                | 0 (0x00)  | r3 (0x03) | pop (0x08)  |
|    |                         |           |           |             |

CPU State initially

```
Machine selection 1.Little Endian 2. Big Endian : 1
             ****** Cpu state initiallu *
Content of instruction Memory:
        Value
ff
ff
ff
ff
ff
ff
                    Addr
201
207
20d
213
219
21f
                              Value
ff
ff
ff
ff
ff
ff
                                                                        Value
ff
ff
ff
ff
ff
                                         Addr
202
208
20e
214
21a
                                                   Value
ff
ff
ff
ff
ff
                 Stack Memory:
Content of
                              Value
ff
ff
ff
ff
ff
                                         Addr
402
408
40E
414
41A
                                                                                    Addr
404
40A
410
416
41C
Content of
                 Data Mei
                                                   Value
ff
ff
ff
ff
ff
                                                                        Value
ff
ff
ff
ff
ff
                                                                                             Value
ff
ff
ff
ff
ff
Content of General Purpose Register:
RO = 00000000 R1 = 00000000  R2 = 00000000  R3 = 00000000  R4 = 00000000  R5 = 00000000  R6 = 00000000  R7 = 00000000
R8 = 00000000 R9 = 00000000  R10 = 00000000  R11 = 00000000  R12 = 00000000  R13 = 00000000  R14 = 00000000  R15 = 00000000
Contents of Status register:
                                                   0000000
Content of Program Counter (PC): 00000000
Content of Stack Pointer (SP): 00000400
Content of Base Pointer (BP): 00000400
```

Storing predefined values in registers to demonstrate assignment no. 2

```
R1 = 0x00000FFF R2 = 0x00000002

Content of General Purpose Register:

R0 = 0000000 R1 = 00000fff R2 = 00000002 R3 = 00000000 R8 = 00000000 R9 = 00000000 R10 = 00000000 R11 = 000000000
```

• CPU State after loading instructions in memory (Little Endian Machine)

```
Machine selection 1.Little Endian 2. Big Endian : 1
************* Cpu state after loading instructions into memory **********
Content of instruction Memory:
                                                               Addr
203
209
20f
                                                                                     Addr
204
20a
210
216
21c
                                                                                                          Addr
205
20b
211
217
21d
          Value
02
                               Value
01
                                                    Value
00
                                                                         Value
Ø2
                                                                                               Value
02
                                                                                                                    Value
01
                     Addr
200
206
20c
212
218
                     201
207
20d
213
219
                                          202
208
20e
                                 Ō3
                                                                           01
05
           00
                                                      02
                                                                                                00
                                                                                                                      04
           \bar{0}\bar{2}
                                 \bar{01}
                                                      ØØ
                                                                                                \bar{0}\bar{2}
                                                                                                                      01
                                96
99
                                          214
21a
                                                                215
21b
                                                                                                                     07
ff
                                                                           ÕÕ
           00
                                                      00
                                                                                                00
           ØØ
                                                      03
                                                                           08
21e
```

CPU State after loading instructions in memory (Big Endian Machine)

```
Machine selection 1.Little Endian 2. Big Endian : 2
************** Cpu state after loading instructions into memory ***********
Content of instruction Memory:
                                                             Addr
203
209
20f
215
21b
                                                                                  Addr
204
20a
210
216
21c
                                                                                                       Addr
205
20b
211
217
21d
Addr
200
206
20c
212
                                                                                            Value
         Value
                    Addr
                              Value
                                         Addr
                                                   Value
                                                                       Value
                                                                                                                 Value
                                         202
208
20e
214
21a
                    201
207
20d
213
219
21f
                                                                         02
00
02
00
                               00
02
           02
                                                    01
04
01
07
00
                                                                                              03
                                                                                                                  00
           01
                                                                                              01
                                                                                                                  02
                               00
02
01
                                                                                                                  00
           05
                                                                                              06
           01
                                                                                              00
                                                                                                                   00
           08
                                                                                                                   ff
```

# After add r0,r1,r2

```
Content of General Purpose Register:

R0 = 00001001 R1 = 00000fff R2 = 00000002 R3 = 00000000 R8 = 00000000 R9 = 00000000 R10 = 00000000 R11 = 00000000 Contents of Status register: 0 0 0 0 0 0 1 0 Content of Program Counter (PC): 00000204

Content of Stack Pointer (SP): 00000400

Content of Base Pointer (BP): 00000400
```

#### • After sub r0.r1.r2

#### After mul r0,r1,r2

```
Content of General Purpose Register:

R0 = 00001ffe R1 = 00000fff R2 = 00000002 R3 = 00000000
R8 = 00000000 R9 = 00000000 R10 = 00000000 R11 = 00000000

Contents of Status register: 0 0 0 0 0 1 0

Content of Program Counter (PC): 0000020c

Content of Stack Pointer (SP): 00000400

Content of Base Pointer (BP): 00000400
```

#### After div r0,r1,r2

```
Content of General Purpose Register:

R0 = 000007ff R1 = 00000fff R2 = 00000002 R3 = 00000000
R8 = 00000000 R9 = 00000000 R10 = 00000000 R11 = 00000000

Contents of Status register: 0 0 0 0 0 0 0

Content of Program Counter (PC): 00000210

Content of Stack Pointer (SP): 00000400

Content of Base Pointer (BP): 00000400
```

#### After mod r0,r1,r2

```
Content of General Purpose Register:

R0 = 00000001 R1 = 00000fff R2 = 00000002 R3 = 00000000 R8 = 00000000 R9 = 00000000 R10 = 00000000 R11 = 00000000 Contents of Status register: 0 0 0 0 0 0 1 0 Content of Program Counter (PC): 00000214

Content of Stack Pointer (SP): 00000400

Content of Base Pointer (BP): 00000400
```

#### • After push r0,0,0

```
Content of Stack Memory:
                                                                                                                     Value
ff
ff
ff
ff
ff
           Value
01
ff
ff
ff
ff
                         Addr
401
407
40D
413
419
41F
                                     Value

00

ff

ff

ff

ff

ff
                                                                Value
00
ff
ff
ff
ff
                                                                              Addr
403
409
40F
415
41B
                                                                                          Value
00
ff
ff
ff
ff
                                                                                                        Addr
404
40A
410
416
41C
                                                                                                                                   Addr
405
40B
411
417
41D
                                                                                                                                               Value
ff
ff
ff
ff
ff
                                                   Addr
402
408
Addr
400
406
40C
412
418
                                                    40E
414
41A
41 E
Content of Data Memory:
           Value
ff
ff
ff
ff
ff
                                      Value
ff
ff
ff
ff
ff
                                                   Addr
483
489
48F
495
49B
                                                                Value
ff
ff
ff
ff
ff
                                                                              Addr
484
48A
490
496
49C
                                                                                          Value
ff
ff
ff
ff
ff
                                                                                                                     Value
ff
ff
ff
ff
ff
                                                                                                                                               Value
ff
ff
ff
ff
ff
Addr
                         Addr
                                                                                                         Addr
                                                                                                                                   Addr
481
487
48D
493
499
49F
                         482
488
48E
494
49A
4AØ
                                                                                                         485
48B
491
497
49D
                                                                                                                                   486
48C
492
498
49E
Content of General Purpose Register:
RO = 00000001 R1 = 00000fff  R2 = 00000002  R3 = 00000000  R4 = 00000000  R5 = 00000000
R8 = 00000000 R9 = 00000000 R10 = 00000000 R11 = 00000000 R12 = 00000000 R13 = 00000000
                                                               00000010
Contents of Status register:
Content of Program Counter (PC): 00000218
Content of Stack Pointer (SP): 00000404
Content of Base Pointer (BP): 00000400
```

After pop r3,0,0

```
Content of Stack Memory:
          Value
ff
ff
ff
ff
ff
                        Addr
401
407
40D
413
419
                                   Value
ff
ff
ff
ff
ff
ff
                                                            Value
ff
ff
ff
ff
ff
                                                                                     Value
ff
ff
ff
ff
ff
                                                                                                   Addr
404
40A
410
416
41C
                                                                                                              Value
ff
ff
ff
ff
ff
                                                                                                                                       Value
ff
ff
ff
ff
ff
                                                                          Addr
403
409
                                                 Addr
402
408
                                                                                                                            Addr
405
                                                                                                                            40B
411
417
41D
                                                  40E
414
41A
                                                                           40F
415
41B
Content of Data Memory:
          Value
ff
ff
ff
ff
ff
                                   Value
ff
ff
ff
ff
ff
ff
                                                 Addr
483
489
48F
495
49B
                                                            Value
ff
ff
ff
ff
ff
                                                                                     Value
ff
ff
ff
ff
ff
                                                                                                              Value
ff
ff
ff
ff
ff
                                                                                                                                       Value
ff
ff
ff
ff
ff
Addr
                         Addr
                                                                          Addr
                                                                                                    Addr
                                                                                                                            Addr
                         482
488
48E
494
                                                                          484
48A
49Ø
496
49C
                                                                                                   485
48B
491
497
49D
                                                                                                                            486
48C
492
498
48 D
                         4A0
Content of General Purpose Register:
RO = 00000001 R1 = 00000fff  R2 = 00000002  R3 = 00000001  R4 = 00000000  R5 = 00000000
R8 = 00000000 R9 = 00000000 R10 = 00000000 R11 = 00000000 R12 = 00000000 R13 = 00000000
Contents of Status register:
                                                             00000010
Content of Program Counter (PC): 0000021c
Content of Stack Pointer (SP):
                                                             00000400
Content of Base Pointer (BP):
                                                             00000400
```

For demonstration of setting overflow flag we set
 R1=0x0FFFFFFF and R2=0x00000020 and executed instruction mul r0,r1,r2
 Following is the output. (Status register's description is given above)

```
Content of General Purpose Register:

RØ = ffffffeØ R1 = Øffffffff R2 = Ø0000020 R3 = Ø0000000
R8 = Ø0000000 R9 = Ø0000000 R10 = Ø0000000 R11 = Ø0000000

Contents of Status register: Ø Ø 1 Ø Ø Ø 1 1

Content of Program Counter (PC): Ø000020f

Content of Stack Pointer (SP): Ø0000400

Content of Base Pointer (BP): Ø0000400
```