| add                 | add (signed)                           | add Rd, Rs1, Rs2                 | Rd <- Rs1 + Rs2                                   | add r1,r2,r3                            | C0430800             | 4   |
|---------------------|----------------------------------------|----------------------------------|---------------------------------------------------|-----------------------------------------|----------------------|-----|
| addi                | add immediate                          | addi Rd, Rs1, #n                 | Rd <- Rs1 + n, sign ext.                          | addi r1,r2,#0x1234                      | 00411234             | 4   |
| addu                | add unsigned                           | addu Rd, Rs1, Rs2                | Rd <- Rs1 + Rs2, unsigned                         | addu r1,r2,r3                           | C8430800             | 4   |
| addui               | add unsigned immediate                 | addui Rd,Rs1,#n                  | Rd <- Rs1 + n,unsigned                            | addui r1,r2,#0x1234                     | 08411234             | 4   |
| and                 | logical and                            | and Rd, Rs1, Rs2                 | Rd <- Rs1 and Rs2                                 | and r1,r2,r3                            | D0430800             | 4   |
| andi                | and immediate                          | andi Rd,Rs1,#n                   | Rd <- Rs1 and n                                   | andi r1,r2,#0x1234                      | 10411234             | 4   |
| beq                 | branch if equal                        | beq Rd, LABEL                    | Rd == 0 => PC <-<br>LABEL(relative)               | beq r0,L1(L1 na za 4<br>večjem naslovu) | 9000000              | 3   |
| bne                 | branch if not equal                    | bne Rd, LABEL                    | Rd != 0 => PC <-<br>LABEL(relative)               | bne r0,L1(L1 na za 4<br>večjem naslovu) | 8C000000             | 3   |
| call                | call subroutine                        | call Rd, LABEL(Rs1)              | Rd <- PC + 4,PC <- LABEL + Rs1                    | call r1,SR(r0) (SR<br>na naslovu 0xD4)  | B40100D4             | 5   |
| di                  | disable interrupts                     | di                               | I <- 0                                            | di                                      | D0000001             | 3   |
| ei                  | enable interrupts                      | ei                               | T <- 1                                            | ei                                      | CC000001             | 3   |
| halt                | halts execution                        | halt                             | 1 <- 1                                            | halt                                    | 7C000000             | 3   |
| j                   | jump                                   | j LABEL(Rs1)                     | PC <- LABEL + Rs1                                 | i L1(r0)(L1 na                          | B0000030             | 3   |
|                     |                                        |                                  |                                                   | naslovu 0x30)                           |                      |     |
| 1b                  | load byte                              | lb Rd, OFFSET (Rs1)              | Rd <- MEM[OFFSET+Rs1], sign extended              | lb r1,0(r2)                             | 90410000             | 6   |
| lbu                 | load byte unsigned                     | lbu Rd,OFFSET(Rs1)               | Rd <- MEM[OFFSET+Rs1],<br>unsigned                | lbu r1,0(r2)                            | 80410000             | 6   |
| lh                  | load halfword (16 bit)                 | lh Rd,OFFSET(Rs1)                | Rd <- MEM[OFFSET+Rs1], sign extended              | lh r1,0(r2)                             | 94410000             | 6   |
| lhi                 | load high immediate                    | lhi Rd,#n                        | Rd(3116) <- n, Rd(150) <- 0                       | lhi r1,#0x12340000                      | 1C011234             | 4   |
| lhu                 | load halfword unsigned (16 bit)        | lhu Rd,OFFSET(Rs1)               | Rd <- MEM[OFFSET+Rs1], unsign                     | dlhu r1,0(r2)                           | 84410000             | 6   |
| lw                  | load word (32 bit)                     | lw rd, OFFSET (Rs1)              | Rd <- MEM[OFFSET+Rs1]                             | lw r1,0(r2)                             | 98410000             | 6   |
| mover               | move from EPC to register              | mover Rd                         | Rd <- EPC                                         | mover r1                                | D4000801             | 4   |
| movre               | move from register to EPC              | movre Rs1                        | EPC <- Rs1                                        | movre r0                                | D8000001             | 3   |
| nop                 | no operation                           | nop                              |                                                   | nop                                     | 00000000             | 4   |
| not                 | not (1's complement)                   | not Rd,Rs1,Rs2                   | Rd <- not Rs1                                     | not r1, r2, r3                          | F8430800             | 4   |
| or                  | logical or                             | or Rd, Rs1, Rs2                  | Rd <- Rs1 or Rs2                                  | or r1,r2,r3                             | D4430800             | 4   |
| ori                 | logical or immediate                   | ori Rd,Rs1,#n                    | Rd <- Rs1 or n                                    | ori r1,r2,#0x1234                       | 14411234             | 4   |
| rfe                 | return from exception                  | rfe                              | PC <- EPC                                         | rfe                                     | BC000000             | 3   |
| sb                  | store byte                             | sb OFFSET(Rs1),Rd                | MEM[OFFSET+Rs1] <- Rd                             | sb 0(r2),r3                             | A0430000             | 4   |
| seq                 | set if equal                           | seg Rd, Rs1, Rs2                 | Rd <- Rs1 == Rs2                                  | seg r1,r2,r3                            | E0430800             | 4   |
| seqi                | set if equal immediate                 | seqi Rd, Rs1, #n                 | Rd <- Rs1 == n                                    | seqi r1,r2,#0x1234                      | 20411234             | 4   |
| sgt                 | set if greater than                    | sgt Rd,Rs1,Rs2                   | Rd <- Rs1 > Rs2                                   | sgt r1,r2,r3                            | EC430800             | 4   |
| sgti                | set if greater than immediate          | sgti Rd,Rs1,#n                   | Rd <- Rs1 > n                                     | sgti r1,r2,#0x1234                      | 2C411234             | 4   |
| sgtu                | set if greater than unsigned           | sgtu Rd,Rs1,Rs2                  | Rd <- Rs1 > Rs2 unsigned                          | sgtu r1,r2,r3                           | F4430800             | 4   |
| sgtui               | set if greater than unsigned immediate | sgtui Rd,Rs1,#n                  | Rd <- Rs1 > n unsigned                            | sgtui r1,r2,#0x1234                     | 34411234             | 4   |
| sh                  | store halfword (16 bit)                | sh OFFSET(Rs1),Rd                | MEM[OFFSET+Rs1] <- Rd                             | sh 0(r2),r3                             | A4430000             | 4   |
| sll                 | shift left logical                     | sll Rd,Rs1,Rs2                   | Rd <- Rs1 << Rs2, b0 <- 0                         | sll r1,r2,r3                            | C0430801             | 4   |
| slli                | shift left logical immediate           | slli Rd,Rs1,#n                   | Rd <- Rs1 << n, b0 <- 0                           | slli r1,r2,#0x1234                      | 40411234             | 4   |
| slt                 | set if less than                       | slt Rd,Rs1,Rs2                   | Rd <- Rs1 < Rs2                                   | slt r1,r2,r3                            | E8430800             | 4   |
| slti                | set if less than immediate             | slti Rd, Rs1, #n                 | Rd <- Rs1 < n                                     | slti r1,r2,#0x1234                      | 28411234             | 4   |
| sltu                | set if less than unsigned              | sltu Rd,Rs1,Rs2                  | Rd <- Rs1 < Rs2 unsigned                          | sltu r1,r2,r3                           | F0430800             | 4   |
| sltui               | set if less than unsigned immediate    | sltui Rd,Rs1,#n                  | Rd <- Rs1 < n unsigned                            | sltui r1, r2, #0x1234                   | 30411234             | 4   |
| sne                 | set if not equal                       | sne Rd,Rs1,Rs2                   | Rd <- Rs1 != Rs2                                  | sne r1,r2,r3                            | E4430800             | 4   |
| snei                | set if not equal immediate             | snei Rd, Rs1, #n                 | Rd <- Rs1 != n                                    | snei r1,r2,#0x1234                      | 24411234             | 4   |
| sra                 | shift right arithmetic                 | sra Rd,Rs1,Rs2                   | Rd <- Rs1 >> Rs2, b31 <- b31                      | sra r1,r2,r3                            | C8430801             | 4   |
| srai                | shift right arithmetic immediate       | srai Rd,Rs1,#n                   | Rd <- Rs1 >> n, b31 <- b31                        | srai r1,r2,#0x1234                      | 48411234             | 4   |
| srl                 | shift right logical                    | srl Rd,Rs1,Rs2                   | Rd <- Rs1 >> Rs2, b31 <- 0                        | srl r1, r2, r3                          | C4430801             | 4   |
| srli                | shift right logical immediate          | srli Rd,Rs1,#n                   | Rd <- Rs1 >> n, b31 <- 0                          | srli r1,r2,#0x1234                      | 44411234             | 4   |
| sub                 | subtract                               | sub Rd, Rs1, Rs2                 | Rd <- Rs1 - Rs2                                   | sub r1, r2, r3                          | C4430800             | 4   |
| subi                | subtract immediate                     | subi Rd, Rs1, #n                 | Rd <- Rs1 - n, sign extended                      | subi r1, r2, #0x1234                    | 04411234             | 4   |
| subu                | subtract unsigned                      | subu Rd, Rs1, Rs2                | Rd <- Rs1 - Rs2                                   | subu r1,r2,r3                           | CC430800             | 4   |
| subui               | subtract unsigned immediate            | subui Rd, Rs1, Rs2               | Rd <- Rs1 - Rs2                                   | subui r1, r2, #0x1234                   | 0C411234             | 4   |
| SWDUI               | store word (32 bit)                    | sw OFFSET(Rs1),Rd                | MEM[OFFSET+Rs1] <- Rd                             | sw 0(r2),r3                             | A8430000             | 4   |
| w پ                 | software interrupt                     | trap #n                          | EPC <- PC, PC <-                                  | trap #2                                 | B8000002             | 6   |
| trap                | software interrupt                     |                                  | MIEEEEEE00+4+21                                   | _                                       |                      |     |
|                     |                                        | _                                | M[FFFFFF00+4*n]                                   | vor r1 r2 r2                            |                      | 1   |
| trap<br>xor<br>xori | exclusive or exclusive or immediate    | xor Rd,Rs1,Rs2<br>xori Rd,Rs1,#n | M[FFFFFF00+4*n] Rd <- Rs1 xor Rs2 Rd <- Rs1 xor n | xor r1, r2, r3<br>xori r1, r2, #0x1234  | D8430800<br>18411234 | 4 4 |