# **ODM CHILI**

# **Programmer's Guide**

V020

ODM 301000106

The content of this document may not be reproduced in any form or communicated to any third party without the prior written consent of ON DEMAND Microelectronics. While every effort is made to ensure its correctness, ON DEMAND Microelectronics assumes no responsibility for errors or omissions which may occur in this document or for any damage caused by them.

All trademarks or registered trademarks mentioned herein are the property of their respective owners.

**Copyright by ON DEMAND Microelectronics, November 2006** 

# **Contents**

| <u>Preface</u>                                    | 1  |
|---------------------------------------------------|----|
| About this Document                               | 1  |
| How this Document is Organized                    |    |
| Intended Audience                                 |    |
| Typographical Conventions                         |    |
| Contact Information                               | 2  |
| Chapter 1: Introduction                           | 3  |
| 1.1 What is the CHILI?                            |    |
| 1.1.1 CHILI Configuration                         |    |
| Chapter 2: CHILI Architecture                     | 4  |
| 2.1 CHILI System Architecture                     |    |
| 2.2 CHILI Slot Architecture                       |    |
| Observiors 2: Bressers Construct                  | -  |
| Chapter 3: Program Control                        |    |
| 3.1 Instruction Pipeline                          |    |
| 3.2 Conditional Execution                         |    |
| 3.2.1 Assignment of Processing Slots              |    |
| 3.2.2 Examples of Slot Computation and Assignment |    |
| 3.3 Structure of Assembly Language                |    |
| 3.3.1 Case Rules                                  |    |
| 3.3.3 Comments                                    |    |
| 3.3.4 Data Section                                |    |
| 3.3.4.1 Initialization of the Data Memory         |    |
| 3.3.5 Code Section                                |    |
| 3.3.5.1 Example of CHILI Assembly Language Module |    |
| 3.4 DMA Programming                               | 11 |
| 3.4.1 DMA Descriptor Registers                    |    |
| 3.4.1.1 Descriptor Details                        |    |
| 3.4.2 DMA Command Queue Registers                 | 14 |
| 3.4.3 DMA Status Registers                        | 15 |
| 3.4.4 DMA Commands                                |    |
| 3.4.4.1 DMA Transfer Request                      |    |
| 3.4.4.2 DMA Non-Blocking Status Query             |    |
| 3.4.4.3 DMA Blocking Status Query                 | 17 |
| 3.4.4.3.1 Descriptor READ Access                  |    |
| 3.4.4.4 Descriptor WRITE Access                   | 19 |
| Chapter 4: Instruction Set                        | 21 |
| 4.1 Instruction Overview                          | 21 |
| 4.1.1 Transfer Instructions                       |    |
| 4.1.1.1 MOV_IMM                                   |    |
| 4.1.1.2 MOV REG                                   | 22 |



| 4.1.2 Core Memory Read Instructions      |          |
|------------------------------------------|----------|
| 4.1.2.1 LOAD_IMM                         |          |
| 4.1.2.2 LOAD_REG                         | 23       |
| 4.1.2.3 LOAD_REG_IMM                     |          |
| 4.1.2.4 LOAD_REG_REG                     |          |
| 4.1.2.5 LOAD_B_IMM                       |          |
| 4.1.2.6 LOAD B REG                       |          |
|                                          |          |
| 4.1.2.7 LOAD_B_REG_IMM                   |          |
| 4.1.2.8 LOAD_B_REG_REG                   |          |
| 4.1.2.9 LOAD_W_IMM                       | 26       |
| 4.1.2.10 LOAD_W_REG                      | 27       |
| 4.1.2.11 LOAD_W_REG_IMM                  | 27       |
| 4.1.2.12 LOAD W REG REG                  |          |
| 4.1.2.13 SLOAD_B_IMM                     |          |
| 4.1.2.14 SLOAD_B_REG                     |          |
|                                          |          |
| 4.1.2.15 SLOAD_B_REG_IMM                 |          |
| 4.1.2.16 SLOAD_B_REG_REG                 |          |
| 4.1.2.17 SLOAD_W_IMM                     |          |
| 4.1.2.18 SLOAD_W_REG                     | 31       |
| 4.1.2.19 SLOAD W REG IMM                 | 31       |
| 4.1.2.20 SLOAD_W_REG_REG                 | 32       |
| 4.1.3 Core Memory Write Instructions     |          |
| 4.1.3.1 STORE IMM                        |          |
| <del>-</del>                             |          |
| 4.1.3.2 STORE_REG                        |          |
| 4.1.3.3 STORE_REG_IMM                    |          |
| 4.1.3.4 STORE_REG_REG                    |          |
| 4.1.3.5 STORE_B_IMM                      | 34       |
| 4.1.3.6 STORE_B_REG                      | 35       |
| 4.1.3.7 STORE_B_REG_IMM                  | 35       |
| 4.1.3.8 STORE_W_IMM                      |          |
| 4.1.3.9 STORE_W_REG                      |          |
| 4.1.3.10 STORE_SHORT_B_REG               |          |
|                                          |          |
| 4.1.3.11 STORE_SHORT_B_IMM               |          |
| 4.1.3.12 STORE_SHORT_B_REG_IMM           |          |
| 4.1.3.13 STORE_SHORT_W_IMM               |          |
| 4.1.3.14 STORE_SHORT_W_REG               | 38       |
| 4.1.3.15 STORE_SHORT_W_REG_IMM           | 38       |
| 4.1.4 Peripheral Port Read Instructions  |          |
| 4.1.4.1 PLOAD_IMM                        |          |
| 4.1.4.2 PLOAD REG                        |          |
| 4.1.4.3 PLOAD_REG IMM                    |          |
|                                          |          |
| 4.1.4.4 PLOAD_REG_REG                    |          |
| 4.1.5 Peripheral Port Write Instructions |          |
| 4.1.5.1 PSTORE_IMM                       |          |
| 4.1.5.2 PSTORE_REG                       | 42       |
| 4.1.5.3 PSTORE_REG_IMM                   | 42       |
| 4.1.6 Arithmetic Instructions            |          |
| 4.1.6.1 Add                              |          |
| 4.1.6.1.1 ADD_REG                        |          |
| 4.1.6.1.2 ADD IMM                        |          |
| <del>-</del>                             |          |
| 4.1.6.2 Subtract                         |          |
| 4.1.6.2.1 SUB_IMM                        |          |
| 4.1.6.2.2 IMM_SUB                        |          |
| 4.1.6.2.3 SUB_REG                        | 45       |
| 4.1.6.3 Sign Extension                   |          |
| 4.1.6.3.1 SEX IMM                        |          |
| 4.1.6.3.2 SEX_REG                        |          |
| 4.1.6.4 Absolute Value                   |          |
|                                          |          |
| 4.1.6.4.2 ABS_BEG                        | 46<br>46 |
|                                          |          |

#### Contents



| 4.1.6.5 Negation                                 |      |
|--------------------------------------------------|------|
| 4.1.6.5.1 NEG_REG                                |      |
| 4.1.6.6 Multiplication                           |      |
| 4.1.6.6.1 MUL_IMM                                |      |
| 4.1.6.6.2 MUL_REG                                |      |
| 4.1.6.7 Clip                                     | . 48 |
| 4.1.6.7.1 CLIP_IMM                               |      |
| 4.1.6.7.2 CLIP_REG                               |      |
| 4.1.6.8 Absolute Difference                      |      |
| 4.1.6.8.1 ABSDIFF_IMM                            |      |
| 4.1.6.8.2 ABSDIFF_REG                            |      |
| 4.1.6.9 Alignment and Rounding                   | .50  |
| 4.1.6.9.1 ALRO_IMM                               |      |
| 4.1.6.9.2 ALRO_REG                               |      |
| 4.1.6.10 Leading Bits                            |      |
| 4.1.7 Shift Instructions                         |      |
| 4.1.7.1 Arithmetic Shift                         |      |
| 4.1.7.1 Antrimetic Shift                         |      |
| <del>-</del>                                     |      |
| 4.1.7.1.2 SHR_REG                                |      |
| 4.1.7.1.3 SHL_IMM<br>4.1.7.1.4 SHL_REG           |      |
| 4.1.7.1.4 SnL_Reg                                |      |
| 4.1.7.2 Logical Stifft                           |      |
| 4.1.7.2.1 SHRL_INIM                              | . 55 |
| 4.1.8 Logical Instructions                       |      |
| 4.1.8.1 AND                                      |      |
| 4.1.8.1.1 AND_IMM                                |      |
| 4.1.8.1.2 AND REG                                |      |
| 4.1.8.2 OR                                       |      |
| 4.1.8.2.1 OR_IMM                                 |      |
| 4.1.8.2.2 OR_REG                                 |      |
| 4.1.8.3 XOR                                      |      |
| 4.1.8.3.1 XOR_IMM                                |      |
| 4.1.8.3.2 XOR_REG                                |      |
| 4.1.9 Control Flow Instructions.                 |      |
| 4.1.9.1 JUMP                                     |      |
| 4.1.9.1.1 JUMP_IMM                               |      |
| 4.1.9.1.2 JUMP REG                               |      |
| 4.1.9.2 Jump Subroutine                          |      |
| 4.1.9.2.1 JSR                                    |      |
| 4.1.9.3 HALT                                     |      |
| 4.1.9.3.1 HALT                                   |      |
| 4.1.10 Test Instructions                         | . 61 |
| 4.1.10.1 TST_EQ_IMM                              |      |
| 4.1.10.2 TST_EQ_REG                              | . 63 |
| 4.1.10.3 TST_NEQ_IMM                             | . 63 |
| 4.1.10.4 TST_NEQ_REG                             | . 64 |
| 4.1.10.5 TST_LT_IMM                              |      |
| 4.1.10.6 TST_LT_REG                              |      |
| 4.1.10.7 TST_LTE_IMM                             |      |
| 4.1.10.8 TST_LTE_REG                             |      |
| 4.1.10.9 TST_GT_IMM                              |      |
| 4.1.10.10 TST_GT_REG                             |      |
| 4.1.10.11 TST_GTE_IMM                            |      |
| 4.1.10.12 TST_GTE_REG                            |      |
| 4.1.10.13 TST_ULT_IMM                            |      |
| 4.1.10.14 TST_ULT_REG                            |      |
| 4.1.10.15 TST_ULTE_IMM<br>4.1.10.16 TST_ULTE_REG |      |
|                                                  | 70   |



| 4.1.10.17 TST_UGT_IMM             |      |
|-----------------------------------|------|
| 4.1.10.18 TST_UGT_REG             | .71  |
| 4.1.10.19 TST_UGTE_IMM            | . 71 |
| 4.1.10.20 TST_UGTE_REG            | .72  |
| 4.1.10.21 TST_BIT_SET_IMM         |      |
| 4.1.10.22 TST_BIT_SET_REG         |      |
| 4.1.10.23 TST_BIT_NSET_IMM        |      |
| 4.1.10.24 TST_BIT_NSET_REG        |      |
| 4.2 SIMD Extensions               |      |
| 4.2.1 Arithmetic Instructions     |      |
| 4.2.1.1 Add16                     |      |
| 4.2.1.1 ADD16_REG                 |      |
| 4.2.1.1.2 ADD16_IMM               |      |
| 4.2.1.2 Sub16                     |      |
| 4.2.1.2.1 SUB16_IMM               |      |
|                                   |      |
| 4.2.1.2.2 SUB16_REG               |      |
| 4.2.1.2.3 IMM_SUB16               |      |
| 4.2.1.3 Mul16                     |      |
| 4.2.1.3.1 MUL16_IMM               |      |
| 4.2.1.3.2 MUL16_REG               |      |
| 4.2.1.4 Mac16                     |      |
| 4.2.1.4.1 MAC16_IMM               |      |
| 4.2.1.4.2 MAC16_REG               |      |
| 4.2.1.5 Clip16                    |      |
| 4.2.1.5.1 CLIP16_IMM              |      |
| 4.2.1.5.2 CLIP16_REG              |      |
| 4.2.1.6 Alro16                    |      |
| 4.2.1.6.1 ALRO16_IMM              |      |
| 4.2.1.6.2 ALRO16_REG              |      |
| 4.2.1.7 Abs16                     |      |
| 4.2.1.7.1 ABS16_IMM               |      |
| 4.2.1.7.2 ABS16_REG               |      |
| 4.2.1.8 Absdiff16                 |      |
| 4.2.1.8.1 ABSDIFF16_IMM           |      |
| 4.2.1.8.2 ABSDIFF16_REG           |      |
| 4.2.1.9 Sad16                     |      |
| 4.2.1.9.1 SAD16_IMM               |      |
| 4.2.1.9.2 SAD16_REG               |      |
| 4.2.2 Shift Instructions          |      |
| 4.2.2.1 Shr16                     |      |
| 4.2.2.1.1 SHR16_IMM               |      |
| 4.2.2.1.2 SHR16_REG               |      |
| 4.2.2.2 Shl16                     |      |
| 4.2.2.2.1 SHL16_IMM               |      |
| 4.2.2.2.2 SHL16_REG               |      |
| 4.2.2.3 Shrl16                    |      |
| 4.2.2.3.1 SHRL16_IMM              |      |
| 4.2.2.3.2 SHRL16_REG              |      |
| 4.2.3 Formatting Instructions     |      |
| 4.2.3.1 Load Perm                 |      |
| 4.2.3.1.1 LDPE                    |      |
| 4.2.3.2 Permute                   |      |
| 4.2.3.2.1 PERM                    | . 89 |
| Chapter 5: Preprocessor           | 90   |
| 5.1 Preprocessing Directives      | . 90 |
| 5.1.1 Details about Preprocessing |      |
| 5.2 Preprocessing Operations      | . 91 |





| Appendix A: Instruction Set Quick Reference | 92 |
|---------------------------------------------|----|
| Appendix B: Preprocessor Commands           | 95 |

ODM CHILI vii

# **Figures**

| Figure 1: CHILI System Block Diagram | 4 |
|--------------------------------------|---|
| Figure 2: CHILI Slot Diagram         |   |
| Figure 3: Instruction Pipeline       |   |
| Figure 4: DMA Controller Details     |   |
| Figure 5: DMA Descriptor             |   |
| Figure 6: External Memory Block      |   |
| Figure 7: Internal Memory Block      |   |
| Figure 8: DMA Command Queue          |   |
|                                      |   |

# **Examples**

| Example 1: Siot Computation with 4 Unconditional Commands | ŏ   |
|-----------------------------------------------------------|-----|
| Example 2: Slot Computation with 3 Unconditional Commands | 8   |
| Example 3: Slot Assignment with Conditional Execution (1) | 9   |
| Example 4: Slot Assignment with Conditional Execution (2) | 9   |
| Example 5: Slot Assignment with Conditional Execution (3) | 9   |
| Example 6: Slot Assignment with Conditional Execution (4) | 9   |
| Example 7: Memory Initialization                          | 10  |
| Example 8: Program Module                                 | .11 |
| Example 9: DMA Transfer                                   |     |
| Example 10: Non-Blocking DMA Status Query                 |     |
| Example 11: Non-Blocking DMA Status Query                 | .18 |
| Example 12: Descriptor READ Command                       |     |
| Example 13: Descriptor WRITE Command                      |     |
| Example 14: MOV_IMM Command                               |     |
| Example 15: MOV_REG Command                               |     |
| Example 16: LOAD_IMM Command                              |     |
| Example 17: LOAD_REG Command                              |     |
| Example 18: LOAD_REG_IMM Command                          |     |
| Example 19: LOAD_REG_REG Command                          |     |
| Example 20: LOAD_B_IMM Command                            |     |
| Example 21: LOAD_B_REG Command                            |     |
| Example 22: LOAD_B_REG_IMM Command                        | 26  |
| Example 23: LOAD_B_REG_REG Command                        |     |
| Example 24: LOAD_W_IMM Command                            |     |
| Example 25: LOAD_W_REG Command                            |     |
| Example 26: LOAD_W_REG_IMM Command                        |     |
| Example 27: LOAD_W_REG_REG Command                        |     |
| Example 28: SLOAD_B_IMM Command                           |     |
| Example 29: SLOAD_B_REG Command                           |     |
| Example 30: SLOAD_B_REG_IMM Command                       |     |
| Example 31: SLOAD_B_REG_REG Command                       |     |
| Example 32: SLOAD_W_IMM Command                           |     |
| Example 33: SLOAD_W_REG Command                           | .31 |
|                                                           |     |

ODM CHILI viii

## Examples



| •                                                                                                                                                                                                                                                                                                                                               | SLOAD_W_REG_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                 | SLOAD_W_REG_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_REG_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_REG_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_B_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_B_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_B_REG_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_W_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                          |
| Example 44:                                                                                                                                                                                                                                                                                                                                     | STORE_W_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 36                                                                                                       |
| Example 45:                                                                                                                                                                                                                                                                                                                                     | STORE_SHORT_B_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 37                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_SHORT_B_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_SHORT_B_REG_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_SHORT_W_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_SHORT_W_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | STORE_SHORT_W_REG_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | PLOAD_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                          |
| Example 52:                                                                                                                                                                                                                                                                                                                                     | PLOAD_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 40                                                                                                       |
| Example 53:                                                                                                                                                                                                                                                                                                                                     | PLOAD_REG_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 40                                                                                                       |
| Example 54:                                                                                                                                                                                                                                                                                                                                     | PLOAD_REG_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 41                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                 | PSTORE_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                          |
| Example 56:                                                                                                                                                                                                                                                                                                                                     | PSTORE_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 42                                                                                                       |
| Example 57:                                                                                                                                                                                                                                                                                                                                     | PSTORE_REG_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 42                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                 | ADD_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | ADD_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |
| Example 60:                                                                                                                                                                                                                                                                                                                                     | SUB_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 44                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                 | IMM_SUB Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | SUB_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | SEX_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | SEX_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                 | ABS IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 46                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                 | ABS_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |
| Example 66:                                                                                                                                                                                                                                                                                                                                     | ABS_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 47                                                                                                       |
| Example 66: Example 67:                                                                                                                                                                                                                                                                                                                         | ABS_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 47<br>47                                                                                                 |
| Example 66: Example 67: Example 68:                                                                                                                                                                                                                                                                                                             | ABS_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 47<br>47<br>48                                                                                           |
| Example 66:<br>Example 67:<br>Example 68:<br>Example 69:                                                                                                                                                                                                                                                                                        | ABS_REG Command  NEG_REG Command  MUL_IMM Command  MUL_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 47<br>47<br>48<br>48                                                                                     |
| Example 66:<br>Example 67:<br>Example 68:<br>Example 69:<br>Example 70:                                                                                                                                                                                                                                                                         | ABS_REG Command  NEG_REG Command  MUL_IMM Command  MUL_REG Command  CLIP_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                                                         | 47<br>47<br>48<br>48<br>49                                                                               |
| Example 66:<br>Example 67:<br>Example 68:<br>Example 69:<br>Example 70:<br>Example 71:                                                                                                                                                                                                                                                          | ABS_REG Command  NEG_REG Command  MUL_IMM Command  MUL_REG Command  CLIP_IMM Command  CLIP_REG Command                                                                                                                                                                                                                                                                                                                                                                                                                       | 47<br>48<br>48<br>49<br>49                                                                               |
| Example 66:<br>Example 67:<br>Example 68:<br>Example 69:<br>Example 70:<br>Example 71:<br>Example 72:                                                                                                                                                                                                                                           | ABS_REG Command  NEG_REG Command  MUL_IMM Command  MUL_REG Command  CLIP_IMM Command  CLIP_REG Command  ABSDIFF_IMM Command                                                                                                                                                                                                                                                                                                                                                                                                  | 47<br>47<br>48<br>48<br>49<br>49<br>50                                                                   |
| Example 66:<br>Example 67:<br>Example 68:<br>Example 69:<br>Example 70:<br>Example 71:<br>Example 72:<br>Example 73:                                                                                                                                                                                                                            | ABS_REG Command  NEG_REG Command  MUL_IMM Command  MUL_REG Command  CLIP_IMM Command  CLIP_REG Command  ABSDIFF_IMM Command  ABSDIFF_REG Command                                                                                                                                                                                                                                                                                                                                                                             | 47<br>48<br>48<br>49<br>49<br>50<br>50                                                                   |
| Example 66:<br>Example 67:<br>Example 68:<br>Example 69:<br>Example 70:<br>Example 71:<br>Example 72:<br>Example 73:<br>Example 74:                                                                                                                                                                                                             | ABS_REG Command  NEG_REG Command  MUL_IMM Command  MUL_REG Command  CLIP_IMM Command  CLIP_REG Command  ABSDIFF_IMM Command  ABSDIFF_REG Command  ALRO_IMM Command                                                                                                                                                                                                                                                                                                                                                           | 47<br>48<br>48<br>49<br>50<br>50<br>51                                                                   |
| Example 66:<br>Example 67:<br>Example 68:<br>Example 69:<br>Example 70:<br>Example 71:<br>Example 72:<br>Example 73:<br>Example 74:<br>Example 75:                                                                                                                                                                                              | ABS_REG Command  NEG_REG Command  MUL_IMM Command  MUL_REG Command  CLIP_IMM Command  CLIP_REG Command  ABSDIFF_IMM Command  ABSDIFF_REG Command  ALRO_IMM Command  ALRO_REG Command                                                                                                                                                                                                                                                                                                                                         | 47<br>48<br>48<br>49<br>50<br>50<br>51<br>51                                                             |
| Example 66:<br>Example 67:<br>Example 68:<br>Example 69:<br>Example 70:<br>Example 71:<br>Example 72:<br>Example 73:<br>Example 74:<br>Example 75:<br>Example 76:                                                                                                                                                                               | ABS_REG Command  NEG_REG Command  MUL_IMM Command  MUL_REG Command  CLIP_IMM Command  CLIP_REG Command  ABSDIFF_IMM Command  ABSDIFF_REG Command  ALRO_IMM Command  ALRO_REG Command  Leading Bits                                                                                                                                                                                                                                                                                                                           | 47<br>48<br>48<br>49<br>50<br>50<br>51<br>51<br>52                                                       |
| Example 66:<br>Example 67:<br>Example 68:<br>Example 69:<br>Example 70:<br>Example 71:<br>Example 72:<br>Example 73:<br>Example 74:<br>Example 75:<br>Example 76:<br>Example 77:                                                                                                                                                                | ABS_REG Command  NEG_REG Command  MUL_IMM Command  MUL_REG Command  CLIP_IMM Command  CLIP_REG Command  ABSDIFF_IMM Command  ABSDIFF_REG Command  ALRO_IMM Command  ALRO_REG Command  Leading Bits  LEADBITS Command                                                                                                                                                                                                                                                                                                         | 47<br>48<br>48<br>49<br>50<br>51<br>51<br>52<br>52                                                       |
| Example 66:<br>Example 67:<br>Example 68:<br>Example 69:<br>Example 70:<br>Example 71:<br>Example 72:<br>Example 73:<br>Example 74:<br>Example 75:<br>Example 76:<br>Example 77:<br>Example 77:                                                                                                                                                 | ABS_REG Command  NEG_REG Command  MUL_IMM Command  MUL_REG Command  CLIP_IMM Command  CLIP_REG Command  ABSDIFF_IMM Command  ABSDIFF_REG Command  ALRO_IMM Command  ALRO_REG Command  Leading Bits  LEADBITS Command  SHR_IMM Command                                                                                                                                                                                                                                                                                        | 47<br>48<br>48<br>49<br>50<br>51<br>51<br>52<br>52<br>53                                                 |
| Example 66:<br>Example 67:<br>Example 69:<br>Example 70:<br>Example 71:<br>Example 72:<br>Example 73:<br>Example 74:<br>Example 75:<br>Example 76:<br>Example 77:<br>Example 77:<br>Example 78:<br>Example 79:                                                                                                                                  | ABS_REG Command  NEG_REG Command  MUL_IMM Command  MUL_REG Command  CLIP_IMM Command  CLIP_REG Command  ABSDIFF_IMM Command  ALRO_IMM Command  ALRO_REG Command  ALRO_REG Command  Leading Bits  LEADBITS Command  SHR_IMM Command  SHR_REG Command                                                                                                                                                                                                                                                                          | 47<br>48<br>48<br>49<br>50<br>51<br>51<br>52<br>52<br>53                                                 |
| Example 66:<br>Example 67:<br>Example 69:<br>Example 70:<br>Example 71:<br>Example 72:<br>Example 73:<br>Example 74:<br>Example 76:<br>Example 76:<br>Example 77:<br>Example 78:<br>Example 78:<br>Example 79:<br>Example 80:                                                                                                                   | ABS_REG Command  NEG_REG Command  MUL_IMM Command  MUL_REG Command  CLIP_IMM Command  CLIP_REG Command  ABSDIFF_IMM Command  ABSDIFF_REG Command  ALRO_IMM Command  ALRO_REG Command  ALRO_REG Command  SHR_IMM Command  SHR_REG Command  SHL_IMM Command  SHL_IMM Command                                                                                                                                                                                                                                                   | 47<br>48<br>48<br>49<br>50<br>51<br>51<br>52<br>53<br>54<br>54                                           |
| Example 66:<br>Example 67:<br>Example 69:<br>Example 70:<br>Example 71:<br>Example 72:<br>Example 73:<br>Example 74:<br>Example 75:<br>Example 76:<br>Example 77:<br>Example 78:<br>Example 79:<br>Example 80:<br>Example 81:                                                                                                                   | ABS_REG Command NEG_REG Command MUL_IMM Command MUL_REG Command CLIP_IMM Command CLIP_REG Command ABSDIFF_IMM Command ABSDIFF_REG Command ALRO_IMM Command ALRO_REG Command Leading Bits LEADBITS Command SHR_IMM Command SHR_REG Command SHL_REG Command SHL_REG Command                                                                                                                                                                                                                                                    | 47<br>48<br>48<br>49<br>50<br>51<br>51<br>52<br>53<br>54<br>54                                           |
| Example 66:<br>Example 67:<br>Example 69:<br>Example 70:<br>Example 71:<br>Example 72:<br>Example 73:<br>Example 74:<br>Example 75:<br>Example 76:<br>Example 76:<br>Example 78:<br>Example 79:<br>Example 80:<br>Example 81:<br>Example 82:                                                                                                    | ABS_REG Command NEG_REG Command MUL_IMM Command MUL_REG Command CLIP_IMM Command CLIP_REG Command ABSDIFF_IMM Command ALRO_IMM Command ALRO_REG Command ALRO_REG Command Leading Bits LEADBITS Command SHR_IMM Command SHR_IMM Command SHR_REG Command SHL_IMM Command SHL_IMM Command SHL_REG Command SHL_REG Command                                                                                                                                                                                                       | 47<br>48<br>48<br>49<br>50<br>51<br>51<br>52<br>53<br>54<br>54<br>55                                     |
| Example 66: Example 67: Example 68: Example 69: Example 70: Example 71: Example 72: Example 73: Example 74: Example 75: Example 76: Example 76: Example 77: Example 80: Example 80: Example 81: Example 82: Example 83:                                                                                                                         | ABS_REG Command NEG_REG Command MUL_IMM Command MUL_REG Command CLIP_IMM Command CLIP_REG Command ABSDIFF_IMM Command ALRO_IMM Command ALRO_REG Command ALRO_REG Command ALRO_REG Command SHR_IMM Command SHR_IMM Command SHR_REG Command SHR_REG Command SHL_REG Command SHL_REG Command SHL_REG Command SHL_REG Command SHRL_REG Command                                                                                                                                                                                   | 47<br>48<br>49<br>49<br>50<br>51<br>51<br>52<br>53<br>54<br>54<br>55<br>55                               |
| Example 66: Example 67: Example 68: Example 69: Example 70: Example 71: Example 72: Example 73: Example 74: Example 75: Example 76: Example 77: Example 78: Example 80: Example 80: Example 81: Example 82: Example 83: Example 84:                                                                                                             | ABS_REG Command NEG_REG Command MUL_IMM Command MUL_REG Command CLIP_IMM Command CLIP_REG Command ABSDIFF_IMM Command ABSDIFF_REG Command ALRO_IMM Command ALRO_REG Command ALRO_REG Command SHR_IMM Command SHR_IMM Command SHR_IMM Command SHL_IMM Command SHL_REG Command SHL_REG Command SHL_REG Command SHRL_IMM Command SHRL_IMM Command SHRL_IMM Command SHRL_IMM Command SHRL_REG Command SHRL_REG Command                                                                                                           | 47<br>48<br>49<br>49<br>50<br>51<br>51<br>52<br>53<br>54<br>54<br>55<br>55<br>56                         |
| Example 66: Example 67: Example 68: Example 69: Example 70: Example 71: Example 72: Example 73: Example 74: Example 75: Example 76: Example 77: Example 78: Example 79: Example 80: Example 80: Example 81: Example 82: Example 83: Example 83: Example 84: Example 85:                                                                         | ABS_REG Command NEG_REG Command MUL_IMM Command MUL_REG Command CLIP_IMM Command CLIP_REG Command ABSDIFF_IMM Command ABSDIFF_REG Command ALRO_IMM Command ALRO_REG Command ALRO_REG Command SHR_IMM Command SHR_IMM Command SHR_REG Command SHL_IMM Command SHL_IMM Command SHL_IMM Command SHL_REG Command SHL_REG Command SHRL_IMM Command SHRL_IMM Command SHRL_REG Command SHRL_REG Command AND_IMM Command AND_IMM Command                                                                                             | 47<br>48<br>48<br>49<br>50<br>51<br>51<br>52<br>53<br>54<br>54<br>55<br>55<br>56<br>57                   |
| Example 66: Example 67: Example 68: Example 69: Example 70: Example 71: Example 72: Example 73: Example 74: Example 75: Example 76: Example 77: Example 78: Example 79: Example 80: Example 81: Example 81: Example 82: Example 83: Example 84: Example 85: Example 86:                                                                         | ABS_REG Command NEG_REG Command MUL_IMM Command MUL_REG Command CLIP_IMM Command CLIP_REG Command ABSDIFF_IMM Command ABSDIFF_REG Command ALRO_IMM Command ALRO_REG Command ALRO_REG Command SHR_IMM Command SHR_IMM Command SHR_REG Command SHL_IMM Command SHL_REG Command SHL_REG Command SHRL_IMM Command SHRL_IMM Command SHRL_REG Command SHRL_REG Command AND_IMM Command AND_IMM Command AND_REG Command OR_IMM Command                                                                                              | 47<br>48<br>48<br>49<br>50<br>51<br>51<br>52<br>53<br>54<br>55<br>55<br>57<br>57                         |
| Example 66: Example 67: Example 69: Example 70: Example 71: Example 72: Example 73: Example 74: Example 76: Example 76: Example 77: Example 78: Example 79: Example 80: Example 80: Example 81: Example 82: Example 82: Example 83: Example 84: Example 85: Example 86: Example 87:                                                             | ABS_REG Command NEG_REG Command MUL_IMM Command MUL_REG Command CLIP_IMM Command CLIP_REG Command ABSDIFF_IMM Command ABSDIFF_REG Command ALRO_IMM Command ALRO_REG Command ALRO_REG Command SHR_IMM Command SHR_IMM Command SHR_IMM Command SHL_IMM Command SHL_IMM Command SHL_IMM Command SHL_REG Command SHL_REG Command SHR_REG Command SHRL_REG Command SHRL_REG Command SHRL_REG Command OR_IMM Command OR_IMM Command OR_IMM Command OR_REG Command                                                                  | 47<br>48<br>48<br>49<br>50<br>51<br>51<br>52<br>53<br>54<br>55<br>55<br>57<br>57<br>58                   |
| Example 66: Example 67: Example 69: Example 70: Example 71: Example 72: Example 73: Example 74: Example 76: Example 76: Example 77: Example 78: Example 78: Example 80: Example 80: Example 81: Example 82: Example 82: Example 84: Example 85: Example 86: Example 87: Example 87:                                                             | ABS_REG Command NEG_REG Command MUL_IMM Command MUL_REG Command CLIP_IMM Command CLIP_REG Command ABSDIFF_IMM Command ABSDIFF_REG Command ALRO_IMM Command ALRO_REG Command ALRO_REG Command ALRO_REG Command SHR_IMM Command SHR_IMM Command SHR_IMM Command SHR_REG Command SHL_IMM Command SHL_IMM Command SHL_IMM Command SHRL_REG Command AND_IMM Command AND_IMM Command AND_REG Command OR_IMM Command OR_IMM Command OR_IMM Command OR_REG Command AND_IMM Command                                                   | 47<br>47<br>48<br>49<br>49<br>50<br>51<br>51<br>52<br>53<br>54<br>55<br>55<br>56<br>57<br>58<br>58       |
| Example 66: Example 67: Example 69: Example 70: Example 71: Example 72: Example 73: Example 74: Example 75: Example 76: Example 76: Example 77: Example 80: Example 80: Example 81: Example 81: Example 82: Example 82: Example 83: Example 84: Example 85: Example 86: Example 87: Example 87: Example 88: Example 88:                         | ABS_REG Command NEG_REG Command MUL_IMM Command MUL_REG Command CLIP_IMM Command CLIP_REG Command ABSDIFF_IMM Command ABSDIFF_REG Command ALRO_IMM Command ALRO_REG Command ALRO_REG Command ALRO_REG Command SHR_IMM Command SHR_IMM Command SHR_IMM Command SHR_IMM Command SHL_IMM Command SHL_REG Command SHL_REG Command SHRL_REG Command AND_IMM Command AND_IMM Command AND_REG Command AND_REG Command AND_REG Command OR_IMM Command OR_IMM Command OR_REG Command XOR_IMM Command XOR_REG Command                  | 47<br>47<br>48<br>49<br>49<br>50<br>51<br>52<br>52<br>53<br>54<br>55<br>55<br>56<br>57<br>58<br>59       |
| Example 66: Example 67: Example 69: Example 70: Example 71: Example 72: Example 73: Example 74: Example 75: Example 76: Example 76: Example 77: Example 80: Example 80: Example 81: Example 81: Example 82: Example 83: Example 84: Example 85: Example 86: Example 87: Example 87: Example 89: Example 89: Example 89:                         | ABS_REG Command NEG_REG Command MUL_IMM Command MUL_REG Command CLIP_IMM Command CLIP_REG Command ABSDIFF_IMM Command ABSDIFF_REG Command ALRO_IMM Command ALRO_REG Command ALRO_REG Command SHR_IMM Command SHR_IMM Command SHR_IMM Command SHL_IMM Command SHL_IMM Command SHL_IMM Command SHL_IMM Command SHL_REG Command SHL_REG Command SHRL_REG Command AND_IMM Command AND_REG Command AND_REG Command AND_REG Command AND_REG Command OR_IMM Command XOR_IMM Command XOR_REG Command XOR_REG Command XOR_REG Command | 47<br>48<br>49<br>49<br>50<br>51<br>51<br>52<br>53<br>54<br>54<br>55<br>55<br>56<br>57<br>58<br>59<br>60 |
| Example 66: Example 67: Example 69: Example 70: Example 71: Example 72: Example 73: Example 74: Example 75: Example 76: Example 76: Example 77: Example 80: Example 80: Example 81: Example 81: Example 82: Example 83: Example 84: Example 85: Example 85: Example 86: Example 87: Example 87: Example 89: Example 89: Example 90: Example 91: | ABS_REG Command NEG_REG Command MUL_IMM Command MUL_REG Command CLIP_IMM Command CLIP_REG Command ABSDIFF_IMM Command ABSDIFF_REG Command ALRO_IMM Command ALRO_REG Command ALRO_REG Command ALRO_REG Command SHR_IMM Command SHR_IMM Command SHR_IMM Command SHR_IMM Command SHL_IMM Command SHL_REG Command SHL_REG Command SHRL_REG Command AND_IMM Command AND_IMM Command AND_REG Command AND_REG Command AND_REG Command OR_IMM Command OR_IMM Command OR_REG Command XOR_IMM Command XOR_REG Command                  | 47<br>48<br>49<br>49<br>50<br>51<br>51<br>52<br>53<br>54<br>54<br>55<br>55<br>56<br>57<br>58<br>59<br>60 |



| Example 94: 151_EQ_IMM Command        |    |
|---------------------------------------|----|
| Example 95: TST_EQ_REG Command        |    |
| Example 96: TST_NEQ_IMM Command       |    |
| Example 97: TST_NEQ_REG Command       | 64 |
| Example 98: TST_LT_IMM Command        | 65 |
| Example 99: TST_LT_REG Command        | 65 |
| Example 100: TST_LTE_IMM Command      |    |
| Example 101: TST_LTE_REG Command      |    |
| Example 102: TST_GT_IMM Command       |    |
| Example 103: TST_GT_REG Command       |    |
| Example 104: TST_GTE_IMM Command      |    |
| Example 105: TST_GTE_REG Command      |    |
| Example 106: TST_ULT_IMM Command      |    |
| Example 107: TST_ULT_REG Command      |    |
| Example 108: TST_ULTE_IMM Command     | 70 |
| Example 109: TST_ULTE_REG Command     |    |
| Example 110: TST_UGT_IMM Command      |    |
| Example 111: TST_UGT_REG Command      |    |
| Example 112: TST_UGTE_IMM Command     |    |
|                                       |    |
| Example 113: TST_UGTE_REG Command     |    |
| Example 114: TST_BIT_SET_IMM Command  |    |
| Example 115: TST_BIT_SET_REG Command  |    |
| Example 116: TST_BIT_NSET_IMM Command |    |
| Example 117: TST_BIT_NSET_REG Command |    |
| Example 118: ADD16_REG Command        |    |
| Example 119: ADD16_IMM Command        |    |
| Example 120: SUB16_IMM Command        |    |
| Example 121: SUB16_REG Command        |    |
| Example 122: IMM_SUB16 Command        | 77 |
| Example 123: MUL16_IMM Command        | 77 |
| Example 124: MUL16_REG Command        | 78 |
| Example 125: MAC16_IMM Command        | 78 |
| Example 126: MAC16_REG Command        | 79 |
| Example 127: CLIP16_IMM Command       |    |
| Example 128: CLIP16 REG Command       |    |
| Example 129: ALRO16_IMM Command       |    |
| Example 130: ALRO16_REG Command       |    |
| Example 131: ABS16_IMM Command        |    |
| Example 132: ABS16_REG Command        |    |
| Example 133: ABSDIFF16_IMM Command    |    |
| Example 134: ABSDIFF16_REG Command    |    |
| Example 135: SAD16_IMM Command        |    |
|                                       |    |
| Example 136: SAD16_REG Command        |    |
| Example 137: SHR16_IMM Command        |    |
| Example 138: SHR16_REG Command        |    |
| Example 139: SHL16_IMM Command        |    |
| Example 140: SHL16_REG Command        |    |
| Example 141: SHRL16_IMM Command       |    |
| Example 142: SHRL16_REG Command       |    |
| Example 143: LDPE Command             |    |
| Example 144: PERM Command             | 89 |

# **Tables**

| Table 1: Configuration Parameters          | 3  |
|--------------------------------------------|----|
| Table 2: CHILI System Architecture Legend  | 5  |
| Table 3: CHILI Slot Architecture Legend    |    |
| Table 4: Effective Address Values          |    |
| Table 5: DMA Commands                      | 12 |
| Table 6: Descriptor Structure              | 13 |
| Table 7: Descriptor Values                 | 14 |
| Table 8: Command Queue Parameters          |    |
| Table 9: Status Register Values            | 15 |
| Table 10: Conditions for Test Instructions |    |
| Table 11: Preprocessor Directives          |    |
| Table 12: Preprocessor Commands            |    |

# **Abbreviations**

| DMA  | Direct Memory Access                       |
|------|--------------------------------------------|
| DMS  | Data Memory Subsystem                      |
| DRAM | Dynamic Random Access Memory               |
| DE   | Decode stage of instruction pipeline.      |
| EP   | Expand stage of instruction pipeline.      |
| EX   | Execute stage of instruction pipeline.     |
| FE   | Fetch stage of instruction pipeline.       |
| IVS  | Immediate Value Section                    |
| IW   | Instruction Word                           |
| MEM  | Memory read stage of instruction pipeline. |
| ocs  | Operation Code Section                     |
| PC   | Program Counter                            |
| РО   | Post stage of instruction pipeline.        |
| R/W  | Read-Write                                 |
| SIMD | Single Instruction, Multiple Data          |
| VLC  | Variable Length Coding                     |
| VLIW | Very Long Instruction Word                 |
| WB   | Writeback stage of instruction pipeline.   |
| ·    |                                            |

ODM CHILI xi



# **Preface**

## **About this Document**

This document provides reference information for ON DEMAND Microelectronics' (ODM) CHILI. It describes the processor's instruction set architecture and its programming model.

# **How this Document is Organized**

This document contains the following chapters and sections:

- Introduction on page 3 introduces the ODM CHILI and describes its key features.
- CHILI Architecture on page 4 describes the main functional blocks.
- Program Control on page 7 gives details about the instruction pipeline, the assignment of parallel computational units (slots), conditional executions, and DMA programming.
- Instruction Set on page 21 describes all commands of the instruction set and its SIMD extensions.
- Preprocessor on page 90 describes the preprocessor.
- Appendix A: Instruction Set Quick Reference on page 92 lists all available instructions of the CHILI.
- Appendix B: Preprocessor Commands on page 95 lists all commands of the preprocessor.

#### **Intended Audience**

The information herein is targeted at system software developers, hardware designers and application engineers with experience in assembler programming.

# **Typographical Conventions**

This document uses the following typographical conventions:

code Single lines of code or instructions are written in a monospaced typewriter font.

UPPERCASE Keywords are written in UPPERCASE.

{} Braces indicate the beginning and ending of instructions executed within one cycle.

Rn Instruction syntax indicating a destination general-purpose register.

Rx, Ry Instruction syntax indicating source general-purpose registers.



### **Contact Information**

To learn more about ON DEMAND Microelectronics and our products and services or to find one of our offices near you contact our headquarters or visit our web site:

# **Corporate Headquarters**

ON DEMAND Microelectronics

Wagramer Str. 17-19, IZD Tower AT-1220 Vienna/Austria **Phone:** +43 (1) 269 79 85-0 **Fax:** +43 (1) 269 79 85-200

Web Site

http://www.odm.at

# Introduction

# In This Chapter

| Vhat is the CHILI?3 | 3 |
|---------------------|---|
| viialis lie OiliLif | ) |

# 1.1 What is the CHILI?

The **CHILI** is a multimedia processor specifically designed for the following tasks:

- video decoding and encoding
- audio decoding and encoding
- image processing

The **CHILI** combines low power consumption with high performance and high data throughput.

# 1.1.1 CHILI Configuration

The **CHILI** configuration parameters and their values are described in the following table.

Table 1: Configuration Parameters

| Configuration Parameter | Value                |
|-------------------------|----------------------|
| Number of slots         | 4                    |
| Register File Size      | 64 registers         |
| Data Path Width         | 32 bits              |
| Data Memory Size        | Memory space 32 bits |
| Code Memory Size        | Memory space 32 bits |
|                         |                      |

### CHAPTER 2

# **CHILI Architecture**

# In This Chapter

| CHILI System Architecture | 4 |
|---------------------------|---|
| CHILL Slot Architecture   | 6 |

# 2.1 CHILI System Architecture

The **CHILI** communicates with external memory (DRAM) and I/O devices through the system bus interface. Internally, the **CHILI** consists of a core and a data memory subsystem (DMS) plus other system components. The DMS can be perceived as an additional layer between the core (CPU) and the core memory (RAM). The DMS handles, among other things, the DMA transfers between the **CHILI** core memory and external memory and performs non-blocking memory load operations to reduce CPU overhead.

The following figure shows the system architecture of the CHILI.



Figure 1: CHILI System Block Diagram



The following table describes the main functional units of the **CHILI** system.

Table 2: CHILI System Architecture Legend

| Functional Unit       | Description                                                                                                 |
|-----------------------|-------------------------------------------------------------------------------------------------------------|
| CHILI Core            | The central processing unit.                                                                                |
| DMS IF                | A four-ported interface to the <b>CHILI</b> data memory subsystem.                                          |
| Peripheral Port IF    | Provides a four-ported interface to the DMA Control interface and/or alternative peripherals.               |
| DMA Control           | A memory-mapped port interface to the DMA Controller.                                                       |
| DMA Controller        | A functional unit that handles the internal and external memory access of the <b>CHILI</b> .                |
| Data Memory Subsystem | Includes the <b>CHILI</b> core memory and does the following:                                               |
|                       | <ul> <li>Performs out-of-order command execution</li> </ul>                                                 |
|                       | <ul> <li>Performs non-blocking memory load operations</li> </ul>                                            |
|                       | <ul> <li>Supports memory-mapped I/O</li> </ul>                                                              |
|                       | <ul> <li>Performs block data transfer between internal<br/>(core RAM) and external memory (DRAM)</li> </ul> |
|                       | <ul> <li>Provides direct access of the CHILI core to<br/>external memory</li> </ul>                         |
|                       | <ul> <li>Supports single DMA transfers (one request at a time)</li> </ul>                                   |
|                       | <ul> <li>Allows predefined DMA transfers</li> </ul>                                                         |
| Core Memory           | The internal data memory of the CHILI.                                                                      |
| Main Memory (DRAM)    | External memory accessible through a 64-bit read/write master port.                                         |
| ICACHE                | Instruction cache unit.                                                                                     |
| Fetch Unit            | Fetches instructions from ICACHE or external memory.                                                        |



# 2.2 CHILI Slot Architecture

The **CHILI** architecture is based on a VLIW RISC engine and can be described as a load-store architecture. It supports the execution of up to four instructions in parallel. In contrast to other VLIW architectures there are no restrictions concerning the choice of instructions within an execution unit. An execution unit of the **CHILI** is called slot. Each slot provides identical functionality (arithmetic instructions, memory access, control flow instructions), and every second slot is dedicated to execute test instructions for the evaluation of conditions. The following figure shows a diagram of the **CHILI** slots.



Figure 2: CHILI Slot Diagram

The following table describes the main functional units of the CHILI slots.

Table 3: CHILI Slot Architecture Legend

| Functional Unit                                       | Description                                                 |
|-------------------------------------------------------|-------------------------------------------------------------|
| Slot #0-3                                             | The parallel computational units.                           |
| ALU/Shifter, Memory Access, Control Flow Instructions | Identical logical units for each slot.                      |
| Conditional Execution                                 | Units for executing test instructions on every second slot. |
| Data Bus                                              | Port-interfaced buses provided for each slot.               |
| Address Bus                                           | Port-interfaced buses provided for each slot.               |
| Register File                                         | Holds 64 32-bit general purpose registers (r0-r63).         |

# **Program Control**

# In This Chapter

| Instruction Pipeline           | 7  |
|--------------------------------|----|
| Conditional Execution          | 8  |
| Structure of Assembly Language | 9  |
| DMA Programming                | 11 |

# 3.1 Instruction Pipeline

An instruction pipeline consists of a sequence of operations that occur during the execution of an instruction. The **CHILI** pipeline has the following stages:

- Fetch (FE0 & FE1): The two stages fetch instruction data from the instruction cache or the program memory (located in the main memory, or DRAM).
- Expand (EP): Expands the VLC-encoded instruction words.
- Decode (DE): Decodes the current instruction and provides information for the selection of operands from the register file and for the calculation of forwarding data
- Forward (FW): Based on the forwarding information of the decode stage the forward stage replaces the operands selected in the decode stage with the registered results of the subsequent pipeline stages.
- Execute (EX): Performs the arithmetic operations, assigns addresses and data for memory read/write, and performs test operations (conditions).
- Memory (MEM): Retrieves data from the data cache for memory read operations.
- Writeback (WB): Stores the results of previous operations in the register file.
- Post (PO): Forwards data that is written in the register file.

Typically, the pipeline is full with a sequential set of instructions, each at a certain stage. When a PC discontinuity occurs, such as during a branch, call, or return, one or more stages of the pipeline may be temporarily unused.

The pipeline architecture is shown in the following figure.



Figure 3: Instruction Pipeline





**Note** After a jump the instruction pipeline will be emptied, resulting in a jump cycle penalty of five cycles.

# 3.2 Conditional Execution

The main characteristic of conditional execution in the **CHILI** is the omission of flags. Other than commonly implemented conditions are evaluated "on the fly". This results in efficient execution of control code with many comparisons. Conditions are used both in conditional jumps and conditional execution.

#### **Syntax**

if (condition) command;

## 3.2.1 Assignment of Processing Slots

Each conditional command requires two adjacent slots for processing. Therefore, in a four-slot **CHILI**, conditional execution is assigned either to slots 0 and 1 or slots 2 and 3. Commands within braces ("{", "}") are processed within one clock cycle. For a four-slot **CHILI** up to four unconditional commands, two conditional commands, or a combination of both can be processed.

## 3.2.2 Examples of Slot Computation and Assignment

The following example shows the computation of four unconditional commands within one clock cycle.



#### **Example 1: Slot Computation with 4 Unconditional Commands**

The next example shows the computation of three unconditional commands within one clock cycle. There is no command assigned to Slot # 3 which therefore performs a NOP operation.



#### **Example 2: Slot Computation with 3 Unconditional Commands**

The following example shows a conditional execution assigned to slots 0 and 1.





#### **Example 3: Slot Assignment with Conditional Execution (1)**

The next example shows a conditional execution assigned to slots 2 and 3.



#### **Example 4: Slot Assignment with Conditional Execution (2)**

The next example shows two conditional executions assigned to slots 0 and 1, and 2 and 3, respectively.



#### **Example 5: Slot Assignment with Conditional Execution (3)**

The following example shows two conditional executions assigned to slots 0 and 1, and 2 and 3, respectively. If both conditions are true the execution paths are controversial. The commands of the higher slot are processed (condition 2).



#### **Example 6: Slot Assignment with Conditional Execution (4)**

# 3.3 Structure of Assembly Language

This section describes how to write a **CHILI** assembly language program.

#### 3.3.1 Case Rules

Instructions, directives and registers have to be lower case. Labels are casesensitive.

#### **3.3.2 Labels**

Labels are symbols that represent addresses in both program memory and data



memory. The address given by the label is calculated by the assembler.

#### 3.3.3 Comments

Two slashes "//" mark the beginning of a single-line comment. The end of the line is the end of the comment. A multi-line comment starts with "/\*" and ends with "\*/". All comments are ignored by the assembler.

## 3.3.4 Data Section

The data section declares and allocates data memory for later use by a **CHILI** program. Together with one or several *code sections* (see page 10) it is part of a **CHILI** program. A program may contain an unlimited number of data sections.

The data section begins with the . data directive and ends at the . code directive or at the end of file. Initially runtime contents can be also defined in this section.

### 3.3.4.1 Initialization of the Data Memory

The data section contains the declaration of address labels.

Label:

Using I abel as an address will always access the same memory word and initializes it with the value i nt32.

```
label = int32;
label[uint12] = {int32, int32, ..., int32}
```

The following example initializes a data memory range with the values given in braces. i denti fi er [ui nt12] represents an address alias, where ui nt12 is the offset to the base address.



#### **Example 7: Memory Initialization**

```
.data
vertical_size = 144;
speed = 90;
array_size[8] = {0, 1, 2, 3, 4, 5, 6, 7}

// mem[1]=90
// mem[2]=0
// mem[3]=1
// mem[4]=2
// mem[5]=3
// mem[6]=4
// mem[7]=5
// mem[8]=6
// mem[9]=7
```

#### 3.3.5 Code Section

Code sections contain assembler instructions which are described in the following. Together with a *data section* (see page 10) they are part of a **CHILI** program. These program sections are delimited by the . data and . code designators,



respectively. The beginning of a code section is marked with the . code designator and a code section ends alternatively with the . code designator or the end of file. A program may contain an unlimited number of code sections.



**Note** An address label declared in a data section can be used in any code section.

#### 3.3.5.1 Example of CHILI Assembly Language Module

The following example shows a simple program where the constant LOOP\_MAX is defined by a preprocessor directive (see *Preprocessor* on page 90 for more information).



#### **Example 8: Program Module**

The following table shows values to express an effective memory address.

Table 4: Effective Address Values

| Value      | Description                                                                                                                            |
|------------|----------------------------------------------------------------------------------------------------------------------------------------|
| int32      | The immediate value i nt32 is used as the address of this transfer.                                                                    |
| Rx         | The value in Rx is used as the address of this transfer.                                                                               |
| Rx + int32 | The immediate value i nt32 is added to the value in Rx before the data transfer takes place. The result is used as the memory address. |
| Rx + Ry    | The value in Rx is added to the value in Ry before the data transfer takes place. The result is used as the memory address.            |

# 3.4 DMA Programming

The main task of the **CHILI** data memory subsystem is to provide non-blocking memory access through a DMA controller. Typically, a predefined block of memory is transferred from internal to external memory or vice versa. The necessary information for such a transfer is stored in a descriptor register. When the DMS initiates a transfer request for a descriptor, the request is assigned an identifier for



further tracking and is routed to a command queue until the transfer is finished.

The DMA controller provides the following registers:

DMA Descriptor Registers

Contain the necessary information for transferring predefined blocks of memory between external and internal memory or vice versa. The blocks describe two-dimensional areas in memory. 32 descriptors are supported.

- DMA Command Queue Registers
   Hold the parameters of a DMA transfer request. 64 command queue entries are supported.
- DMA Status Registers
   A set of 2-bit registers each of which corresponds to a command queue entry.

The following figure illustrates the DMA controller in detail.



Figure 4: DMA Controller Details

DMA is performed through the **CHILI** peripheral port interface. See **Peripheral Port Read Instructions** on page 39 and **Peripheral Port Write Instructions** on page 41 for more details on how to access the **CHILI** peripheral port. The peripheral port interface uses three address port bits to indicate a specific command. The values and their description are listed in the following table.

Table 5: DMA Commands

| Port Bits A[108] | Description                                      |
|------------------|--------------------------------------------------|
| 000              | IDLE                                             |
| 001              | Initiates a new DMA transfer request.            |
| 010              | Non-blocking status query; CPU continues to run. |
| 011              | Blocking status query; halts the CPU.            |



| Port Bits A[108] | Description                                                          |
|------------------|----------------------------------------------------------------------|
| 100              | READ access to DMA transfer control registers (descriptors).         |
| 101              | WRITE access to define DMA transfer control registers (descriptors). |
| 110              | IDLE                                                                 |
| 111              | IDLE                                                                 |



**Note** DMA commands are automatically non-blocking unless the DMA command queue is full, which means exceeding the maximum of 64 entries.

Apart from defining the DMA command parameters the **CHILI** peripheral port's address and data bits hold different values, depending on the specified DMA command. See **DMA Commands** on page 15 for more details.

## 3.4.1 DMA Descriptor Registers

Descriptor registers hold the information necessary for the transfer of 2D blocks of memory from external to internal memory or vice versa. The **CHILI** DMS supports 32 of these descriptors.

A DMA descriptor and its parameters are illustrated in the following figure.



Figure 5: DMA Descriptor

The structure of a DMA descriptor is described in the following table.

Table 6: Descriptor Structure

| Offset 1         | Parameter    | Description                                                 |
|------------------|--------------|-------------------------------------------------------------|
| 000 <sub>B</sub> | DRAM Address | Transfer start address in external address space.           |
| 001 <sub>B</sub> | Core Address | Transfer start address in core address space.               |
| 010 <sub>B</sub> | X Count      | Number of bytes per line to be transferred.                 |
| 011 <sub>B</sub> | Y Count      | Number of lines to be transferred.                          |
| 100 <sub>B</sub> | DRAM X Width | Address span to next line after completing a line transfer. |
| 101 <sub>B</sub> | Core X Width | Address span to next line after completing a line transfer. |

#### 3.4.1.1 Descriptor Details

This section describes the transfer of a 2D memory block from external memory (DRAM) to internal (core) memory and how this translates into the proper values of a descriptor.

The following figure shows the external memory block that is to be transferred to

<sup>&</sup>lt;sup>1</sup> Address port bits A[2..0]



the core memory.



Figure 6: External Memory Block

The numbered rectangles in the previous figure represent byte addresses; the intention is to transfer the bytes from addresses 19-22 and 27-30 to an address space in internal memory, namely addresses 7-10 and 13-16, as shown in the following figure.



Figure 7: Internal Memory Block

The appropriate descriptor values are given in the following table.

Table 7: Descriptor Values

| Offset <sup>2</sup> | Parameter    | Value |
|---------------------|--------------|-------|
| 000                 | DRAM Address | 19    |
| 001                 | Core Address | 7     |
| 010                 | X Count      | 4     |
| 011                 | Y Count      | 2     |
| 100                 | DRAM X Width | 8     |
| 101                 | Core X Width | 6     |

# 3.4.2 DMA Command Queue Registers

Command queue registers hold the parameters for initiated DMA transfer requests. The **CHILI** DMS supports 64 command queue entries.

<sup>&</sup>lt;sup>2</sup> Address port bits A[2..0]



A DMA command queue and its parameters are illustrated in the following figure.



Figure 8: DMA Command Queue

The structure of a DMA command queue is described in the following table.

Table 8: Command Queue Parameters

| Parameter | Description                                                                                                                                    |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ID        | The identifier a newly initiated DMA transfer request receives; it can be used for status queries until the transfer is finished.              |  |
|           | The ID is assigned automatically by port data bits DOUT[50] in transfer requests and DIN[50] in status queries.                                |  |
| DESC      | The address of a descriptor to be transferred given by port bits A[73] for descriptor READ or WRITE accesses or DIN[73] for transfer requests. |  |
| CMD       | Indicates an incoming or outgoing transfer request given by port data bit DIN[0] as follows:                                                   |  |
|           | LOW (set to 0): indicates incoming transfer                                                                                                    |  |
|           | HIGH (set to 1): indicates outgoing transfer                                                                                                   |  |

# 3.4.3 DMA Status Registers

DMA Status registers provide information about DMA transfers and return information related to each DMA command queue entry. The status values and their description are listed in the following table.

Table 9: Status Register Values

| Port Bits DOUT[10] | Description               |
|--------------------|---------------------------|
| 00                 | IDLE                      |
| 01                 | DMA transfer pending.     |
| 10                 | DMA transfer in progress. |
| 11                 | Invalid, not driven.      |

### 3.4.4 DMA Commands

This section describes all available DMA commands and the data and address bits of the **CHILI** peripheral port that hold the appropriate values. Each command description is followed by a brief example.



**Note** Only the **CHILI** peripheral port slots 0 (WRITE) and 1 (READ) can be used for DMA commands.



## 3.4.4.1 DMA Transfer Request

| Port Bits           | Description                                                                                                                                  |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| A[108] = "001"      | Initiates the command ("001") for a new transfer request.                                                                                    |
| A[3111,70] = "xx"   | Don't cares.                                                                                                                                 |
| DIN[73]             | Input data port used to distinguish the addresses of available descriptors in an indexed list from 0-31. Up to 32 descriptors are supported. |
| DIN[0]              | Indicates an incoming or outgoing transfer request as follows:                                                                               |
|                     | <ul> <li>LOW (set to 0): indicates incoming transfer</li> </ul>                                                                              |
|                     | <ul> <li>HIGH (set to 1): indicates outgoing transfer</li> </ul>                                                                             |
| DIN[318, 21] = "xx" | Don't cares.                                                                                                                                 |
| DOUT[50]            | The identifier internal logic assigns to a descriptor when it is entered in the command queue.                                               |
| DOUT[316] = "xx"    | Don't cares.                                                                                                                                 |

#### **Function**

A DMA transfer request is initiated for a descriptor. This WRITE command triggers the assignment of an identifier to the descriptor in the same cycle through a parallel slot. Identifiers are used to track the status of the transfer request during further program execution.

The following example shows how to initiate a DMA transfer through the **CHILI** *peripheral port interface* (see page 41).



#### **Example 9: DMA Transfer**

```
{
pport32[001] = 5;
/* this command initiates a new DMA transfer request for a target descriptor
specified by the target location */

pport32[ID] = rx;
/* internal logic assigns ID and the transfer is entered in the command
queue in the same cycle */
}
```

### 3.4.4.2 DMA Non-Blocking Status Query

| Port Bits          | Description                                                                                                                   |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------|
| A[108] = "010"     | Initiates the command ("010") for a non-blocking status query once a transfer request has been initiated.                     |
| A[3111, 70] = "xx" | Don't cares.                                                                                                                  |
| DIN[50]            | Input data port used to distinguish the transfers entered in the command queue. Up to 64 command queue entries are supported. |
| DIN[316] = "xx"    | Don't cares.                                                                                                                  |
| DOUT[10]           | Returns the transfer status as follows:                                                                                       |
|                    | • "00": IDLE                                                                                                                  |
|                    | ■ "01": Transfer pending                                                                                                      |
|                    | ■ "10": Transfer in progress                                                                                                  |
|                    | ■ "11": Non-valid, not driven                                                                                                 |
| DOUT[312] = "xx"   | Don't cares.                                                                                                                  |



#### **Function**

Non-blocking status queries do not interfere with the CPU program execution.

The following example shows a non-blocking status query through the **CHILI** peripheral port interface.



#### **Example 10: Non-Blocking DMA Status Query**

```
{
pport32[010] = ID;
/* program sends non-blocking status query for specified transfer ID
distinguished by data input port bits DIN[5..0] */

pport32[status] = ry;
/* returns status of asserted command queue ID (idle/pending/in progress)
distinguished by data output port bits DOUT[1..0] */
}
```

### 3.4.4.3 DMA Blocking Status Query

| Port Bits          | Description                                                                                                                   |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------|
| A[108] = "011"     | Initiates the command ("011") for a blocking status query once a transfer request has been initiated.                         |
| A[3111, 70] = "xx" | Don't cares.                                                                                                                  |
| DIN[50]            | Input data port used to distinguish the transfers entered in the command queue. Up to 64 command queue entries are supported. |
| DIN[316]           | Don't cares.                                                                                                                  |
| DOUT[10]           | Returns the transfer status as follows:                                                                                       |
|                    | ■ "00": IDLE                                                                                                                  |
|                    | <ul><li>"01": Transfer pending</li></ul>                                                                                      |
|                    | ■ "10": Transfer in progress                                                                                                  |
|                    | ■ "11": Non-valid, not driven                                                                                                 |
| DOUT[312] = "xx"   | Don't cares.                                                                                                                  |

#### **Function**

Blocking status queries halt the CPU program execution. This may be necessary when the data required for program execution is not available and the CPU would otherwise go in a loop.

The following example shows a blocking status query through the **CHILI** peripheral port interface.





#### **Example 11: Non-Blocking DMA Status Query**

```
{
pport32[011] = ID;

/* program sends blocking status query for specified transfer ID distinguished by data input port bits DIN[5..0] */
}
{
pport32[status] = 10;

/* returns status "in progress" of asserted command queue ID distinguished by data output port bits DOUT[1..0] */
}
```

### 3.4.4.3.1 Descriptor READ Access

| Port Bits      | Description                                                                                                                                              |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[108] = "100" | Initiates the command ("100") for a descriptor READ access.                                                                                              |
| A[73]          | Address port bits used to address a target descriptor from an indexed list between 0-31. Up to 32 descriptors are available.                             |
| A[20]          | Address port bits asserted to distinguish different register entries within a target descriptor. See <i>DMA Descriptors</i> on page 13 for more details. |
| A[3111] = "xx" | Don't cares.                                                                                                                                             |
| DOUT[310]      | The address values of the target descriptor.                                                                                                             |

#### **Function**

Returns the parameters of DMA transfers that have not been initiated.

The following example illustrates a descriptor READ command.





#### **Example 12: Descriptor READ Command**

```
{
pport32[100] = desc;
// READ command to a specified port address A[7..3]
}

{
// starting sequence of reading descriptor parameters
pport32[desc + dram_addr] = r0;
}
{
pport32[desc + core_addr] = r1;
}
{
pport32[desc + x_count] = r2;
}
{
pport32[desc + y_count] = r3;
}
{
pport32[desc + dram_x_width] = r4;
}
{
pport32[desc + core_x_width] = r5;
}
```

### 3.4.4.4 Descriptor WRITE Access

| Port Bits      | Description                                                                                                                                              |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[108] = "101" | Initiates the command ("101") for a descriptor WRITE access.                                                                                             |
| A[73]          | Address port bits used to address a target descriptor from an indexed list between 0-31. Up to 32 descriptors are available.                             |
| A[20]          | Address port bits asserted to distinguish different register entries within a target descriptor. See <i>DMA Descriptors</i> on page 13 for more details. |
| A[3111] = "xx" | Don't cares.                                                                                                                                             |
| DIN[310]       | The address values of the target descriptor.                                                                                                             |

#### **Function**

Specifies the parameters for DMA transfers.

The following example illustrates a descriptor WRITE command.





#### **Example 13: Descriptor WRITE Command**

```
{
pport32[101] = desc;
// WRITE command to a specified port address using bits A[7..3]
}
{
/* starting sequence of writing descriptor parameters for future DMA transfers */
pport32[desc + dram_addr] = 0xAAAA;
}
{
pport32[desc + core_addr] = 0x1111;
}
{
pport32[desc + x_count] = 4;
}
{
pport32[desc + y_count] = 2;
}
{
pport32[desc + dram_x_width] = 0x100;
}
{
pport32[desc + core_x_width] = 0x10;
}
```

#### CHAPTER 4

# **Instruction Set**

# In This Chapter

| Instruction Overview | 21 |
|----------------------|----|
| SIMD Extensions      | 74 |

# **4.1 Instruction Overview**

This section describes the **CHILI** instructions that are supported by the **CHILI** assembler. Each instruction is listed with its syntax and latency, functional description and a practical example of all available commands. The instructions are grouped as follows:

- Transfer Instructions on page 21
- Core Memory Read Instructions on page 22
- Core Memory Write Instructions on page 32
- Peripheral Port Read Instructions on page 39
- Peripheral Port Write Instructions on page 41
- Arithmetic Instructions on page 43
- Shift Instructions on page 52
- Logical Instructions on page 56
- Control Flow Instructions on page 59
- Test Instructions on page 61

#### 4.1.1 Transfer Instructions

| Syntax      | Latency |
|-------------|---------|
| Rn = int32; | 1       |
| Rn = Rx;    | 1       |

#### **Function**

These instructions copy a 32-bit immediate value or the value of the source register Rx to the destination register Rn.

#### 4.1.1.1 MOV\_IMM

#### **Syntax**

Rn = int32;





#### **Example 14: MOV\_IMM Command**

#### **Current state**

r1 = OxAAAAAAAA

#### Command

r1 = 0x45678912;

#### **New state**

r1 = 0x45678912

#### 4.1.1.2 MOV\_REG

#### **Syntax**

Rn = Rx;



#### Example 15: MOV\_REG Command

#### **Current state**

r1 = 0x12345678

r2 = 0xAAAAAAAA

#### Command

r2 = r1;

#### **New state**

r2 = 0x12345678

# **4.1.2 Core Memory Read Instructions**

| Syntax                        | Latency |
|-------------------------------|---------|
| Rn = port8/16/32[int32];      | 8       |
| Rn = port8/16/32[Rx];         | 8       |
| Rn = port8/16/32[Rx + int32]; | 8       |
| Rn = port8/16/32[Rx + Ry];    | 8       |
| Rn = sport8/16[int32];        | 8       |
| Rn = sport8/16[Rx];           | 8       |
| Rn = sport8/16[Rx + int32];   | 8       |
| Rn = sport8/16[Rx + Ry];      | 8       |

#### **Function**

These instructions transfer the value from the core data memory to the destination register Rn and read from address-mapped port locations.

The instructions port8 and port16 transfer the lower 8 and 16 bits respectively to Rn and set the upper bits to 0.

Port-signed instructions (sport) expand bit 7 and bit 16 of the loaded values as sign for bits 31 to 8 and 31 to 16 respectively.



#### 4.1.2.1 LOAD\_IMM

#### **Syntax**

Rn = port32[int32];



#### **Example 16: LOAD\_IMM Command**

#### **Current state**

(0x80000000) = 0xAB123456

r1 = 0xAAAAAAAA

#### Command

r1 = port32[0x80000000];

#### **New state**

r1 = 0xAB123456

## 4.1.2.2 LOAD\_REG

#### **Syntax**

Rn = port32[Rx];



#### **Example 17: LOAD\_REG Command**

#### **Current state**

(0x80000000) = 0xAB123456

r1 = OxAAAAAAAA

r2 = 0x80000000

#### Command

r1 = port32[r2];

#### **New state**

r1 = 0xAB123456

### 4.1.2.3 LOAD\_REG\_IMM

#### **Syntax**

Rn = port32[Rx + int32];





#### **Example 18: LOAD\_REG\_IMM Command**

```
Current state
(0x80000000) = 0xBBBBBBBB
(0x80000004) = 0xAB123456

r1 = 0xAAAAAAAA
r2 = 0x80000000

Command
r1 = port32[r2 + 0x7];

New state
r1 = 0xAB123456
```

## 4.1.2.4 LOAD\_REG\_REG

```
Syntax
Rn = port32[Rx + Ry];
```



#### Example 19: LOAD\_REG\_REG Command

```
Current state
(0x80000000) = 0xBBBBBBBB
(0x80000004) = 0xAB123456
r1 = 0xAAAAAAAA
r2 = 0x80000000
r3 = 0x6

Command
r1 = port32[r2 + r3];

New state
r1 = 0xAB123456
```

### 4.1.2.5 LOAD\_B\_IMM

```
Syntax
Rn = port8[int32];
```





# Example 20: LOAD\_B\_IMM Command

#### **Current state**

(0x80000000) = 0xAB123456

r1 = 0xAAAAAAAA

#### Command

r1 = port8[0x80000000];

#### **New state**

r1 = 0x00000056

# **4.1.2.6 LOAD\_B\_REG**

#### **Syntax**

Rn = port8[Rx];



# Example 21: LOAD\_B\_REG Command

#### **Current state**

(0x80000000) = 0xAB123456

r1 = 0xAAAAAAAA

r2 = 0x80000000

### Command

r1 = port8[r2];

### **New state**

r1 = 0x00000056

# 4.1.2.7 LOAD\_B\_REG\_IMM

# **Syntax**

Rn = port8[Rx + int32];





# Example 22: LOAD\_B\_REG\_IMM Command

```
Current state
(0x80000000) = 0xBBBBBBBB
(0x80000004) = 0xAB123456
r1 = 0xAAAAAAAA
r2 = 0x80000000

Command
r1 = port8[r2 + 0x5];

New state
r1 = 0x00000034
```

# 4.1.2.8 LOAD\_B\_REG\_REG

# Syntax

Rn = port8[Rx + Ry];



# Example 23: LOAD\_B\_REG\_REG Command

```
Current state
(0x80000000) = 0xBBBBBBBB
(0x80000004) = 0xAB123456
r1 = 0xAAAAAAAA
r2 = 0x80000000
r3 = 0x6

Command
r1 = port8[r2 + r3];

New state
r1 = 0x00000012
```

# 4.1.2.9 LOAD\_W\_IMM

# **Syntax**

Rn = port16[int32];





# Example 24: LOAD\_W\_IMM Command

#### **Current state**

```
(0x80000000) = 0xAB123456
```

r1 = 0xAAAAAAAA

#### Command

r1 = port16[0x80000000];

#### **New state**

r1 = 0x00003456

# 4.1.2.10 LOAD\_W\_REG

#### **Syntax**

Rn = port16[Rx];



# Example 25: LOAD\_W\_REG Command

#### **Current state**

(0x80000000) = 0xAB123456

r1 = 0xAAAAAAAA

r2 = 0x80000000

### Command

r1 = port16[r2];

### **New state**

r1 = 0x00003456

# 4.1.2.11 LOAD\_W\_REG\_IMM

# **Syntax**

Rn = port16[Rx + int32];





# Example 26: LOAD\_W\_REG\_IMM Command

```
Current state
(0x80000000) = 0xBBBBBBBB
(0x80000004) = 0xAB123456
r1 = 0xAAAAAAAA
r2 = 0x80000000

Command
r1 = port16[r2 + 0x5];

New state
```

# **4.1.2.12 LOAD\_W\_REG\_REG**

r1 = 0x00003456

# **Syntax**

Rn = port16[Rx + Ry];



# Example 27: LOAD\_W\_REG\_REG Command

```
Current state
(0x80000000) = 0xBBBBBBBB
(0x80000004) = 0xAB123456
r1 = 0xAAAAAAAA
r2 = 0x80000000
r3 = 0x00000006

Command
r1 = port16[r2 + r3];

New state
r1 = 0x0000AB12
```

# 4.1.2.13 SLOAD\_B\_IMM

# **Syntax**

Rn = sport8[int32];





# Example 28: SLOAD\_B\_IMM Command

#### **Current state**

(0x80000000) = 0xAB123456 // value mapped at port address r1 = 0xAAAAAAAA

#### Command

r1 = sport8[0x80000000];

#### **New state**

r1 = 0x00000056

# 4.1.2.14 SLOAD\_B\_REG

#### **Syntax**

Rn = sport8[Rx];



# Example 29: SLOAD\_B\_REG Command

#### **Current state**

(0x80000000) = 0xAB123456 // value mapped at port address

r1 = 0xAAAAAAAA

r2 = 0x80000000

### Command

r1 = sport8[r2];

### **New state**

r1 = 0x00000056

# 4.1.2.15 SLOAD\_B\_REG\_IMM

# **Syntax**

Rn = sport8[Rx + int32];





# Example 30: SLOAD\_B\_REG\_IMM Command

#### **Current state**

```
(0x80000000) = 0xBBBBBBB // value mapped at port address
(0x80000004) = 0xAB123456 // value mapped at port address
```

r1 = 0xAAAAAAAA

r2 = 0x80000000

#### Command

```
r1 = sport8[r2 + 0x7];
```

# **New state**

r1 = 0xFFFFFAB

# 4.1.2.16 SLOAD\_B\_REG\_REG

### **Syntax**

```
Rn = sport8[Rx + Ry];
```



### Example 31: SLOAD\_B\_REG\_REG Command

#### **Current state**

```
(0x80000000) = 0xBBBBBBBB // value mapped at port address
(0x80000004) = 0xAB123456 // value mapped at port address
```

r1 = 0xAAAAAAAA

r2 = 0x80000000

r3 = 0x6

### Command

```
r1 = sport8[r2 + r3];
```

# New state

r1 = 0x00000012

# 4.1.2.17 SLOAD\_W\_IMM

# **Syntax**

```
Rn = sport16[int32];
```





# Example 32: SLOAD\_W\_IMM Command

#### **Current state**

(0x80000000) = 0xAB1234 // value mapped at port address r1 = 0xAAAAAAAA

#### Command

r1 = sport16[0x80000000];

#### **New state**

r1 = 0x00001234

# 4.1.2.18 SLOAD\_W\_REG

#### **Syntax**

Rn = sport16[Rx];



# Example 33: SLOAD\_W\_REG Command

#### **Current state**

(0x80000000) = 0xAB1234 // value mapped at port address

r1 = 0xAAAAAAAA

r2 = 0x80000000

### Command

r1 = sport16[r2];

### **New state**

r1 = 0xFFFFABCD

# 4.1.2.19 SLOAD\_W\_REG\_IMM

### **Syntax**

Rn = sport16[Rx + int32];





### Example 34: SLOAD\_W\_REG\_IMM Command

#### **Current state**

(0x80000000) = 0xBBBBBBB // value mapped at port address(0x80000004) = 0xAB123456 // value mapped at port address

r1 = OxAAAAAAAA

r2 = 0x80000000

#### Command

r1 = sport16[r2 + 0x5];

# New state

r1 = 0x00003456

# 4.1.2.20 SLOAD\_W\_REG\_REG

### **Syntax**

Rn = sport16[Rx + Ry];



### Example 35: SLOAD\_W\_REG\_REG Command

#### **Current state**

(0x80000000) = 0xBBBBBBBB // value mapped at port address(0x80000004) = 0xCD123456 // value mapped at port address

r1 = 0xAAAAAAAA

r2 = 0x80000000

r3 = 0x00000006

### Command

r1 = sport16[r2 + r3];

### **New state**

r1 = 0xFFFCD12

# **4.1.3 Core Memory Write Instructions**

| Syntax                           | Latency |
|----------------------------------|---------|
| port8/16/32[int32] = Rn;         | -       |
| port8/16/32[Rx] = Rn;            | -       |
| port8/16/32[Rx + int32] = Rn;    | -       |
| port8/16/32[Rx + Ry] = Rn;       | -       |
| port8/16/32[int32] = int12;      | -       |
| port8/16/32[Rx] = int12;         | -       |
| port8/16/32[Rx + int32] = int12; | -       |



#### **Function**

These instructions store the value of the register Rn or a 12-bit immediate value in the core data memory and at address-mapped port locations.

# 4.1.3.1 **STORE\_IMM**

#### **Syntax**

```
port32[int32] = Rn;
```



# **Example 36: STORE\_IMM Command**

# **Current state**

### Command

```
port32[0x80000000] = r1;
```

### **New state**

(0x80000000) = 0xAB456789

# **4.1.3.2 STORE\_REG**

# **Syntax**

```
port32[Rx] = Rn;
```



# **Example 37: STORE\_REG Command**

### **Current state**

```
r1 = 0xAB456789
```

r2 = 0x80000000

#### Command

```
port32[r2] = r1;
```

#### **New state**

(0x80000000) = 0xAB456789

# 4.1.3.3 STORE REG IMM

# **Syntax**

```
port32[Rx + int32] = Rn;
```





# **Example 38: STORE\_REG\_IMM Command**

```
Current state
(0x80000000) = 0xBBBBBBBB
r1 = 0xAB456789
r2 = 0x80000000

Command
port32[r2 + 0x2] = r1;

New state
(0x80000000) = 0xAB456789
```

# 4.1.3.4 STORE\_REG\_REG

```
Syntax
port32[Rx + Ry] = Rn;
```



# Example 39: STORE\_REG\_REG Command

```
Current state
(0x80000000) = 0xBBBBBBBB
r1 = 0xAB456789
r2 = 0x80000000
r3 = 0x3

Command
port32[r2 + r3] = r1;

New state
(0x80000000) = 0xAB456789
```

# **4.1.3.5 STORE\_B\_IMM**

```
Syntax
port8[i nt32] = Rn;
```





### Example 40: STORE\_B\_IMM Command

```
Current state
(0x8000000) = 0xBBBBBBB
r1 = 0xAB456789

Command
port8[0x80000000] = r1;

New state
(0x80000000) = 0xBBBBBBB89
```

# **4.1.3.6 STORE\_B\_REG**

```
Syntax port8[Rx] = Rn;
```



# Example 41: STORE\_B\_REG Command

```
Current state
(0x80000000) = 0xBBBBBBBB
r1 = 0xAB456789
r2 = 0x80000001

Command
port8[r2] = r1;

New state
(0x80000000) = 0xBBBB89BB
```

# 4.1.3.7 STORE\_B\_REG\_IMM

```
Syntax
port8[Rx + int32] = Rn;
```



# Example 42: STORE\_B\_REG\_IMM Command

```
Current state
(0x80000000) = 0xBBBBBBBB
r1 = 0xAB456789
r2 = 0x80000000

Command
port8[r2 + 0x2] = r1;

New state
(0x80000000) = 0xBB89BBBB
```



# 4.1.3.8 STORE\_W\_IMM

### **Syntax**

port16[int32] = Rn;



# Example 43: STORE\_W\_IMM Command

# **Current state**

(0x80000000) = 0xBBBBBBBB

r1 = 0xAB456789

#### Command

port16[0x80000000] = r1;

### **New state**

(0x80000000) = 0xBBBB6789

# **4.1.3.9 STORE\_W\_REG**

# **Syntax**

port16[Rx] = Rn;



# Example 44: STORE\_W\_REG Command

# **Current state**

(0x80000000) = 0xBBBBBBBB

r1 = 0xAB456789

r2 = 0x8000000

#### Command

port16[r2] = r1;

#### **New state**

(0x80000000) = 0xBBBB6789

# 4.1.3.10 STORE\_SHORT\_B\_REG

### **Syntax**

port8[Rx] = int12;





### Example 45: STORE\_SHORT\_B\_REG Command

#### **Current state**

#### Command

port8[r2] = 0x12345678;

#### **New state**

(0x80000000) = 0xBBBB78BB

# 4.1.3.11 STORE\_SHORT\_B\_IMM

#### **Syntax**

port8[int32] = int12;



# Example 46: STORE\_SHORT\_B\_IMM Command

#### **Current state**

#### Command

port8[0x80000000] = 0x12345678;

### **New state**

(0x80000000) = 0xBBBBBB78

# 4.1.3.12 STORE\_SHORT\_B\_REG\_IMM

# **Syntax**

port8[Rx + int32] = int12;



# Example 47: STORE\_SHORT\_B\_REG\_IMM Command

#### **Current state**

(0x80000000) = 0xBBBBBBBB

r2 = 0x80000000

### Command

port8[r2 + 0x2] = 0x00000AFE;

## **New state**

(0x80000000) = 0xBBFEBBBB



# 4.1.3.13 STORE\_SHORT\_W\_IMM

### **Syntax**

port16[int32] = int12;



# Example 48: STORE\_SHORT\_W\_IMM Command

# **Current state**

### Command

port16[0x80000000] = 0x12345678;

#### **New state**

(0x80000000) = 0xBBBB0678

# 4.1.3.14 STORE\_SHORT\_W\_REG

### **Syntax**

port16[Rx] = int12;



# Example 49: STORE\_SHORT\_W\_REG Command

### **Current state**

(0x80000000) = 0xBBBBBBBB

r2 = 0x80000001

### Command

Port8[r2] = 0x12345678;

#### **New state**

(0x80000000) = 0xBBBB0678

# 4.1.3.15 STORE\_SHORT\_W\_REG\_IMM

# **Syntax**

port16[Rx + int32] = int12;





# Example 50: STORE\_SHORT\_W\_REG\_IMM Command

```
Current state
```

r2 = 0x80000000

#### Command

port16[r2 + 0x2] = 0x54321AFE;

#### **New state**

(0x80000000) = 0x0AFEBBBB

# 4.1.4 Peripheral Port Read Instructions

| Syntax                    | Latency |
|---------------------------|---------|
| Rn = pport32[int32];      | -       |
| Rn = pport32[Rx]:         | -       |
| Rn = pport32[Rx + int32]; | -       |
| Rn = pport32[Rx + Ry];    | -       |

#### **Function**

These instructions transfer the value from the memory-mapped peripheral port of the **CHILI** to the destination register Rn.

# 4.1.4.1 PLOAD\_IMM

### **Syntax**

Rn = pport32[int32];



# **Example 51: PLOAD\_IMM Command**

# **Current state**

(0x80000000) = 0xAB123456

r1 = 0xAAAAAAAA

#### Command

r1 = pport32[0x80000000];

### **New state**

r1 = 0xAB123456

# **4.1.4.2 PLOAD\_REG**

# **Syntax**

Rn = pport32[Rx];





# **Example 52: PLOAD\_REG Command**

#### **Current state**

(0x80000000) = 0xAB123456

r1 = 0xAAAAAAAA

r2 = 0x80000000

### Command

r1 = pport32[r2];

#### **New state**

r1 = 0xAB123456

# 4.1.4.3 PLOAD\_REG\_IMM

# **Syntax**

Rn = pport32[Rx + int32];



# **Example 53: PLOAD\_REG\_IMM Command**

### **Current state**

(0x80000000) = 0xBBBBBBBB

(0x80000004) = 0xAB123456

r1 = OxAAAAAAAA

r2 = 0x80000000

#### Command

r1 = pport32[r2 + 0x7];

#### **New state**

r1 = 0xAB123456

# 4.1.4.4 PLOAD\_REG\_REG

### **Syntax**

Rn = pport32[Rx + Ry];





# Example 54: PLOAD\_REG\_REG Command

### **Current state**

r1 = OxAAAAAAAA

r2 = 0x80000000

r3 = 0x6

#### Command

r1 = pport32[r2 + r3];

#### **New state**

r1 = 0xAB123456

# **4.1.5 Peripheral Port Write Instructions**

| Syntax                             | Latency |
|------------------------------------|---------|
| pport32[int32] = Rn;               | -       |
| <pre>pport32[Rx] = Rn;</pre>       | -       |
| pport32[Rx + int32] = Rn;          | -       |
| pport32[Rx + Ry] = Rn;             | -       |
| <pre>pport32[int32] = int12;</pre> | -       |
| <pre>pport32[Rx] = int12;</pre>    | -       |
| pport32[Rx + int32] = int12;       | -       |

### **Function**

These instructions store the value of the register Rn or a 12-bit immediate value in the memory-mapped peripheral port of the **CHILI**.

# 4.1.5.1 PSTORE\_IMM

# **Syntax**

pport32[int32] = Rn;





### **Example 55: PSTORE\_IMM Command**

#### **Current state**

(0x80000000) = 0xBBBBBBBB

r1 = 0xAB456789

#### Command

pport32[0x80000000] = r1;

#### **New state**

(0x80000000) = 0xAB456789

# 4.1.5.2 PSTORE\_REG

#### **Syntax**

pport32[Rx] = Rn;



# Example 56: PSTORE\_REG Command

#### **Current state**

r1 = 0xAB456789

r2 = 0x80000000

### Command

pport32[r2] = r1;

#### **New state**

(0x80000000) = 0xAB456789

# 4.1.5.3 PSTORE\_REG\_IMM

# **Syntax**

pport32[Rx + int32] = Rn;



# Example 57: PSTORE\_REG\_IMM Command

# **Current state**

r1 = 0xAB456789

r2 = 0x80000000

#### Command

pport32[r2 + 0x2] = r1;

#### **New state**

(0x80000000) = 0xAB456789



# 4.1.6 Arithmetic Instructions

### 4.1.6.1 Add

| Syntax           | Latency |
|------------------|---------|
| Rn = Rx + int32; | 1       |
| Rn = Rx + Ry;    | 1       |

#### **Function**

Adds the values in the registers Rx and Ry or the value in Rx and an immediate value and places the result in register Rn.

# 4.1.6.1.1 ADD REG

### **Syntax**

Rn = Rx + Ry;



# Example 58: ADD\_REG Command

### **Current state**

r1 = 0x00000001

r3 = 0x00000003

#### Command

r2 = r1 + r3;

#### **New state**

r2 = 0x00000004

# 4.1.6.1.2 ADD\_IMM

#### **Syntax**

Rn = Rx + int32;



# **Example 59: ADD\_IMM Command**

### **Current state**

r1 = 0x00000001

### Command

r2 = r1 + 0x00000002;

#### **New state**

r2 = 0x00000003



# **4.1.6.2 Subtract**

| Syntax           | Latency |
|------------------|---------|
| Rn = Rx - int32; | 1       |
| Rn = int32 - Rx; | 1       |
| Rn = Rx - Ry;    | 1       |

### **Function**

Subtracts an immediate value or the value in register Ry from the value in register Rx and places the result in the destination register.

# 4.1.6.2.1 SUB\_IMM

# **Syntax**

Rn = Rx - int32;



# Example 60: SUB\_IMM Command

#### **Current state**

r1 = 0x00000005

#### Command

r2 = r1 - 0x00000002;

## New state

r2 = 0x00000003

# 4.1.6.2.2 IMM\_SUB

### **Syntax**

Rn = int32 - Rx;



# Example 61: IMM\_SUB Command

#### **Current state**

r1 = 0x00003456

#### Command

r2 = 0x00000004 - r1;

#### New state

r2 = 0xFFFFCBAE



# 4.1.6.2.3 SUB\_REG

### **Syntax**

Rn = Rx - Ry;



# Example 62: SUB\_REG Command

### **Current state**

r1 = 0x00000000

r3 = 0x00000001

#### Command

r2 = r1 - r3;

#### **New state**

r2 = 0xFFFFFFFF

# 4.1.6.3 Sign Extension

| Syntax              | Latency |  |
|---------------------|---------|--|
| Rn = sex(Rx, int32) | 1       |  |
| Rn = sex(Rx, Ry);   | 1       |  |

#### **Function**

Sign-extends register Rx. The sign bit (immediate value i nt32 or value in Ry) is copied to the upper bits in Rx.

### 4.1.6.3.1 SEX\_IMM

### **Syntax**

Rn = sex(Rx, int32);



### **Example 63: SEX\_IMM Command**

### **Current state**

r1 = 0x00003456

#### Command

r2 = sex(r1, 0x00000004);

#### **New state**

r2 = 0xFFFFFF6



# 4.1.6.3.2 SEX\_REG

### **Syntax**

Rn = sex(Rx, Ry);



# **Example 64: SEX\_REG Command**

### **Current state**

r1 = 0x04323400

r3 = 0x0000000D

#### Command

r2 = sex(r1, r3);

#### **New state**

r2 = 0xFFFFF400

# 4.1.6.4 Absolute Value

| Syntax           | Latency |
|------------------|---------|
| Rn = abs(int32); | 1       |
| Rn = abs(Rx);    | 1       |

### **Function**

Determines the absolute value of the operand and places the result in register Rn.

# 4.1.6.4.1 ABS\_IMM

# **Syntax**

Rn = abs(int32);



# Example 65: ABS\_IMM Command

### **Current state**

r1 = 0xBBBBBBBB

# Command

r1 = abs(0x00001234);

# **New state**

r1 = 0x00001234

# 4.1.6.4.2 ABS\_REG

### **Syntax**

Rn = abs(Rx);





# Example 66: ABS\_REG Command

#### **Current state**

r1 = 0xBBBBBBBB

r2 = 0xFFFFFEC

#### Command

r1 = abs(r2);

#### New state

r1 = 0x00000014

# 4.1.6.5 Negation

| Syntax    | Latency |
|-----------|---------|
| Rn = -Rx; | 1       |

#### **Function**

Negates the value of the operand by two's complement and places the result is placed in register Rn.

# 4.1.6.5.1 NEG\_REG

#### **Syntax**

Rn = -Rx;



# Example 67: NEG\_REG Command

#### **Current state**

r2 = 0xFFFFFEC

#### Command

r1 = -r2;

#### **New state**

r1 = 0x00000014

# 4.1.6.6 Multiplication

| Syntax           | Latency |
|------------------|---------|
| Rn = Rx * int32; | 3       |
| Rn = Rx * Ry;    | 3       |

### **Function**

Multiplies an immediate value or the value of register Ry with the value in register Rx and places the result in register Rn.



# 4.1.6.6.1 MUL\_IMM

### **Syntax**

Rn = Rx \* int32;



# **Example 68: MUL\_IMM Command**

### **Current state**

r1 = 0x00003456

#### Command

r2 = r1 \* 0x11223344;

### **New state**

r2 = 0x02C5A620

### 4.1.6.6.2 MUL\_REG

# **Syntax**

Rn = Rx \* Ry;



# Example 69: MUL\_REG Command

### **Current state**

r1 = 0xFF323400

r3 = 0x00453467

#### Command

r2 = r1 \* r3;

#### **New state**

r2 = 0x04947C00

# 4.1.6.7 Clip

| Syntax                   | Latency |
|--------------------------|---------|
| Rn = clip(int16, int16); | 1       |
| Rn = clip(Rx, Ry);       | 1       |

#### **Function**

Clips the value of register Rn into the boundaries given either by two immediate values or the values in registers Rx and Ry and places the result in register Rn.



# 4.1.6.7.1 CLIP\_IMM

### **Syntax**

Rn = clip(int16, int16);



# Example 70: CLIP\_IMM Command<sup>3</sup>

### **Current state**

r2 = 0x3E0045C6

### Command

r2 = clip(0x1234, 0x0455);

// clips r2 in the boundaries of the clip region

#### **New state**

r2 = 0x00001234

# 4.1.6.7.2 CLIP\_REG

### **Syntax**

Rn = clip(Rx, Ry);



# Example 71: CLIP\_REG Command<sup>4</sup>

#### **Current state**

r2 = 0x0C0045C6

r1 = 0x0E000003

r3 = 0x0F000008

# Command

r2 = clip(r1, r3);

// clips r2 in the boundaries of the clip region

#### **New state**

r2 = 0x0E000003

# 4.1.6.8 Absolute Difference

| Syntax                           | Latency |
|----------------------------------|---------|
| Rn = absdiff(Rx, int32):         | 1       |
| <pre>Rn = absdiff(Rx, Ry);</pre> | 1       |

### **Function**

Subtracts the immediate value i nt32 or the value of register Ry from register Rx and sets the result as absolute value in register Rn.

Border position clip(floor, ceil)
 Border position clip(floor, ceil)



# 4.1.6.8.1 ABSDIFF\_IMM

### **Syntax**

Rn = absdiff(Rx, int32);



# Example 72: ABSDIFF\_IMM Command

### **Current state**

r2 = 0xBBBBBBBB

r1 = 0x00003465

#### Command

r2 = absdiff(r1, 0x00000004);

#### **New state**

r2 = 0x00003452

# **4.1.6.8.2 ABSDIFF\_REG**

# **Syntax**

Rn = absdiff(Rx, Ry);



# Example 73: ABSDIFF\_REG Command

#### **Current state**

r1 = 0x04323400

r3 = 0x0000000D

# Command

r2 = absdiff(r3, r1);

#### **New state**

r2 = 0x043233F3

# 4.1.6.9 Alignment and Rounding

| Syntax                | Latency |
|-----------------------|---------|
| Rn = alro(Rx, int32); | 1       |
| Rn = alro(Rx, Ry);    | 1       |

#### **Function**

Performs a 32-bit alignment and rounding operation as given by Rn  $<-(Rx+2^{(int32-1)})>>int32$ .



### 4.1.6.9.1 ALRO IMM

# **Syntax**

Rn = alro(Rx, int32);



### **Example 74: ALRO\_IMM Command**

### **Current state**

r1 = 0xAB123456

#### Command

r2 = alro(r1, 0x00000008);

#### **New state**

r2 = 0xFFAB1234

### 4.1.6.9.2 ALRO\_REG

# **Syntax**

Rn = alro(Rx, Ry);



# Example 75: ALRO\_REG Command

#### **Current state**

r1 = 0x11111800

r3 = 0x00000000

#### Command

r2 = alro(r1, r3);

#### **New state**

r2 = 0x00011112

# 4.1.6.10 Leading Bits

| Syntax                               | Latency |
|--------------------------------------|---------|
| <pre>Rn = leadbits(Rx, int32);</pre> | 1       |

# **Function**

Performs the following functions on the leading bits of the input operand in a result range between 0 and 32:

- leading\_zeros: returns the number of leading zeros in Rx
- leading\_ones: returns the number of leading ones in Rx
- signbits: returns the number of identical leading bits in Rx
- msbpos: returns 32 minus the number of leading zeros



The following example shows how each function operates.



# **Example 76: Leading Bits**

```
R0= 0x00000037; // 0000 0000 0000 0000 0000 0011 0111<sub>B</sub>
                    // 1111 1111 1111 1111 1111 1111 1100 1001<sub>B</sub>
R1 = -R0;
R2 = 0x0;
                      // O<sub>B</sub>
R3=I eadbits(R0, I eading_zeros); // R3 equals 26<sub>D</sub>
                                           // R3 equals 32<sub>0</sub>
R3=I eadbits(R2, I eading_zeros);
R3=leadbits(R0, leading_ones); // R3 equals 0
R3=leadbits(R1, leading_ones); // R3 equals 26<sub>D</sub>
R3=I eadbi ts(R0, si gnbi ts);
                                            // R3 equals 26<sub>D</sub>
R3=I eadbits(R1, signbits);
                                            // R3 equals 26<sub>D</sub>
                                    // R3 equals 6<sub>D</sub>
R3=I eadbits(R0, msbpos);
R3=I eadbits(R1, msbpos);
                                    // R3 equals 32<sub>D</sub>
R3=I eadbits(R2, msbpos);
                                     // R3 equals 0
```

#### 4.1.6.10.1 LEADBITS

### **Syntax**

Rn = leadbits(Rx, int32);



# **Example 77: LEADBITS Command**

#### **Current state**

#### Command

r2 = leadbits(r1, 0x0003);

#### **New state**

r2 = 0x00000012



# 4.1.7 Shift Instructions

### 4.1.7.1 Arithmetic Shift

| Syntax                | Latency |
|-----------------------|---------|
| Rn = Rx >> i nt32;    | 1       |
| $Rn = Rx \gg Ry;$     | 1       |
| $Rn = Rx \ll i nt32;$ | 1       |
| $Rn = Rx \ll Ry;$     | 1       |

#### **Function**

Arithmetically shifts the operand in register Rx by the 32-bit value in register Ry or by the 32-bit immediate value. The shifted result is placed in register Rn.



**Note** If the immediate value or the value in Ry is larger than 32 only the lower 5 bits are used for the shift operation.

# 4.1.7.1.1 SHR\_IMM

### **Syntax**

 $Rn = Rx \gg int32;$ 



# Example 78: SHR\_IMM Command

### **Current state**

r1 = 0xBBBBBBBB

r2 = 0x348560AB

# Command

r1 = r2 >> 0x00000004;

### New state

r1 = 0x0348560A

# 4.1.7.1.2 SHR\_REG

# **Syntax**

 $Rn = Rx \gg Ry;$ 





### Example 79: SHR\_REG Command

#### **Current state**

r1 = 0xBBBBBBBB

r2 = 0x80456576

r3 = 0x00000005

# Command

r1 = r2 >> r3;

#### **New state**

r1 = 0xFC022B2B

# 4.1.7.1.3 SHL\_IMM

# **Syntax**

 $Rn = Rx \ll int32;$ 



# **Example 80: SHL\_IMM Command**

### **Current state**

r2 = 0x348560AB

### Command

r1 = r2 << 0x00000004;

### **New state**

r1 = 0x48560AB0

# 4.1.7.1.4 SHL\_REG

### **Syntax**

 $Rn = Rx \ll Ry;$ 



# Example 81: SHL\_REG Command

# **Current state**

r2 = 0x80456576

r3 = 0x00000005

#### Command

r1 = r2 << r3;

#### **New state**

r1 = 0x08ACAEC0



# 4.1.7.2 Logical Shift

| Syntax              | Latency |
|---------------------|---------|
| Rn = Rx >>> i nt32; | 1       |
| Rn = Rx >>> Ry;     | 1       |

#### **Function**

Logically shifts the operand in register Rx by the 32-bit value in register Ry or by the 32-bit immediate value. The shifted result is placed in register Rn.

# 4.1.7.2.1 SHRL\_IMM

#### **Syntax**

Rn = Rx >>> int32;



# Example 82: SHRL\_IMM Command

### **Current state**

r2 = 0x348560AB

### Command

r1 = r2 >>> 0x00000004;

#### **New state**

r1 = 0x0348560A

# 4.1.7.2.2 SHRL\_REG

### **Syntax**

Rn = Rx >>> Ry;



# Example 83: SHRL\_REG Command

## **Current state**

r2 = 0x80456576

r3 = 0x00000005

#### Command

r1 = r2 >>> r3;

#### **New state**

r1 = 0x04022B2B



# 4.1.8 Logical Instructions

### 4.1.8.1 AND

| Syntax           | Latency |
|------------------|---------|
| Rn = Rx & int32; | 1       |
| Rn = Rx & Ry;    | 1       |

#### **Function**

Performs a bitwise logical AND on the value in Rx and the immediate value or the values in Rx and Ry and places the result in register Rn.

# 4.1.8.1.1 AND\_IMM

### **Syntax**

Rn = Rx & int32;



# **Example 84: AND\_IMM Command**

#### **Current state**

r2 = 0x348560AB

#### Command

r1 = r2 & 0x0000FFFF;

#### **New state**

r1 = 0x0000560A

# 4.1.8.1.2 AND\_REG

# **Syntax**

Rn = Rx & Ry;





# Example 85: AND\_REG Command

#### **Current state**

r1 = 0xBBBBBBBB

r2 = 0x80456576

r3 = 0xF0F0F0F0

# Command

r1 = r2 & r3;

#### **New state**

r1 = 0x80406070

# 4.1.8.2 OR

| Syntax             | Latency |
|--------------------|---------|
| Rn = Rx   int32;   | 1       |
| $Rn = Rx \mid Ry;$ | 1       |

#### **Function**

Performs a bitwise logical OR on the value in Rx and the immediate value or the values in Rx and Ry and places the result in register Rn.

# 4.1.8.2.1 OR\_IMM

# **Syntax**

 $Rn = Rx \mid int32;$ 



# **Example 86: OR\_IMM Command**

# **Current state**

r2 = 0x348560AB

### Command

 $r1 = r2 \mid 0xD2000000;$ 

#### **New state**

r1 = 0xF68560AB

# 4.1.8.2.2 OR\_REG

## **Syntax**

 $Rn = Rx \mid Ry;$ 





# Example 87: OR\_REG Command

#### **Current state**

r1 = 0xBBBBBBBB

r2 = 0x80456576

r3 = 0xF0F0F0F0

# Command

r1 = r2 | r3;

#### **New state**

r1 = 0xF0F5F5F6

# 4.1.8.3 XOR

| Syntax           | Latency |
|------------------|---------|
| Rn = Rx ^ int32; | 1       |
| $Rn = Rx ^ Ry;$  | 1       |

#### **Function**

Performs a bitwise logical Exclusive OR on the value in Rx and the immediate value or the values in Rx and Ry and places the result in register Rn.

# 4.1.8.3.1 XOR\_IMM

### **Syntax**

 $Rn = Rx \wedge int32;$ 



# **Example 88: XOR\_IMM Command**

### **Current state**

r2 = 0x348560AB

### Command

 $r1 = r2 ^ 0xFE456789;$ 

#### **New state**

r1 = 0xCAC00722

# 4.1.8.3.2 XOR\_REG

## **Syntax**

Rn = Rx & Ry;





# Example 89: XOR\_REG Command

#### **Current state**

r1 = 0xBBBBBBBB

r2 = 0x80456576

r3 = 0xF0F0F0F0

### Command

r1 = r2 & r3;

#### **New state**

r1 = 0x80459A76

# 4.1.9 Control Flow Instructions

# 4.1.9.1 JUMP

| Syntax                | Latency              |
|-----------------------|----------------------|
| jump(int32);          | 5 branch delay slots |
| <pre>j ump(Rn);</pre> | 5 branch delay slots |

# **Function**

Continues program execution at a specified 32-bit program memory destination address.

# jump(int32);

Jumps to an absolute program memory address specified by a label. The assembler and the linker calculate the destination address from the label.

# jump(Rn);

Jumps to a program memory address specified by register Rn.

# 4.1.9.1.1 JUMP\_IMM

### **Syntax**

jump(int32);





# Example 90: JUMP\_IMM Command

#### **Current state**

PC = 0x00000001

#### Command

j ump(0x12345678);

#### **New state**

After 5 branch delay slots

PC = 0x12345678

# 4.1.9.1.2 JUMP\_REG

### **Syntax**

j ump(Rn);



# **Example 91: JUMP\_REG Command**

#### **Current state**

PC = 0x00000001

r1 = 0x87654321

### Command

j ump(r1);

### **New state**

After 5 branch delay slots

PC = 0x87654321

# 4.1.9.2 Jump Subroutine

| Syntax                     | Latency              |
|----------------------------|----------------------|
| <pre>jsr(Rn, int32);</pre> | 5 branch delay slots |

#### **Function**

Jumps to the subroutine location in program memory that is given by the instruction's effective address (label). The return address is stored in register Rn. To return from the subroutine use the j ump instruction.

# 4.1.9.2.1 JSR

# **Syntax**

jsr(Rn, int32);





## **Example 92: JSR Command**

#### **Current state**

PC = 0x00000001r1 = 0xBBBBBBBB

#### Command

jsr(r1, 0x12345678);

#### New state

After 5 branch delay slots

PC = 0x12345678

r1 = (0x00000001 + t + 1)

## 4.1.9.3 HALT

## **Syntax**

hal t;

#### **Function**

Halts the processor. This idle state is only abandoned when receiving an interrupt.

#### 4.1.9.3.1 HALT

#### **Syntax**

hal t;



## **Example 93: HALT Command**

## **Current state**

runni ng

#### Command

hal t;

#### **New state**

process only the next command

## 4.1.10 Test Instructions

In a test instruction the execution of the entire instruction depends on the specified condition (cond).

#### **Syntax**

if (cond) command;

The following table lists code to be used in conditions. A conditional execution



consists of a single command line which is processed on two adjacent slots.

Table 10: Conditions for Test Instructions

| Condition               | Description                    |
|-------------------------|--------------------------------|
| Rx == int32;            | equal                          |
| Rx == Ry;               | equal                          |
| Rx != int32;            | not equal                      |
| Rx != Ry;               | not equal                      |
| Rx < int32;             | less than                      |
| Rx < Ry;                | less than                      |
| Rx <= int32;            | less than or equal             |
| Rx <= Ry;               | less than or equal             |
| Rx > int32;             | larger than                    |
| Rx > Ry;                | larger than                    |
| Rx >= i nt32;           | larger than or equal           |
| Rx >= Ry;               | larger than or equal           |
| Rx (us) < i nt32;       | less than, unsigned            |
| Rx (us) < Ry;           | less than, unsigned            |
| Rx (us)<= int32;        | less than or equal, unsigned   |
| Rx (us)<= Ry;           | less than or equal, unsigned   |
| Rx (us)> int32;         | larger than, unsigned          |
| Rx (us)> Ry;            | larger than, unsigned          |
| Rx (us)>= i nt32;       | larger than or equal, unsigned |
| Rx (us) >= Ry;          | larger than or equal, unsigned |
| set(Rx, int32);         | bit set                        |
| <pre>set(Rx, Ry);</pre> | bit set                        |
| !set(Rx, int32));       | bit not set                    |
| !set(Rx, Ry);           | bit not set                    |

## 4.1.10.1 TST\_EQ\_IMM

## **Syntax**

Rx == int32;





## Example 94: TST\_EQ\_IMM Command

#### **Current state**

r1 = 0xBBBBBBBBr2 = 0xAAAAAAAA

#### Command

```
if(r1 == 0x12345678)
r2 = 0x00001234;
```

#### **New state**

## 4.1.10.2 TST\_EQ\_REG

## **Syntax**

Rx == Ry;



## Example 95: TST\_EQ\_REG Command

#### **Current state**

r1 = 0xBBBBBBBBB

r2 = 0xAAAAAAAA

#### Command

```
if(r1 == r3)
r2 = 0x00001234;
```

#### **New state**

r2 = 0x00001234

## 4.1.10.3 TST\_NEQ\_IMM

#### **Syntax**

Rx != int32;





## **Example 96: TST\_NEQ\_IMM Command**

#### **Current state**

r1 = 0xBBBBBBBBr2 = 0xAAAAAAAA

#### Command

if(r1 != 0x12345678)r2 = 0x00001234;

#### **New state**

r2 = 0x00001234

## 4.1.10.4 TST\_NEQ\_REG

## **Syntax**

Rx != Ry;



## **Example 97: TST\_NEQ\_REG Command**

#### **Current state**

r1 = 0xBBBBBBBBB

r2 = 0xAAAAAAAA

#### Command

if(r1 != r3)r2 = 0x00001234;

#### **New state**

r2 = 0xAAAAAAAA

## 4.1.10.5 TST\_LT\_IMM

#### **Syntax**

Rx < int32;





## **Example 98: TST\_LT\_IMM Command**

#### **Current state**

r1 = 0xBBBBBBBB

r2 = OxAAAAAAAA

#### Command

```
if(r1 < 0x12345678)
r2 = 0x00001234;
```

#### **New state**

r2 = 0x00001234

## 4.1.10.6 TST\_LT\_REG

## **Syntax**

Rx < Ry;



## **Example 99: TST\_LT\_REG Command**

#### **Current state**

r1 = 0xBBBBBBBBB

r2 = 0xAAAAAAAA

r3 = 0x87654321

#### Command

```
if(r1 < r3)
```

r2 = 0x00001234;

#### **New state**

r2 = 0xAAAAAAAA

## 4.1.10.7 TST\_LTE\_IMM

#### **Syntax**

 $Rx \le int32;$ 





## Example 100: TST\_LTE\_IMM Command

#### **Current state**

r1 = 0xBBBBBBBBr2 = 0xAAAAAAAA

#### Command

 $if(r1 \le 0x12345678)$ r2 = 0x00001234;

#### **New state**

r2 = 0x00001234

## **4.1.10.8 TST\_LTE\_REG**

### **Syntax**

Rx <= Ry;



## **Example 101: TST\_LTE\_REG Command**

#### **Current state**

r1 = 0xBBBBBBBBB

r2 = 0xAAAAAAAA

#### Command

 $if(r1 \le r3)$ r2 = 0x00001234;

#### **New state**

r2 = 0x00001234

## 4.1.10.9 TST\_GT\_IMM

#### **Syntax**

Rx > int32;





## **Example 102: TST\_GT\_IMM Command**

#### **Current state**

r2 = OxAAAAAAAA

#### Command

```
if(r1 > 0x12345678)
r2 = 0x00001234;
```

#### **New state**

r2 = 0xAAAAAAAA

## 4.1.10.10 TST\_GT\_REG

## **Syntax**

Rx > Ry;



## **Example 103: TST\_GT\_REG Command**

#### **Current state**

r1 = 0xBBBBBBBBB

r2 = 0xAAAAAAAA

r3 = 0x87654321

#### Command

```
if(r1 > r3)
r2 = 0x00001234;
```

#### **New state**

r2 = 0x00001234

## 4.1.10.11 TST\_GTE\_IMM

#### **Syntax**

Rx >= int32;





## **Example 104: TST\_GTE\_IMM Command**

#### **Current state**

r2 = OxAAAAAAAA

#### Command

```
if(r1 >= 0x12345678)
r2 = 0x00001234;
```

#### **New state**

r2 = 0xAAAAAAAA

## 4.1.10.12 TST\_GTE\_REG

### **Syntax**

Rx >= Ry;



## Example 105: TST\_GTE\_REG Command

#### **Current state**

r1 = 0xBBBBBBBBB

r2 = 0xAAAAAAAA

r3 = 0x87654321

#### Command

```
if(r1 >= r3)
r2 = 0x00001234;
```

#### **New state**

r2 = 0x00001234

## 4.1.10.13 TST\_ULT\_IMM

#### **Syntax**

Rx (us) < int32;





## **Example 106: TST\_ULT\_IMM Command**

#### **Current state**

r1 = 0xBBBBBBBBr2 = 0xAAAAAAAA

#### Command

```
if(r1 (us) < 0x12345678)
r2 = 0x00001234;
```

#### **New state**

r2 = 0xAAAAAAAA

## 4.1.10.14 TST\_ULT\_REG

### **Syntax**

Rx (us) < Ry;



## **Example 107: TST\_ULT\_REG Command**

#### **Current state**

r1 = 0xBBBBBBBBB

r2 = 0xAAAAAAAA

r3 = 0x87654321

#### Command

```
if(r1 (us) < r3)
r2 = 0x00001234;
```

#### **New state**

r2 = 0xAAAAAAAA

## 4.1.10.15 TST\_ULTE\_IMM

#### **Syntax**

 $Rx (us) \le int32;$ 





## **Example 108: TST\_ULTE\_IMM Command**

#### **Current state**

r1 = 0xBBBBBBBBr2 = 0xAAAAAAAA

#### Command

if(r1 (us) <= 0xBBBBBBBB) r2 = 0x00001234;

#### **New state**

r2 = 0x00001234

## 4.1.10.16 TST\_ULTE\_REG

### **Syntax**

 $Rx (us) \le Ry;$ 



## Example 109: TST\_ULTE\_REG Command

#### **Current state**

r1 = 0xBBBBBBBBB

r2 = 0xAAAAAAAA

r3 = 0x87654321

#### Command

if(r1 (us) <= r3)r2 = 0x00001234;

#### **New state**

r2 = 0xAAAAAAAA

## 4.1.10.17 TST\_UGT\_IMM

#### **Syntax**

Rx (us) > int32;





## **Example 110: TST\_UGT\_IMM Command**

#### **Current state**

r2 = OxAAAAAAAA

#### Command

```
if(r1 (us) > 0x12345678)
r2 = 0x00001234;
```

#### **New state**

r2 = 00001234

## 4.1.10.18 TST\_UGT\_REG

### **Syntax**

Rx (us) > Ry;



## **Example 111: TST\_UGT\_REG Command**

#### **Current state**

r1 = 0xBBBBBBBBB

r2 = 0xAAAAAAAA

r3 = 0x87654321

#### Command

```
if(r1 (us) > r3)
r2 = 0x00001234;
```

#### **New state**

r2 = 0x00001234

## 4.1.10.19 TST\_UGTE\_IMM

#### **Syntax**

Rx (us) >= int32;





## **Example 112: TST\_UGTE\_IMM Command**

#### **Current state**

r1 = 0xBBBBBBBBr2 = 0xAAAAAAAA

#### Command

```
if(r1 (us) >= 0x12345678)
r2 = 0x00001234;
```

#### **New state**

r2 = 00001234

## 4.1.10.20 TST\_UGTE\_REG

### **Syntax**

Rx (us) >= Ry;



## Example 113: TST\_UGTE\_REG Command

#### **Current state**

r1 = 0xBBBBBBBBB

r2 = 0xAAAAAAAA

#### Command

```
if(r1 (us) >= r3)
r2 = 0x00001234;
```

#### **New state**

r2 = 0x00001234

## 4.1.10.21 TST\_BIT\_SET\_IMM

#### **Syntax**

set(Rx, int32);





## **Example 114: TST\_BIT\_SET\_IMM Command**

## 4.1.10.22 TST\_BIT\_SET\_REG

# Syntax set(Rx, Ry);



## Example 115: TST\_BIT\_SET\_REG Command

## 4.1.10.23 TST\_BIT\_NSET\_IMM

```
Syntax
!set(Rx, int32);
```





#### Example 116: TST\_BIT\_NSET\_IMM Command

#### **Current state**

r1 = 0x12345678r2 = 0xAAAAAAAA

#### Command

if(!set(r1, 0x00000003))r2 = 0x00001234;

#### **New state**

r2 = OxAAAAAAAA

## 4.1.10.24 TST\_BIT\_NSET\_REG

## **Syntax**

!set(Rx, Ry);



## **Example 117: TST\_BIT\_NSET\_REG Command**

#### **Current state**

r1 = 0x12345678

r2 = 0xAAAAAAAA

r3 = 0x00000007

#### Command

if(!set(r1, r3))r2 = 0x00001234;

#### **New state**

r2 = 0x00001234

## **4.2 SIMD Extensions**

SIMD extensions add 16-bit arithmetic to the **CHILI** that allows to use one type of instruction with multiple data items in each of the processor's 32-bits wide slots.

## 4.2.1 Arithmetic Instructions

## 4.2.1.1 Add16

| Syntax                 | Latency |
|------------------------|---------|
| Rn = add16(Rx, int32); | 1       |
| Rn = add16(Rx, Ry);    | 1       |



#### **Function**

Adds the values in the registers Rx and Ry or the value in Rx and an immediate value and places the result in register Rn.

## 4.2.1.1.1 ADD16\_REG

#### **Syntax**

Rn = add16(Rx, Ry);



## Example 118: ADD16\_REG Command

#### **Current state**

r1 = 0x00010001

r3 = 0x000F000F

#### Command

r2 = add16(r1, r3);

#### **New state**

r2 = 0x00100010

## 4.2.1.1.2 ADD16\_IMM

## **Syntax**

Rn = add16(Rx, int32);



## Example 119: ADD16\_IMM Command

## **Current state**

r1 = 0x00010001

#### Command

r2 = add16(r1, 0x00200020);

#### **New state**

r2 = 0x00210021

## 4.2.1.2 Sub16

| Syntax                  | Latency |
|-------------------------|---------|
| Rn = sub16(Rx, int32);  | 1       |
| Rn = sub16(Rx, Ry);     | 1       |
| Rn = sub16(i nt32, Rx); | 1       |



#### **Function**

Subtracts an immediate value or the value in register Ry from the value in register Rx and places the result in the destination register.

## 4.2.1.2.1 SUB16\_IMM

#### **Syntax**

Rn = sub16(Rx, int32);



## Example 120: SUB16\_IMM Command

#### **Current state**

r1 = 0x00000000

#### Command

r2 = sub16(r1, 0x00010001);

#### **New state**

r2 = 0xFFFFFFF

## 4.2.1.2.2 SUB16\_REG

#### **Syntax**

Rn = sub16(Rx, Ry);



## Example 121: SUB16\_REG Command

## **Current state**

r1 = 0x00050005

r3 = 0x00010001

#### Command

r2 = sub16(r1, r3);

#### **New state**

r2 = 0x00040004

## 4.2.1.2.3 IMM\_SUB16

#### **Syntax**

n = sub16(int32, Rx);





## Example 122: IMM\_SUB16 Command

#### **Current state**

r1 = 0x00020002

#### Command

r2 = sub16(0x00000000, r1);

#### New state

r2 = 0xFFFEFFFE

## 4.2.1.3 Mul16

| Syntax                  | Latency |
|-------------------------|---------|
| Rn = mul 16(Rx, int32); | 3       |
| Rn = mul 16(Rx, Ry);    | 3       |

#### **Function**

Multiplies an immediate value or the value of register Ry with the value in register Rx and places the result in register Rn.

## 4.2.1.3.1 MUL16\_IMM

## **Syntax**

Rn = mul 16(Rx, int 32);



## Example 123: MUL16\_IMM Command

#### **Current state**

r2 = 0xBBBBBBBB

r1 = 0x00003456

#### Command

r2 = mul 16(r1, 0x11223344);

## New state

r2 = 0x000008D8

## 4.2.1.3.2 MUL16\_REG

### **Syntax**

Rn = mul 16(Rx, Ry);





#### Example 124: MUL16\_REG Command

#### **Current state**

r2 = 0xBBBBBBBB

r1 = 0xFF323400

r3 = 0x00453467

#### Command

r2 = mul 16(r1, r3);

#### **New state**

r2 = 0xC87AEC00

## 4.2.1.4 Mac16

| Syntax                 | Latency |
|------------------------|---------|
| Rn = mac16(Rx, int32); | 1       |
| Rn = mac16(Rx, Ry);    | 1       |

#### **Function**

Performs a multiply-accumulate operation for each 16-bit field as follows:

 $Rn(31..16) \leftarrow Rn(31..16) + Rx(31..16)*Ry(31..16),$ 

Rn(15..0) <- Rn(15..0) + Rx(15..0)\*Ry(15..0)

## 4.2.1.4.1 MAC16\_IMM

#### **Syntax**

Rn = mac16(Rx, int32);



## Example 125: MAC16\_IMM Command

#### **Current state**

r2 = 0x00050005

r1 = 0x00020002

#### Command

r2 = mac16(r1, 0x00020002);

#### **New state**

r2 = 0x00090009

## 4.2.1.4.2 MAC16\_REG

#### **Syntax**

Rn = mac16(Rx, Ry);





#### Example 126: MAC16\_REG Command

#### **Current state**

r2 = 0x00030003

r1 = 0x00FF00FF

r3 = 0x00020002

#### Command

r2 = mac16(r1, r3);

#### **New state**

r2 = 0x02010201

## 4.2.1.5 Clip16

| Syntax                     | Latency |
|----------------------------|---------|
| Rn = clip16(int16, int16); | 1       |
| Rn = clip16(Rx, Ry);       | 1       |

#### **Function**

Clips the value of register Rn into the boundaries given either by two immediate values or the values in registers Rx and Ry and places the result in register Rn.

## 4.2.1.5.1 CLIP16\_IMM

## **Syntax**

Rn = clip16(int16, int16);



## Example 127: CLIP16\_IMM Command<sup>5</sup>

#### **Current state**

r2 = 0x02123456

## Command

r2 = clip16(0x0200, 0x0259);

// clips r2 in the boundaries of the clip region

#### **New state**

r2 = 0x02120259

## 4.2.1.5.2 CLIP16\_REG

#### **Syntax**

Rn = clip16(Rx, Ry);

<sup>&</sup>lt;sup>5</sup> Border position clip(floor, ceil)





## Example 128: CLIP16\_REG Command<sup>6</sup>

#### **Current state**

r2 = 0xFFCC0022

r1 = 0xFFFE0023

r3 = 0x02451159

## Command

r2 = clip16(r1, r3);

// clips r2 in the boundaries of the clip region

#### **New state**

r2 = 0xFFCC0023

#### 4.2.1.6 Alro16

| Syntax                  | Latency |  |
|-------------------------|---------|--|
| Rn = alro16(Rx, int32); | 1       |  |
| Rn = alro16(Rx, Ry);    | 1       |  |

#### **Function**

Performs a 32-bit alignment and rounding operation as given by Rn  $<-(Rx+2^{(int32-1)})>>int32$ .

## 4.2.1.6.1 ALRO16\_IMM

#### **Syntax**

Rn = alro16(Rx, int32);



## Example 129: ALRO16\_IMM Command

## **Current state**

r1 = 0x00080018

#### Command

r2 = al ro16(r1, 0x00040004);

#### **New state**

r2 = 0x00010020

## 4.2.1.6.2 ALRO16\_REG

#### **Syntax**

Rn = alro16(Rx, Ry);

<sup>&</sup>lt;sup>6</sup> Border position clip(floor, ceil)





## Example 130: ALRO16\_REG Command

#### **Current state**

r2 = 0xBBBBBBBB

r1 = 0xF00800F8

r3 = 0x00040006

## Command

r2 = alro16(r1, r3);

#### **New state**

r2 = 0xFF010004

## 4.2.1.7 Abs16

| Syntax             | Latency |
|--------------------|---------|
| Rn = abs16(int32); | 1       |
| Rn = abs16(Rx);    | 1       |

#### **Function**

Determines the absolute value of the operand and places the result in register Rn.

## 4.2.1.7.1 ABS16\_IMM

#### **Syntax**

Rn = abs16(int32);



## Example 131: ABS16\_IMM Command

#### **Current state**

#### Command

r1 = abs16(0x12341234);

#### **New state**

r1 = 0x12341234

## 4.2.1.7.2 ABS16\_REG

#### **Syntax**

Rn = abs16(Rx);





## Example 132: ABS16\_REG Command

#### **Current state**

r2 = 0xBBBBBBBB

r1 = 0xFFECFFEC

#### Command

r2 = abs16(r1);

#### New state

r2 = 0x00140014

## 4.2.1.8 Absdiff16

| Syntax                     | Latency |
|----------------------------|---------|
| Rn = absdiff16(Rx, int32); | 1       |
| Rn = absdiff16(Rx, Ry);    | 1       |

#### **Function**

Subtracts the immediate value i nt32 or the value of register Ry from register Rx and sets the result as absolute value in register Rn.

## 4.2.1.8.1 ABSDIFF16\_IMM

## **Syntax**

Rn = absdiff16(Rx, int32);



## Example 133: ABSDIFF16\_IMM Command

## **Current state**

r2 = 0xBBBBBBBB

r1 = 0xFFFEFFFE

#### Command

r2 = absdiff16(r1, 0x00030004);

#### **New state**

r2 = 0x00050006

## 4.2.1.8.2 ABSDIFF16\_REG

### **Syntax**

Rn = absdiff16(Rx, Ry);





#### Example 134: ABSDIFF16\_REG Command

#### **Current state**

r2 = 0xBBBBBBBB

r1 = 0x00020002

r3 = 0x00040006

#### Command

r2 = absdiff16(r1, r3);

#### **New state**

r2 = 0x00020004

## 4.2.1.9 Sad16

| Syntax                 | Latency |
|------------------------|---------|
| Rn = sad16(Rx, int32); | 1       |
| Rn = sad16(Rx, Ry);    | 1       |

#### **Function**

Calculates the sum of absolute differences for each 16-bit field as follows:

 $Rn(31..16) \leftarrow Rn(31..16) + abs(Rx(31..16)-Ry(31..16)),$  $Rn(15..0) \leftarrow Rn(15..0) + abs(Rx(15..0) - Ry(15..0))$ 

## 4.2.1.9.1 SAD16\_IMM

#### **Syntax**

Rn = sad16(Rx, int32);



## Example 135: SAD16\_IMM Command

#### **Current state**

r2 = 0x00010001

r1 = 0xFFFEFFFE

#### Command

r2 = sad16(r1, 0x00030003);

#### **New state**

r2 = 0x00060006

## 4.2.1.9.2 SAD16\_REG

#### **Syntax**

Rn = sad16(Rx, Ry);





#### Example 136: SAD16\_REG Command

#### **Current state**

r2 = 0xFFFEFFFE

r1 = 0x00030003

r3 = 0x00010001

#### Command

r2 = sad16(r1, r3);

#### **New state**

r2 = 0x00000000

## 4.2.2 Shift Instructions

#### 4.2.2.1 Shr16

| Syntax                 | Latency |
|------------------------|---------|
| Rn = shr16(Rx, int32); | 1       |
| Rn = shr16(Rx, Ry);    | 1       |

## **Function**

Arithmetically right-shifts the operand in register Rx by the 32-bit value in register Ry or by the 32-bit immediate value. The shifted result is placed in register Rn.

## 4.2.2.1.1 SHR16\_IMM

## **Syntax**

Rn = shr16(Rx, int32);



## Example 137: SHR16\_IMM Command

#### **Current state**

r1 = 0x34853456

#### Command

r2 = shr16(r1, 0x00040004);

#### **New state**

r2 = 0x03480345

## 4.2.2.1.2 SHR16\_REG

#### **Syntax**

Rn = shr16(Rx, Ry);





## Example 138: SHR16\_REG Command

#### **Current state**

r2 = 0xBBBBBBBB

r1 = 0x80454045

r3 = 0x00040004

#### Command

r2 = shr16(r1, r3);

#### **New state**

r2 = 0xF8040404

## 4.2.2.2 Shl16

| Syntax                  | Latency |
|-------------------------|---------|
| Rn = shl 16(Rx, int32); | 1       |
| Rn = shl 16(Rx, Ry);    | 1       |

#### **Function**

Arithmetically left-shifts the operand in register Rx by the 32-bit value in register Ry or by the 32-bit immediate value. The shifted result is placed in register Rn.

## 4.2.2.2.1 SHL16\_IMM

## **Syntax**

Rn = shl 16(Rx, int 32);



## Example 139: SHL16\_IMM Command

#### **Current state**

r1 = 0x34853456

#### Command

r2 = shl 16(r1, 0x00040004);

## New state

r2 = 0x48504560

## 4.2.2.2.2 SHL16\_REG

## **Syntax**

Rn = shl 16(Rx, Ry);





## Example 140: SHL16\_REG Command

#### **Current state**

r2 = 0xBBBBBBBB

r1 = 0x80456576

r3 = 0x00050004

#### Command

r2 = shl 16(r1, r3);

#### **New state**

r2 = 0x08A05760

## 4.2.2.3 Shrl16

| Syntax                   | Latency |
|--------------------------|---------|
| Rn = shrl 16(Rx, int32); | 1       |
| Rn = shrl 16(Rx, Ry);    | 1       |

#### **Function**

Logically right-shifts the operand in register Rx by the 32-bit value in register Ry or by the 32-bit immediate value. The shifted result is placed in register Rn.

## 4.2.2.3.1 SHRL16\_IMM

#### **Syntax**

Rn = shrl 16(Rx, int32);



## Example 141: SHRL16\_IMM Command

## **Current state**

r1 = 0x348560AB

#### Command

r2 = shrl 16(r1, 0x00040004);

#### **New state**

r2 = 0x0348060A

## 4.2.2.3.2 SHRL16\_REG

## **Syntax**

Rn = shrl 16(Rx, Ry);





## Example 142: SHRL16\_REG Command

#### **Current state**

r2 = 0xBBBBBBBB

r1 = 0x80456576

r3 = 0x00050004

#### Command

r2 = shrl 16(r1, r3);

#### **New state**

r2 = 0x04020657

## 4.2.3 Formatting Instructions

## 4.2.3.1 Load Perm

| Syntax                | Latency |
|-----------------------|---------|
| Rn = Idpe(Rx, int16); | 1       |

#### **Function**

Loads the value of Rx into one of four 32-bit dedicated registers, which hold permute information (PermReg0 - PermReg3) and are indexed by the immediate value, and returns the current value to Rn.

#### 4.2.3.1.1 LDPE

## **Syntax**

Rn = Idpe(Rx, int16);





#### **Example 143: LDPE Command**

```
Current state
```

PermReg0 = 0x00000000

PermReg1 = 0x00120012

PermReg2 = 0x00000000

PermReg3 = 0x00000000

r1 = 0x0A0000A0

#### Command

r2 = Idpe(r1, 0x0002);

#### **New state**

PermReg0 = 0x00000000

PermReg1 = 0x00120012

PermReg2 = 0x0A0000A0 PermReg3 = 0x00000000

r2 = 0x00000000

## 4.2.3.2 Permute

| Syntax                    | Latency |
|---------------------------|---------|
| Rn = perm(Rx, Ry, int32); | 1       |

#### **Function**

This instruction takes 8-bit-sized parts from Rx or Ry and copies it in dependence of i nt32 into Rn.

#### **Description**

The immediate value has following meaning:

i nt32 = AAAABBBBCCCCDDDDEEEEFFFFGGGGHHHH, where AAAA specifies the source of Rn+1(31..24), BBBB specifies Rn+1(23..16), and so on. HHHH specifies Rn(7..0). Thus i nt32 specifies the new arrangement. Each 4-bit item (EEEE to HHHH) is given as follows:

```
0000 (0)... Rn(N)=Rx(7..0)
```

0001 (1)... Rn(N)=Rx(15..8)

0010 (2)... Rn(N)=Rx(23..16)

0011 (3)... Rn(N)=Rx(31..24)

0100 (4)... Rn(N)=Ry( 7..0 )

0101 (5)... Rn(N)=Ry(15..8) 0110 (6)... Rn(N)=Ry(23..16)

0111 (7)... Rn(N)=Ry(31..24)

1000 (8)... Rn(N)=0 // unsigned extension

1001 (9)... Rn(N)=sign(Rn(N-1) // signed extension of the previous 8-bit field

1010 (A)... Rn(N)=Rn(N) // keep unchanged

Special case to retrieve the permute information from PermReg registers instead of using the immediate value. The pattern at position HHHH applies to Rz(N) and



DDDD applies to Rn(N+1).

HHHH = 1011 (B) fetch permute information from PermReg0(15..0)

HHHH = 1100 (C) fetch permute information from PermReg1(15..0)

HHHH = 1101 (D) fetch permute information from PermReg2(15..0)

HHHH = 1110 (E) fetch permute information from PermReg3(15..0)

Bits 15 down to 5 of the immediate value will be ignored if HHHH matches one of the four cases described previously.

DDDD = 1011 (B) fetch permute information from PermReg0(31..16)
DDDD = 1100 (C) fetch permute information from PermReg1(31..16)
DDDD = 1101 (D) fetch permute information from PermReg2(31..16)
DDDD = 1110 (E) fetch permute information from PermReg3(31..16)

Bits 31 down to 20 of the immediate value will be ignored if DDDD matches one of the four cases described previously.

The PermReg registers shall only allow patterns in the range from 0x0 to 0xA. Thus a recursion in the PermReg registers is prevented.

#### 4.2.3.2.1 PERM

#### **Syntax**

Rn = perm(Rx, Ry, int32);



#### **Example 144: PERM Command**

#### **Current state**

PermReg0 = 0x00000000

PermReg1 = 0x00670A87

PermReg2 = 0x00000000

PermReg3 = 0x00000000

r1 = 0xAAAABBBB

r2 = 0xCCCCDDDD

r60 = 0x55551111

r61 = 0x44449999

#### Command

r60 = perm(r1, r2, 0x5A72687C);

## **New state**

PermReg0 = 0x00000000

PermReg1 = 0x00120012

PermReg2 = 0x0A0000A0

PermReg3 = 0x00000000

r60 = 0xBB5500CC

r61 = OxDD44CCAA

# **Preprocessor**

# In This Chapter

| Preprocessing Directives | 90 |
|--------------------------|----|
| Preprocessing Operations | 91 |

# **5.1 Preprocessing Directives**

Preprocessor instructions can be embedded in the source code. The source code will be altered *before* assembly. Preprocessor instructions start with a hash (#). Preprocessing enables the following instructions before assembling:

- Replace tokens in the current file with specified replacement tokens
- Embed files within the current file
- Conditionally assemble sections of the current file

## 5.1.1 Details about Preprocessing

The following table describes the actions the preprocessor performs on the source code.

Table 11: Preprocessor Directives

| Preprocessing Directive       | Description                                                                                                                                                                                                                                                                                            |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Token                         | A token is a series of characters delimited by white space.                                                                                                                                                                                                                                            |
| White space                   | The following white spaces are allowed on a preprocessor directive:                                                                                                                                                                                                                                    |
|                               | space, horizontal tab, vertical tab, form feed and comments.                                                                                                                                                                                                                                           |
| # token                       | Preprocessor directives begin with the # token followed by a preprocessor keyword. The # token must appear as the first character that is not white space on a line. The # token is not part of the directive name and can be separated from the name by white spaces.                                 |
| End of preprocessor directive | A preprocessor directive ends at the new-line character unless the last character of the line is the "\" (backslash) character. In the case of a backslash being the last character in the preprocessor line, the preprocessor interprets the "\" and the new-line character as a continuation marker. |



# **5.2 Preprocessing Operations**

Every source file is preprocessed by the assembler before regular assembling. The following operations are carried out:

- New-line characters are introduced as needed to replace system-dependent end-of-line characters, and other system-dependent character-set translations are performed as needed. Trigraph sequences are replaced by equivalent single characters.
- Each "\" (backslash) followed by a new line character is deleted, and the next source line is appended to the line that contained the backslash.
- The source file is decomposed into preprocessing tokens and sequences of white space. A single white space replaces each comment. A source file cannot end with a partial token or comment.
- Preprocessing directives are run, and macros are expanded.
- Escape sequences in character constants and string literals are replaced by their equivalent values.
- Adjacent string literals are concatenated.

The rest of the assembly process operates on the preprocessor output.

# Appendix A: Instruction Set Quick Reference

#### **Transfer Instructions**

| Rn = int32; | Rn = Rx; |
|-------------|----------|
|             |          |

## **Core Memory Read Instructions**

```
Rn = port8/16/32[int32]; Rn = sport8/16[int32]; Rn = port8/16/32[Rx]; Rn = sport8/16[Rx]; Rn = sport8/16/32[Rx + int32]; Rn = sport8/16[Rx+int32]; Rn = sport8/16[Rx+int32]; Rn = sport8/16[Rx+Ry];
```

## **Core Memory Write Instructions**

```
      port8/16/32[int32]
      = Rn;
      port8/16/32[int32]
      = int12;

      port8/16/32[Rx]
      = Rn;
      port8/16/32[Rx]
      = int12;

      port8/16/32[Rx + int32]
      = Rn;
      port8/16/32[Rx + int32]
      = int12;

      port8/16/32[Rx + Ry]
      = Rn;
      port8/16/32[Rx + int32]
      = int12;
```

#### **Peripheral Port Read Instructions**

```
Rn = pport32[int32];
Rn = pport32[Rx + int32];
Rn = pport32[Rx + Ry];
```

## **Peripheral Port Write Instructions**

```
      pport32[int32]
      = Rn;
      pport32[int32]
      = int12;

      pport32[Rx]
      = Rn;
      pport32[Rx]
      = int12;

      pport32[Rx + int32]
      = Rn;
      pport32[Rx + int32]
      = int12;

      pport32[Rx + Ry]
      = Rn;
      pport32[Rx + int32]
      = int12;
```

#### Arithmetic Instructions

```
Rn = Rx + int32;
                                        Rn = Rx * int32;
Rn = Rx + Ry;
                                        Rn = Rx * Ry;
Rn = Rx - int32;
                                        Rn = clip(int16, int16);
Rn = int32 - Rx;
                                        Rn = clip(Rx, Ry);
                                        Rn = absdiff(Rx, int32);
Rn = Rx - Ry;
Rn = sex(Rx, int32);
                                        Rn = absdiff(Rx, Ry);
Rn = sex(Rx, Ry);
                                        Rn = alro(Rx, int32);
Rn = abs(int32);
                                        Rn = alro(Rx, Ry);
Rn = abs(Rx);
                                        Rn = leadbits (Rx, int32)
Rn = -Rx;
```



## **Shift Instructions**

| Rn = Rx >> int32; | $Rn = Rx \ll Ry;$  |
|-------------------|--------------------|
| $Rn = Rx \gg Rx;$ | Rn = Rx >>> int32; |
| Rn = Rx << int32; | Rn = Rx >>> Ry;    |

# **Logical Instructions**

| Rn = Rx & int32; | Rn = Rx   Ry;    |
|------------------|------------------|
| Rn = Rx & Ry;    | $Rn = Rx ^ Ry;$  |
| Rn = Rx   int32; | Rn = Ry ^ int32; |

## **Control Flow Instructions**

| jump(int32); | jsr(Rn, int32); |
|--------------|-----------------|
| j ump(Rn);   | hal t;          |

## **Test Instructions**

| Rx == int32; | Rx (us) < int32;  |
|--------------|-------------------|
| Rx == Ry;    | Rx (us) < Ry;     |
| Rx != int32; | Rx (us) <= int32; |
| Rx != Ry;    | Rx (us) <= Ry;    |
| Rx < int32;  | Rx (us) > int32;  |
| Rx < Ry;     | Rx (us) > Ry;     |
| Rx <= int32; | Rx (us) >= int32; |
| Rx <= Ry;    | Rx (us) >= Ry;    |
| Rx > int32;  | set(Rx, Ry);      |
| Rx > Ry;     | set(Rx, int32);   |
| Rx >= int32; | !set(Rx, Ry);     |
| Rx >= Ry;    | !set(Rx, int32);  |



#### SIMD Instructions

```
Rn = add16(Rx, int32);
                                       Rn = absdiff16(Rx, int32);
Rn = add16(Rx, Ry);
                                       Rn = absdiff16(Rx, Ry);
Rn = sub16(Rx, int32);
                                       Rn = sad16(Rx, int32);
Rn = sub16(Rx, Ry);
                                       Rn = sad16(Rx, Ry);
Rn = sub16(int32, Rx);
                                       Rn = shr16(Rx, int32);
Rn = mul 16(Rx, int32);
                                       Rn = shr16(Rx, Ry);
Rn = mul 16(Rx, Ry);
                                       Rn = shl 16(Rx, int32);
                                       Rn = shl 16(Rx, Ry);
Rn = mac16(Rx, int32);
Rn = mac16(Rx, Ry);
                                       Rn = shrl 16(Rx, int32);
Rn = clip16(int16, int16);
                                       Rn = shrl 16(Rx, Ry);
Rn = clip16(Rx, Ry);
                                       Rn = Idpe(Rx, int16);
Rn = alro16(Rx, int32);
                                       Rn = perm(Rx, Ry, int32);
Rn = alro16(Rx, Ry)
Rn = abs16(int32);
Rn = abs16(Rx);
```

# **Appendix B: Preprocessor Commands**

The following table describes briefly the functions offered by the preprocessor:

Table 12: Preprocessor Commands

| Function | Description                                                                                                 |
|----------|-------------------------------------------------------------------------------------------------------------|
| #defi ne | Defines a preprocessor macro.                                                                               |
| #if      | Conditionally includes or surpasses parts of source code, depending on the result of a constant expression. |
| #i fdef  | Conditionally includes source text if a macro name is defined.                                              |
| #i fndef | Conditionally includes source text if a macro name is not defined.                                          |
| #el se   | Conditionally includes source text if the previous #if, #ifdef, #ifndef or #elif test fails.                |
| #elif    | Conditionally includes sources text if the previous #if, #ifdef, #ifndef or #elif test fails.               |
| #endi f  | Ends conditional text.                                                                                      |