



## Understanding the transport of voltageinduced quantum dots in nanowire channel field-effect-transistors

International Conference on Sustainable Technologies (ICST-2024)

National Institute of Technology-Durgapur, West Bengal 713209

12<sup>th</sup> - 14<sup>th</sup> December, 2024

Nilayan Paul<sup>1</sup>, Sanatan Chattopadhyay<sup>1,2\*</sup>

<sup>1</sup>Department of Electronic Science, University of Calcutta, Kolkata 700009, India. <sup>2</sup>Centre for Research in Nanoscience and Nanotechnology (CRNN), Kolkata 700098, India.

\*email id: <u>scelc@caluniv.ac.in</u>

- ☐ Introduction: Quantum Dots (QDs).
- ☐ QDs for next-gen electronic devices.
- Progress and challenges of QDs.
- **□ QD** generation in nanowire FET.
- Mathematical modeling.
- Results.
- □ Conclusions.
- □ Acknowledgements.
- References.



## Introduction: Quantum Dots

- □ QDs are material systems which confine charge carriers in 3-dimensions.
- □ Physical dimensions smaller than the de Broglie wavelength of charge carriers.
- ☐ Exhibit size dependent confinement.
- **☐** Atom-like energy states.
- ☐ Therefore, exhibit tunable transport properties.

Tremendous potential for next-generation low-power electronic and quantum devices.



Kagan et. al., Science 353, aac5523 (2016).

DOI: <u>10.1126/science.aac5523</u>

García de Arquer et. al., Science 373, eaaz8541 (2021).

DOI: 10.1126/science.aaz8541



### QDs for next-gen electronic devices

#### **Solution processed QDs**



Solution processed QDs dispersed in the gate stack of planar transistors.

Chen et. al., *Adv. Mater. 29*, pp. 1704062 (2017)



Wavelength sensitive photo-transistors.

Electron. 5, pp. 178-183

Karmakar et. al., *Silicon 14*, pp. 12553-12565 (2022)



Multi-threshold devices for multiple logic levels.

# Gate-defined quantum dots



Kulesh et. al., *Phys. Rev. App.* 13, 041003 (2020)

Gate voltages create QDs by depleting 2D electron gas.

## Quantum dots in FET architecture



Gate voltage along channel creates QDs within the channel.

Kuhlmann et. al., *Appl. Phys. Lett. 113 (12)*, pp. 122107 (2018)



Nadj-Perge et. al., Nature 468, pp. 1084–1087 (2010)



Integer charge confinement, charge oscillations for qubit generation.



# **QDs: Progress & Challenges**

#### Challenges of solution processed QDs:

- Transport properties significantly depend on QD size.
- Can introduce device to device variability, not ideal at large-scale.
- Not CMOS compatible.

#### Challenges of gate defined QD devices.

- QD sizes are limited by lithography processes, which lead to ~meV energy level spacing.
- Extremely susceptible to environmental noise.
- Operation limited to ~mK temperatures.

#### Motivation for QDs in FET devices:

- Channel dimensions are already at quantum length scale.
- Localized gates and spacers can create QDs.
- > The dimensions can be further tuned for high temperature operation.
- CMOS compatible technology.





But current state-of-the-art uses several gates/spacers or constrictions (random) along the channel to realize the QDs!



## QD generation in NWFET

- Use localized gates to create voltage-tunable QDs (VTQDs) in the channel of a nanowire FET.
- Gate voltage controls electron population inside the VTQD.
- Gate voltage also modulates tunneling through the VTQD.
- Gate length and nanowire diameter control the overall VTQD eigenstates.



Schematic of the considered QD in state-of-the-art nanowire FET.



# **Mathematical Modeling: NEGF**





### **Results: LDOS**

- Applying gate voltage creates localized potential well and the source/drain tunnel barriers.
- 5 nm gate length ensures electron confinement in the well.
- Higher V<sub>G</sub> increases well depth to create stronger confinement.
- Higher V<sub>G</sub> also manifests the higher energy eigenstates.
- Occupation of an eigenstate depends on the source fermi level, E<sub>fs</sub>.
- Voltage induced confinement
   + geometrical confinement
   (nanowire geometry) = VTQD.



Distance along nanowire axis (nm)

$$E_{QD}^{(n,m)} = E_{sub}^{(n)} + E_L^{(m)}$$



### Results: Impact of QD-to-drain separation (L<sub>2</sub>)

- Two extreme cases:  $strong (D_{NW} = 10 \text{ nm})$  and  $weak (D_{NW} = 20 \text{ nm})$  geometrical confinements explored.
- Transfer characteristics exhibit peaks corresponding to resonant tunneling.
- Decreasing the QD-to-drain separation increases broadening of the peaks, to lead to current thresholds, T<sub>1</sub>, T<sub>2</sub>... due to drain induced level-broadening.
- Increase in nanowire diameter from 10 nm to 20 nm leads to lowered tunnel barriers and weaker geometrical confinement of electrons.
- Thus, thresholds appear at a lower gate voltage (0.18 V) in such devices.
- Larger level broadening in such devices apparent as significantly broadened peaks in the transfer characteristics.







#### Results: Impact of channel length (L<sub>ch</sub>)

- Current levels increase with decreasing L<sub>ch</sub>.
- For QD-to-drain separation
   ≤ 4 nm, the peaks undergo
   significant broadening due
   to increased coupling with
   the drain.
- The decrease in channel length also broadens the resonances.
- For L<sub>ch</sub> < 14 nm, resonant tunneling features in transfer characteristics are substantially degraded.
- Conventional FET like transfer characteristics apparent for device with L<sub>ch</sub>
   = 10 nm <u>irrespective</u> of QD position.



 $L_{ch}$ : 10 – 20 nm, QD-to-drain separation: 3 – 6 nm,  $D_{NW}$ : 10 nm.



#### Results: Impact of channel length (L<sub>ch</sub>)

- Increased broadening of current peaks due to lowered potential barriers.
- For QD-to-drain separation
   6 nm, this broadening
   leads to several thresholds.
- Threshold like nature gradually disappears with the decrease in L<sub>ch</sub>.
- For  $L_{ch} \leq$  12 nm, the thresholds completely disappear to lead to conventional FET like transport.
- Conventional FET like transfer characteristics appears <u>irrespective</u> of QD position.



 $L_{ch}$ : 10 – 20 nm, QD-to-drain separation: 3 – 6 nm,  $D_{NW}$ : 20 nm.



## Results: Current spectrum



- Sharp peaks in current spectrum indicate energies at which conduction from source to drain occurs.
- Reducing the channel length lowers the peak energy since the barrier height and width also reduces.
- For  $L_{ch} \sim 10$  nm, the secondary peak at  $\sim 0.3$  eV ( $E_{fS}$ ) leads to thermionic transport, which contributes to the FET-like transfer characteristics.



### **Conclusions**

- Localized gates in nanowire FET devices with existing 2D geometrical confinement can create VTQDs along with voltage-induced tunnel barriers.
- The VTQD eigenstates are significantly affected by the position of gate along the channel, as well as the channel length.
- At larger QD-to-drain separations, sharp peaks in the transfer characteristics indicate the presence of sharp QD levels.
- Energy level broadening at smaller QD-to-drain separations lead to current thresholds.
   Devices in such configuration can be used as multi-threshold devices at room temperature.
- However, the VTQD behavior strongly depends on channel length.  $L_{\rm ch}$  < 14 nm significantly degrades the QD characteristics as transport becomes thermionic.





### References

- 1. Kagan et. al., "Building devices from colloidal quantum dots", *Science*, 353 6302 (2016).
- 2. García de Arquer et. al., "Semiconductor quantum dots: Technological progress and future challenges", *Science*, 373 6555 (2021).
- 3. Shafizade et. al., "Ultrathin junctionless nanowire FET model, including 2-D quantum confinements", *IEEE Transactions on Electron Devices*, 66 9 (2019).
- 4. Kuhlmann et. al., "Ambipolar quantum dots in undoped silicon fin field-effect transistors", *Applied Physics Letters*, 113 12 (2018).
- 5. Gu et. al., "Quantum dot with a diamond-shaped channel MOSFET on a bulk Si substrate", *IEEE Transactions on Electron Devices*, 68 1 (2020).
- 6. Sikdar et. al., "Understanding the electrostatics of top-electrode vertical quantized Si nanowire metal-insulator-semiconductor (MIS) structures for future nanoelectronic applications", *Journal of Computational Electronics*, 18 (2019).
- 7. Sikdar et. al., "Voltage-tunable quantum-dot array by patterned Ge-nanowire-based metal-oxide-semiconductor devices", *Physical Review Applied*, 15 5 (2021).
- 8. Supriyo Datta, "Quantum transport: atom to transistor" Cambridge university press (2005).



#### References

- 9. Chatterjee et. al., "Investigation of the performance of strain-engineered silicon nanowire field effect transistors (ε-Si-NWFET) on IOS substrates", *Journal of Applied Physics*, 125 8 (2019).
- 10. Chowdhury et. al., "Investigation of the role of aspect ratio for the design of Si-nanowire field-effect-transistors in ballistic regime", *Nanoscience and Nanotechnology Letters*, 5 10 (2013).
- 11. Cho et. al., "Experimental evidence of ballistic transport in cylindrical gate-all-around twin silicon nanowire metal-oxide-semiconductor field-effect transistors", *Applied Physics Letters*, 92 5 (2008).
- 12. Lavieville et. al., "Quantum dot made in metal oxide silicon-nanowire field effect transistor working at room temperature", *Nano letters*, 15 5 (2015).



# Acknowledgements

- > Department of Electronic Science, C.U.
- Centre for research in nanoscience and nanotechnology (CRNN).
- Centre of Excellence (CoE) in Systems Biology and Bio-Medical Engineering, TEQIP Phase-III.
- University Grants Commission.

# THANK YOU.