# WHITE PAPER

Network Security Content Delivery Networks, Web Servers, Load Balancing



# Intel<sup>®</sup> QuickAssist Technology & OpenSSL-1.1.0: Performance

## **Authors:**

**Brian Will** – Software Architect **Andrea Grandi** – Software Engineer **Nicolas Salhuana** – Performance Analysis Engineer

#### **Contents**

| Introduction1                                                          |
|------------------------------------------------------------------------|
| Motivation: Design for Performance1                                    |
| Why Async?2                                                            |
| Design3                                                                |
| ASYNC_JOB Infrastructure                                               |
| ASYNC Event Notification3                                              |
| Additional Performance Optimizations 4                                 |
| Pipelining4                                                            |
| Pseudorandom Function                                                  |
| Intel® QuickAssist Technology Engine 4                                 |
| Big/Small Request Offload5                                             |
| Performance: Intel® QuickAssist Adapter 8950<br>Benchmark and Results5 |
| Algorithmic Performance (openssl speed) 5                              |
| Symmetric Algorithm Performance6                                       |
| Application-Level Benchmark (NGINX-1.10 + OpenSSL-1.1.0)               |
| Benchmark Topology6                                                    |
| Conclusion10                                                           |
| Appendix: Platform Details                                             |
| References12                                                           |

## Introduction

Transport Layer Security (TLS) is the backbone protocol for Internet security today; it provides the foundation for expanding security everywhere within the network. Security is an element of networking infrastructure that must not be underemphasized, or taken for granted. While critical to the foundation of Networking, security's addition into existing infrastructures generally comes with a trade-off between cost and performance.

With the addition of a new class of features added into OpenSSL-1.1.0 we have been able to significantly increase performance for asynchronous processing with Intel® QuickAssist Technology (QAT). This paper explores the design and usage of these features:

- · ASYNC JOB infrastructure
- · ASYNC event notifications
- Pipelining
- · PRF engine support

This paper will demonstrate how the combination of these features with Intel® QuickAssist Technology results in tangible performance gains, as well as how an application can utilize these features at the TLS and EVP level.

## **Motivation: Design for Performance**

The asynchronous infrastructure added into OpenSSL-1.1.0 enables cryptographic operations to execute asynchronously with respect to the stack and application. Generically, the infrastructure could be applied to any asynchronous operations that might occur, but currently only encompasses cryptographic operations executed within the engine framework.

For the context of this paper, asynchronous operations are defined as those which occur independently of the main program's execution. Asynchronous operations are initiated and consumed (via events/polling) by the main program, but will occur in parallel to those operations. The following diagrams are an illustration of the shift in execution:



Figure 1. Synchronous Execution

Synchronous mode of operation forces a single API call to be blocking until the completion of the request. When a parallel processing entity is part of the flow of execution, there will be times when the CPU is not processing data. In Figures 1 and 2, CPU idle times are represented by the dashed lines above, and effectively result in missed opportunities for increased performance. From the application perspective, this results in blocking at the API. When utilizing a separate accelerator underneath this API, the application can perform a busy-loop while waiting for a response from the accelerator, or context switch using execution models similar to pthreads to allow other useful work to be accomplished while waiting. However, both of these solutions are costly. Polling consumes CPU cycles and prevents multiple operations to run in parallel, and while threading allows parallelism and more effectively utilizes CPU cycles, most high level context management libraries like pthreads come with a heavy cycle cost to execute and manage.

The asynchronous programming model increases performance by making use of these gaps; it also enables parallel submission, more efficiently using a parallel processing entity (for example, Intel® QuickAssist Technology).

Intel® QAT provides acceleration of cryptographic and compression calculations on a separate processing entity, processing the requests asynchronously with respect to the main program. Having an asynchronous processing model in OpenSSL-1.1.0 allows for more efficient use of those capabilities, as well as increased overall performance.

## Why Async?

In order to efficiently utilize acceleration capabilities, a mechanism to allow the application to continue execution while waiting for the Intel® QAT accelerator to complete outstanding operations is required. This programming model is very similar to nonblocking Berkely Software Distribution (BSD) sockets; operations are executed outside the context of the main application, allowing the application to make the best use of available CPU cycles while the accelerator is processing operations in parallel. This capability is controlled by the application, which must be updated to support the asynchronous behavior, as it has the best knowledge of when to schedule each TLS connection. Figure 2 demonstrates increased performance as a result of centralizing the scheduling entity in the application.



Figure 2. Aynchronous execution

## Design

The Intel® QuickAssist Technology accelerator is accessed through a device driver in kernel space and a library in user space. Cryptographic services are provided to OpenSSL through the standard engine framework; this engine [1] builds on top of the user space library, interfacing with the Intel® QAT API, which allows it to be used across Intel® QAT generations without modification. This layering and integration into the OpenSSL framework allows for seamless utilization by applications. The addition of asynchronous support into OpenSSL-1.1.0 means that the application can also drive higher levels of performance using a standardized API.



Figure 3. Intel® QuickAssist Technology stack diagram

## **ASYNC\_JOB Infrastructure**

The ASYNC\_JOB infrastructure is built on a number of primitives to allow the creation and management of lightweight execution contexts. The infrastructure added to OpenSSL-1.1.0 [2] provides all the necessary functions to create and manage ASYNC\_JOBs (similar in concept to fibers or co-routines) but does not actively manage these resources; management is left to the user code leveraging this capability. Logically, the ASYNC\_JOB infrastructure is implemented as part of the crypto complex in OpenSSL-1.1.0, namely libcrypto, and is utilized by the TLS stack. This allows applications to continue to use the well-known OpenSSL APIs in the same manner as before, utilizing ASYNC JOBs where possible in the application. The ASYNC\_JOBs are publically accessible APIs in OpenSSL-1.1.0, and as such, the application can also use them directly in conjunction with the EVP APIs, or indirectly through the OpenSSL-1.1.0 APIs.



Figure 4. OpenSSL-1.1.0 ASYNC JOB processing flow

The function call flow in Figure 4 shows one usage scenario from the top level SSL accept (1st) call. When an application identifies a TLS connection as being asynchronous capable, standard OpenSSL calls will grab an ASYNC JOB context, thereby allowing the underlying layers of the stack to PAUSE execution, in this example in the QAT\_engine. This results in the function returning to the application with the error status SSL\_ERROR\_WANT\_ASYNC. The application can then register for a file descriptor (FD) associated with this TLS connection, and use the standard epoll/select/poll calls to wait for availability of a response. Once the application is notified, it can call the associated OpenSSL API, SSL accept (2nd) again with that TLS connection, thereby completing the response processing. Alternatively, the application can forego using the FD and event notifications, instead continuously invoking the top level OpenSSL API until a successful response is returned.

## **ASYNC Event Notification**

OpenSSL-1.1.0 includes a notification infrastructure to signal when to resume the execution of asynchronous crypto operations. The notifications from the crypto engine to the application are delivered using events on file descriptors that can be managed using the APIs provided by OpenSSL. This provides an abstraction layer that is independent of both the application and the particular hardware accelerator being used. The file descriptor is owned by the component which originates the event (in this case, the engine implementation). This allows the originator to define how they want to create and possibly multiplex signals in case there are multiple sources.

## **Additional Performance Optimizations**

## **Pipelining**

Pipelining allows an engine to perform multiple symmetric crypto operations in parallel on a single TLS connection, increasing the throughput of bulk transfers. When pipelining is enabled for a TLS context, the input buffer of each SSL\_write operation is split into multiple independent records that can be processed simultaneously by the engine. The results of the operation are then written to the socket in the correct order, which is transparent to the client. The alternate direction (SSL\_read) is also supported where sufficient data is available.

Pipelining provides the greatest benefits when the number of concurrent connections to the server/endpoint are small. In this scenario, the parallelization of the crypto operations for each individual connection leads to a better utilization of the crypto engine. When the number of simultaneous TLS connections is large, parallelization comes from the application's ability to maintain a large number of connections. In summary, there are two dimensions to achieve parallelization: at the individual connection level, and loading across connections.

Versions of OpenSSL prior to 1.1.0 had a similar functionality called multi-block, but pipelining provides two significant improvements over the previous implementation:

- 1. Pipelining is not limited to 4 or 8 buffers, but it can be used with an arbitrary number of buffers (for example, pipes).
- 2. The engine is no longer responsible for creating the headers of the record, hence pipelining is not dependent on a particular protocol (for example, TLS).

In order to parallelize the encryption of TLS records, they must be independent from a cryptographic perspective. For this reason, pipelining is only supported for TLSv1.1 and TLSv1.2, where the IV is explicit, and does not depend on the previous record. There is currently no support for SSLv3, TLSv1.0, or DTLS (all versions) in the OpenSSL-1.1.0 branch.

## **Pseudorandom Function**

Pseudorandom function (PRF) is used during the TLS handshake for the expansion of secrets to subsequently be used for the purposes of key generation or validation. The function definition varies across the TLS versions and is defined in the relevant RFC's [3].

In OpenSSL 1.1.0, the PRF derive operation is exposed with a new API [4] at the EVP level, and can be offloaded to the engine as a single request.

This is an important change from previous versions where the operation was actually performed as a sequence of digest operations. Although the software implementation has not changed, the new API allows the application to decrease the number of requests to a HW accelerator down to one, with a significant reduction in overhead for offload.

A new algorithm has been added to implement the key derivation function for the TLS protocol (EVP\_PKEY\_TLS1\_PRF). The following functions can be used to set the message digest (for example, EVP\_sha256()), the secret and the seed used for the key derivation:

```
int EVP PKEY_CTX_set_tls1_prf_md(EVP_PKEY_CTX *pctx,
const EVP MD *md);
```

int EVP\_PKEY\_CTX\_set1\_tls1\_prf\_secret(EVP\_PKEY\_CTX
\*pctx, unsigned char \*sec, int seclen);

int EVP\_PKEY\_CTX\_addl\_tls1\_prf\_seed(EVP\_PKEY\_CTX
\*pctx, unsigned char \*seed, int seedlen);

They are integrated into libSSL [5] and are automatically used for the TLS handshake. For more information, refer to the official documentation [6].

## Intel® QuickAssist Technology Engine

As seen in Figure 3, the Intel® QAT engine for OpenSSL 1.1.0 improves the performance of secure applications by offloading the computation of cryptographic operations while freeing up the CPU to perform other tasks. The engine supports the traditional synchronous mode for compatibility with existing applications, as well as the new asynchronous mode introduced in OpenSSL 1.1.0 to achieve maximum performance.

Once the engine has been loaded and initialized, all crypto operations which have been registered and executed via the EVP API will be offloaded transparently to Intel® QAT engine. This gives access to the performance improvement of Intel® QAT, while significantly reducing the time and the cost required to integrate the APIs into a new application. The code is freely available on Github [1].

By default, the engine offloads the following crypto algorithms to hardware accelerators:

- · Asymmetric PKE Offload
  - RSA Support with PKCS1 Padding for Key Sizes 1024/2048/4096.
  - DH Support for Key Sizes 768/1024/1536/2048/3072/4096.
  - DSA Support for Key Sizes 160/1024, 224/2048, 256/2048, 256/3072.
  - ECDH Support for the following curves:
    - > NIST Prime Curves: P-192/P-224/P-256/P-384/P-521.
    - > NIST Binary Curves: B-163/B-233/B-283/B-409/B-571.
    - > NIST Koblitz Curves: K-163/K-233/K-283/ K409/K-571.
  - ECDSA Support for the following curves:
    - > NIST Prime Curves: P-192/P-224/P-256/P-384/P-521.
    - > NIST Binary Curves: B-163/B-233/B-283/B-409/B-571.
    - > NIST Koblitz Curves: K-163/K-233/K-283/ K409/K-571.
- · Symmetric Chained Cipher Offload:
  - AES128-CBC-HMAC-SHA1/AES256-CBC-HMAC-SHA1.
  - AES128-CBC-HMAC-SHA256/AES256-CBC-HMAC-SHA256.
- · Pseudo Random Function (PRF) offload.

## **Big/Small Request Offload**

Choices may be developed for optimizing performance of small payloads which may incur a larger offload cost vs cost of software implementation.

Given a particular crypto operation, the user can set big/small request thresholds. If a value falls below that threshold, the request would not be offloaded. The appropriate considerations will depend on the speed of the CPU, cost of offload, and whether you are optimizing for CPU cycles or latency. The application may use the following custom engine control command to set the threshold:

SET CRYPTO SMALL PACKET OFFLOAD THRESHOLD.

## Performance: Intel® QuickAssist Adapter 8950 Benchmark and Results

The work presented in this section is focused on performance features added to OpenSSL-1.1.0 along with optimizations added throughout the stack to improve cryptographic throughput when utilizing the Intel® QuickAssist Adapter 8950. These performance improvements are concentrated on two different levels:

- 1. The algorithmic computation level (openssl speed) described in Algorithmic Performance (openssl speed).
- 2. The application TLS processing level (NGINX built on OpenSSL-1.1.0) described in Application level benchmark (NGINX-1.10 + OpenSSL-1.1.0).

The performance gains from asynchronous features are measured by comparing benchmarks from the following three configurations:

- Software: Crypto operations calculated on the main CPU using OpenSSL-1.1.0.
- Sync: Crypto operations offloaded to Intel® QAT and performed synchronously.
- Async: Crypto operations offloaded to Intel® QAT and performed asynchronously.

## **Algorithmic Performance (openssl speed)**

OpenSSL comes with the command line utility openssl speed to measure algorithmic performance. The application interfaces directly to the EVP APIs of the crypto module in OpenSSL (library libcrypto) and executes the requested algorithm in a tight loop across a number of request sizes for a specified period of time. It then totals the number of completed operations, and reports the resulting throughput in the context of the algorithm specified. For example, aes-128-cbc-hmac-sha1 is reported in kilobytes per second, while RSA is reported as the number of verifies or signs per second. With the inclusion of async, the command line now takes the optional parameter -async\_jobs. This specifies to the application how many jobs to create and execute in parallel. All the benchmarks are executed with the process explicitly affinitized to a particular core in order to reduce the number of context switches between different cores. This is done manually using the command taskset to set the affinity.

The following commands were used to gather performance over an average of five runs:

| Mode     | Command                                                     | Sign/s | Verify/s |
|----------|-------------------------------------------------------------|--------|----------|
| Software | ./openssl speed -elapsed rsa2048                            | 1094   | 24721    |
| Sync     | ./openssl speed -engine qat -elapsed rsa2048                | 1333   | 16000    |
| Async    | ./openssl speed -engine qat -elapsed -async_jobs 36 rsa2048 | 40859  | 193187   |

Table 1. Performance of RSA 2K with openssl speed

| Mode     | Command                                                       | Sign/s | Verify/s |
|----------|---------------------------------------------------------------|--------|----------|
| Software | ./openssl speed -elapsed ecdsap256                            | 16328  | 6700     |
| Sync     | ./openssl speed -engine qat -elapsed ecdsap256                | 1545   | 937      |
| Async    | ./openssl speed -engine qat -elapsed -async_jobs 36 ecdsap256 | 43715  | 29233    |

Table 2. Performance of ECDSA-P256 with openssl speed

| Mode     | Command                                                      | Operation/s |
|----------|--------------------------------------------------------------|-------------|
| Software | ./openssl speed -elapsed ecdhp256                            | 9655        |
| Sync     | ./openssl speed -engine qat -elapsed ecdhp256                | 1778        |
| Async    | ./openssl speed -engine qat -elapsed -async_jobs 36 ecdhp256 | 54716       |

Table 3. Performance of ECDH-P256 Compute Key with openssl speed

## **Symmetric Algorithm Performance**

The following commands have been used to measure the performance of the cipher suite (aes-128-cbc-hmac-sha1).

| Mode     | Command                                                                                 |
|----------|-----------------------------------------------------------------------------------------|
| Software | ./openssl speed -elapsed -multi 2 -evp aes-128-cbc-hmac-sha1                            |
| Sync     | ./openssl speed -engine qat -elapsed -multi 2 -evp aes-128-cbc-hmac-sha1                |
| Async    | ./openssl speed -engine qat -elapsed -async_jobs 64 -multi 2 -evp aes-128-cbc-hmac-sha1 |

Table 4. Commands used for chained cipher: aes-128-cbc-hmac-sha1

| Mode     | # cores | 64B   | 256B  | 1kB   | 8kB    | 16kB   |
|----------|---------|-------|-------|-------|--------|--------|
| Software | 1       | 2.014 | 2.949 | 3.703 | 4.025  | 4.039  |
| Sync     | 1       | 0.008 | 0.033 | 0.132 | 1.049  | 2.097  |
| Async    | 1       | 0.227 | 0.891 | 3.352 | 17.347 | 24.266 |
| Software | 2       | 4.031 | 5.898 | 7.326 | 7.947  | 7.998  |
| Sync     | 2       | 0.016 | 0.066 | 0.262 | 2.097  | 4.191  |
| Async    | 2       | 0.427 | 1.694 | 4.957 | 30.225 | 44.703 |

Table 5. Chained cipher: aes-128-cbc-hmac-sha1 (Gbps)

Note: Refer to the "Appendix: Platform Details" on page 11 for configuration details.

For the benchmark of symmetric crypto operation, the small packet offload has been explicitly enabled to show the raw performance of the hardware accelerator. When this option is disabled (default), the performance for small packets are almost on par with Software. As of OpenSSL-1.1.0, the pipeline feature was not enabled in the standard release. In conjunction with async, this feature will further increase bulk cipher performance.

## Application-Level Benchmark (NGINX-1.10 + OpenSSL-1.1.0)

When looking at SSL/TLS, its predominant usage is in client-server based applications to provide security for communication of data. From a security protocol perspective, TLS's ability to secure communications between two TCP ports is one of its primary advantages; individual ports typically translate to an individual application on a client system, providing isolation between the multitude of applications that could be potential attack points for the client.

This client-centered view is important; as the benchmark metrics will show, client metrics are the primary performance driver. For a client, the ability to connect to many services and transfer data seamlessly is key. On the server side, this translates into the number of new connections per second a server can create. This viewpoint identifies the key metric to drive analysis with: the number of SSL/TLS handshakes per second for a SSL/TLS server.

## **Benchmark Topology**

For the measurement of SSL/TLS performance, a Web Server was analyzed using NGINX\* as the management application. The topology for the benchmark is shown in Figure 5. Client Server Benchmark Overview.



Figure 5. Client-Server Benchmark Overview

Note: For more complete information about performance and benchmark results, visit www.intel.com/benchmarks.

#### White Paper | Intel® QuickAssist Technology & OpenSSL-1.1.0: Performance

In this configuration, there are a large number of clients connected to a single server system, with each client running in a loop fetching data from the server. Once each client completes its operation, it will loop and initiate the same operation again, running for a predetermined amount of time.

Figure 6 shows the physical topology for the Web Server benchmark used for TLS handshake measurements. The client issues requests using s\_time, a utility provided with OpenSSL, which is forked to provide 500-700 instances of  $s_{time}$  running simultaneously in order to scale to full performance. Each instance runs as a separate process and targets a specific TCP port on the server.

The s time command line used is used in the following form:

./openssl-1.0.2d/apps/openssl s\_time -connect 192.168.1.1:4400 -new -nbio -time 200 -cipher <cipher suite e.g. AES128-SHA>



Figure 6. Web-Server Physical Topology

Note: Refer to "Appendix: Platform Details" on page 11 for configuration details.

On the server side, the NGINX configuration file (along with the client request) coordinate the cipher suites and key negotiation algorithms to use in each test. For these benchmarks, the following combinations were used:

| Application Data          | 0 byte file size                                    |
|---------------------------|-----------------------------------------------------|
| Key Negotiation Algorithm | RSA-2K<br>ECDHE-RSA-2K (P256)<br>ECDHE-ECDSA (P256) |
| Protocol                  | TLS v1.2                                            |
| Cipher Suite              | AES_128_CBC_HMAC_SHA1                               |

**Table 6. TLS Benchmark Test Parameters** 

## RSA-2K Connections Per Second (NGINX-1.10 + OpenSSL-1.1.0)



Figure 7. RSA-2K Connections Per Second (NGINX-1.10 + OpenSSL-1.1.0)



Figure 8. ECDHE-RSA-2K Connections Per Second (NGINX-1.10 + OpenSSL-1.1.0)



Figure 9: ECDHE-ECDSA Connections Per Second (NGINX-1.10 + OpenSSL-1.1.0)

Figure 7, Figure 8, and Figure 9 represent measurements taken with the same benchmark and stack, using Intel® QAT with OpenSSL-1.1.0 asynchronous features and OpenSSL-1.1.0's default software implementations for the three most popular key negotiation algorithms (ECDHE-RSA2K (P256), ECDHE-ECDSA (P256), and RSA-2K). This benchmark is scaled by limiting the resources available to NGINX to a specified number of cores and hyperthreads. If we look in more detail at the one core two hyper thread (1C/2T) measurement for RSA-2K TLS-1.2:

OpenSSL-1.1.0 SW

Intel QuickAssist Technology

- OpenSSL-1.1.0 Software: 964 CPS (connections per second)
- Intel® QuickAssist Technology Engine: 5,507 CPS

In conjunction with the new asynchronous features added to OpenSSL-1.1.0, Intel® QAT is able to achieve a performance gain of approximately 570% performance compared to the standard software implementation. This performance increase is measured by issuing a sufficient number of client TLS connections to drive the server CPU for the chosen core configuration to greater-than-90% utilization. This methodology is then extended to additional core configurations until reaching the limit of Intel® QAT's ability to calculate the cryptographic operations being targeted. The limits for the Intel® Communications Chipset 8955 are as follows:

- · RSA-2K: 40 K decryptions per second
- ECDHE+RSA-2K: 16.5 K operations per second
- ECDHE+ECDSA (P256): 17.5 K operations per second

Intel® QuickAssist Technology + OpenSSL-1.1.0 asynchronous features deliver a gain over software (up to the device limits) of:

- RSA-2K ~5.3 times
- ECDHE-RSA-2K ~3.9 times
- ECDHE-ECDSA ~1.26 times

Note: Further improvements are currently being developed to increase performance gains when using ECDHE-ECDSA.

The core to hyperthread pairing for asynchronous measurements scales well for all algorithms, meaning as more cores are added, the increase in connections per second trends linearly. For RSA-2K, the limit of the hardware accelerator is reached using around 10 cores/20 hyper threads (which translates to 20 NGINX worker processes), while for ECDHE-RSA-2K and ECDHE-ECDSA, they scale well up to the hardware limits.



Figure 10: Comparison of Synchronous vs Asynchronous Infrastructure

These three modes can be easily configured using the NGINX patch, in which you are able to enable and disable the QAT\_engine using the NGINX config directive ssl\_engine qat;. Similarly, synch/asynch can be toggled using the directive ssl\_asynch on;. The benchmark is run with the same mapping of NGINX worker processes to cores/hyper threads as previously mentioned.

As shown by the results in Figure 10, there is a clear advantage to using the asynchronous model when a separate processing entity is present for cryptographic calculations within the system. It allows for efficient parallel processing of the workloads and better utilization of the available hardware. It should be noted that while similar performance results can be achieved by parallelizing with a high level context mechanism like threads or processes, those methods consume significantly more CPU cycles to achieve the same results as the asynchronous model.

#### Conclusion

OpenSSL's 1.1.0 release provides many new features. This work has focused on the asynchronous capabilities, which demonstrate a significant performance gain when utilizing a high-performing asynchronous engine (Intel® QuickAssist Technology DH8955) with the ASYNC\_JOB infrastructure to efficiently manage the processing flow. For asymmetric cryptographic algorithms such as RSA-2K, there is a demonstrable performance gain of 5.3 times versus software with the same number of cores, while at the algorithm level the gain shows a more dramatic performance increase of 37.3 times.

While these levels of performance may already be achievable with bespoke SSL/TLS stacks, this is the first introduction to the mainline of a popular SSL/TLS stack enabling these levels. As a standardized interface in OpenSSL, it lays the infrastructure for many applications to adopt these features and opens a significant potential to increase SSL/TLS more generally.

## **Appendix: Platform Details**

| Hardware              |                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Motherboard           |                                                                                                                                                                                                            | Supermicro X10DRH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                       | Product                                                                                                                                                                                                    | Intel® Xeon E5-2699 v3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                       | Speed (MHz)                                                                                                                                                                                                | 2.30 GHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|                       | No of CPU                                                                                                                                                                                                  | 18C/36T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|                       | Stepping                                                                                                                                                                                                   | Two                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                       | Technology                                                                                                                                                                                                 | 22 nm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| СРИ                   | Supported Instructions Sets                                                                                                                                                                                | fpu vme de pse tsc msr pae mce cx8 apic sep mtrr pge mca cmov pat pse36 clflush dts acpi mmx fxsr sse sse2 ss ht tm pbe syscall nx pdpe1gb rdtscp lm constant_tsc arch_perfmon pebs bts rep_good nopl xtopology nonstop_tsc aperfmperf pni pcl-mulqdq dtes64 monitor ds_cpl vmx smx est tm2 ssse3 fma cx16 xtpr pdcm pcid dca sse4_1 sse4_2 x2apic movbe popcnt tsc_deadline_timer aes xsave avx f16c rdrand lahf_lm abm arat epb xsaveopt pln pts dts tpr_shadow vnmi flexpriority ept vpid fsgsbase bmi1 avx2 smep bmi2 erms |  |  |  |
|                       | Level 1 Data<br>Cache                                                                                                                                                                                      | 32 KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|                       | Level 1 Instruc-<br>tion Cache                                                                                                                                                                             | 32 KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|                       | L2 Cache                                                                                                                                                                                                   | 256 KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                       | LLC Cache                                                                                                                                                                                                  | 46 MB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| Chipset               |                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|                       | Vendor                                                                                                                                                                                                     | Micron                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                       | Туре                                                                                                                                                                                                       | DDR4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Memory                | Part Number                                                                                                                                                                                                | 36ASF2G72PZ-2G4AU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                       | Size (GB)                                                                                                                                                                                                  | 16 GB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|                       | Channel                                                                                                                                                                                                    | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                       | Vendor                                                                                                                                                                                                     | American Megatrends Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| BIOS                  | Version                                                                                                                                                                                                    | 1.0c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|                       | Build Date                                                                                                                                                                                                 | 12-Feb-15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                       | GCC Version                                                                                                                                                                                                | Red Hat* 4.8.3-7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Compiler              | Linker Version (LD)                                                                                                                                                                                        | 2.18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Versions              | Assembler Version (AS)                                                                                                                                                                                     | 2.23.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Contain Others        |                                                                                                                                                                                                            | Intel® Ethernet Server Adapter X520 ixgbe 3.19.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| System Others         |                                                                                                                                                                                                            | Intel® Ethernet Converged Network Adapter X710 i40e 1.2.48                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| Software              |                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 05                    | Vendor                                                                                                                                                                                                     | Fedora*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| OS                    | Kernel Version                                                                                                                                                                                             | 3.11.10-301.fc20.x86_64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Benchmark<br>Software | OpenSSL 1.1.0c Nginx 1.10.0 + NGINX patch version 0.3.0-001 (https://01.org/sites/default/files/page/nginx-1.10.0-async.l.0.3.0-001_0.tgz) QAT_engine version 0.5.15 (https://github.com/01org/QAT_Engine) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |

## References

| [1]  | "QAT_engine [github]" https://github.com/01org/QAT_Engine.                                                                                                                                                                                                      |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [2]  | "ASYNC_start_job" https://www.openssl.org/docs/man1.1.0/crypto/ASYNC_start_job.html.                                                                                                                                                                            |
| [3]  | "rfc5246," https://www.ietf.org/rfc/rfc5246.txt.                                                                                                                                                                                                                |
| [4]  | "Pseudo Random Function (API addition)" <a href="https://github.com/openssl/openssl/commit/1eff3485b63f84956b5f212aa/4d853783bf6c8b5">https://github.com/openssl/openssl/commit/1eff3485b63f84956b5f212aa/4d853783bf6c8b5</a> .                                 |
| [5]  | "PRF integration into libssl" <a href="https://github.com/openssl/openssl/commit/b7d60e7662f903fc2e5a137bf1fce9a-6b431776a">https://github.com/openssl/openssl/commit/b7d60e7662f903fc2e5a137bf1fce9a-6b431776a</a> .                                           |
| [6]  | "PRF EVP API man page" <a href="https://www.openssl.org/docs/manmaster/man3/EVP_PKEY_CTX_set_tls1_prf_md.html">https://www.openssl.org/docs/manmaster/man3/EVP_PKEY_CTX_set_tls1_prf_md.html</a> .                                                              |
| [7]  | "ASYNC_WAIT_CTX" https://www.openssl.org/docs/manmaster/man3/EVP_PKEY_CTX_set_tls1_prf_md.html.                                                                                                                                                                 |
| [8]  | "SSL_get_error" https://www.openssl.org/docs/man1.1.0/ssl/SSL_get_error.html.                                                                                                                                                                                   |
| [9]  | "SSL_get_all_async_fds" https://www.openssl.org/docs/man1.1.0/ssl/SSL_get_all_async_fds.html.                                                                                                                                                                   |
| [10] | "SSL_CTX_set_max_pipelines" https://www.openssl.org/docs/man1.1.0/ssl/SSL_CTX_set_max_pipelines.html.                                                                                                                                                           |
| [11] | "SSL_CTX_set_split_send_fragment" <a href="https://www.openssl.org/docs/man1.1.0/ssl/SSL_CTX_set_split_send_fragment.html">https://www.openssl.org/docs/man1.1.0/ssl/SSL_CTX_set_split_send_fragment.html</a> .                                                 |
| [12] | "Intel QuickAssist Technology engine build options" <a href="https://github.com/01org/QAT_Engine#intel-quickassist-technology-openssl-engine-build-options">https://github.com/01org/QAT_Engine#intel-quickassist-technology-openssl-engine-build-options</a> . |
| [13] | "OpenSSL configuration file" <a href="https://github.com/01org/QAT_Engine#using-the-openssl-configuration-file-to-loadinitialize-engines">https://github.com/01org/QAT_Engine#using-the-openssl-configuration-file-to-loadinitialize-engines</a> .              |
| [14] | "ENGINE_set_default" https://www.openssl.org/docs/man1.1.0/crypto/ENGINE_set_default.html.                                                                                                                                                                      |
| [15] | "QAT_engine specific messages" <a href="https://github.com/01org/QAT_Engine#intel-quickassist-technology-openssl-engine-specific-messages">https://github.com/01org/QAT_Engine#intel-quickassist-technology-openssl-engine-specific-messages</a> .              |
| [16] | "SSL_set_mode" https://www.openssl.org/docs/man1.1.0/ssl/SSL_set_mode.html.                                                                                                                                                                                     |
| [17] | "Async job pool" <a href="https://github.com/openssl/openssl/blob/OpenSSL_1_1_0-stable/ssl/ssl_lib.c">https://github.com/openssl/openssl/blob/OpenSSL_1_1_0-stable/ssl/ssl_lib.c</a> .                                                                          |
| [18] | "Epoll openssl speed" https://github.com/openssl/openssl/blob/OpenSSL_1_1_0-stable/apps/speed.c.                                                                                                                                                                |
| [19] | "Dummy Async Engine" https://github.com/openssl/openssl/blob/OpenSSL_1_1_0-stable/engines/e_dasync.c.                                                                                                                                                           |

Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors. Performance tests are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products. For more complete information visit http://www.intel.com/performance.Setup shown above in Appendix A

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or by visiting: http://www.intel.com/design/literature.htm Intel, Intel QuickAssist Technology, and the Intel logo are trademarks of Intel Corporation in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2017, Intel Corporation. All rights reserved.

