Milestone 5: UVM Testbench

ECE-593: Fundamentals of Pre-Silicon Validation Maseeh College of Engineering and Computer Science Winter, 2025



Project Name: RISC-V ALU

Team#: 3

Members: Angelo Maldonado-Liu, Saishree Lnu, Niko Nikolov

Date:03/04/2025

| Introduction                              | 4  |
|-------------------------------------------|----|
| ALU Agent                                 | 6  |
| Monitor                                   | 8  |
| Scoreboard                                | 9  |
| Driver                                    | 11 |
| Sequencer                                 | 13 |
| Sequencer Directed Tests                  | 16 |
| ADD Operations (12 Scenarios)             | 16 |
| SUB Operations (12 Scenarios)             | 16 |
| AND Operations (9 Scenarios)              | 18 |
| OR Operations (9 Scenarios)               | 18 |
| XOR Operations (9 Scenarios)              | 18 |
| SLL Operations (9 Scenarios)              | 19 |
| SRL Operations (9 Scenarios)              | 19 |
| SRA Operations (9 Scenarios)              | 20 |
| SLT Operations (9 Scenarios)              | 20 |
| SLTU Operations (9 Scenarios)             | 20 |
| EQ Operations (9 Scenarios)               | 22 |
| NEQ Operations (9 Scenarios)              | 22 |
| GE Operations (9 Scenarios)               | 22 |
| GEU Operations (9 Scenarios)              | 23 |
| Generating Random Scenarios               | 23 |
| Subscriber                                | 25 |
| UVM Base Test (test.sv)                   | 27 |
| <b>Current Errors:</b>                    | 31 |
| Bug Injection:                            | 31 |
| Bug 1: Subtraction replaced with addition | 31 |
| error 1.                                  | 31 |
| error 2.                                  | 32 |
| error 3.                                  | 32 |
| error 4.                                  | 32 |
| Verification                              | 32 |
| Bug 2: SLT/SLTU becomes SGT/SGTU          | 33 |
| error 1.                                  | 33 |
| error 2.                                  | 33 |
| error 3.                                  | 33 |
| error 4.                                  | 33 |
| Verification                              | 34 |
| Appendix:                                 | 35 |

## Introduction

The UVM testbench for verifying the RV32I ALU is structured around key components that drive, monitor, and validate the design under test (DUT).

The alu\_agent is the main component of the design, set in active mode to generate stimuli and observe DUT behavior. It includes a sequencer that produces transactions, a driver that converts these transactions into DUT input signals via a virtual interface, and a monitor that captures both input and output signals, creating transactions for analysis.

The alu\_driver connects directly to the DUT through the virtual interface, translating sequencer transactions into precise signal-level activity to stimulate the DUT.

The alu\_monitor observes the DUT"s input and output signals in real-time, forming transactions from them and sending them via an analysis port to other components for verification.

The alu\_scoreboard checks the DUT"s correctness by comparing its actual outputs, received from the monitor, with expected outputs, which may come from a reference model or transaction calculations, focusing on signals like the program counter, flush, stall, and register write enables.

The alu\_coverage collector assesses test completeness by sampling monitor transactions, tracking metrics such as ALU operations, opcodes, branch and jump behaviors, pipeline control signals, and exceptions, using cross-coverage to verify interactions.

The alu\_sequence defines the test stimuli, combining directed test cases for critical scenarios with constrained-random transactions to cover a wide range of conditions.

The alu\_env integrates all components, configuring the alu\_agent as active and linking the monitor"s analysis port to the alu\_scoreboard and alu\_coverage collector.

The alu\_base\_test class manages the verification process, instantiating the alu\_env, setting it up, and running the alu\_sequence on the agent"s sequencer while handling UVM simulation phases.

The transaction class captures all input and output signals for stimulus generation and response checking, and the alu\_if virtual interface ensures proper signal communication between the testbench and DUT.

# **ALU Agent**

The ALU agent is implemented as the "alu\_agent" class, tasked with stimulus generation and response monitoring for the Device Under Test (DUT).

This component integrates the sequencer, driver, and monitor.

The "alu\_agent" class is declared as a subclass of "uvm\_agent", a UVM base class designed for encapsulating verification components.

Its instantiation occurs within the "alu\_env" class during the "build\_phase" function, where it is created unconditionally with the line "agent = alu\_agent::type\_id::create("agent", this);".

It uses the UVM factory"s "type\_id::create" method, assigning the agent the name "agent" and setting its parent to the environment instance ("this").

The agent's role as a container for subcomponents—sequencer, driver, and monitor—is established through its member declarations: "uvm\_sequencer #(transaction) sequencer;", "alu\_driver driver;", and "alu\_monitor monitor;". These members are defined to work with the "transaction" class.

The agent's internal configuration and instantiation of its subcomponents are handled within its own "build\_phase" function, defined as "function void build\_phase(uvm\_phase phase);".

The monitor is always created with "monitor = alu\_monitor::type\_id::create("monitor", this);" to ensure continuous observation of the DUT, regardless of the agent"s mode.

If the agent is configured as active, determined by "get\_is\_active() == UVM\_ACTIVE", the sequencer and driver are instantiated with "sequencer = uvm\_sequencer#(transaction)::type\_id::create("sequencer", this);" and "driver = alu\_driver::type\_id::create("driver", this);".

The agent's has a dual capability: active mode for both driving and monitoring, or passive mode for monitoring only.

The active/passive status is set in the "alu\_env" and "build\_phase" using "uvm\_config\_db#(uvm\_active\_passive\_enum)::set(this, "agent", "is\_active", UVM\_ACTIVE);", configuring the agent to generate stimuli via the sequencer and driver.

The connections between the agent subcomponents are established in its "connect\_phase" function, implemented as "function void connect\_phase(uvm\_phase phase);".

When in active mode, the driver is linked to the sequencer with "driver.seq\_item\_port.connect(sequencer.seq\_item\_export);", enabling the driver to fetch transactions from the sequencer through a UVM port-based handshake.

The connection ensures that transactions generated by the sequencer—such as ALU operations—are delivered to the driver for application to the DUT. The monitor"s connections to the scoreboard and coverage collector are handled at the environment level in "alu\_env""s "connect\_phase" with

"agent.monitor.mon2scb.connect(scoreboard.scb\_port);" and "agent.monitor.mon2scb.connect(coverage.analysis\_export);", allowing the monitor"s captured transactions to be broadcast for analysis, though this is outside the "alu agent""s direct scope.

When the test starts, the agent's sequencer executes the "alu\_sequence", generating transactions that the driver retrieves and applies to the DUT"s inputs via the virtual interface "alu\_if".

Concurrently, the monitor observes the DUT"s inputs and outputs, packaging them into transactions and sending them via its analysis port

("mon2scb") for further processing by the scoreboard and coverage collector.

The agent"s role is to coordinate these activities, ensuring that stimulus generation (via the sequencer and driver) and response capture (via the monitor) happens. The phases—"build\_phase" for instantiation and "connect\_phase" for linking—along with factory creation and port-based communication, aligns the implementation with UVM standards.

### Monitor

The monitor (alu\_monitor) is responsible for capturing the DUT"s behavior in real time, ensuring that the verification process remains independent and reliable.

It monitors both the input stimuli provided to the ALU and the resulting output responses, using a virtual interface to sample these signals. This sampling typically occurs on clock edges, allowing the monitor to accurately record the timing and values of the ALU"s activities.

Once the signals are captured, the monitor organizes them into transaction objects.

These transactions are structured data packets that encapsulate both the inputs and outputs of each ALU operation, creating a detailed snapshot of what occurred during a given cycle.

The monitor then transmits these transaction objects to other parts of the testbench through an analysis port.

The primary recipients of these transactions are the scoreboard and the coverage collector. The scoreboard uses the data to check the correctness of the ALU"s outputs by comparing them against expected results, ensuring that the DUT performs as intended. Meanwhile, the coverage collector

leverages the transactions to assess whether the testbench has exercised all necessary scenarios.

### Scoreboard

The scoreboard is implemented as the "alu\_scoreboard" class. Integrated within the "alu\_env" environment, this scoreboard leverages Universal Verification Methodology (UVM) conventions to process transactions from the monitor and ensure the ALU's functionality aligns with its design specifications.

The "alu\_scoreboard" class is declared as a subclass of "uvm\_scoreboard", a UVM base class designed for self-checking verification components.

Its instantiation occurs within the "alu\_env" class during the "build\_phase" function, where it is created unconditionally with the line "scoreboard = alu\_scoreboard::type\_id::create("scoreboard", this);".

It uses the UVM factory's "type\_id::create" method, assigning the scoreboard the name "scoreboard" and setting its parent to the environment instance ("this").

The scoreboard does not require a transaction type parameter since it uses an analysis import to receive data, defined as "uvm\_analysis\_imp #(transaction, alu\_scoreboard) scb\_port;".

The scoreboard's connection to the testbench is established in the "alu\_env" "connect\_phase" function with the statement "agent.monitor.mon2scb.connect(scoreboard.scb\_port);".

The "mon2scb" is the monitor's analysis port, and "scb\_port" is the scoreboard's analysis import, instantiated in the "build\_phase" with "scb\_port = new("scb\_port", this);". The connection enables the scoreboard to receive transactions broadcast by the "alu\_monitor", which captures the DUT's input and output signals.

The analysis import automatically invokes the scoreboard's "write" function for each transaction received, a UVM mechanism that simplifies data collection without requiring explicit polling or handshakes, contrasting with the sequencer-driver interaction.

The core functionality of the "alu\_scoreboard" is implemented through its "build\_phase", "run\_phase", and supporting functions. In the "build\_phase", defined as "function void build\_phase(uvm\_phase phase);", the scoreboard initializes its analysis import and logs a debug message with ""uvm\_info("SCB", "build phase", UVM\_HIGH)"".

The primary verification logic resides in the "run\_phase" task, implemented as "task run\_phase(uvm\_phase phase);", where it runs a "forever" loop to process transactions. Inside the loop, it waits for transactions to accumulate in a queue ("wait (tx.size() > 0);"), pops the front transaction with "curr\_tx = tx.pop\_front();", increments a counter, and calls "compare\_transactions(curr\_tx);" to check the DUT's outputs.

Transactions are added to the queue via the "write" function, "function void write(transaction item);", which pushes each received transaction into the queue with "tx.push\_back(item);".

The "compare\_transactions" function, defined as "function void compare\_transactions(transaction curr\_tx);", performs the actual verification by comparing key DUT outputs against expected behaviors.

For example, it checks the program counter ("if (curr\_tx.i\_pc !== curr\_tx.o\_pc)"), flags an error with ""uvm\_error("SCB", \$sformatf("PC mismatch: Expected %h, Got %h", curr\_tx.i\_pc, curr\_tx.o\_pc))"" if mismatched, and verifies conditions like no PC change during flush or stall ("if (curr\_tx.i\_flush || curr\_tx.i\_stall || curr\_tx.i\_force\_stall)").

It also confirms register write signals and addresses, reporting successful checks with "uvm\_info("SCB", \$sformatf("Transaction %d successfully

verified!", this.count), UVM\_LOW)". This self-checking logic ensures the ALU's outputs—such as computation results or control signals—are correct for each transaction.

During simulation, the "alu\_scoreboard" operates within the testbench's flow, initiated by the "alu\_base\_test"'s "run\_phase".

As the sequencer generates transactions and the driver stimulates the DUT, the monitor captures the resulting behavior and broadcasts transactions via its analysis port to the scoreboard. The scoreboard collects these transactions in its queue, processes them in the "run\_phase", and performs comparisons to validate the ALU's functionality. Its use of UVM phases ("build\_phase" for setup, "run\_phase" for execution), factory instantiation, and analysis import integration.

### Driver

The driver is implemented as the "alu\_driver" class, translating high-level transactions into signal-level stimuli for the Device Under Test (DUT).

The "alu\_driver" class is declared as a subclass of "uvm\_driver", parameterized with the "transaction" type to handle ALU-specific transactions.

Its instantiation occurs within the "alu\_agent" class during the "build\_phase" function, where it is created conditionally if the agent is in active mode, determined by "get\_is\_active() == UVM\_ACTIVE".

The instantiation is executed with the line "driver = alu\_driver::type\_id::create("driver", this);", utilizing the UVM factory"s "type\_id::create" method. This assigns the driver the name "driver" and sets its parent to the agent instance ("this"). The factory-based approach allows for potential overrides, while the parameterization ensures compatibility

with the "transaction" class, which includes fields like "i\_alu", "i\_rs1", and "i\_opcode" specific to ALU operations.

The driver"s connection to the sequencer is established in the "alu\_agent""s "connect\_phase" function with the statement

"driver.seq\_item\_port.connect(sequencer.seq\_item\_export);", executed only in active mode.

The "seq\_item\_port" is the driver"s port, inherited from "uvm\_driver", and it connects to the sequencer"s "seq\_item\_export". The port-based connection sets up a handshake mechanism, allowing the driver to request transactions from the sequencer using "get\_next\_item" and signal their completion with "item done".

The core functionality of the "alu\_driver" is implemented across its "build\_phase", "run\_phase", and "drive\_item" task.

In the "build\_phase", defined as "function void build\_phase(uvm\_phase phase);", the driver retrieves a virtual interface to the DUT with "uvm\_config\_db#(virtual alu\_if)::get(this, "alu\_vif", drv\_if)".

If the interface isn"t found, it triggers a fatal error with "uvm\_fatal("NO\_VIF", "Virtual interface not found in config db with key "alu\_vif"")", ensuring the testbench fails early if misconfigured.

The UVM configuration database decouples the driver from the DUT"s physical interface, enhancing reusability across different test setups.

The driver"s main operation occurs in the "run\_phase" task, implemented as "task run\_phase(uvm\_phase phase);".

It runs an infinite loop with "forever begin", where it retrieves a transaction using "seq\_item\_port.get\_next\_item(tx)", calls "drive\_item(tx)" to apply the transaction to the DUT, and signals completion with "seq\_item\_port.item\_done()".

This loop keeps the driver active throughout the simulation, processing transactions as they arrive from the sequencer. The "drive\_item" task, defined as "virtual task drive\_item(transaction tx);", translates the transaction into DUT signals.

It logs the action with ""uvm\_info("DRV", \$sformatf("Driving transaction: %s", tx.convert2string()), UVM\_HIGH)"" for debugging, then checks the reset signal "drv\_if.i\_rst\_n".

If reset is active ("!drv\_if.i\_rst\_n"), it drives default values (e.g., "drv\_if.i\_alu <= 0;"), otherwise it assigns transaction values (e.g., "drv\_if.i\_alu <= tx.i\_alu;") using a clocking block ("drv\_if.cb\_input") for timing precision, falling back to direct assignments if unavailable. The task synchronizes with the DUT clock using "@(posedge drv\_if.i\_clk)", ensuring proper signal timing.

As the "alu\_base\_test" initiates the "run\_phase", the sequencer generates transactions via the "alu\_sequence", and the driver retrieves these transactions through its connected port. It then drives the DUT"s inputs—such as operands and operation codes—while the monitor captures responses for analysis by the scoreboard and coverage collector.

The driver's use of UVM phases ("build\_phase" for setup, "run\_phase" for execution), the configuration database for interface retrieval, and port-based communication.

# Sequencer

The sequencer is implemented as a specialized component named alu\_sequencer", integrated within the "alu\_agent" class to manage the generation and delivery of test transactions to the driver.

The sequencer is declared and instantiated within the "alu\_agent" class as a parameterized type based on the "uvm\_sequencer" base class, to handle transactions of type "transaction".

In the "alu\_agent""s "build\_phase" function, the sequencer is created conditionally if the agent is set to active mode, which is determined by the "get\_is\_active()" method returning "UVM\_ACTIVE".

The instantiation occurs with the line "sequencer uvm\_sequencer#(transaction)::type\_id::create("sequencer", this);".

This uses the UVM factory"s "type\_id::create" method, passing a name ("sequencer") and a parent pointer ("this", referring to the agent).

The factory-based creation allows for potential overrides, enhancing flexibility, while the parameterization with "transaction" ensures the sequencer works with the specific transaction class defined for ALU operations, such as those containing fields like "i\_alu", "i\_rs1", and "i\_opcode".

Once instantiated, the sequencer must be connected to the driver to enable transaction flow, which is handled in the "alu\_agent"s "connect\_phase" function.

The connection is established with the statement "driver.seq\_item\_port.connect(sequencer.seq\_item\_export);", executed only if the agent is active. This line links the driver"s "seq\_item\_port"—a UVM port inherited from the "uvm\_driver" base class—to the sequencer"s "seq\_item\_export", an export port provided by the "uvm\_sequencer" class.

This port-based connection sets up a handshake mechanism where the driver can request transactions from the sequencer using "get\_next\_item" and signal completion with "item\_done", ensuring controlled and synchronized delivery of test stimuli to the ALU DUT.\

An instance of the "alu\_sequence" class is created with "seq = alu\_sequence::type\_id::create("seq");", again using the UVM factory for instantiation.

The sequence is then started on the sequencer with "seq.start(env.agent.sequencer);", where "env.agent.sequencer" references the sequencer instance within the agent, itself contained in the "alu\_env" environment.

This call triggers the sequence"s "body" task, which defines the test scenario—such as generating a series of transactions with randomized or directed ALU operations—and interacts with the sequencer to send those transactions to the driver.

While the sequencer itself does not define the transaction content (that"s handled by the "alu\_sequence" class), its role is to manage the execution of the sequence and facilitate transaction delivery.

When the "run\_phase" begins, the test raises an objection to keep the simulation active, starts the sequence on the sequencer, and allows it to generate transactions—say, 20 randomized ALU operations as specified in the "alu\_sequence" default configuration ("num\_transactions = 20").

The sequencer queues these transactions and delivers them to the driver, which drives the DUT"s inputs, while the monitor captures responses, and the scoreboard and coverage collector analyze the results.

# **Sequencer Directed Tests**

#### ADD Operations (12 Scenarios)

- Positive Overflow: 7FFFFFF + 1 = 80000000 (wraps to negative).
- Maximum Values: FFFFFFFF + FFFFFFFF = FFFFFFFE (unsigned max overflow).
- Zero Plus Zero: 0 + 0 = 0 (baseline).
- Negative Plus Positive: 80000000 + 80000000 = 0 (crosses zero).
- Small Positive Values: 1 + 2 = 3 (simple case).
- I\_TYPE with Immediate: 100 + 200 = 300 (immediate operand).
- Negative Overflow: 80000000 + 80000001 = 1 (wraps around).
- Positive Plus Negative: 1000 + FFFFF000 = 0 (cancels out).
- Large Positive Values: 40000000 + 3FFFFFFF = 7FFFFFFF (near max).
- Zero Plus Negative: 0 + 80000000 = 80000000 (negative identity).
- Negative Plus Negative: C0000000 + C0000000 = 80000000 (no overflow).
- Positive Boundary Transition: 7FFFFFE + 2 = 80000000 (exact boundary).

#### **SUB Operations (12 Scenarios)**

- Negative Underflow: 80000000 1 = 7FFFFFFF (wraps to positive).
- Zero Result: 5A5A5A5A 5A5A5A5A = 0 (identical values).
- Positive Minus Negative: 7FFFFFF 80000000 = FFFFFFFF (overflow).
- Maximum Minus Zero: FFFFFFF 0 = FFFFFFF (identity).
- Small Positive Difference: 5 3 = 2 (simple case).
- I\_TYPE with Immediate: 1000 500 = B00 (immediate operand).
- Negative Minus Negative: 80000000 80000001 = FFFFFFFF (wraps).
- Zero Minus Positive: 0 1 = FFFFFFFF (underflow to max).
- Positive Minus Positive: 7FFFFFF 1000 = 7FFFEFFF (large diff).
- Negative Minus Positive: 80000000 7FFFFFFF = 1 (underflow).
- Minimum Minus Maximum: 80000000 FFFFFFFF = 80000001 (extreme).

• Positive Boundary Transition: 1 - 2 = FFFFFFFF (crosses zero).

### **AND Operations (9 Scenarios)**

- Alternating Bits: AAAAAAAA & 55555555 = 0 (no overlap).
- All Ones: FFFFFFF & FFFFFFF = FFFFFFF (identity).
- All Zeros: 00000000 & 00000000 = 0 (baseline).
- Zero and Ones: 00000000 & FFFFFFFF = 0 (zero mask).
- Single Bit Set: 00000001 & 00000001 = 1 (minimal overlap).
- I\_TYPE with Immediate: F0F0F0F0 & 0F0F0F0F = 0 (complementary immediate).
- Complementary Patterns: FFFF0000 & 0000FFFF = 0 (no overlap).
- High Bits Only: FF000000 & FFFFFFF = FF000000 (partial mask).
- Low Bits Only: 000000FF & 00000FFF = 000000FF (low-bit overlap).

### OR Operations (9 Scenarios)

- Complementary Patterns: F0F0F0F0 | 0F0F0F0F = FFFFFFFF (full coverage).
- All Zeros: 00000000 | 00000000 = 0 (baseline).
- Zero with Ones: 00000000 | FFFFFFFF = FFFFFFFF (ones dominate).
- All Ones: FFFFFFFF | FFFFFFFF = FFFFFFF (identity).
- Single Bit Set: 00000001 | 00000002 = 00000003 (distinct bits).
- I\_TYPE with Immediate: AAAA0000 | 0000AAAA = AAAAAAAA (merge patterns).
- Alternating Bits: 55555555 | AAAAAAAA = FFFFFFFF (full coverage).
- High Bits Only: FF000000 | 00FF0000 = FFFF0000 (high-bit merge).
- Low Bits Only: 000000FF | 0000000F = 000000FF (low-bit merge).

# XOR Operations (9 Scenarios)

- Identical Values: AAAAAAAA ^ AAAAAAAA = 0 (cancel out).
- Complementary Values: 55555555 ^ AAAAAAAA = FFFFFFFF (all bits flip).

- All Zeros: 00000000 ^ 00000000 = 0 (baseline).
- Zero with Ones: 00000000 ^ FFFFFFFF = FFFFFFFF (inversion).
- All Ones: FFFFFFF ^ FFFFFFF = 0 (cancel out).
- I\_TYPE with Immediate: FFFF0000 ^ 0000FFFF = FFFFFFFF (complementary immediate).
- Single Bit Difference: 00000001 ^ 00000000 = 00000001 (minimal flip).
- High Bits Only: FF000000 ^ F0000000 = 0F000000 (high-bit flip).
- Low Bits Only: 000000FF ^ 0000000F = 000000F0 (low-bit flip).

### **SLL Operations (9 Scenarios)**

- Shift by 1: 00000001 << 1 = 00000002 (basic shift).
- Maximum Shift: 00000001 << 31 = 80000000 (shifts to MSB).
- Shift Beyond 31: FFFFFFFF << 32 = FFFFFFFF (uses lower 5 bits, i.e., 0).
- Zero Shift Amount: AAAA5555 << 0 = AAAA5555 (no change).
- I\_TYPE with Immediate: 000000FF << 3 = 000007F8 (immediate shift).
- Negative Value Shifted: 80000000 << 1 = 0 (shifts out sign bit).
- All Ones Shifted: FFFFFFFF << 4 = FFFFFF00 (shifts out lower bits).
- Small Value Large Shift: 0000000F << 30 = C0000000 (near max shift).
- Mid-Range Shift: 0000FFFF << 16 = FFFF0000 (half-word shift).

# SRL Operations (9 Scenarios)

- Shift by 2: 80000000 >> 2 = 20000000 (basic shift).
- Shift All Bits Out: FFFFFFFF >> 32 = 0 (uses lower 5 bits, i.e., 0).
- Zero Shift Amount: 5555AAAA >> 0 = 5555AAAA (no change).
- I\_TYPE with Immediate: FF000000 >> 4 = 0FF00000 (immediate shift).
- Negative Value Shifted: F0000000 >> 1 = 78000000 (logical, fills with 0).
- All Ones Shifted: FFFFFFF >> 4 = 0FFFFFFF (shifts out lower bits).
- Small Value Large Shift: F0000000 >> 31 = 00000001 (near max shift).
- Mid-Range Shift: FFFF0000 >> 16 = 0000FFFF (half-word shift).
- Single Bit Shifted: 80000000 >> 31 = 00000001 (shifts to LSB).

#### **SRA Operations (9 Scenarios)**

- Negative Shift by 1: 80000000 >>> 1 = C0000000 (sign preserved).
- Positive Shift by 3: 000000FF >>> 3 = 0000001F (no sign extension).
- Shift All Bits Out: 80000000 >>> 32 = FFFFFFFF (uses lower 5 bits, i.e., 0, then sign fills).
- Zero Shift Amount: F555AAAA >>> 0 = F555AAAA (no change).
- I TYPE with Immediate: FF000000 >>> 4 = FFF00000 (sign extended).
- All Ones Shifted: FFFFFFF >>> 4 = FFFFFFFF (all ones preserved).
- Small Positive Value Large Shift: 0000000F >>> 31 = 00000000 (shifts to
   0).
- Negative Value Mid-Range Shift: F0000000 >>> 16 = FFFF0000 (sign extended).
- Single Bit Shifted: 80000000 >>> 31 = FFFFFFFF (shifts to sign bit).

#### **SLT Operations (9 Scenarios)**

- Negative vs Positive: 80000000 < 1 = 1 (signed, -2^31 < 1).
- Positive vs Negative: 1 < 80000000 = 0 (signed, 1 > -2^31).
- Equal Positive Values: 1000 < 1000 = 0 (not less).
- Zero vs Positive: 0 < 1 = 1 (baseline).
- I\_TYPE with Immediate: 80000000 < 7FFFFFFF = 1 (signed immediate).
- Maximum vs Minimum: 7FFFFFFF < 80000000 = 0 (max > min).
- Negative vs Negative: 80000000 < F0000000 = 0 (-2^31 > -2^28).
- Zero vs Zero: 0 < 0 = 0 (not less).
- All Ones vs All Ones: FFFFFFFF < FFFFFFF = 0 (-1 < -1).

## **SLTU Operations (9 Scenarios)**

- Large vs Small: FFFFFFFF < 1 = 0 (unsigned, 2^32-1 > 1).
- Small vs Large: 1 < FFFFFFFF = 1 (unsigned, 1 < 2^32-1).
- Equal Values: AAAA5555 < AAAA5555 = 0 (not less).
- Zero vs Positive: 0 < 1 = 1 (baseline).

- I\_TYPE with Immediate: 80000000 < 7FFFFFFF = 0 (unsigned, 2^31 > 2^31-1).
- Zero vs Zero: 0 < 0 = 0 (not less).
- Negative vs Positive: F0000000 < 0FFFFFFF = 0 (unsigned, large > small).
- Maximum vs Maximum: FFFFFFFF < FFFFFFF = 0 (not less).
- Small vs Slightly Larger: 1 < 2 = 1 (simple case).

#### **EQ Operations (9 Scenarios)**

- Equal Values: 12345678 == 12345678 = 1 (baseline).
- Different Values: AAAA5555 == 5555AAAA = 0 (not equal).
- Zero vs Zero: 0 == 0 = 1 (identity).
- All Ones vs All Ones: FFFFFFF == FFFFFFF = 1 (identity).
- I TYPE with Immediate: 1000 == 1000 = 1 (immediate equal).
- Negative vs Positive: 80000000 == 7FFFFFFF = 0 (not equal).
- Zero vs Non-Zero: 0 == 1 = 0 (not equal).
- Single Bit Difference: 1 == 2 = 0 (not equal).
- Large vs Large: FFFF0000 == FFFF0000 = 1 (equal).

### **NEQ Operations (9 Scenarios)**

- Different Values: AAAA5555! = 5555AAAA = 1 (baseline).
- Equal Values: 12345678 != 12345678 = 0 (equal).
- Zero vs Zero: 0!= 0 = 0 (equal).
- All Ones vs All Ones: FFFFFFFF != FFFFFFF = 0 (equal).
- I\_TYPE with Immediate: 1000 != 2000 = 1 (immediate not equal).
- Negative vs Positive: 80000000 != 7FFFFFF = 1 (not equal).
- Zero vs Non-Zero: 0 != 1 = 1 (not equal).
- Single Bit Difference: 1!= 2 = 1 (not equal).
- Large vs Large: FFFF0000 != FFFE0000 = 1 (not equal).

# GE Operations (9 Scenarios)

- Positive vs Negative: 1 >= 80000000 = 1 (signed, 1 > -2^31).
- Negative vs Positive: 80000000 >= 1 = 0 (signed, -2^31 < 1).
- Equal Values: 7FFFFFFF >= 7FFFFFFF = 1 (equal).
- Zero vs Positive: 0 >= 1 = 0 (not greater).
- I\_TYPE with Immediate: 1000 >= FFF = 1 (signed immediate).
- Zero vs Zero: 0 >= 0 = 1 (equal).
- Negative vs Negative: F00000000 >= 800000000 = 0 (-2^28 < -2^31).

- Maximum vs Minimum: 7FFFFFFF >= 80000000 = 1 (max > min).
- Small vs Slightly Smaller: 2 >= 1 = 1 (simple case).

### **GEU Operations (9 Scenarios)**

- Unsigned Comparison: 800000000 >= 7FFFFFFF = 1 (unsigned, 2^31 > 2^31-1).
- Equal Values: AAAA5555 >= AAAA5555 = 1 (equal).
- Zero vs Positive: 0 >= 1 = 0 (not greater).
- I\_TYPE with Immediate: FFFF0000 >= FFFE0000 = 1 (unsigned immediate).
- Zero vs Zero: 0 >= 0 = 1 (equal).
- Maximum vs Maximum: FFFFFFFF >= FFFFFFFF = 1 (equal).
- Large vs Slightly Smaller: 800000000 >= 7FFFFFFF = 1 (unsigned, 2^31 > 2^31-1).
- Positive vs Negative: 0FFFFFFF >= F0000000 = 0 (unsigned, small < large).</li>

### **Generating Random Scenarios**

We enhanced the random transaction generation in generate\_random\_scenarios by expanding the constraint set and refining the cycling mechanism to ensure systematic diversity across test scenarios.

To achieve balanced testing, we improved the distribution of ALU operations, assigning equal weights to all 14 operations (ADD, SUB, SLT, SLTU, XOR, OR, AND, SLL, SRL, SRA, EQ, NEQ, GE, GEU), preventing any single operation from being disproportionately exercised.

We introduced randomization for pipeline control signals (i\_ce, rst\_n, i\_stall, i\_force\_stall, i\_flush) with weighted distributions to thoroughly test various pipeline states, such as reset, stall, and flush conditions.

Additionally, we refined the operand value distribution (i\_rs1, i\_rs2, i\_imm) to frequently target critical edge cases—such as zero, maximum positive (7FFFFFF), minimum negative (80000000), and maximum unsigned (FFFFFFF)—enhancing coverage of scenarios like overflow, underflow, and comparison boundaries.

A weighted distribution was also added for instruction types (i\_opcode), prioritizing R\_TYPE and I\_TYPE while including less common types like BRANCH and FENCE, ensuring comprehensive instruction coverage.

To manage constraint variation, we implemented a modulo-10 cycle count, systematically applying eight new and existing constraints, a mixed constraint mode, and a fully random mode. Finally, we bolstered error handling by retaining and refining the randomization failure check, providing clear feedback when constraints prove too restrictive, thus improving debugging efficiency.

### Subscriber

The subscriber is implemented as the "alu\_coverage" class, designed to collect and analyze coverage data to evaluate the thoroughness of the verification process.

It is integrated within the "alu\_env" environment. It samples transactions from the monitor and tracks key metrics about the ALU"s behavior.

The "alu\_coverage" class is declared as a subclass of "uvm\_subscriber", parameterized with the "transaction" type to process ALU-specific transactions.

Its instantiation occurs within the "alu\_env" class during the "build\_phase" function, where it is created unconditionally with the line "coverage = alu\_coverage::type\_id::create("coverage", this);".

It uses the UVM factory"s "type\_id::create" method, assigning it the name "coverage" and setting the parent to the environment instance ("this").

Unlike the sequencer, which is tied to an active agent, the subscriber"s role is passive, focusing solely on receiving and analyzing data, so no active/passive condition is needed. The factory-based creation ensures flexibility, allowing potential overrides, while the parameterization ensures compatibility with the "transaction" class containing fields like "i\_opcode", "i\_alu", and "o\_change\_pc".

The subscriber"s connection to the testbench is established in the (environment) "alu\_env""s "connect\_phase" function, where it is linked to the "alu\_monitor""s analysis port with the statement "agent.monitor.mon2scb.connect(coverage.analysis\_export);".

The "mon2scb" is the analysis port of the monitor, and "analysis\_export" is the subscriber"s export port, inherited from "uvm\_subscriber".

This connection enables the "alu\_coverage" class to receive transactions broadcast by the monitor, which captures the DUT"s input and output signals.

Unlike the sequencer-driver relationship, which involves a request-response handshake, the subscriber operates as a listener, passively collecting data pushed to it via the analysis port, a standard UVM mechanism for one-to-many communication.

The core functionality of the "alu\_coverage" subscriber is defined in its implementation, particularly through the "write" function and a coverage group ("alu\_cg").

The "write" function, inherited from "uvm\_subscriber", is automatically called whenever a transaction is received via the analysis port. In the code, it is implemented as "function void write(transaction t);", where it assigns the incoming transaction to a class variable "tr = t;" and samples it with the covergroup if certain conditions are met ("if (tr.i\_ce || !tr.i\_rst\_n) alu\_cg.sample();").

Coverage is collected only during active clock cycles or reset states, aligning with the ALU"s operational context. The "alu\_cg" covergroup defines bins for key signals—like opcodes (e.g., R-type, I-type), ALU operations (e.g., ADD, SUB), reset states, and pipeline controls—along with cross-coverage to track interactions, such as opcodes with exceptions.

In the "extract\_phase" function, where the subscriber reports the achieved coverage percentage with the line ""uvm\_info("COVERAGE", \$sformatf("Functional Coverage: %0.2f%%", alu\_cg.get\_coverage()), UVM\_LOW)"".

This phase runs after the main simulation, providing a summary of how comprehensively the testbench exercised the ALU"s functionality. The "alu\_coverage" class also includes a constructor ("function new(string name,

uvm\_component parent);"), which initializes the covergroup with "alu\_cg =
new();", ensuring it"s ready to sample data as soon as transactions arrive.

During simulation, the subscriber operates within the broader testbench flow. As the "alu\_base\_test" initiates the "run\_phase" and the sequencer generates transactions, the driver stimulates the DUT, and the monitor captures the resulting signals.

These transactions are broadcast via the monitor"s analysis port to both the scoreboard and the "alu\_coverage" subscriber.

The subscriber collects and analyzes this data throughout the simulation, incrementing coverage bins as it encounters various opcodes, operations, and conditions. By the end of the run, it provides a quantitative measure of test completeness, ensuring critical aspects of the ALU—like all 32 registers or branch behaviors—are adequately tested.

# UVM Base Test (test.sv)

In the UVM testbench for the RV32I ALU, the "alu\_base\_test" class serves as the top-level test managing the entire verification process, setting up the environment, executing test sequences, and managing simulation flow.

The "alu\_base\_test" class is defined as a subclass of "uvm\_test", a UVM base class designed for top-level test components.

Its instantiation occurs implicitly when the simulation invokes it via "run\_test("alu\_base\_test")" in the top module, as specified in the provided "top.sv". The class is registered with the UVM factory using "uvm\_component\_utils(alu\_base\_test)".

Within the class, key members are declared: "alu\_env env" to hold the testbench environment (agent, scoreboard, and coverage collector), and

"virtual alu\_if vif" to provide a connection to the DUT's interface. A file handle "integer log\_file" is also declared to manage UVM logging output, ensuring simulation messages are captured for debugging.

The configuration and setup of the testbench occur in the "build\_phase" function, implemented as "function void build\_phase(uvm\_phase phase);". It starts by calling "super.build\_phase(phase)" to execute the parent class's initialization. It then opens a log file with "log\_file = \$fopen("uvm\_log.txt", "w")", and if successful, configures UVM reporting with commands like "set\_report\_severity\_action\_hier(UVM\_INFO, UVM\_DISPLAY | UVM\_LOG)" to display and log informational messages, and similar settings for warnings and errors.

These messages are directed to the file using "set\_report\_severity\_file\_hier", and a confirmation is logged with "uvm\_info("TEST", "Log file opened and report server configured", UVM\_LOW)". If the file fails to open, a ""uvm\_fatal"" halts the simulation with an error message. Next, the virtual interface is retrieved from the UVM configuration database with "uvm\_config\_db#(virtual alu\_if)::get(this, "", "alu\_vif", vif)", matching the key "alu\_vif" set in the top module. A failure here triggers another ""uvm\_fatal"", ensuring the test stops if the interface isn't available. Finally, the environment is instantiated with "env = alu\_env::type\_id::create("env", this);", creating the agent, scoreboard, and coverage components within the test hierarchy.

At the "end\_of\_elaboration\_phase" function, it cleans up all the resources it uses. Defined as "function void end\_of\_elaboration\_phase(uvm\_phase phase);". This phase runs after the testbench is fully constructed but before the main simulation begins.

It closes the log file with "\$fclose(log\_file)" if it was opened, logging a confirmation message with ""uvm\_info("TEST", "Log file closed",

UVM\_LOW)"". This step prevents resource leaks, ensuring the file handle is released cleanly before the simulation proceeds to the execution phase.

The execution of the test occurs in the "run\_phase" task, implemented as "task run\_phase(uvm\_phase phase);".

This phase starts by raising an objection with "phase.raise\_objection(this, "Starting ALU test sequence")", signaling that the simulation should remain active while the test runs. It then creates an instance of the "alu\_sequence" class with "seq = alu\_sequence::type\_id::create("seq");", using the UVM factory for instantiation.

The sequence is started on the agent's sequencer with "seq.start(env.agent.sequencer);", triggering the generation of transactions—such as randomized ALU operations—that the driver applies to the DUT.

A delay of "#10000" provides sufficient time for the sequence to complete its default 20 transactions (as set by "num\_transactions = 20" in "alu\_sequence"), after which the objection is dropped with "phase.drop\_objection(this, "ALU test sequence completed")", allowing the simulation to end gracefully.

Initiated by the top module's "run\_test("alu\_base\_test")", it constructs the testbench in the "build\_phase", retrieves the DUT interface set by the top module ("uvm\_config\_db#(virtual alu\_if)::set(null, "\*", "alu\_vif", dut\_if)"), and instantiates the environment. In the "run\_phase", it launches the sequence, which generates transactions that flow through the sequencer to the driver, stimulating the ALU DUT.

The monitor captures responses, broadcasting them to the scoreboard for correctness checks and the coverage collector for completeness analysis, while UVM logs are written to "uvm\_log.txt". The

"end\_of\_elaboration\_phase" ensures cleanup, and the simulation runs for 10,000 time units.

### **Current Errors:**

Currently there are some errors with the scoreboard verifying the DUT, these errors require more time than we had to fix them, but they will be fixed by the project deadline.

We were unable to get the logging to work properly. I tried many different methods and tried the example given in the lecture and it didn't work for me. Will try to have it working by the end of the project. Currently we can write to the terminal, but when it comes to writing to the log file, it writes only locally, after it was defined and set in the test.sv file, it doesn't go down the hierarchy like it is supposed to. I managed to cobble together something that sort of works, where every single build phase has the exact same code that connects their output to the uvm\_log.txt, but unfortunately this means sometimes things write concurrently and it ruins the formatting.

# Bug Injection:

# **Bug 1: Subtraction replaced with addition**

For the first bug, the rtl was changed so that subtraction became addition, this is module rv32i\_alu2. This will cause an error for every sub alu operation. The errors we get when running 50 random tests along with all the directed tests is

error 1.

UVM\_ERROR scoreboard.sv(321) @ 45000: uvm\_test\_top.env.scoreboard [SCB] ALU Operation Mismatch: Expected 7fffffff, Got 80000001

the inputs were subtraction, RS1: 80000000, RS2: 00000001 and rtype, so this is expected.

#### error 2.

UVM\_ERROR scoreboard.sv(321) @ 55000: uvm\_test\_top.env.scoreboard [SCB] ALU Operation Mismatch: Expected 00000000, Got b4b4b4b4 inputs were subtraction, RS1: 5a5a5a5, RS2: 5a5a5a5a and rtype, again expected error

#### error 3.

UVM\_ERROR scoreboard.sv(321) @ 215000: uvm\_test\_top.env.scoreboard [SCB] ALU Operation Mismatch: Expected c6128bc3, Got 39ed743b inputs were subtraction, RS1: 7fffffff, IMM: b9ed743c and itype, again expected error

#### error 4.

UVM\_ERROR scoreboard.sv(321) @ 255000: uvm\_test\_top.env.scoreboard [SCB] ALU Operation Mismatch: Expected c4122dc0, Got c4122dbe inputs were subtraction, RS1: 44122dbf, RS2: 7ffffffff and rtype, again expected error

### Verification

As all of those errors are in the subtraction operation, that is correct for us to see that error. Next, we check that it is correctly retrieving the wrong information, and so plugging in all of the error inputs with addition instead of subtraction does give the Got section of the UVM\_ERROR, when it should have given the expected when having a proper subtraction.

# **Bug 2: SLT/SLTU becomes SGT/SGTU**

For this bug, instead of a < b, it is set to a > b. There were 12 errors, and that is a lot to show, so I will just show 4.

#### error 1.

UVM\_ERROR scoreboard.sv(321) @ 115000: uvm\_test\_top.env.scoreboard [SCB] ALU Operation Mismatch: Expected 00000000, Got 00000001

inputs were SLT, RS1: e6e01f39, RS2: 80000000 and rtype. This error is expected

#### error 2.

UVM\_ERROR scoreboard.sv(321) @ 125000: uvm\_test\_top.env.scoreboard [SCB] ALU Operation Mismatch: Expected 00000001, Got 00000000 inputs were SLTU, RS1: 264b4667, RS2: 80000000 and rtype. This error is expected

#### error 3.

UVM\_ERROR scoreboard.sv(321) @ 165000: uvm\_test\_top.env.scoreboard [SCB] ALU Operation Mismatch: Expected 00000000, Got 00000001 inputs were SLTU, RS1: 1ef75c3c, IMM: 00000000 and itype. This error is expected

#### error 4.

UVM\_ERROR scoreboard.sv(321) @ 585000: uvm\_test\_top.env.scoreboard [SCB] ALU Operation Mismatch: Expected 00000001, Got 00000000 inputs were SLTU, RS1: 00000000, IMM: 00000424 and itype. This error is expected

# Verification

All of the 12 errors were in SLT or SLTU, and covered both itype and rtype, then it is causing errors everywhere it should be. We can also check if it is correct by looking at if RS1 is greater than the other values. For all of the cases it is straightforward with just a greater than check.

# Appendix:

# Repository with M5:

- RISC-V-ALU-Design-and-Verification/team 3 RiscV ALU/M5/UVM at main nnikolov3/RISC-V-ALU-Design-and-Verification
- Coverage runs:

RISC-V-ALU-Design-and-Verification/team 3 RiscV ALU/M5/docs/simulation.log at main · nnikolov3/RISC-V-ALU-Design-and-Verification

# AI Help:

We used Grok (grok.com) for debugging, helping with writing this report, and getting example code.