

# iCE40 UltraPlus sysCLOCK PLL Design and Usage Guide — Radiant Software

# **Technical Note**



## **Contents**

| Ac | ronyms    | in This Document                                                | 4            |
|----|-----------|-----------------------------------------------------------------|--------------|
| 1. | Intro     | duction                                                         | 5            |
| 2. | Globa     | al Routing Resources                                            | 5            |
|    | 2.1.      | Verilog Instantiation                                           | <del>6</del> |
|    | 2.2.      | VHDL Instantiation                                              | <del>6</del> |
| 3. | iCE40     | UltraPlus sysCLOCK PLL                                          | 7            |
|    | 3.1.      | iCE40 UltraPlus sysCLOCK PLL Features                           | 7            |
|    | 3.2.      | Signals                                                         | 7            |
|    | 3.3.      | Clock Input Requirements                                        | 10           |
|    | 3.4.      | PLL Output Requirements                                         | 10           |
|    | 3.5.      | Functional Description                                          | 10           |
|    | 3.5.1.    | . PLLOUT Frequency for FEEDBACK_PATH = DELAY or PHASE_AND_DELAY | 10           |
|    | 3.5.2.    | PLLOUT Frequency for FEEDBACK_PATH = SIMPLE                     | 10           |
|    | 3.5.3.    | . PLLOUT Frequency for FEEDBACK_PATH = EXTERNAL                 | 10           |
|    | 3.5.4.    | . Fixed Quadrant Phase Shift                                    | 10           |
|    | 3.5.5.    | . Fine Delay Adjustment (FDA)                                   | 11           |
|    | 3.5.6.    | . Phase Angle Equivalent                                        | 12           |
|    | 3.5.7.    | Low Power Mode                                                  | 12           |
| 4. | Modu      | ıle Generation                                                  | 13           |
|    | 4.1.      | Module Generator Output                                         | 17           |
|    | 4.2.      | Device Constraints                                              | 18           |
|    | 4.3.      | Utilization                                                     | 19           |
| 5. | Hard      | ware Design Considerations                                      | 20           |
|    | 5.1.      | PLL Placement Rules                                             | 20           |
|    |           | Analog Power Supply Filter for PLL                              |              |
| Te | chnical S | Support Assistance                                              | 21           |
| Re | vision H  | listory                                                         | 21           |



## **Figures**

| Figure 2.1. High-drive, Low-skew, High-fanout Global Buffer Routing Resources | 5  |
|-------------------------------------------------------------------------------|----|
| Figure 3.1. iCE40 UltraPlus Phase-Locked Loop (sysCLOCK PLL) Block Diagram    | 7  |
| Figure 3.2. Fixed Quadrant Phase Shift Control                                | 11 |
| Figure 3.3. Fine Delay Adjust Control                                         | 12 |
| Figure 4.1. Radiant Software Start Page                                       | 13 |
| Figure 4.2. Device Family Selection                                           | 13 |
| Figure 4.3. Synthesis Tool Selection                                          | 14 |
| Figure 4.4. IP Catalog                                                        | 14 |
| Figure 4.5. PLL Module Generator GUI                                          | 15 |
| Figure 4.6. LSE Timing Report                                                 | 18 |
| Figure 4.7. Map Report                                                        | 19 |
| Figure 5.1. Power Supply Filter for VCCPLL and GNDPLL                         | 20 |
| Tables                                                                        |    |
| Table 1.1. Number of PLLs in the iCE40 UltraPlus Device Family                | 5  |
| Table 2.1. Global Buffer Connections to a Programmable Logic Block            |    |
| Table 2.2. Global Buffer Connections to Programmable I/O Pair                 |    |
| Table 3.1. PLL Signals                                                        |    |
| Table 3.2. PLL Attributes and Settings in PLL Macro*                          |    |
| Table 3.3. PLL Phase Shift Options                                            | 11 |
| Table 3.4. PLL LATCHINPUTVALUE Control                                        | 12 |
| Table 4.1. PLL Configuration User Parameters                                  |    |



# **Acronyms in This Document**

A list of acronyms used in this document.

| Acronym                       | Definition                    |  |  |
|-------------------------------|-------------------------------|--|--|
| CHF                           | High Frequency Capacitor      |  |  |
| CLF                           | Low Frequency Capacitor       |  |  |
| FPGA                          | Field-Programmable Gate Array |  |  |
| GUI                           | General User Interface        |  |  |
| LSE Lattice Synthesis Engine  |                               |  |  |
| PIO Programmable Input/Output |                               |  |  |
| PLB Programmable Logic Block  |                               |  |  |
| PLL                           | Phase Locked Loop             |  |  |
| RS Series Resistor            |                               |  |  |
| RTL                           | Register-Transfer Level       |  |  |



#### 1. Introduction

This technical note discusses the clock resources available in the Lattice Semiconductor iCE40 UltraPlus™ device family. Details are provided for global buffers and sysCLOCK™ PLLs.

The iCE40 UltraPlus devices include an ultra-low power Phase-Locked Loop (PLL) to support a variety of display, imaging and memory interface applications. Table 1.1 shows the number of PLLs in each of the devices in the iCE40 UltraPlus device family. For the performance of the PLLs, refer to the device family data sheet.

Table 1.1. Number of PLLs in the iCE40 UltraPlus Device Family

| Package             | UltraPlus 3K | UltraPlus 5K |
|---------------------|--------------|--------------|
| UWG30 30-ball WLCSP | 1            | 1            |
| SG48 48-pin QFN     | 1            | 1            |

## 2. Global Routing Resources

The iCE40 UltraPlus device has eight high drive buffers called global buffers (GBUFx). These are connected to eight low-skew global lines, designed primarily for clock distribution, but also useful for other high-fanout signals such as set/reset and enable signals.



Figure 2.1. High-drive, Low-skew, High-fanout Global Buffer Routing Resources

The input (sources) to the GBUFx can be:

- Global buffer inputs (GBINx, Gx)
- Programmable interconnect\*
- PLL output<sup>\*</sup>
- Programmable input/output block (PIO)\*
- Strobe Generators (HSSG, LPSG on iCE40LM devices)
- On-chip Oscillator (LFOSC, HFOSC on UltraPlus devices)

The associated GBINx/Gx pin represents the best pin to drive a global buffer from an external source.

<sup>\*</sup>Note: To use a global buffer along with a user interface or PIO, use the SB\_GB primitive if it is not inferred automatically.



#### 2.1. Verilog Instantiation

SB\_GB My\_Global\_Buffer\_i (// required for a user's internally generated FPGA signal that is heavily loaded and requires global buffering. For example, a user's logic-generated clock.

.USER\_SIGNAL\_TO\_GLOBAL\_BUFFER (Users\_internal\_Clk),

.GLOBAL\_BUFFER\_OUTPUT ( Global\_Buffered\_User\_Signal) );

#### 2.2. VHDL Instantiation

```
component SB_GB
port (
USER_SIGNAL_TO_GLOBAL_BUFFER:input std_logic;
GLOBAL_BUFFER_OUTPUT:output std_logic);
end component;
My_Global_Buffer_i: SB_GB
port map (
USER_SIGNAL_TO_GLOBAL_BUFFER=>Users_internal_Clk,
BUFFER=>Global_Buffered_User_Signal);
```

Refer to the iCE Technology Library document for more details on device primitives.

If not used in an application, individual global buffers are turned off to save power.

Table 2.1 lists the connections between a specific global buffer and the inputs on a Programmable Logic Block (PLB).

Refer to the Architecture section of iCE40 UltraPlus Family Data Sheet (<u>FPGA-DS-02008</u>) for more information on PLBs. All global buffers optionally connect to all clock inputs. Any four of the eight global buffers can drive logic inputs to a PLB. Even-numbered global buffers optionally drive the reset input to a PLB. Similarly, odd-numbered buffers optionally drive the PLB clock-enabled input.

|  | Table 2.1. Global Buffer | Connections to a Pr | rogrammable Logic Block |
|--|--------------------------|---------------------|-------------------------|
|--|--------------------------|---------------------|-------------------------|

| Global Buffer | LUT Inputs      | Clock | Clock Enable | Reset |
|---------------|-----------------|-------|--------------|-------|
| GBUF0         |                 | Yes   | _            | _     |
| GBUF1         |                 | Yes   | Yes          | Yes   |
| GBUF2         |                 | Yes   | _            | _     |
| GBUF3         | Yes, any 4 of 8 | Yes   | Yes          | Yes   |
| GBUF4         | GBUF Inputs     | Yes   | _            | _     |
| GBUF5         |                 | Yes   | Yes          | Yes   |
| GBUF6         |                 | Yes   | _            | _     |
| GBUF7         |                 | Yes   | Yes          | Yes   |

Table 2.2 lists the connections between a specific global buffer and the inputs on a Programmable I/O (PIO) pins. Although there is no direct connection between a global buffer and a PIO output, such a connection is possible by first connecting through a PLB LUT4 function. Again, all global buffers optionally drive all clock inputs. However, even-numbered global buffers optionally drive the clock-enable input on a PIO pair.

Table 2.2. Global Buffer Connections to Programmable I/O Pair

| Global Buffer | Output Connections        | Input Clock | Output Clock | Clock Enable |
|---------------|---------------------------|-------------|--------------|--------------|
| GBUF0         |                           | Yes         | Yes          | Yes          |
| GBUF1         |                           | Yes         | Yes          | _            |
| GBUF2         |                           | Yes         | Yes          | Yes          |
| GBUF3         | None                      | Yes         | Yes          | _            |
| GBUF4         | (connect through PLB LUT) | Yes         | Yes          | Yes          |
| GBUF5         |                           | Yes         | Yes          | _            |
| GBUF6         |                           | Yes         | Yes          | Yes          |
| GBUF7         |                           | Yes         | Yes          | _            |

© 2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## iCE40 UltraPlus sysCLOCK PLL

The iCE40 UltraPlus Phase-Locked Loop (PLL) provides a variety of user-synthesizable clock frequencies, along with custom phase delays. The PLL in the iCE40 UltraPlus device can be configured and utilized with the help of software macros or the PLL Module Generator. The PLL Module Generator utility helps users to quickly configure the desired settings with the help of a GUI and generate Verilog code which configures the PLL macros. Figure 3.1 shows the iCE40 UltraPlus sys-CLOCK PLL block diagram.

#### 3.1. iCE40 UltraPlus sysCLOCK PLL Features

The PLL provides the following functions in iCE40 UltraPlus applications:

- Generates a new output clock frequency
  - Clock multiplication
  - Clock division
- De-skews or phase-aligns an output clock to the input reference clock
  - Faster input set-up time
  - Faster clock-to-output time
- Corrects output clock to have nearly a 50% duty cycle, which is important for Double Data Rate (DDR) applications
- Optionally phase shifts the output clock relative to the input reference clock
  - Optimal data sampling within the available bit period
  - Fixed quadrant phase shifting at 0°, 90°
  - Optional fine delay adjustments of up to 2.5 ns (typical) in 150 ps increments (typical)



Figure 3.1. iCE40 UltraPlus Phase-Locked Loop (sysCLOCK PLL) Block Diagram

#### 3.2. Signals

Table 3.1 lists the signal names, direction, and function of each connection to the PLL. Some of the signals have an associated attribute or property. Table 3.1. lists these attributes or properties, and the allowable settings for each attribute.

Note: Signals and attribute settings of PLL primitives are for reference only. It is recommended to generate a PLL module with the GUI-based PLL Module Generator as explained in Module Generation section.

© 2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice FPGA-TN-02052-1 0

7



#### Table 3.1. PLL Signals

| Signal Name                | Direction | Description                                                                                                                                                                                        |  |
|----------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ref_clk_i                  | Input     | Input reference clock.                                                                                                                                                                             |  |
| rst_n_i                    | Input     | Active LOW reset.                                                                                                                                                                                  |  |
| bypass_i                   | Input     | When FEEDBACK_PATH is set to SIMPLE, the BYPASS control selects which clock signal connects to the PLLOUT output.  0 = PLL generated signal  1 = ref_clk_i                                         |  |
| feedback_i                 | Input     | External feedback input to PLL. Enabled when the EXTERNAL_DIVIDE_FACTOR attribute is set to an integer.                                                                                            |  |
| dynamic_delay_i[3:0]       | Input     | Fine delay adjustment control inputs. Enabled when DELAY_ADJUSTMENT_MODE_FEEDBACK is set to DYNAMIC.                                                                                               |  |
| dynamic_delay_i[7:4]/[3:0] | Input     | Fine delay adjustment control inputs. Enabled when DELAY_ADJUSTMENT_MODE_RELATIVE is set to DYNAMIC.  Note: Index is [3:0] when DELAY_ADJUSTMENT_MODE_FEEDBACK is set to FIXED                     |  |
| latch_i                    | Input     | When enabled, forces the PLL into low-power mode; PLL output is held static at the last input clock value. Set ENABLE ICEGATE_PORTA or PORTB to '1' to enable.                                     |  |
| outglobal_o                | Output    | Output from the Phase-Locked Loop (PLL) Port A. Drives a global clock network on the FPGA. The port has optimal connections to global clock buffers GBUF4 and GBUF5.                               |  |
| outcore_o                  | Output    | Output clock generated by the PLL Port A, drives regular FPGA routing. The frequency generated on this output is the same as the frequency of the clock signal generated on the outglobal_o port.  |  |
| outglobalb_o               | Output    | Output from the Phase-Locked Loop (PLL) Port B. Drives a global clock network on the FPGA. The port has optimal connections to global clock buffers GBUF4 and GBUF5.                               |  |
| outcoreb_o                 | Output    | Output clock generated by the PLL Port B, drives regular FPGA routing. The frequency generated on this output is the same as the frequency of the clock signal generated on the outglobalb_o port. |  |
| lock_o                     | Output    | When High, indicates that the PLL output is phase aligned or locked to the input reference clock.                                                                                                  |  |



Table 3.2. PLL Attributes and Settings in PLL Macro\*

| Parameter Name                     | Description                                                                         | Parameter Value                        | Description                                                                                                                                                         |
|------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FEEDBACK_PATH                      | Selects the feedback path                                                           | SIMPLE                                 | Feedback is internal to the PLL, directly from VCO.                                                                                                                 |
|                                    | to the PLL.                                                                         | DELAY                                  | Feedback is internal to the PLL, through the Fine Delay Adjust Block.                                                                                               |
|                                    |                                                                                     | PHASE_AND_DELAY                        | Feedback is internal to the PLL, through the Phase<br>Shifter and the Fine Delay Adjust Block.                                                                      |
| DELAY_ADJUSTMENT<br>_MODE_FEEDBACK | Selects the mode for the Fine Delay Adjust block in                                 | FIXED                                  | Delay of the Fine Delay Adjust Block is fixed, the value is specified by the FDA_FEEDBACK parameter setting.                                                        |
|                                    | the feedback path.                                                                  | DYNAMIC                                | Delay of Fine Delay Adjust Block is determined by the signal value at the dynamic_delay_i[3:0] pins.                                                                |
| FDA_FEEDBACK                       | Sets a constant value for<br>the Fine Delay Adjust<br>Block in the feedback<br>path | 0, 1, , 15                             | The PLLOUTGLOBAL and PLLOUTCORE signals are delay compensated by (n+1)*150 ps, where n = FDA_FEEDBACK only if DELAY_ADJUSTMENT_MODE_FEEDBACK is set to FIXED.       |
| DELAY_ADJUSTMENT<br>_MODE_RELATIVE | Selects the mode for the Fine Delay Adjust block                                    | FIXED                                  | Delay of the Fine Delay Adjust Block is fixed, the value is specified by the FDA_RELATIVE parameter setting.                                                        |
|                                    |                                                                                     | DYNAMIC                                | Delay of the Fine Delay Adjust Block is determined by the signal value at the dynamic_delay_i[7:4]/[3:0] pins.                                                      |
| FDA_RELATIVE                       | Sets a constant value for<br>the Fine Delay Adjust<br>Block.                        | 0, 1, , 15                             | The PLLOUTGLOBALA and PLLOUTCOREA signals are additionally delayed by (n+1)*150 ps, where n = FDA_RELATIVE. Used if DELAY_ADJUSTMENT_MODE_RELATIVE is set to FIXED. |
| SHIFTREG_DIV_MODE                  | Selects shift register configuration                                                | 0, 1                                   | Used when FEEDBACK_PATH is set to PHASE_AND_DELAY. 0 = Divide by 4 1 = Divide by 7                                                                                  |
| PLLOUT_SELECT                      | Selects the signal to be output at the                                              | SHIFTREG_Odeg                          | O°phase shift only if the setting of FEEDBACK_PATH is set to PHASE_AND_DELAY.                                                                                       |
|                                    | PLLOUTCORE and PLLOUTGLOBAL ports                                                   | SHIFTREG_90deg                         | 90° phase shift only if the setting of FEEDBACK_PATH is PHASE_AND_DELAY and SHIFTREG_DIV_MODE = 0.                                                                  |
|                                    |                                                                                     | GENCLK                                 | The internally generated PLL frequency will be output without any phase shift.                                                                                      |
|                                    |                                                                                     | GENCLK_HALF                            | The internally generated PLL frequency will be divided by 2 and then output. No phase shift.                                                                        |
| DIVR                               | REFERENCECLK divider                                                                | 0, 1, 2, , 15                          | These parameters are used to control the output                                                                                                                     |
| DIVF                               | Feedback divider                                                                    | 0, 1, , 127                            | frequency, depending on the FEEDBACK_PATH setting.                                                                                                                  |
| DIVQ                               | VCO divider                                                                         | 0, 1, , 7                              |                                                                                                                                                                     |
| FILTER_RANGE                       | PLL filter range                                                                    | 0, 1, , 7                              |                                                                                                                                                                     |
| EXTERNAL_DIVIDE<br>_FACTOR         | Divide-by factor of a<br>divider in external<br>feedback path                       | User specified value. Default = "NONE" | Specified only when there is a user-implemented divider in the external feedback path.  FEEDBACK_PATH is overridden when value is set to any integer value.         |
| ENABLE_ICEGATE_PORT                | Enables the PLL                                                                     | 0                                      | Power-down control disabled.                                                                                                                                        |
| A                                  | powerdown control for<br>Port A                                                     | 1                                      | Power-down controlled by the LATCH input.                                                                                                                           |
| ENABLE_ICEGATE_PORT                | Enables the PLL                                                                     | 0                                      | Power-down control disabled.                                                                                                                                        |
| В                                  | powerdown control for<br>Port B                                                     | 1                                      | Power-down controlled by the LATCH input.                                                                                                                           |
| FREQUENCY_PIN_REFE<br>RENCECLK     | Reference clock pin constraint                                                      | User specified value. Default = "NONE" | Value is extracted from the input frequency setting.                                                                                                                |

<sup>\*</sup>Note: The attributes are automatically configured through the PLL Module Generator.

© 2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are

9



#### 3.3. Clock Input Requirements

Proper operation requires the following considerations:

- A stable monotonic (single frequency) reference clock input
- The reference clock input must be within the input clock frequency range (FREF), specified in the data sheet
- The reference clock must have a duty cycle that meets the requirement specified in the data sheet
- The jitter on the reference input clock must not exceed the limits specified in the data sheet

#### 3.4. PLL Output Requirements

The PLL output clock, PLLOUT, has the following restrictions:

- The PLLOUT output frequency must be within the limits specified in the data sheet
- The PLLOUT output is not valid or stable until the PLL LOCK output remains high

#### 3.5. Functional Description

The PLL optionally multiplies and/or divides the input reference clock to generate a PLLOUT output clock of another frequency. The output frequency depends on the frequency of the REFERENCLK input clock and the settings for the DIVR, DIVP, DIVQ, RANGE, and FEEDBACK\_PATH attributes settings, as indicated in Figure 3.1.

The PLL's phase detector and Voltage Controlled Oscillator (VCO) synthesize a new output clock frequency based on the attribute settings. The VCO is an analog circuit and has independent voltage supply and ground connections labeled VCCPLL and GNDPLL.

#### 3.5.1. PLLOUT Frequency for FEEDBACK PATH = DELAY or PHASE AND DELAY

For FEEDBACK\_PATH modes DELAY and PHASE\_AND\_DELAY, the PLLOUT frequency is calculated as per the equation below.

$$F_{PLLOUT} = \frac{F_{REFENCECLK} \times (DIVF + 1)}{DIVR + 1}$$

#### 3.5.2. PLLOUT Frequency for FEEDBACK PATH = SIMPLE

In the SIMPLE feedback mode, the PLL feedback signal taps directly from the output of the VCO, before the final divider stage. Consequently, the PLL output frequency has an additional divider step, DIVQ, contributed by the final divider step as shown in equation below. (DIVF, DIVQ and DIVR are binary).

$$F_{PLLOUT} = \frac{F_{REFERENCECLK} \times (DIVF + 1)}{2^{(DIVQ)} \times (DIVR + 1)}$$

#### 3.5.3. PLLOUT Frequency for FEEDBACK\_PATH = EXTERNAL

For EXTERNAL FEEDBACK\_PATH mode, the PLLOUT frequency calculated as per the equation below.

$$F_{\textit{PLLOUT}} = \frac{F_{\textit{REFENCECLK}} \times (DIVF + 1) \times EXTDIV}{DIVR + 1}$$

#### 3.5.4. Fixed Quadrant Phase Shift

The PLL optional phase feature shifts the PLLOUT output by a specified quadrant or quarter clock cycle as shown in Table 3.3 and Figure 3.2. Fixed Quadrant Phase Shift ControlThe quadrant phase shift option is only available when the FEEDBACK\_PATH attribute is set to PHASE\_AND\_DELAY.

© 2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



**Table 3.3. PLL Phase Shift Options** 

| PLLOUT_SELECT  | Duty Cycle Correction | Phase Shift | Fraction Clock Cycle |
|----------------|-----------------------|-------------|----------------------|
| SHIFTREG_0deg  | Yes                   | 00          | None                 |
| SHIFTREG_90deg | Yes                   | 90°         | Quarter Cycle        |



Figure 3.2. Fixed Quadrant Phase Shift Control

Unlike the Fine Delay Adjustment, the quadrant phase shifter always shifts by a fixed phase angle. The resulting phase shift, measured in delay, depends on the clock period and the PLLOUT\_PHASE phase shift setting, as shown in the equation below.

$$Delay = \frac{PhaseShift}{360^{\circ}} \times Clock \_Period$$

#### 3.5.5. Fine Delay Adjustment (FDA)

The PLL provides two optional fine delay adjustment blocks that control the delay of the PLLOUT output relative to the input reference clock, to an external feedback signal, or relative to the selected quadrant phase shifted clock. One FDA is placed in the feedback path, while the other FDA provides delay on the output port directly. If a two-port PLL is used, this additional delay is applied only on Port A. Unlike the Feedback FDA, the output port FDA is not dependent on FEEDBACK\_PATH, and can be used even if FEEDBACK\_PATH = Simple. The PLL Module Generator provides easy selection of the two fine delay adjust blocks. Figure 3.3 shows the typical first fine delay adjust control block.

The delay is adjusted by selecting one or more of the 16 delay taps inside the fine delay adjustment block. Each tap is approximately 150 ps.

Fine Delay Adjustment (nominal) =  $(n+1)^*$  150ps;  $0 \le n \le 15$ , where 'n' is the number of delay taps.

The number of taps can be selected statically (by providing the value within the PLL Module Generator), or dynamically by setting the values in DYNAMICDELAY [7:0]. DYNAMICDELAY [3:0] sets the tap numbers for the feedback path fine delay adjustment block while DYNAMICDELAY [7:4] sets values for the output port FDA. Refer to parameters DELAY\_ADJUSTMENT\_MODE\_FEEDBACK and DELAY\_ADJUSTMENT\_MODE\_RELATIVE in Table 3.2 for more details.





Figure 3.3. Fine Delay Adjust Control

#### 3.5.6. Phase Angle Equivalent

The fine delay adjustment feature injects an actual delay value, rather than a fixed phase angle like the Fixed Quadrant Phase Shift feature. Use the equation below to convert the fine adjustment delay to a resulting phase angle.

$$\textit{PhaseShift} = \frac{\textit{Fine\_Delay\_Adjustment}}{\textit{ClockPeriod}} \times 360^{\circ}$$

#### 3.5.7. Low Power Mode

The iCE40 UltraPlus sysCLOCK PLL has low operating power by default. The PLL can be dynamically disabled to further reduce power. The low-power mode must first be enabled by setting the ENABLE\_ICEGATE attribute to '1'. Once enabled, use the LATCHINPUTVALUE to control the PLL's operation, as shown in Table 3.4. The PLL must reacquire the input clock and LOCK when the LATCHINPUTVALUE returns from '1' to '0', external feedback is used, and path goes out into the fabric.

**Table 3.4. PLL LATCHINPUTVALUE Control** 

| ENABLE_ICEGATE Attribute | LATCHINPUTVALUE Input | Function                                                        |  |
|--------------------------|-----------------------|-----------------------------------------------------------------|--|
| 0                        | Don't Care            | PLL is always enabled.                                          |  |
| 1                        | 0                     | PLL is enabled and operating.                                   |  |
| 1                        | 1                     | PLL is in low-power mode; PLLOUT output holds last clock state. |  |

© 2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### 4. Module Generation

A general user interface (GUI)-based PLL configuration tool is provided in Lattice Radiant Software. Using this tool, you can configure the iCE40 UltraPlus PLL software macros based on the inputs in the GUI. The resultant HDL code can be used for synthesis.

Figure 4.1 shows the Start Page of Radiant Software.



Figure 4.1. Radiant Software Start Page

To generate the PLL module:

- 1. Select **New Project** from the Start Page and click **Next**.
- 2. Provide the project name and directory. Click Next.
- 3. Add the source files if necessary, otherwise, click **Next** to skip this step.
- 4. In Select Device as shown in Figure 4.2, select iCE40UP in Family and the targeted device in Device. Click Next.



Figure 4.2. Device Family Selection

© 2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



5. In Select Synthesis Tool, shown in Figure 4.3, select the synthesis tool to use. Click Next.



Figure 4.3. Synthesis Tool Selection

- 6. The project information summary is displayed. If everything is correct, click Finish to load the project.
- 7. In IP Information, shown in Figure 4.4, click IP Catalog on the lower left corner of the window.
- 8. Double-click PLL under Architecture Module to open the PLL module generator.



Figure 4.4. IP Catalog

Figure 4.5 shows the PLL configuration GUI.





Figure 4.5. PLL Module Generator GUI

- 9. Click **the Generate** button if the desired PLL setting is set**Error! Reference source not found.**. A summary of the generated result is shown.
- 10. If no other changes are needed, click **Finish** to complete the procedure.

**Table 4.1. PLL Configuration User Parameters** 

| User Parameter                   | Description                                                                                                                                                                                             | Value                | Description              |  |  |  |  |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------|--|--|--|--|
| General                          | General                                                                                                                                                                                                 |                      |                          |  |  |  |  |
|                                  | Setting the value to '1' generates                                                                                                                                                                      | 1                    | _                        |  |  |  |  |
| Number of Output                 | a PLL which drives a single global clock network, as well as regular routing. Setting the value to '2' generates a PLL which drives two global clock networks as well as two regular routing resources. | 2                    | _                        |  |  |  |  |
| Clock Input Setting              |                                                                                                                                                                                                         |                      |                          |  |  |  |  |
| Input Frequency<br>(MHz)         | PLL reference clock.                                                                                                                                                                                    | [10,133]             | _                        |  |  |  |  |
| DIVR                             | Computed reference clock divider value.                                                                                                                                                                 | [0,15]               | _                        |  |  |  |  |
| RANGE Computed PLL filter range. |                                                                                                                                                                                                         | [0,7]                | _                        |  |  |  |  |
| Clock Feedback Setting           |                                                                                                                                                                                                         |                      |                          |  |  |  |  |
| Feedback Mode                    | Feedback path to the PLL.                                                                                                                                                                               | No compensation mode | FEEDBACK_PATH = "SIMPLE" |  |  |  |  |



| User Parameter                      | Description                                                                                                                                    | Value                                                                              | Description                                                                                                                                                                          |  |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                     |                                                                                                                                                | Delay<br>compensation<br>using only the Fine<br>Delay Adjustment<br>Block          | FEEDBACK_PATH = "DELAY"                                                                                                                                                              |  |
|                                     |                                                                                                                                                | Delay<br>compensation<br>using Phase Shifter<br>and Fine Delay<br>Adjustment Block | FEEDBACK_PATH = "PHASE_AND_DELAY"                                                                                                                                                    |  |
| Enable External<br>Divider          | Feedback path to the PLL is external. This overrides <b>Feedback Mode</b> setting.                                                             | Enable, Disable                                                                    | _                                                                                                                                                                                    |  |
| External Feedback<br>Port Select    | Specifies which PLL output port is linked to external divider circuit. This is only applicable when <b>Enable External Divider</b> is enabled. | Port A, Port B                                                                     | In this scenario, if Port A/B is using either "GENLCK" or "GENCLK_HALF", the inherent divide factor will be included in the computation of <i>Effective External Divide Factor</i> . |  |
| External Divide Factor              | External divider value.                                                                                                                        | [0,∞]                                                                              | _                                                                                                                                                                                    |  |
| Effective External<br>Divide Factor | Actual external divide factor used by PLL.                                                                                                     | [0,∞]                                                                              | _                                                                                                                                                                                    |  |
| DIVF                                | Computed feedback divider value.                                                                                                               | [0,127]                                                                            | _                                                                                                                                                                                    |  |
| VCO(MHz)                            | Computed VCO frequency.                                                                                                                        | [533,1066]                                                                         | _                                                                                                                                                                                    |  |
| Delay Adjustment<br>Mode            | Mode of adjustment for the feedback path.                                                                                                      | [FIXED, DYNAMIC]                                                                   | _                                                                                                                                                                                    |  |
| Fine Delay<br>Adjustment Setting    | Static delay value when <b>Delay Adjustment Mode</b> is "FIXED".                                                                               | [0,15]                                                                             | _                                                                                                                                                                                    |  |
| Shift Register<br>Configuration     | Shift register configuration.                                                                                                                  | DIV4                                                                               | 4:1 using "GENCLK" or 2:1 using "GENCLK_HALF"                                                                                                                                        |  |
|                                     |                                                                                                                                                | DIV7                                                                               | 7:1 using "GENCLK" or 3.5:1 using "GENCLK_HALF"                                                                                                                                      |  |
| Phase Shift for Port A              | PLL output selection for Port A.                                                                                                               | "GENCLK",  "GENCLK_HALF",  "SHIFTREG_Odeg",  "SHIFTREG_90deg"                      | Valid selection depends on FEEDBACK_PATH value.                                                                                                                                      |  |
| Phase Shift for Port B              | PLL output selection for Port B.                                                                                                               | "GENCLK", "GENCLK_HALF", "SHIFTREG_Odeg", "SHIFTREG_90deg"                         | Valid selection depends on FEEDBACK_PATH value.                                                                                                                                      |  |
| PLL Output Setting                  |                                                                                                                                                |                                                                                    |                                                                                                                                                                                      |  |
| Output Frequency<br>(MHz)           | Desired PLL output frequency.                                                                                                                  | [16,275]                                                                           | _                                                                                                                                                                                    |  |
| Actual PLLOUTA Frequency(MHz)       | Computed PLL Port A frequency.                                                                                                                 | [16,275]                                                                           | _                                                                                                                                                                                    |  |
| Actual PLLOUTA Frequency(MHz)       | Computed PLL Port B frequency.                                                                                                                 | [16,275]                                                                           | _                                                                                                                                                                                    |  |
| Internal PLL<br>Frequency(MHz)      | Computed PLL frequency before output divider.                                                                                                  | [16,275]                                                                           | _                                                                                                                                                                                    |  |
| PLLOUT Tolerance %                  | Accepted deviation from desired PLL output frequency.                                                                                          | [0%, 0.1%, 0.2%,<br>0.5%, 1%, 2%, 5%,<br>10%]                                      | _                                                                                                                                                                                    |  |
| Actual PLLOUT<br>Tolerance %        | Computed deviation from desired PLL output frequency.                                                                                          | [0,5]                                                                              | _                                                                                                                                                                                    |  |



| User Parameter                         | Description                                                                    | Value              | Description |  |  |
|----------------------------------------|--------------------------------------------------------------------------------|--------------------|-------------|--|--|
| Additional Delay<br>Adjustment Mode    | Mode of adjustment for the fine delay adjust block.                            | [FIXED, DYNAMIC]   | _           |  |  |
| Additional Delay<br>Adjustment Setting | Static delay value when  Additional Delay Adjustment  Mode is "FIXED".         | [0,15]             | _           |  |  |
| DIVQ                                   | Computed VCO divider value. [0,7] —                                            |                    | _           |  |  |
| Misc                                   |                                                                                |                    |             |  |  |
| Enable Lock Port                       | Enable lock signal.                                                            | Enable, Disable    | _           |  |  |
| Enable Bypass Port                     | Enable bypass control.                                                         | Enable, Disable    | _           |  |  |
| Enable ICEGATE Port<br>A               | Enable power-down control for Port A.                                          | Enable, Disable    | _           |  |  |
| Enable ICEGATE Port<br>B               | Enable power-down control for Port B.                                          | Enable, Disable    | _           |  |  |
| Message                                |                                                                                |                    |             |  |  |
| Status                                 | Indicates possible parameters needed for adjustment to fix flagged DRC errors. | Failed, Successful | _           |  |  |

### 4.1. Module Generator Output

The PLL module generator generates two HDL files:

- <module\_name>
  - < module \_name>.cfg
  - < module \_name>.ipx
  - < module \_name>\_tmpl.v
  - [rtl]
- < module name>.v
- < module \_name>\_bb.v

<module\_name>.cfg

• user configurations file

<module\_name>.ipx

• record of generated files

<module\_name>\_tmpl.v

• instantiation template file

<module name>.v

customized generated soft IP

<module\_name>\_bb.v

• prototype declaration of the instance



#### 4.2. Device Constraints

Radiant Software supports automatic device constraint generation for PLL module. Whenever PLL module is instantiated in a design, the tool generates timing constraints based on the set parameters of the device. Reference clock is defined by the user which is then extracted by the tool to define the PLL reference clock pin. Frequency and phase of generated clocks are obtained automatically from the device. If feedback is internal, the tool uses the delay provided by the device to compute the delay through the PLL. For external feedback, phase difference between reference clock and feedback clock are computed and compensates by subtracting delay.

Consider as an example a PLL module generated with a 10 MHz reference clock frequency and a 40 MHz output. Figure 4.6 shows the synthesis report using Lattice Synthesis Engine (LSE). The automatically generated constraints are shown under "SDC Constraints".



Figure 4.6. LSE Timing Report

#### Reference clock constraint with 100 ns period:

create\_clock -name {\u\_mypll/pll\_inst/u\_PLLINS\_PLL\_B\_inst/REFERENCECLK} -period 100 [get\_pins
{\u\_mypll/pll inst/u\_PLLINS\_PLL\_B inst/REFERENCECLK}]

#### PLLOUTA is "GENCLK" for x4 reference clock multiplier:

create\_generated\_clock -name {\u\_mypll/pll\_inst/u\_PLLINS\_PLL\_B\_inst/OUTGLOBAL} -source [get\_pins
{\u\_mypll/pll\_inst/u\_PLLINS\_PLL\_B\_inst/REFERENCECLK}] -multiply\_by 4 [get\_pins
{\u\_mypll/pll\_inst/u\_PLLINS\_PLL\_B\_inst/OUTGLOBAL }]

create\_generated\_clock -name {\u\_mypll/pll\_inst/u\_PLLINS\_PLL\_B\_inst/OUTCORE} -source [get\_pins
{\u mypll/pll inst/u PLLINS PLL B inst/REFERENCECLK}] -multiply by 4 [get pins
{\u mypll/pll inst/u PLLINS PLL B inst/OUTCORE }]

#### PLLOUTB is "GENCLK\_HALF" for x2 reference clock multiplier:

create\_generated\_clock -name {\u\_mypll/pll\_inst/u\_PLLINS\_PLL\_B\_inst/OUTGLOBALB} -source [get\_pins
{\u\_mypll/pll\_inst/u\_PLLINS\_PLL\_B\_inst/REFERENCECLK}] -multiply\_by 2 [get\_pins
{\u\_mypll/pll\_inst/u\_PLLINS\_PLL\_B\_inst/OUTGLOBALB }]

 $\label{local-pll} $$\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\core}_{\operatorname{\core}_{\operatorname{\core}_{\operatorname{\core}_{\core}_{\core}_{\core}_{\core}_{\core}_{\core}$ 

© 2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### 4.3. Utilization

The Map Report shows the use of PLL along with other design elements of iCE40 UltraPlus device.



Figure 4.7. Map Report



## 5. Hardware Design Considerations

#### 5.1. PLL Placement Rules

- If any instance of PLL is placed in the location of the IO cell, then, an instance of SB\_GB\_IO cannot be placed in that particular IO cell.
- If an instance of ice40\_PLL\_CORE or ice40\_PLL\_2F\_CORE is placed, an instance of SB\_IO in "output-only" mode can be placed in the associated IO cell location.
- If an instance of ice40\_PLL\_PAD, ice40\_PLL\_2F\_PAD, ice40\_PLL\_2\_PAD is placed, the associated IO cell cannot be used by any SB\_IO or SB\_GB\_IO.
- If an instance of ice40\_PLL\_2F\_CORE, ice40\_PLL\_2F\_PAD, ice40\_PLL\_2\_PAD is placed, an instance of SB\_IO in "output-only" mode can be placed in the right neighboring IO cell.

#### 5.2. Analog Power Supply Filter for PLL

The iCE40 UltraPlus sysCLOCK PLL contains some analog blocks. On some devices, the PLL requires a separate power and ground that is quiet and stable, to reduce the output clock jitter of the PLL. On some devices with low pin count, the PLL is not available.

On devices with external power and ground for the PLL, an R-C filter as shown in Figure 5.1 is used as a power supply filter on the PLL power and ground pins. The series resistor (RS) limits the voltage drop across the filter. A high frequency non-electrolytic capacitor (CHF) is placed in parallel with a lower frequency electrolytic capacitor (CLF). CHF is used to attenuate high frequency components while CLF is used for low frequency cut-off.

Board layout around the high frequency capacitor and the path to the pads is critical. The PLL power (VCCPLL) path must be a single wire from the FPGA pin to the high frequency capacitor (CHF), then to the low frequency capacitor (CLF), through the series resistor (RS) and then to board power VCC. The distance from the FPGA pin to the high frequency capacitor should be as short as possible. Similarly, the PLL Ground (GNDPLL) path should be from the FPGA pin to the high frequency capacitor (CHF) and then to the low frequency capacitor (CLF), with the distance from the FPGA pin to the CHF being as short as possible.

The sysCLOCK PLL has the DC ground connection made on the FPGA, so the external PLL ground connection (GNDPLL) must NOT be connected to the board's ground. Figure 5.1 also includes sample values for the components that make up the PLL power supply filter.



\*Note: GNDPLL should not be connected to the board's ground.

Figure 5.1. Power Supply Filter for VCCPLL and GNDPLL



# **Technical Support Assistance**

Submit a technical support case through www.latticesemi.com/techsupport.

# **Revision History**

| Date          | Version | Change Summary   |
|---------------|---------|------------------|
| February 2018 | 1.0     | Initial release. |



7<sup>th</sup> Floor, 111 SW 5<sup>th</sup> Avenue Portland, OR 97204, USA T 503.268.8000 www.latticesemi.com