# pp4fpga CORDIC report

電子所碩一 R09943019 李唐

# System introduction

CORDIC (Coordinate Rotation Digital Computer) is an efficient method for performing a set of vector rotations on 2D plane by shifting and adding operations instead of complicated multiplication.

$$R_i(\theta) = \begin{bmatrix} \cos \theta_i & -\sin \theta_i \\ \sin \theta_i & \cos \theta_i \end{bmatrix} = \frac{1}{\sqrt{1 + \tan^2 \theta_i}} \begin{bmatrix} 1 & -\tan \theta_i \\ \tan \theta_i & 1 \end{bmatrix}$$

If we further restrict  $\tan\theta_i$  to be a power a 2, the rotation becomes simple shift and add operations.

$$v_i = K_i \begin{bmatrix} 1 & -\sigma_i 2^{-i} \\ \sigma_i 2^{-i} & 1 \end{bmatrix} \begin{bmatrix} x_{i-1} \\ y_{i-1} \end{bmatrix}$$

where  $K_i = \frac{1}{\sqrt{1+2^{-2}i}}$  is the scaling factor and  $\sigma_i$  is the rotation direction

| i | $2^{-i}$ | Rotating Angle | Scaling Factor | CORDIC Gain |
|---|----------|----------------|----------------|-------------|
| 0 | 1.0      | 45.000°        | 1.41421        | 1.41421     |
| 1 | 0.5      | 26.565°        | 1.11803        | 1.58114     |
| 2 | 0.25     | 14.036°        | 1.03078        | 1.62980     |
| 3 | 0.125    | 7.125°         | 1.00778        | 1.64248     |
| 4 | 0.0625   | 3.576°         | 1.00195        | 1.64569     |
| 5 | 0.03125  | 1.790°         | 1.00049        | 1.64649     |
| 6 | 0.015625 | 0.895°         | 1.00012        | 1.64669     |

#### ♦ Sine/cosine calculation

Start with a vector on the positive x-axis (initial angle = 0), and perform CORDIC until the angle is approximately at the target angle. We simply read the x and y coordinates to get the values of  $\cos \phi$  and  $\sin \phi$ .

#### ♦ Cartesian to polar conversion

Given Cartesian coordinate (x, y), we rotate the vector to the positive x-axis using CORDIC. The amplitude is the x value of the rotated vector while the angle is the accumulated angle that have rotated.

If y>0 the initial vector is in I or II quadrant, we can first rotate it by -90 degree to put it into I or IV quadrant. If y<0 the initial vector is in III or IV quadrant, we can first rotate it by +90 degree to put it into I or IV quadrant.

# ♦ Number representation

Arbitrary precision types: ap\_int<>, ap\_uint<>, ap\_fixed<>, ap\_ufixed<>

Floating point representation provides large amount of precision but requires significant amount of computations.

#### Screen dump and Observations

♦ Solution1: Rotation using multiplier with 32-bit fixed-point representation and 32 iterations

```
COS_SIN_TYPE cos_shift = current_cos * sigma * factor;

COS_SIN_TYPE sin_shift = current_sin * sigma * factor;

current_cos = current_cos - sin_shift;

current_sin = current_sin + cos_shift;
```

In kernel code, each iteration calculates the multiplication between previous cosine and sine value with a power of 2. Then the current cosine and sine values are calculated by addition and subtraction.



| Name            | BRAM_18K | DSP48E | FF     | LUT   | URAM |
|-----------------|----------|--------|--------|-------|------|
| DSP             | -        | -      | -      | -     | -    |
| Expression      | -        | 8      | 0      | 512   | -    |
| FIFO            | -        | -      | -      | -     | -    |
| Instance        | -        | -      | -      | -     |      |
| Memory          | 1        | -      | 0      | 0     | -    |
| Multiplexer     | -        | -      | -      | 72    | -    |
| Register        | -        | -      | 339    | -     | -    |
| Total           | 1        | 8      | 339    | 584   | 0    |
| Available       | 280      | 220    | 106400 | 53200 | 0    |
| Utilization (%) | ~0       | 3      | ~0     | 1     | 0    |



The latency in solution 1 requires 97 cycles in total with 3 cycles in each iteration. The utilization includes 8 DSP for two 32-bit multiplications.

# ♦ Analysis perspective



The multiplication operation requires a whole cycle to complete, followed by an adder and a subtractor.

- ♦ In co-simulation, the average error in output sine and cosine values are both 0.0160(%).
- Solution2: CORDIC with 32-bit fixed-point representation and 32 iterations COS\_SIN\_TYPE cos\_shift = current\_cos >> j; COS\_SIN\_TYPE sin\_shift = current\_sin >> j;

In kernel code, the multiplication with a power of 2 can be replaced by simple right shifting operation, which would greatly reduce the hardware

#### resource.

# ♦ Synthesis report



The latency in solution 2 drops from 97 cycles to 65 cycles, which is due to the 1-cycle reduction in each iteration. The utilization is lowered by zero requirement in DSP resource and some reduction in FF resource, but the LUT resource is a bit higher due to shifting operation.

# ♦ Analysis perspective

|                          | Pipelined | Latency | Iteration Latency | Initiation Interval | Trip count |
|--------------------------|-----------|---------|-------------------|---------------------|------------|
| ■ cordic                 | -         | 65      | -                 | 66                  | •          |
| <ul><li>Loop 1</li></ul> | no        | 64      | 2                 | -                   | 32         |



The shifting operation can be executed without an extra cycle, so the cycle in each iteration is reduced from 3 cycles to 2 cycles.

# ♦ Solution3: pipeline directive to the iteration loop



| Summary         |          |        |        |       |      |
|-----------------|----------|--------|--------|-------|------|
| Name            | BRAM_18K | DSP48E | FF     | LUT   | URAM |
| DSP             | - 1      | -      | -      | -     | -    |
| Expression      | -        | -      | 0      | 562   | -    |
| FIFO            | -        | -      | -      | -     | -    |
| Instance        | -        | -      | -      | -     | -    |
| Memory          | 1        | -      | 0      | 0     | -    |
| Multiplexer     | -        | -      | -      | 81    | -    |
| Register        | -        | -      | 114    | -     | -    |
| Total           | 1        | 0      | 114    | 643   | 0    |
| Available       | 280      | 220    | 106400 | 53200 | 0    |
| Utilization (%) | ~0       | 0      | ~0     | 1     | 0    |

The latency in solution 3 is further reduced to 34 cycles by applying pipelining with II = 1. We can also find that the FF resource is a bit reduced compared with solution 2. If we compare the register utilization and the scheduler timeline of solution 2 and 3, we will find that the current\_cos and current\_sin values are calculated in each cycle due to pipeline without having to be stored in FF to wait for the next cycle.

### ♦ Analysis perspective

|                               | Pipelined | Latency | Iteration Latency | Initiation Interval | Trip count |
|-------------------------------|-----------|---------|-------------------|---------------------|------------|
| o cordic                      | -         | 34      | -                 | 35                  | -          |
| <ul> <li>ITERATION</li> </ul> | yes       | 32      | 2                 | 1                   | 32         |
|                               |           |         |                   |                     |            |
| Operation\Control Step        | •         |         | 0                 | 1 2                 | 3          |
| theta_V_read(read)            |           |         | 1 11              | 11 1                | 1          |
| ■ ITERATION                   |           |         |                   | -ITERATION ii=1     |            |
| ush(phi_mux)                  |           |         |                   | :1                  | 1          |
| icmp_ln17(icmp)               |           |         | 1 1               |                     |            |
| j(+)                          |           |         | 1 !               | :                   |            |
| p_Val2_5(read)                |           |         |                   |                     |            |
| p_Val2_4(phi_mux)             |           |         |                   |                     |            |
| p_Val2_2(phi_mu               | x)        |         |                   | 16                  |            |
| p_Val2_s(phi_mux              | x)        |         |                   | 16 1                |            |
| r_V(ashr)                     |           |         |                   |                     |            |
| r_V_1(ashr)                   |           |         |                   |                     |            |
| current_cos_V(-)              |           |         |                   |                     |            |
| current_sin_V(+)              |           |         |                   | :1 = :              |            |
| sub_ln703(-)                  |           |         |                   |                     |            |
| current_cos_V_1(-             | +)        |         |                   |                     |            |
| current_sin_V_1(-)            |           |         |                   |                     |            |
| add_ln703(+)                  |           |         |                   |                     |            |
| current_sin_V_2(se            | elect)    |         |                   |                     |            |
| current_cos_V_2(s             | select)   |         |                   | - il îi             |            |
| select_ln1496(sel             | ect)      |         |                   |                     |            |
| s_V_write_In42(write)         |           |         |                   |                     |            |
| c_V_write_ln42(write)         |           |         |                   | il i                | li .       |

# **♦** Solution4: 22-bit fixed-point representation and 22 iterations

We try different bit-width representation for the angles and different number of iterations to observe the average error in output sine and cosine values.





From the above result, if we adopt 22-bit representation and 22 iterations, then the accuracy of the output would be acceptable. Also, it's interesting that the cosine values suffer more than the sine values when using low bit-width representation in range 0~90 degree.



| Summary         |          |        |        |       |      |
|-----------------|----------|--------|--------|-------|------|
| Name            | BRAM_18K | DSP48E | FF     | LUT   | URAM |
| DSP             | -        | -      | -      | -     | -    |
| Expression      | -        | -      | 0      | 392   | -    |
| FIFO            | -        | -      | -      | -     | -    |
| Instance        | -        | -      | -      | -     | -    |
| Memory          | 1        | -      | 0      | 0     | -    |
| Multiplexer     | -        | -      | -      | 81    | -    |
| Register        | -        | -      | 82     | -     | -    |
| Total           | 1        | 0      | 82     | 473   | 0    |
| Available       | 280      | 220    | 106400 | 53200 | C    |
| Utilization (%) | ~0       | 0      | ~0     | ~0    | C    |



The latency in solution 4 is further reduced to 24 cycles due to less iterations. Moreover, the utilization and timing are greatly improved by lower number of bits in representation.

#### ♦ Analysis perspective



### Solution5: 32-bit floating point representation

We replace the data types with float to make a comparison with fixed point representation. Because the shifting operations are not supported for float, we replace them with multiplication operation.





BRAM\_18K DSP48E FF URAM 0 2 205 390 0 0 2 205 390 0 cordic\_fcmp\_32ns\_dEe\_U5 cordic\_fcmp\_32ns\_dEe 0 66 cordic\_fmul\_32ns\_cud\_U3 cordic\_fmul\_32ns\_cud cordic\_fmul\_32ns\_cud\_U4 cordic\_fmul\_32ns\_cud 0 3 143 321 0 3 143 0 321 0 5 0 10 762 1661

It can be observed that floating point operations require significant amount of resource. The latency is also much longer than solution 1.

♦ Analysis perspective



♦ In co-simulation, the average error in output sine and cosine values are both 0.0160(%).

# > ZYNQ implementation

♦ We choose solution 4 for further implementation on ZYNQ. In addition, the port interface is modified to AXI-Lite protocol.

| RTL Ports              | Dir | Bits | Protocol   | Source Object  | C Type       |
|------------------------|-----|------|------------|----------------|--------------|
| axi AXILiteS AWVALID   | in  | 1    | s axi      | AXILiteS       | pointer      |
| s axi AXILiteS AWREADY | out | 1    | s axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_AWADDR  | in  | 6    | s_axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_WVALID  | in  | 1    | s_axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_WREADY  | out | 1    | s_axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_WDATA   | in  | 32   | s_axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_WSTRB   | in  | 4    | s_axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_ARVALID | in  | 1    | s_axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_ARREADY | out | 1    | s_axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_ARADDR  | in  | 6    | s_axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_RVALID  | out | 1    | s_axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_RREADY  | in  | 1    | s_axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_RDATA   | out | 32   | s_axi      | AXILiteS       | pointer      |
| _axi_AXILiteS_RRESP    | out | 2    | s_axi      | AXILiteS       | pointer      |
| axi_AXILiteS_BVALID    | out | 1    | s_axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_BREADY  | in  | 1    | s_axi      | AXILiteS       | pointer      |
| s_axi_AXILiteS_BRESP   | out | 2    | s_axi      | AXILiteS       | pointer      |
| ap_clk                 | in  | 1    | ap_ctrl_hs | pp4fpga_cordic | return value |
| ap_rst_n               | in  | 1    | ap_ctrl_hs | pp4fpga_cordic | return value |
| interrupt              | out | 1    | ap_ctrl_hs | pp4fpga_cordic | return value |

♦ The block diagram is shown as follows. The clock frequency in the design is 100 (MHz).



The python simulation result shows that the kernel execution time over the 89 testing angles in radian is about 0.0167(s). Also, the baseline sine and cosine values calculated by python library are almost the same as those by kernel function for each radian. Finally, the average error in output sine and cosine values are 0.0158(%) and 0.0156(%) respectively.

| Radian   | Baseline_sin | Baseline_cos | CORDIC_sin | CORDIC_cos | error_sin(%) | error_cos(%) |
|----------|--------------|--------------|------------|------------|--------------|--------------|
| 0.017453 | 0.017452     | 0.999848     | 0.017456   | 1.000005   | 0.020904     | 0.015710     |
| 0.034907 | 0.034899     | 0.999391     | 0.034904   | 0.999550   | 0.014279     | 0.015914     |
| 0.052360 | 0.052336     | 0.998630     | 0.052340   | 0.998790   | 0.006874     | 0.016047     |
| 0.069813 | 0.069756     | 0.997564     | 0.069768   | 0.997724   | 0.016455     | 0.015992     |
| 0.087266 | 0.087156     | 0.996195     | 0.087167   | 0.996353   | 0.012671     | 0.015906     |
| 0.104720 | 0.104528     | 0.994522     | 0.104544   | 0.994681   | 0.014563     | 0.016034     |
| 0.122173 | 0.121869     | 0.992546     | 0.121887   | 0.992704   | 0.014658     | 0.015943     |
| 0.139626 | 0.139173     | 0.990268     | 0.139192   | 0.990427   | 0.013312     | 0.016051     |
| 0.157080 | 0.156434     | 0.987688     | 0.156458   | 0.987845   | 0.014981     | 0.015904     |
| 0.174533 | 0.173648     | 0.984808     | 0.173674   | 0.984963   | 0.014657     | 0.015807     |
| 0.191986 | 0.190809     | 0.981627     | 0.190840   | 0.981784   | 0.016127     | 0.015962     |
| 0.209440 | 0.207912     | 0.978148     | 0.207945   | 0.978301   | 0.015958     | 0.015688     |
| 0.226893 | 0.224951     | 0.974370     | 0.224989   | 0.974525   | 0.016841     | 0.015947     |

From the sine and cosine waveform, we can see that the baseline curves are almost the same as those generated from CORDIC, verifying the

# effectiveness of the whole design.



# GitHub submission

https://github.com/nodetibylno/MSoC self paced learning

# Reference

1. R. Kastner, J. Matai, and S. Neuendorffer , Parallel Programming for FPGAs, arXiv , 2018.