# Contents

| 1 | Basic Test Results | 2  |
|---|--------------------|----|
| 2 | AUTHORS            | 3  |
| 3 | CPU.hdl            | 4  |
| 4 | Computer.hdl       | 6  |
| 5 | CpuMul.hdl         | 7  |
| 6 | ExtendAlu.hdl      | 9  |
| 7 | Memory.hdl         | 10 |

### 1 Basic Test Results

```
****** FOLDER STRUCTURE TEST START *******
2
    Extracting submission...
        Extracted zip successfully
3
4
    Finding usernames...
        Submission logins are: nogafri
        Is this OK?
8
    Checking for non-ASCII characters with the command 'grep -IHPnsr [^\x00-\x7F] <dir>' ...
9
10
         No invalid characters found.
11
    ****** FOLDER STRUCTURE TEST END *******
12
13
14
    ******* PROJECT TEST START *******
15
    Running CPU test:
16
         CPU chip passed.
17
18
    Running ComputerRect test:
19
         Computer chip passed.
20
21
    Running Memory test:
22
23
        Memory chip passed.
24
    Running ComputerMax test:
25
26
        Computer chip passed.
27
    Running ComputerAdd test:
28
29
         Computer chip passed.
30
    ****** PROJECT TEST END ******
31
33
34
    *******************
    ****** PRESUBMISSION TESTS PASSED *******
35
36
37
    Note: the tests you see above are all the presubmission tests
38
    for this project. The tests might not check all the different
39
    parts of the project or all corner cases, so write your own
    tests and use them!
41
```

# 2 AUTHORS

- nogafri
  Partner 1: Noga Friedman, noga.fri@mail.huji.ac.il, 209010479
  Remarks:

#### 3 CPU.hdl

```
// This file is part of www.nand2tetris.org
    // and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
    // File name: projects/05/CPU.hdl
4
6
     * The Hack CPU (Central Processing unit), consisting of an ALU,
8
     * two registers named A and D, and a program counter named PC.
     \boldsymbol{\ast} The CPU is designed to fetch and execute instructions written in
9
10
     \boldsymbol{\ast} the Hack machine language. In particular, functions as follows:
     st Executes the inputted instruction according to the Hack machine
11
     \boldsymbol{\ast} language specification. The D and A in the language specification
12
     st refer to CPU-resident registers, while M refers to the external
     * memory location addressed by A, i.e. to Memory[A]. The inM input
14
15
     st holds the value of this location. If the current instruction needs
      st to write a value to M, the value is placed in outM, the address
16
     \boldsymbol{\ast} of the target location is placed in the addressM output, and the
17
     * writeM control bit is asserted. (When writeM==0, any value may
18
      * appear in outM). The outM and writeM outputs are combinational:
19
     \boldsymbol{\ast} they are affected instantaneously by the execution of the current
20
21
     * instruction. The addressM and pc outputs are clocked: although they
     * are affected by the execution of the current instruction, they commit
22
23
     \boldsymbol{*} to their new values only in the next time step. If reset==1 then the
     * CPU jumps to address 0 (i.e. pc is set to 0 in next time step) rather
     * than to the address resulting from executing the current instruction.
25
26
     */
27
    CHIP CPU {
28
29
                               // M value input (M = contents of RAM[A])
30
         IN inM[16],
             instruction[16], // Instruction for execution
31
                               \ensuremath{//} Signals whether to re-start the current
                               // program (reset==1) or continue executing
33
34
                               // the current program (reset==0).
35
         OUT outM[16].
                               // M value output
36
37
             writeM,
                               // Write to M?
             addressM[15],
                               // Address in data memory (of M)
38
                               // address of next instruction
39
             pc[15];
40
         PARTS:
41
42
         // instruction[0..2] - Jump bits
43
         // instruction[3..5] - Destination load bits
44
         // instruction[6..11] - C instruction (ALU control bits)
45
         // instruction[12] - if a==0 A output, if a==1 inM (ALU control bits)
46
         // instruction[15] - Instruction type (1 for C, 0 for A)
47
         // get instruction type:
49
         Not(in=instruction[15], out= aInstruction); // True when instruction[15] == 0
50
         Not(in=aInstruction, out= cInstruction); // True when instruction[15] == 1
51
52
53
         // A register load:
         Or(a=aInstruction, b=instruction[5], out=ALoad);
54
         ARegister(in=Amux, load=ALoad, out=AOut, out[0..14]=addressM); // loads if instruction[15] == 0 or instruction[5] == 1
55
56
         // D register load:
57
         And(a=cInstruction, b=instruction[4], out=DLoad);
58
         DRegister(in=aluOut, load=DLoad, out=DOut); // loads if instruction[4] == 1 and instruction[15] == 1
```

```
60
       And(a=cInstruction, b=instruction[3], out=writeM);
61
62
63
       // data transfer logic:
       Mux16(a=aluOut, b=instruction, sel=aInstruction, out=Amux); // outputs instruction or ALU to A Register input
64
       Mux16(a=AOut, b=inM, sel=instruction[12], out=ALUmux); // outputs A or M to ALU input
65
66
       67
68
       // jump logic:
69
       Not(in=ALUng, out=zeropos);
70
71
       Not(in=ALUzr, out=notzero);
       And(a=zeropos, b=notzero, out=ALUpos);
72
73
74
       And(a=instruction[0], b=ALUpos, out=jpos);
       And(a=jpos, b=cInstruction, out=JGT);
75
76
       And(a=instruction[1], b=ALUzr, out=jzero);
77
       And(a=jzero, b=cInstruction, out=JEQ);
78
79
80
       And(a=instruction[2], b=ALUng, out=jneg);
       And(a=jneg, b=cInstruction, out=JLT);
81
82
       Or(a=JEQ, b=JLT, out=JLE);
Or(a=JLE, b=JGT, out=jump);
83
84
       PC(in=AOut, load=jump, inc=true, reset=reset, out[0..14]=pc);
85
86
```

## 4 Computer.hdl

```
// This file is part of www.nand2tetris.org
    // and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
    // File name: projects/05/Computer.hdl
     * The HACK computer, including CPU, ROM and RAM.
     \boldsymbol{\ast} When reset is 0, the program stored in the computer's ROM executes.
9
     \boldsymbol{\ast} When reset is 1, the execution of the program restarts.
     * Thus, to start a program's execution, reset must be pushed "up" (1)
10
     \boldsymbol{*} and "down" (0). From this point onward the user is at the mercy of
11
     st the software. In particular, depending on the program's code, the
     * screen may show some output and the user may be able to interact
13
14
     \boldsymbol{\ast} with the computer via the keyboard.
15
16
17
    CHIP Computer {
18
         IN reset;
19
20
21
         PARTS:
22
        ROM32K(address=pc, out=instruction);
         CPU(inM=outmem, instruction=instruction, reset=reset, outM=inMem, writeM=loadMem, addressM=addressMem, pc=pc);
        Memory(in=inMem, load=loadMem, address=addressMem, out=outmem);
24
25
```

### 5 CpuMul.hdl

```
// This file is part of nand2tetris, as taught in The Hebrew University, and
    // was written by Aviv Yaish. It is an extension to the specifications given
    // [here] (https://www.nand2tetris.org) (Shimon Schocken and Noam Nisan, 2017),
    // as allowed by the Creative Common Attribution-NonCommercial-ShareAlike 3.0
    // Unported [License] (https://creativecommons.org/licenses/by-nc-sa/3.0/).
    // This chip is an extension of the regular CPU that uses the extended ALU.
    // If instruction[15] == 0 or (instruction[14] == 1 and instruction[13] == 1),
    \ensuremath{//} then CpuMul behaves exactly the same as the regular CPU.
   // If instruction[15] == 1 and instruction[14] == 0 the chip will behave as follows:
10
                             | 15 | 14 | 13 | a | c1 | c2 | c3 | c4 | c5 | c6 |
11
    // | Instruction
                      -----|:--:|:--:|:--:|:--:|:--:|:--:|:--:|:--:|:--:|
12
   // | Regular a-instruction | 0 | * | * | * | * | * | * | * | * |
13
   14
15
    // | dest=A<<; jump
                                 1 |
                                     0 |
                                          1 | 0 | 1 |
                                                        0 |
                                                            0 |
                              // | dest=D<<;jump
16
    // | dest=M<<;jump
                             | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 |
17
    // | dest=A>>; jump
                              | 1 | 0 |
                                          1 | 0 | 0 | 0 |
                                                            0 |
                                                                 0 1 0 1
18
    // | dest=D>>; jump
                              | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 |
19
   // | dest=M>>; jump
                              | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
    // Where:
21
    // - "<<" is a left shift, and ">>" is a right shift, as defined in project 2.
22
        These notations were chosen because they are used in real programming
24
        languages.
25
    // - dest and jump can take the same values as in the regular CPU.
26
    CHIP CpuMul {
27
28
            inΜ[16].
                            // M value input (M = contents of RAM[A])
29
30
            instruction[16], // Instruction for execution
31
                            // Signals whether to re-start the current
                            // program (reset=1) or continue executing
32
33
                            // the current program (reset=0).
34
                            // M value output
           outM[16].
35
                            // Write into M?
            addressM[15],
                            // Address in data memory (of M)
37
                            // address of next instruction
38
           pc[15];
39
        PARTS:
40
41
        // get instruction type:
        Not(in=instruction[15], out= aInstruction); // True when instruction[15] == 0
42
43
        Not(in=aInstruction, out= cInstruction); // True when instruction[15] == 1
44
        // A register load:
45
        Or(a=aInstruction, b=instruction[5], out=ALoad);
46
        ARegister(in=Amux, load=ALoad, out=AOut, out[0..14]=addressM); // loads if instruction[15] == 0 or instruction[5] == 1
47
48
49
        // D register load:
        And(a=cInstruction, b=instruction[4], out=DLoad);
50
        DRegister(in=aluOut, load=DLoad, out=DOut); // loads if instruction[4] == 1 and instruction[15] == 1
51
52
53
        And(a=cInstruction, b=instruction[3], out=writeM);
54
55
        // data transfer logic:
        Mux16(a=aluOut, b=instruction, sel=aInstruction, out=Amux); // outputs instruction or ALU to A Register input
56
        Mux16(a=AOut, b=inM, sel=instruction[12], out=ALUmux); // outputs A or M to ALU input
57
58
        ExtendAlu(x=DOut, y=ALUmux, instruction[0..5]=instruction[6..11], instruction[6]=false, instruction[7]=instruction[15],
59
```

```
60
         // jump logic:
61
         Not(in=ALUng, out=zeropos);
62
63
         Not(in=ALUzr, out=notzero);
         And(a=zeropos, b=notzero, out=ALUpos);
64
65
66
         And(a=instruction[0], b=ALUpos, out=jpos);
         And(a=jpos, b=cInstruction, out=JGT);
67
68
         And(a=instruction[1], b=ALUzr, out=jzero);
And(a=jzero, b=cInstruction, out=JEQ);
69
70
71
         And(a=instruction[2], b=ALUng, out=jneg);
72
         And(a=jneg, b=cInstruction, out=JLT);
73
74
         Or(a=JEQ, b=JLT, out=JLE);
75
         Or(a=JLE, b=JGT, out=jump);
76
77
         PC(in=AOut, load=jump, inc=true, reset=reset, out[0..14]=pc);
    }
78
```

#### 6 ExtendAlu.hdl

```
/\!/ This file is part of nand2tetris, as taught in The Hebrew University, and
    // was written by Aviv Yaish. It is an extension to the specifications given
    // [here] (https://www.nand2tetris.org) (Shimon Schocken and Noam Nisan, 2017),
    // as allowed by the Creative Common Attribution-NonCommercial-ShareAlike 3.0
    // Unported [License](https://creativecommons.org/licenses/by-nc-sa/3.0/).
    // The ExtendAlu chip is an extension of the standard ALU which also supports
9
    // shift operations.
    // The inputs of the extended ALU are instruction[9], x[16], y[16].
    // The "ng" and "zr" output pins behave the same as in the regular ALU. // The "out" output is defined as follows:
11
12
   // If instruction[8]=1 and instruction[7]=1 the output is identical to the
    // regular ALU, where:
14
    // instruction[5]=zx, instruction[4]=nx, ..., instruction[0]=no
15
    // Else, if instruction[8]=0 and instruction[7]=1, the output is a shift:
    // - If instruction[4] == 0, the input "y" will be shifted, otherwise "x".
17
    // - If instruction[5] == 0, the shift will be a right-shift, otherwise left.
18
    // - All other inputs are undefined.
19
20
21
    CHIP ExtendAlu {
          IN x[16], y[16], instruction[9];
22
23
         OUT out[16], zr, ng;
24
         PARTS:
25
26
          // out:
          And(a=instruction[8], b=instruction[7], out=ogALU); // og ALU if True
27
28
          Not(in=instruction[8], out=not8);
29
          And(a=not8, b=instruction[7], out=isShift); // Extended ALU if True
30
31
          // if no shift (original ALU):
32
          ALU(x=x, y=y, zx=instruction[5], nx=instruction[4], zy=instruction[3], ny=instruction[2], f=instruction[1], no=instruction[5]
33
34
35
         Mux16(a=y, b=x, sel=instruction[4], out=toshift); // determine which input to shift
36
37
          ShiftRight(in=toshift, out=shiftedRight);
38
39
          ShiftLeft(in=toshift, out=shiftedLeft);
40
         Mux16(a=shiftedRight, b=shiftedLeft, sel=instruction[5], out=shifted); // outputs the shifted object in the requested
41
42
          // output the shifted object or the original-ALU output object:
43
         Mux16(a=aluOut, b=shifted, sel=isShift, out=out, out[0..7]=out1, out[8..15]=out2, out[15]=allout);
44
          // zr:
45
          Or8Way(in=out1, out=out1res);
46
47
          Or8Way(in=out2, out=out2res);
          Or(a=out1res, b=out2res, out=outres);
48
          Mux(a=true, b=false, sel=outres, out=zr);
49
50
51
          FullAdder(a=allout, b=true, sum=overflow, carry=ng);
52
    }
53
```

## 7 Memory.hdl

```
// This file is part of www.nand2tetris.org
    // and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
    // File name: projects/05/Memory.hdl
5
6
     * The complete address space of the Hack computer's memory,
     * including RAM and memory-mapped I/O.
8
9
     st The chip facilitates read and write operations, as follows:
           Read: out(t) = Memory[address(t)](t)
10
           Write: if load(t-1) then Memory[address(t-1)](t) = in(t-1)
11
     * In words: the chip always outputs the value stored at the memory
     * location specified by address. If load==1, the in value is loaded
13
14
     * into the memory location specified by address. This value becomes
15
     * available through the out output from the next time step onward.
16
     * Address space rules:
     \ast Only the upper 16K+8K+1 words of the Memory chip are used.
     * Access to address>0x6000 is invalid. Access to any address in
18
     * the range 0x4000-0x5FFF results in accessing the screen memory
19
     * map. Access to address 0x6000 results in accessing the keyboard
     * memory map. The behavior in these addresses is described in the
21
22
     * Screen and Keyboard chip specifications given in the book.
23
24
25
    CHIP Memory {
        IN in[16], load, address[15];
26
        OUT out[16];
27
28
        PARTS:
29
30
        DMux4Way(in=load, sel=address[13..14], a=ram1, b=ram2, c=screenLoad, d=kbd);
        Or(a=ram1, b=ram2, out=ramLoad);
31
32
33
        RAM16K(in=in, load=ramLoad, address=address[0..13], out=ramOut);
        Screen(in=in, load=screenLoad, address=address[0..12], out=screenOut);
34
        Keyboard(out=kbdOut);
35
36
        // out=ramOut if address[13..14] in {00, 01}
37
38
        // out=screenOut if address[13..14] in {10}
        // out=kbdOut if address[13..14] in {11}
        Mux4Way16(a=ramOut, b=ramOut, c=screenOut, d=kbdOut, sel=address[13..14], out=out);
40
    }
41
```