



## Introduction to Pre-Boot Loader Supported by QorlQ Processors

FTF-NET-F0152

Zhongcai Zhou | Application Engineer
APR. 2014







### NIP Introduction

- What does Pre-Boot Loader (PBL) do?
  - Device configuration
  - Initialization before the core fetches instructions
- History
  - Before PBL, how did we do these?
  - MPC8548
    - Device configuration
      - Pins strapping
    - Initialization
      - I2C Boot sequencer
- Improvements
  - Greatly reduce the number of pin strapping
  - Expand the sources of boot sequencer from I2C only to I2C, eSPI, eSDHC, NAND flash, NOR flash





## NP

### **PBL** in the Power Up Sequence









### **Description of PBL Functionality**

- PBL RCW phase
  - PBL runs with SYSCLK
  - Device samples cfg\_rcw\_src at the rising edge of poreset\_b
    - Determine the source of the RCW
  - PBL fetches the RCW from the source, configure the device
    - It checks the format of RCW
    - It is written to DCFG\_RCWSR0-15
  - PLLs start to work and lock according to the ratios specified in RCW
  - Error reports to DCFG\_RSTRQPBLSR







#### **Description of PBL Functionality (continued)**

- PBL PBI phase
  - PBL switches to platform clock
  - PBL checks RCW[PBI\_SRC]
    - If PBI is disabled, then PBL is done
    - If PBI is enabled, proceed to fetch PBI data from the source
  - PBL finishes the PBI, release the core0 to fetch instruction if RCW[BOOT\_HO] is 0
    - The boot code location is specified in RCW[BOOT\_LOC] for Power Architecture based device
  - Error reports to DCFG\_RSTRQPBLSR
  - For both RCW and PBI phase, if there is any error, the boot stops and /RESET\_REQ is asserted







### CFG\_RCW\_SRC for Device with eLBC

#### cfg\_rcw\_src pin strapping

#### **RCW Source Location**

| Functional Signals                     | Reset Configuration | Value              | RCW Source                                                                 |  |  |  |  |        |          |
|----------------------------------------|---------------------|--------------------|----------------------------------------------------------------------------|--|--|--|--|--------|----------|
|                                        | Name                | (Binary)           |                                                                            |  |  |  |  |        |          |
| LGPL0/LFCLE, LGPL1/                    | cfg_rcw_src[0:4]    | 0_0000             | I <sup>2</sup> C1 normal addressing (supports ROMs up to 256 bytes)        |  |  |  |  |        |          |
| LFALE, LGPL2/LOE/<br>LFRE, LGPL3/LFWP, |                     | 0_0001             | I <sup>2</sup> C1 extended addressing                                      |  |  |  |  |        |          |
| LGPL5                                  |                     | 0_0010             | Reserved                                                                   |  |  |  |  |        |          |
| Default (1_1111)                       |                     | 0_0011             | Reserved                                                                   |  |  |  |  |        |          |
|                                        |                     | 0_0100             | SPI 16-bit addressing                                                      |  |  |  |  |        |          |
|                                        |                     | 0_0101             | SPI 24-bit addressing                                                      |  |  |  |  |        |          |
|                                        |                     | 0_0110             | eSDHC                                                                      |  |  |  |  |        |          |
|                                        |                     | 0_0111             | Reserved                                                                   |  |  |  |  |        |          |
|                                        |                     | 0_1000             | eLBC FCM (NAND flash, 8-bit small page)                                    |  |  |  |  |        |          |
|                                        |                     | 0_1001             | eLBC FCM (NAND flash, 8-bit large page)                                    |  |  |  |  |        |          |
|                                        |                     | 0_1010             | Reserved                                                                   |  |  |  |  |        |          |
|                                        |                     | 0_1011             | Reserved                                                                   |  |  |  |  |        |          |
|                                        |                     | 0_1100             | eLBC GPCM (NOR flash, 8-bit)                                               |  |  |  |  |        |          |
|                                        |                     | 0_1101             | eLBC GPCM (NOR flash, 16-bit)                                              |  |  |  |  |        |          |
|                                        |                     |                    |                                                                            |  |  |  |  | 0_1110 | Reserved |
|                                        |                     | 0_1111             | Reserved                                                                   |  |  |  |  |        |          |
|                                        |                     | 1_0000 -<br>1_1011 | Hard-coded RCW options (See Hard Coded RCW Options, for more information.) |  |  |  |  |        |          |
|                                        |                     | 1_1100 -<br>1_1111 | Reserved                                                                   |  |  |  |  |        |          |







#### RCW for Device with eLBC

- 512-bits(64-bytes)
  - Bits related to PBL or booting
  - RCW[192:195] -- PBI\_SRC

0000 I<sup>2</sup>C1 normal addressing (up to 256 byte ROMs)

0001 I<sup>2</sup>C1 extended addressing

0100 SPI 16-bit addressing

0101 SPI 24-bit addressing

0110 SD/MMC

1000 eLBC FCM 8-bit small page NAND Flash

1001 eLBC FCM 8-bit large page NAND Flash

1100 eLBC GPCM 8-bit

1101 eLBC GPCM 16-bit

1111 disabled







#### RCW for Device with eLBC (continued)

• RCW[196:200] -- BOOT\_LOC

```
0_0000 PCIe1
```

0\_0001 PCIe2

0\_0010 PCIe3

0\_1000 sRIO1

0\_1001 sRIO2

1\_0000 Memory complex 1

1\_0001 Memory complex 2

1\_0100 Interleaved memory complexes

1\_1000 eLBC FCM 8-bit small page NAND Flash

1\_1001 eLBC FCM 8-bit large page NAND Flash

1\_1100 eLBC GPCM 8-tb

1\_1101 eLBC GPCM 16-bit





## Devices with IFC

CFG\_RCW\_SRC[0:8] (based on T4240)

It needs more bits to specify the IFC NOR/NAND options

NOR: port size/address shift/AVD

NAND: port size/page/block/BBI/ECC

This is due to the difference between IFC and eLBC

 If RCW/PBI is not from IFC, but BOOT\_LOC is from IFC, then RCW[IFC\_MODE] determines the IFC configuration





# CFG\_RCW\_SRC, PBI\_SRC, BOOT\_LOC

- RCW and pre-boot initialization data must be loaded from the same nonvolatile memory device
  - In the design, PBI\_SRC is ignored. PBI is always loaded from CFG\_RCW\_SRC
- At most, only one given IFC option can be used for CFG\_RCW\_SRC, PBI\_SRC, and BOOT\_LOC

| CFG_RCW_SRC | PBI_SRC | BOOT_LOC    |                             |
|-------------|---------|-------------|-----------------------------|
| I2C         | I2C     | NAND or NOR | OK                          |
| eSPI        | eSPI    | NAND or NOR | OK                          |
| eSDHC       | eSDHC   | NAND or NOR | OK                          |
| NAND        | NAND    | NOR         | No                          |
| I2C         | eSPI    | NAND or NOR | eSPI is ignored<br>No error |







#### PBL Data Format: RCW Format

#### Required Format of Data Structure Consumed by PBL

|                     | 0                                                                                   | 1                                   | 2 | 3   | 4   | 5      | 6 | 7 |  |
|---------------------|-------------------------------------------------------------------------------------|-------------------------------------|---|-----|-----|--------|---|---|--|
| Preamble (required) | 1                                                                                   | 0                                   | 1 | 0   | 1   | 0      | 1 | 0 |  |
|                     | 0                                                                                   | 1                                   | 0 | 1   | 0   | 1      | 0 | 1 |  |
|                     | 1                                                                                   | 0                                   | 1 | 0   | 1   | 0      | 1 | 0 |  |
|                     | 0                                                                                   | 1                                   | 0 | 1   | 0   | 1      | 0 | 1 |  |
| RCW Data            | ACS=0                                                                               | CS=0 BYTE_CNT = 000000 (64 bytes) C |   |     |     | CONT=1 |   |   |  |
|                     | SYS_ADDR[23-16] <sup>1</sup> SYS_ADDR[15-8] <sup>1</sup> SYS_ADDR[7-0] <sup>1</sup> |                                     |   |     |     | •      |   |   |  |
|                     |                                                                                     |                                     |   |     |     |        |   |   |  |
|                     |                                                                                     |                                     |   |     |     |        |   |   |  |
|                     | BYTE0                                                                               |                                     |   |     |     |        |   |   |  |
|                     | BYTE1                                                                               |                                     |   |     |     |        |   |   |  |
|                     |                                                                                     | BYTE2                               |   |     |     |        |   |   |  |
|                     |                                                                                     |                                     |   |     |     |        |   |   |  |
|                     |                                                                                     |                                     |   | ВҮТ | E63 |        |   |   |  |

PBL checks the correctness of data structure

- If not detecting preamble 0xA5A5, it reports error code 0x70
- If ACS=1, it reports 0x71 (ACS is logic 1 during RCW)
- If BYTE\_CNT!=000000, it reports 0x72(Byte count is not 64 for RCW)
- If SYS\_ADDR!=0x0e0100, it reports 0x74(Addr is in protected space)
  - SYS\_ADDR for RCW points to DCFG\_RCWSR0

For new Layerscape devices, DCFG\_RCWSR0 address is different from Power based device





Α

Α

R

W

# Data Format: PBI Format Address/Data Pair, Write (Exception: PBL Command)

|                                                        | 0                   | 1                   | 2 | 3      | 4            | 5 | 6      | 7      |
|--------------------------------------------------------|---------------------|---------------------|---|--------|--------------|---|--------|--------|
| First Pre-Boot<br>Initialization Command<br>(optional) | ACS BYTE_CNT        |                     |   |        |              |   | CONT=1 |        |
|                                                        |                     | SYS_ADDR[23-16]     |   |        |              |   |        |        |
| (                                                      |                     | SYS_ADDR[15-8]      |   |        |              |   |        |        |
|                                                        |                     |                     |   | SYS_AD | DR[7-0]      |   |        |        |
|                                                        |                     |                     |   | BY     | ΓE0          |   |        |        |
|                                                        |                     |                     |   | BY     | ΓΕ1          |   |        |        |
|                                                        |                     |                     |   | BY     | Γ <b>E</b> 2 |   |        |        |
|                                                        |                     |                     |   |        |              |   |        |        |
|                                                        |                     | BYTE N-1 (up to 63) |   |        |              |   |        |        |
| Second Pre-Boot                                        | ACS                 |                     |   | BYTE   |              |   |        | CONT=1 |
| Initialization Command<br>(optional)                   | SYS_ADDR[23-16]     |                     |   |        |              |   | !      |        |
| (optional)                                             | SYS_ADDR[15-8]      |                     |   |        |              |   |        |        |
|                                                        | SYS_ADDR[7-0]       |                     |   |        |              |   |        |        |
|                                                        | BYTE0               |                     |   |        |              |   |        |        |
|                                                        | BYTE1               |                     |   |        |              |   |        |        |
|                                                        | BYTE2               |                     |   |        |              |   |        |        |
|                                                        |                     |                     |   |        |              |   |        |        |
|                                                        | BYTE N-1 (up to 63) |                     |   |        |              |   |        |        |
|                                                        |                     |                     |   |        | . ,          |   |        |        |
|                                                        |                     |                     |   |        |              |   |        |        |







#### **End of PBL Data Structure**

|                                                             | 0                                  | 1                                   | 2 | 3  | 4  | 5 | 6 | 7 |
|-------------------------------------------------------------|------------------------------------|-------------------------------------|---|----|----|---|---|---|
| End Command<br>(required, special CRC<br>Check command with | ACS=0 BYTE_CNT = 00100 (4 bytes)   |                                     |   |    |    |   |   |   |
|                                                             |                                    | SYS_ADDR[23:16] = 0x13 <sup>2</sup> |   |    |    |   |   |   |
| CONT=0)                                                     | SYS_ADDR[15:8] = 0x80 <sup>2</sup> | 2                                   |   |    |    |   |   |   |
|                                                             | $SYS\_ADDR[7:0] = 0x40^2$          |                                     |   |    |    |   |   |   |
|                                                             | CRC0                               |                                     |   |    |    |   |   |   |
|                                                             | CRC1                               |                                     |   |    |    |   |   |   |
|                                                             | CRC2                               |                                     |   |    |    |   |   |   |
|                                                             |                                    |                                     |   | CF | C3 |   |   |   |

- CONT=0, end command
- PBL reports 0x79(Invalid End command error) if it detects the followings:
  - BYTE\_CNT != 4
  - ACS==1
  - For Power Architecture based device, SYS\_ADDR!=0x138040







#### **ACS - Alternate Configuration Space**

If ACS=0, it access CCSR address space (16 Mbytes)

If ACS=1, it access Alternate Configuration Space (16 Mbytes)

- ALTCBARH, ALTCBARL: Defines base address

- ALTCAR registers: Target

By changing the alternate configuration space base address
 PBL can access the whole physical address space

#### 4.4.6 Alternate configuration attribute register (LCC\_ALTCAR)

Address: 0h base + 18h offset = 18h

Bit 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15

R W EN - TRGT\_ID - TRGT\_ID





## NP

#### **CRC Check Command**

For Power Architecture based device, the last 8 bytes must be: 0x08\_138040 + 4-byte CRC
 0x08 means: ACS=0, BYTE\_CNT=4, CONT=0
 0x138040 is "CRC check" command

- PBL command
  - SYS\_ADDR equals to PBL CCSR address space, PBL treats this command entry as a PBL internal command.

0x138000 is the PBL address space for Power Architecture based devices

For new Layerscape device, the CCSR address for PBL is different.





## **All PBL Commands**

| Command<br>Name | SYS_ADDR<br>(Power<br>Architecture) | Parameter                             | Description                                                  |
|-----------------|-------------------------------------|---------------------------------------|--------------------------------------------------------------|
| Flush           | 0x13_8000                           |                                       | Chases the previous write with a read from the same address. |
| CRC check       | 0x13_8040                           | Next 4 bytes are CRC value            | Checks CRC for data blocks                                   |
| Jump            | 0x13_8080                           | Target data address                   | PBL reads next data from the jump address                    |
| Wait            | 0x13_80C0                           | Number of PBL clock(platform clock/2) | Wait a number of cycles before reading next data             |





## **PBL Error Code**

- PBL checks the correctness of PBL data format. It reports to DCFG\_RSTRQPBLSR for any error
  - Preamble/Header errors
  - End command errors, including CRC error
  - Interface errors from I2C, eSPI, eSDHC, eLBC/IFC
- The register can be read out from JTAG to help debug if the device does not boot.







### **PBL Error Code (continued)**

|       | Error Code[0:6] | Error Condition                                                                                                                                                                                          |
|-------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 0x00            | Reserved                                                                                                                                                                                                 |
| 12C - | 0x01            | I <sup>2</sup> C timeout while waiting for I2CSR[MIF] to assert                                                                                                                                          |
|       | 0x02            | I <sup>2</sup> C lost arbitration                                                                                                                                                                        |
|       | 0x03            | I <sup>2</sup> C did not receive ACK during address transmit                                                                                                                                             |
| L     | 0x04            | I <sup>2</sup> C SCL signal was stuck low at POR                                                                                                                                                         |
|       | 0x05-0x0F       | Reserved                                                                                                                                                                                                 |
| eSPI- | <b>→</b> 0x10   | eSPI timeout while waiting for SPIE[DON] to assert                                                                                                                                                       |
|       | 0x11-0x20       | Reserved                                                                                                                                                                                                 |
| ſ     | 0x21            | eLBC detects error in LTESR register, user can scan out LTESR upon receiving this error.                                                                                                                 |
| eLBC- |                 | NOTE: In cases where LTESR fields BM, PAR, WP, or CS are set, the PBL will indicate a data transfer error from memory devices (encoding 0x78).                                                           |
|       | 0x22            | eLBC timeout error                                                                                                                                                                                       |
|       | 0x23-0x3F       | Reserved                                                                                                                                                                                                 |
| ٢     | 0x40            | eSDHC: Err_Reset_1                                                                                                                                                                                       |
| SDHC  |                 | Indicates that eSDHC has not completed its soft-reset sequence. SYSCTL:RSTA (offset: 0x02C, mask: 0x0100_0000) did not clear within 1 second. It should clear when eSDHC completes its 'reset' sequence. |
| רטחעכ | 0x40            | eSDHC: Err_Reset_2                                                                                                                                                                                       |
| ļ     |                 | Indicates that eSDHC has not completed its soft-reset sequence. SYSCTL:RSTA (offset: 0x02C, mask: 0x0100_0000) did not clear within 1 second. It should clear when eSDHC completes its 'reset' sequence. |
| !     | 0x41            | eSDHC: Err_Card_Ins                                                                                                                                                                                      |

Many, many eSDHC error entries







### **PBL Error Code (continued)**

eSDHC 0x4F eSDHC: Reserved 0x50-0x6F Reserved 0x70 No preamble is detected 0x71 ACS is logic 1 during RCW 0x72 Byte count is not 64 for RCW or 4 for PBL commands or 1/2/4/8/16/32/64 for pre-boot initialization commands Misaligned address 0x73 0x74 Address is in protected space End 0x75 CRC Error Cmd 0x76 Time out counter expires 0x77 Unrecognized PBL commands, including unrecognized offset and invalid parameter. 0x78 Data Transfer error from memory devices Invalid End command error 0x79 0x7A Invalid RCW or pre-boot initialization word source encoding 0x7B-0x7F Reserved





## PBL Block Diagram



Pre-Boot Loader (PBL) Block Diagram

ICM: Interface Control Module





## NP

### What Does ICM (Interface Control Module) Do?

- Each interface has its own ICM (except eLBC GPCM or IFC NOR)
- It has a state machine to go through the register initialization
- Initiate the read process and polling the status until read data is back
- Passing the data to PBL CCL
- If there is any error, it reports the error back to PBL CCL
- All the register value will be reset back to their POR value when PBL has completed





## **ICM for NAND**

reescale

 ICM works with power on reset machine and NAND controller to pre-fetch data from NAND device





- PBL works with I2C1
- PBL supports I2C devices
  - Normal 16-bit Addressing
  - Extended 24-bit Addressing
- When standard I2C EEPROMs are used, it is assumed that each EEPROM holds 256 bytes of data. After 256 bytes have been received, the PBL will increment the slave address and access the next EEPROM. A maximum of eight standard I2C EEPROMs may be used with the PBL
- Extended I2C EEPROMs have variable sizes. However, the I2C controller increments the slave address after 64 Kbytes have been received







- SPI\_CS0 is used
- Only SPI Mode 0 is used eSPI memory device must also support mode 0
- A value of 0x03 is used for the read command. The SPI slave device must decode 0x03 as a read command





# Is the Speed of I2C, eSPI and eSDHC determined during RCW and PBI?

Target speed:

I2C: 100K

eSPI: 2Mhz

eSDHC:

Identification process is 400Khz

Normal phase is 25Mhz for SD, 20Mhz for MMC

 This is based on design assumption of SYSCLK 200MHz for RCW phase, CCB 2GHz for PBI phase
 The real speed is scaled according to the real SYSCLK/CCB clock

For example, SYSCLK 100Mhz, CCB=800Mhz

I2C: RCW=100Mhz/200Mhz \*100KHz=50KHz

PBI =800Mhz/2000Mhz \*100KHz=40Khz







## PBL Application Examples

- Errata Workaround
- ✓ Boot from eSPI, eSDHC and NAND









#### **Errata Workaround: Example**

A-006559: Configuration is required for proper e500mc operation

**Affects: GEN** 

**Description**: In order to ensure data integrity between the core and the platform (the core running asynchronously with the CoreNet platform), special internal registers must be set. These internal registers are part of the debug configuration register address space (DCSR)

Impact: Data and instruction corruption is possible if the workaround is not followed

**Workaround**: Set the internal register bits [16:19] for each core before bringing the cores out of reset. The internal register of Core0 is at offset 0x2\_1008; the internal register of Core1 is at offset 0x2\_1028; the internal register of Core2 is at offset 0x2\_1048; and the internal register of Core3 is at offset 0x2\_1068. This configuration may be done using PBI code

An example for PBI initialization:

- 1. Write a value of 0x0000\_0000 to ALTCBARH register at offset 0x10
- 2. Write a value of 0x0000\_0000 to ALTCBARL register at offset 0x14
- 3. Write a value of 0x81d0\_0000 to ALTCAR register at offset 0x18, this step set the target ID to DCSR
- 4. Write a value of 0x0000\_f000 to the internal register at offset 0x2\_1008, set configuration for core0
- 5. Write a value of 0x0000\_f000 to the internal register at offset 0x2\_1028, set configuration for core1
- 6. Write a value of 0x0000\_f000 to the internal register at offset 0x2\_1048, set configuration for core2
- 7. Write a value of 0x0000\_f000 to the internal register at offset 0x2\_1068, set configuration for core3

Fix plan: No plans to fix







### QCS Tool (V3.0.4) – Steps to Implement Example 2

- File -> New -> QorIQ Configuration Project
- Fill the "project name", click Next
- Choose Processor and Silicon Revision, click Next
- Select "PBL Preboot Loader RCW configuration"
   Click Next
- Choose "Import configuration from an existing PBL file" (if starting from scratch, choose "Use RCW Hard-coded configuration" as update field as needed" Use "Browse" to select the file Choose "File Format", click Finish.









### QCS Tool – Steps to Implement Example 2 (continued)

- Project Explorer->project name (pbl-demo)
- Components -> PBL:PBL
- On the right side, Choose the appropriate items to modify
  - (1) Boot Configuration-> PBI\_SRC: 0b1101 eLBC GPCM 16b NOR flash





### QCS Tool – Steps to Implement Example 2 (continued)









### QCS Tool – Steps to Implement Example 2 (continued)









(1) Offset 0x000014, Data 0x00000000, click add



- (2) offset 0x000018, Data 0x81d00000, click add
- (3) Choose ACS Data(4 Byte)



- (4) Repeat (3) with offset 0x021028
- (5) Repeat (3) with offset 0x021048
- (6) Repeat (3) with offset 0x021068
- (7) Click Apply to save the data



PBI data





### **Choose the Output Format**

| Name                        | Value                                | D |
|-----------------------------|--------------------------------------|---|
|                             |                                      | _ |
| PBI_SRC [192-195]           | 0b0000 - I2C1 Normal Addressing (    |   |
| BOOT_LOC [196-200]          | 0b11101 - eLBC GPCM 16b NOR Fl       |   |
| BOOT_HO [201]               | 0b0 - All cores except core 0 in hol |   |
| SB_EN [202]                 | 0b0 - Secure boot is not enabled     |   |
| Clocking Configuration      |                                      |   |
| Memory and High-Speed I/    |                                      |   |
| General Purpose Information | D .                                  |   |
| Pin Multiplexing Configurat | i                                    |   |
| Group A Pin Configurati     | o                                    |   |
| Group B Pin Configurati     | o                                    |   |
| PBI Data                    |                                      |   |
| PBI Data input              | (string list)                        |   |
| PBL Data                    |                                      |   |
| Offset                      | 0 <b>H</b>                           |   |
| Output Format               | XXD Object Dump +                    |   |
|                             | XXD Object Dump                      |   |
|                             | S Record                             |   |
|                             | Source Code                          |   |
|                             | Text Table RCW Format                |   |
|                             | U-Boot Commands<br>eDINK32 Commands  |   |
|                             | Hex String                           |   |
|                             | RCW[0:511] CW JTAG Config            |   |
|                             | RCW[0:511] Hex String                |   |
|                             | Binary                               |   |







### **Generate Output**

- Choose ProcessExpert.pe
- Right click, choose "Generate Processor Expert Code"
- Output workspace/project/Ger rated\_code/PBL.pbl









#### PBL Application Boot from eSPI, eSDHC and NAND

- PBL-based devices
  - BOOT\_LOC: no options for boot from eSPI or eSDHC
- Solution
  - Use PBL to write the image. The whole image is written with PBI







#### Steps to Produce PBL Image for U-boot for eSPI

- After creating a QorIQ
   Configuration Project, the project appears in the Project Panel view
- Find "Import" tab in window
   "Component Inspector", select
   "Input Format" value to be
   "RCW[0:511] U-Boot CCSR Dump"
  - Copy/paste RCW data from u-boot to Input data

or

- Use Browse if RCW is saved in a file
- 3. Change "fe8" in the second row to "580"

This enables PBI from eSPI and BOOT\_LOC is

**Memory Complex 1** 

4. Click "Import"









# Steps to Produce PBL Image for U-boot for eSPI (continued)

#### Linux

| <b></b>                                                                           |                   |
|-----------------------------------------------------------------------------------|-------------------|
| 1. make ARCH=powerpc CROSS_COMPILE=powerpc-                                       | PBI Data          |
| linux-gnu- P3041DS_SPIFLASH                                                       | 09010000 00200400 |
| 2. xxd u-boot.bin > u-boot.xxd                                                    | 09138000 00000000 |
|                                                                                   | 091380c0 00000100 |
| QCS Tool                                                                          | 09010100 00000000 |
| Click button in "Value" column of row "PBI Data input"                            | 09010104 fff0000b |
| "PBI Data input" view will appears                                                | 09010f00 08000000 |
| 2. Paste commands in the right into text field                                    | 09010000 80000000 |
| Configure CPC as 1M SRAM, u-boot image will be written by PBI to CPC              | 09000d00 00000000 |
| 3. Add u-boot image as PBI command                                                | 09000d04 fff00000 |
| - Select "ACS File (XXD Object Dump)"                                             | 09000d08 81000013 |
| - Change Offset to "f80000"                                                       | 09000010 00000000 |
| <ul> <li>Click "Browse" to select the file "u-boot.xxd" produced above</li> </ul> | 09000014 ff000000 |
| - Click "Add",                                                                    | 09000018 81000000 |
| Content of the "u-boot.xxd" will be pasted                                        | 09110000 80000403 |
| 4. Paste "09138000 00000000" and "091380c0                                        | 09110020 2d170008 |
| 0000000" at the end.                                                              | 09110024 00100008 |
| flush                                                                             | 09110028 00100008 |
| wait                                                                              | 0911002c 00100008 |
| 5. Click "Apply".                                                                 | 09138000 00000000 |
|                                                                                   |                   |





091380c0 00000000



## Steps to Produce PBL Image for U-boot for eSPI (continued)

- Find and click "Generate Processor Expert Code" in menu "Project", after it finished, click "Generated\_Code" in "Project Panel" window and "PBL1.pbl" appears, find the file "PBL1.pbl" in workspace of this project
- Linuxxxd -r PBL1.pbl > u-boot.pbl
- Burn u-boot.pbl to eSPI to boot
  - => loadb 1000000 (or tftp 100000 u-boot.pbl)
  - => sf probe 0
  - => sf erase 0 100000
  - =>sf write 1000000 0 \$filesize







Breakthrough, software-defined approach to advance the world's new virtualized networks New, high-performance architecture built with ease-of-use in mind

Groundbreaking, flexible architecture that abstracts hardware complexity and enables customers to focus their resources on innovation at the application level

#### Optimized for software-defined networking applications

Balanced integration of CPU performance with network I/O and C-programmable datapath acceleration that is right-sized (power/performance/cost) to deliver advanced SoC technology for the SDN era

#### Extending the industry's broadest portfolio of 64-bit multicore SoCs

Built on the ARM® Cortex®-A57 architecture with integrated L2 switch enabling interconnect and peripherals to provide a complete system-on-chip solution





# WOILQ LS2 Family Key Features



SDN/NFV Switching



Data Center



Wireless Access

Unprecedented performance and ease of use for smarter, more capable networks

## High performance cores with leading interconnect and memory bandwidth

- 8x ARM Cortex-A57 cores, 2.0GHz, 4MB L2 cache, w Neon SIMD
- 1MB L3 platform cache w/ECC
- 2x 64b DDR4 up to 2.4GT/s

## A high performance datapath designed with software developers in mind

- New datapath hardware and abstracted acceleration that is called via standard Linux objects
- 40 Gbps Packet processing performance with 20Gbps acceleration (crypto, Pattern Match/RegEx, Data Compression)
- Management complex provides all init/setup/teardown tasks

#### **Leading network I/O integration**

- 8x1/10GbE + 8x1G, MACSec on up to 4x 1/10GbE
- Integrated L2 switching capability for cost savings
- 4 PCIe Gen3 controllers, 1 with SR-IOV support
- 2 x SATA 3.0, 2 x USB 3.0 with PHY







#### See the LS2 Family First in the Tech Lab!



#### 4 new demos built on QorlQ LS2 processors:





















www.Freescale.com