

# **Multi-Channel Audio Hub CODEC for Smartphones**

# **DESCRIPTION**

The WM8994 is a highly integrated ultra-low power hi-fi CODEC designed for smartphones and other portable devices rich in multimedia features.

An integrated stereo class D/AB speaker driver and class W headphone driver minimize power consumption during audio playback.

The device requires only two voltage supplies, with all other internal supply rails generated from integrated LDOs.

Stereo full duplex asynchronous sample rate conversion and multi-channel digital mixing combined with powerful analogue mixing allow the device to support a huge range of different architectures and use cases.

A fully programmable parametric EQ provides speaker compensation and a dynamic range controller can be used in the ADC or DAC paths for maintaining a constant signal level, maximizing loudness and protecting speakers against overloading and clipping.

A smart digital microphone interface provides power regulation, a low jitter clock output and decimation filters for up to four digital microphones. A MIC activity detect with interrupt is available

Active ground loop noise rejection and DC offset correction help prevent pop noise and suppress ground noise on the headphone outputs.

### **FEATURES**

- Hi-Fi 24-bit 4-channel DAC and 2-channel ADC
- 100dB SNR during DAC playback ('A' weighted)
- Smart MIC interface
  - Power, clocking and data input for up to four digital MICs
  - High performance analogue MIC interface
- MIC activity monitor & interrupt allows processor to sleep
- 1W stereo / 2W mono class D/AB speaker driver
- · Capless Class W headphone drivers
  - Integrated charge pump
  - 6mW total power for DAC playback to headphones
- 4 Line outputs (single-ended or differential)
- BTL Earpiece driver
- Digital audio interfaces for multi-processor architecture
  - Asynchronous stereo duplex sample rate conversion
  - Powerful mixing and digital loopback functions
- ReTune<sup>TM</sup> Mobile 5-band, 6-channel parametric EQ
- Programmable dynamic range controller
- Dual FLL provides all necessary clocks
  - Self-clocking modes allow processor to sleep
    - All standard sample rates from 8kHz to 96kHz
- Active noise reduction circuits
  - DC offset correction removes pops and clicks
- Ground loop noise cancellation
- Integrated LDO regulators
- 72-ball W-CSP package (4.511 x 4.023 x 0.7mm)

# **APPLICATIONS**

- Smartphones and music phones
- Portable navigation



# **TABLE OF CONTENTS**

|                                                                                                                                                                                                                                                                                                                                                                                             | 1                                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| FEATURES                                                                                                                                                                                                                                                                                                                                                                                    | 1                                |
| APPLICATIONS                                                                                                                                                                                                                                                                                                                                                                                | 1                                |
| TABLE OF CONTENTS                                                                                                                                                                                                                                                                                                                                                                           | 2                                |
| BLOCK DIAGRAM                                                                                                                                                                                                                                                                                                                                                                               |                                  |
| PIN CONFIGURATION                                                                                                                                                                                                                                                                                                                                                                           |                                  |
|                                                                                                                                                                                                                                                                                                                                                                                             |                                  |
| ORDERING INFORMATION                                                                                                                                                                                                                                                                                                                                                                        |                                  |
| PIN DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                             |                                  |
| ABSOLUTE MAXIMUM RATINGS                                                                                                                                                                                                                                                                                                                                                                    |                                  |
| RECOMMENDED OPERATING CONDITIONS                                                                                                                                                                                                                                                                                                                                                            | 10                               |
| THERMAL PERFORMANCE                                                                                                                                                                                                                                                                                                                                                                         | 11                               |
| ELECTRICAL CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                  | 12                               |
| TERMINOLOGY                                                                                                                                                                                                                                                                                                                                                                                 |                                  |
| TYPICAL PERFORMANCE                                                                                                                                                                                                                                                                                                                                                                         |                                  |
| SIGNAL TIMING REQUIREMENTS                                                                                                                                                                                                                                                                                                                                                                  |                                  |
| MASTER CLOCK                                                                                                                                                                                                                                                                                                                                                                                |                                  |
| AUDIO INTERFACE TIMING                                                                                                                                                                                                                                                                                                                                                                      |                                  |
| MASTER MODE                                                                                                                                                                                                                                                                                                                                                                                 |                                  |
| SLAVE MODE                                                                                                                                                                                                                                                                                                                                                                                  |                                  |
| TDM MODE                                                                                                                                                                                                                                                                                                                                                                                    |                                  |
| CONTROL INTERFACE TIMING                                                                                                                                                                                                                                                                                                                                                                    |                                  |
| 2-WIRE (I2C) CONTROL MODE                                                                                                                                                                                                                                                                                                                                                                   |                                  |
| 3-WIRE (SPI) CONTROL MODE                                                                                                                                                                                                                                                                                                                                                                   |                                  |
| 4-WIRE (SPI) CONTROL MODE                                                                                                                                                                                                                                                                                                                                                                   |                                  |
| DEVICE DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                          |                                  |
| INTRODUCTION                                                                                                                                                                                                                                                                                                                                                                                |                                  |
| ANALOGUE INPUT SIGNAL PATH                                                                                                                                                                                                                                                                                                                                                                  |                                  |
| MICROPHONE INPUTS                                                                                                                                                                                                                                                                                                                                                                           |                                  |
| MICROPHONE BIAS CONTROL                                                                                                                                                                                                                                                                                                                                                                     |                                  |
| MICROPHONE CURRENT DETECT                                                                                                                                                                                                                                                                                                                                                                   | 40                               |
| LINE AND VOICE CODEC INPUTS                                                                                                                                                                                                                                                                                                                                                                 | 40                               |
| INPUT PGA ENABLE                                                                                                                                                                                                                                                                                                                                                                            | 41                               |
| INPUT PGA CONFIGURATION                                                                                                                                                                                                                                                                                                                                                                     |                                  |
| INPUT PGA VOLUME CONTROL                                                                                                                                                                                                                                                                                                                                                                    |                                  |
| INPUT MIXER ENABLE                                                                                                                                                                                                                                                                                                                                                                          |                                  |
| INPUT MIXER CONFIGURATION AND VOLUME CONTROL                                                                                                                                                                                                                                                                                                                                                |                                  |
|                                                                                                                                                                                                                                                                                                                                                                                             |                                  |
| DIGITAL MICROPHONE INTERFACE                                                                                                                                                                                                                                                                                                                                                                |                                  |
| DIGITAL MICROPHONE INTERFACE                                                                                                                                                                                                                                                                                                                                                                | E0                               |
| DIGITAL MICROPHONE INTERFACE  DIGITAL PULL-UP AND PULL-DOWN  ANALOGUE TO DIGITAL CONVERTER (ADC)                                                                                                                                                                                                                                                                                            |                                  |
| DIGITAL MICROPHONE INTERFACE  DIGITAL PULL-UP AND PULL-DOWN  ANALOGUE TO DIGITAL CONVERTER (ADC)  ADC DIGITAL VOLUME AND FILTER CONTROL                                                                                                                                                                                                                                                     | 50                               |
| DIGITAL MICROPHONE INTERFACE  DIGITAL PULL-UP AND PULL-DOWN  ANALOGUE TO DIGITAL CONVERTER (ADC)  ADC DIGITAL VOLUME AND FILTER CONTROL  DIGITAL CORE ARCHITECTURE                                                                                                                                                                                                                          | 50<br>51                         |
| DIGITAL MICROPHONE INTERFACE  DIGITAL PULL-UP AND PULL-DOWN  ANALOGUE TO DIGITAL CONVERTER (ADC)  ADC DIGITAL VOLUME AND FILTER CONTROL  DIGITAL CORE ARCHITECTURE  DIGITAL MIXING                                                                                                                                                                                                          | 50<br>51<br>53                   |
| DIGITAL MICROPHONE INTERFACE  DIGITAL PULL-UP AND PULL-DOWN.  ANALOGUE TO DIGITAL CONVERTER (ADC)  ADC DIGITAL VOLUME AND FILTER CONTROL  DIGITAL CORE ARCHITECTURE  DIGITAL MIXING  AUDIO INTERFACE 1 (AIF1) OUTPUT MIXING                                                                                                                                                                 | 50<br>51<br>53                   |
| DIGITAL MICROPHONE INTERFACE  DIGITAL PULL-UP AND PULL-DOWN.  ANALOGUE TO DIGITAL CONVERTER (ADC)  ADC DIGITAL VOLUME AND FILTER CONTROL  DIGITAL CORE ARCHITECTURE  DIGITAL MIXING  AUDIO INTERFACE 1 (AIF1) OUTPUT MIXING  DIGITAL SIDETONE MIXING                                                                                                                                        | 50<br>51<br>53                   |
| DIGITAL MICROPHONE INTERFACE  DIGITAL PULL-UP AND PULL-DOWN                                                                                                                                                                                                                                                                                                                                 | 50<br>51<br>53<br>53<br>54       |
| DIGITAL MICROPHONE INTERFACE  DIGITAL PULL-UP AND PULL-DOWN                                                                                                                                                                                                                                                                                                                                 | 50 51535454                      |
| DIGITAL MICROPHONE INTERFACE  DIGITAL PULL-UP AND PULL-DOWN                                                                                                                                                                                                                                                                                                                                 |                                  |
| DIGITAL MICROPHONE INTERFACE  DIGITAL PULL-UP AND PULL-DOWN                                                                                                                                                                                                                                                                                                                                 |                                  |
| DIGITAL MICROPHONE INTERFACE  DIGITAL PULL-UP AND PULL-DOWN  ANALOGUE TO DIGITAL CONVERTER (ADC)  ADC DIGITAL VOLUME AND FILTER CONTROL  DIGITAL CORE ARCHITECTURE  DIGITAL MIXING  AUDIO INTERFACE 1 (AIF1) OUTPUT MIXING  DIGITAL SIDETONE MIXING  DIGITAL SIDETONE VOLUME AND FILTER CONTROL  DAC OUTPUT DIGITAL MIXING  AUDIO INTERFACE 2 (AIF2) DIGITAL MIXING  SAMPLE RATE CONVERSION | 50 51 53 53 54 56 56 57 58 58 58 |
| DIGITAL MICROPHONE INTERFACE.  DIGITAL PULL-UP AND PULL-DOWN                                                                                                                                                                                                                                                                                                                                | 50 51 53 53 54 56 56 58 58 58    |



| SAMPLE RATE CONVERTER CONFIGURATION ERROR INDICATION  |     |
|-------------------------------------------------------|-----|
| DYNAMIC RANGE CONTROL (DRC)                           | 60  |
| DRC COMPRESSION / EXPANSION / LIMITING                | 61  |
| GAIN LIMITS                                           | 62  |
| DYNAMIC CHARACTERISTICS                               | 63  |
| ANTI-CLIP CONTROL                                     | 63  |
| QUICK RELEASE CONTROL                                 | 63  |
| SIGNAL ACTIVITY DETECT                                | 63  |
| DRC REGISTER CONTROLS                                 | 64  |
| RETUNE <sup>TM</sup> MOBILE PARAMETRIC EQUALIZER (EQ) | 73  |
| DEFAULT MODE (5-BAND PARAMETRIC EQ)                   |     |
| RETUNE™ MOBILE MODE                                   |     |
| EQ FILTER CHARACTERISTICS                             |     |
| 3D STEREO EXPANSION                                   | 77  |
| DIGITAL VOLUME AND FILTER CONTROL                     |     |
| AIF1 - OUTPUT PATH VOLUME CONTROL                     |     |
| AIF1 - OUTPUT PATH HIGH PASS FILTER                   |     |
| AIF1 - INPUT PATH VOLUME CONTROL                      |     |
| AIF1 - INPUT PATH SOFT MUTE CONTROL                   |     |
| AIF1 - INPUT PATH MONO MIX AND DE-EMPHASIS FILTER     |     |
| AIF2 - OUTPUT PATH VOLUME CONTROL                     |     |
| AIF2 - OUTPUT PATH HIGH PASS FILTER                   |     |
| AIF2 - INPUT PATH VOLUME CONTROL                      |     |
| AIF2 - INPUT PATH SOFT MUTE CONTROL                   |     |
| AIF1 - INPUT PATH MONO MIX AND DE-EMPHASIS FILTER     |     |
| DIGITAL TO ANALOGUE CONVERTER (DAC)                   | 90  |
| DAC DIGITAL VOLUME                                    |     |
| DAC SOFT MUTE AND SOFT UN-MUTE                        |     |
| OUTPUT SIGNAL PATH                                    |     |
| OUTPUT SIGNAL PATHS ENABLE                            |     |
| OUTPUT MIXER CONTROL                                  |     |
| SPEAKER MIXER CONTROL                                 |     |
| OUTPUT SIGNAL PATH VOLUME CONTROL                     |     |
| SPEAKER BOOST MIXER                                   |     |
| EARPIECE DRIVER MIXER                                 |     |
| LINE OUTPUT MIXERS                                    |     |
| ANALOGUE OUTPUTS                                      | 115 |
| SPEAKER OUTPUT CONFIGURATIONS                         | 115 |
| HEADPHONE OUTPUT CONFIGURATIONS                       |     |
| EARPIECE DRIVER OUTPUT CONFIGURATIONS                 | 118 |
| LINE OUTPUT CONFIGURATIONS                            | 118 |
| LDO REGULATORS                                        | 121 |
| GENERAL PURPOSE INPUT/OUTPUT                          | 123 |
| GPIO CONTROL                                          | 123 |
| GPIO FUNCTION SELECT                                  |     |
| BUTTON DETECT (GPIO INPUT)                            | 127 |
| ACCESSORY DETECTION (MICBIAS CURRENT DETECT)          |     |
| CLOCK OUTPUT                                          |     |
| FREQUENCY LOCKED LOOP (FLL) LOCK STATUS DETECT        |     |
| SAMPLE RATE CONVERTER (SRC) LOCK STATUS DETECT        |     |
| DYNAMIC RANGE CONTROL (DRC) SIGNAL ACTIVITY DETECT    |     |
| OVER-TEMPERATURE DETECTION                            |     |
| DIGITAL CORE FIFO ERROR STATUS DETECTION              | 133 |
| CONTROL WRITE SEQUENCER STATUS DETECTION              | 134 |
| LOGIC '1' AND LOGIC '0' OUTPUT                        |     |



| INTERRUPT (IRQ) STATUS OUTPUT                                 |     |
|---------------------------------------------------------------|-----|
| INTERRUPTS                                                    |     |
| DIGITAL AUDIO INTERFACE                                       |     |
| MASTER AND SLAVE MODE OPERATION                               |     |
| OPERATION WITH TDM                                            |     |
| AUDIO DATA FORMATS (NORMAL MODE)                              |     |
| AUDIO DATA FORMATS (TDM MODE) DIGITAL AUDIO INTERFACE CONTROL | 143 |
|                                                               |     |
| AIF1 - MASTER / SLAVE AND TRI-STATE CONTROL                   |     |
| AIF1 - SIGNAL PATH ENABLE                                     |     |
| AIF1 - BCLK AND LRCLK CONTROL                                 |     |
| AIF1 - DIGITAL AUDIO DATA CONTROL                             |     |
| AIF1 - COMPANDING                                             |     |
| AIF1 - LOOPBACK                                               |     |
| AIF2 - MASTER / SLAVE AND TRI-STATE CONTROL                   |     |
| AIF2 - SIGNAL PATH ENABLE                                     |     |
| AIF2 - BCLK AND LRCLK CONTROL                                 |     |
| AIF2 - DIGITAL AUDIO DATA CONTROL                             |     |
| AIF2 - COMPANDING                                             |     |
| AIF2 - LOOPBACK                                               |     |
| AUDIO INTERFACE AIF3 CONFIGURATION                            |     |
| DIGITAL PULL-UP AND PULL-DOWN                                 |     |
| CLOCKING AND SAMPLE RATES                                     |     |
| AIF1CLK ENABLE                                                |     |
| AIF1CLK CONFIGURATION                                         |     |
| AIF2CLK ENABLE                                                | 162 |
| AIF2CLK CONFIGURATION                                         | 162 |
| MISCELLANEOUS CLOCK CONTROLS                                  | 165 |
| FREQUENCY LOCKED LOOP (FLL)                                   | 168 |
| FREE-RUNNING FLL CLOCK                                        | 173 |
| EXAMPLE FLL CALCULATION                                       | 174 |
| EXAMPLE FLL SETTINGS                                          | 176 |
| CONTROL INTERFACE                                             | 177 |
| SELECTION OF CONTROL INTERFACE MODE                           | 177 |
| 2-WIRE (I2C) CONTROL MODE                                     |     |
| 3-WIRE (SPI) CONTROL MODE                                     |     |
| 4-WIRE (SPI) CONTROL MODE                                     |     |
| CONTROL WRITE SEQUENCER                                       |     |
| INITIATING A SEQUENCE                                         |     |
| PROGRAMMING A SEQUENCE                                        |     |
| DEFAULT SEQUENCES                                             |     |
| POWER SEQUENCES AND POP SUPPRESSION CONTROL                   |     |
| DISABLED LINE OUTPUT CONTROL                                  |     |
| LINE OUTPUT DISCHARGE CONTROL                                 |     |
| VMID REFERENCE DISCHARGE CONTROL                              |     |
| INPUT VMID CLAMPS                                             |     |
| HEADPHONE ENABLE/DISABLE                                      |     |
| EXAMPLE CONTROL SEQUENCES                                     |     |
| CHARGE PUMP                                                   |     |
| DC SERVO                                                      |     |
|                                                               |     |
| DC SERVO ENABLE AND START-UP                                  |     |
| DC SERVO ACTIVE MODES                                         |     |
| DC SERVO READBACK                                             | 202 |



| REFERENCE VOLTAGES AND MASTER BIAS      |     |
|-----------------------------------------|-----|
| POWER MANAGEMENT                        |     |
| THERMAL SHUTDOWN                        | 209 |
| POWER ON RESET                          | 210 |
| SOFTWARE RESET AND DEVICE ID            | 211 |
| REGISTER MAP                            |     |
| REGISTER BITS BY ADDRESS                |     |
| DIGITAL FILTER CHARACTERISTICS          |     |
| APPLICATIONS INFORMATION                |     |
| RECOMMENDED EXTERNAL COMPONENTS         | _   |
| AUDIO INPUT PATHS                       | 317 |
| HEADPHONE OUTPUT PATH                   | 317 |
| EARPIECE DRIVER OUTPUT PATH             | 318 |
| LINE OUTPUT PATHS                       | 318 |
| POWER SUPPLY DECOUPLING                 | 318 |
| MICROPHONE BIAS CIRCUIT                 | 319 |
| CLASS D SPEAKER CONNECTIONS             | 320 |
| RECOMMENDED EXTERNAL COMPONENTS DIAGRAM | 321 |
| PCB LAYOUT CONSIDERATIONS               | 324 |
| CLASS D LOUDSPEAKER CONNECTION          |     |
| PACKAGE DIMENSIONS                      | 325 |
| IMPORTANT NOTICE                        | 326 |
| ADDRESS:                                | 326 |



# **BLOCK DIAGRAM**





# **PIN CONFIGURATION**



# **ORDERING INFORMATION**

| ORDER CODE   | TEMPERATURE RANGE | PACKAGE                                   | MOISTURE<br>SENSITIVITY LEVEL | PEAK SOLDERING<br>TEMPERATURE |
|--------------|-------------------|-------------------------------------------|-------------------------------|-------------------------------|
| WM8994ECS/RV | -40°C to +85°C    | 72-ball W-CSP<br>(Pb-free, Tape and reel) | MSL1                          | 260°C                         |

Note:

Reel quantity = 3500

# **PIN DESCRIPTION**

| PIN NO | NAME       | TYPE                        | DESCRIPTION                                                    |
|--------|------------|-----------------------------|----------------------------------------------------------------|
| A1     | SPKGND1    | Supply                      | Ground for speaker driver (Return path for SPKVDD1)            |
| A2     | SPKOUTLP   | Supply                      | Left speaker positive output                                   |
| А3     | SPKMODE    | Digital Input               | 2W Mono/1W Stereo speaker mode select                          |
| A4     | CIFMODE    | Digital Input               | Selects 2-wire or 3/4-wire control interface mode              |
| A5     | REFGND     | Supply                      | Analogue ground                                                |
| A6     | LINEOUTFB  | Analogue Input              | Line output ground loop noise rejection feedback               |
| A7     | MICBIAS1   | Analogue Output             | Microphone bias 1                                              |
| A8     | IN2RP/VRXP | Analogue Input              | Left channel line input /                                      |
|        |            |                             | Left channel positive differential MIC input /                 |
|        |            |                             | Mono differential positive input (RXVOICE +)                   |
| A9     | IN2RN/     | Analogue Input /            | Right channel line input /                                     |
|        | DMICDAT2   | Digital Input               | Right channel negative differential MIC input /                |
| B1     | SPKOUTLN   | Analogue Output             | Left speaker negative output                                   |
| B2     | SPKVDD1    | Analogue Output             | Supply for speaker driver 1 (Left channel)                     |
| В3     | SPKOUTRP   | Analogue Output             | Right speaker positive output                                  |
| В4     | LINEOUT2P  | Analogue Output             | Positive mono line output / Positive left line output          |
| В5     | LINEOUT1P  | Analogue Output             | Positive mono line output / Positive left line output          |
| В6     | MICBIAS2   | Analogue Output             | Microphone bias 2                                              |
| В7     | IN1RN      | Analogue Input              | Right channel single-ended MIC input /                         |
|        |            |                             | Right channel negative differential MIC input                  |
| В8     | IN2LP/VRXN | Analogue Input              | Left channel line input /                                      |
|        |            |                             | Left channel positive differential MIC input /                 |
|        |            |                             | Mono differential negative input (RXVOICE -)                   |
| В9     | IN2LN/     | Analogue Input /            | Left channel line input /                                      |
|        | DMICDAT1   | Digital Input               | Left channel negative differential MIC input /                 |
|        |            |                             | Digital MIC data input 1                                       |
| C1     | SPKGND2    | Supply                      | Ground for speaker driver (Return path for SPKVDD2)            |
| C2     | SPKVDD2    | Supply                      | Supply for speaker driver 2 (Right channel)                    |
| C3     | SPKOUTRN   | Analogue Output             | Right speaker negative output                                  |
| C4     | LINEOUT2N  | Analogue Output             | Negative mono line output / Positive left or right line output |
| C5     | LINEOUT1N  | Analogue Output             | Negative mono line output / Positive left or right line output |
| C6     | DMICCLK    | Digital Output              | Digital MIC clock output                                       |
| C7     | IN1RP      | Analogue Input              | Right channel line input /                                     |
|        |            |                             | Right channel positive differential MIC input                  |
| C8     | IN1LP      | Analogue Input              | Left channel line input /                                      |
|        |            |                             | Left channel positive differential MIC input                   |
| C9     | VMIDC      | Analogue Output             | Midrail voltage decoupling capacitor                           |
| D1     | LDO2VDD    | Supply                      | Supply for LDO2                                                |
| D2     | DBVDD      | Supply                      | Digital buffer (I/O) supply                                    |
| D3     | MCLK1      | Digital Input               | Master clock 1                                                 |
| D4     | LDO1ENA    | Digital Input               | Enable pin for LDO1                                            |
| D5     | LDO2ENA    | Digital Input               | Enable pin for LDO2                                            |
| D6     | AGND       | Supply                      | Analogue ground (Return path for AVDD1)                        |
| D7     | IN1LN      | Analogue Input              | Left channel single-ended MIC input /                          |
|        |            |                             | Left channel negative differential MIC input                   |
| D8     | AVDD2      | Supply                      | Bandgap reference, analogue class D and FLL supply             |
| D9     | AVDD1      | Supply / Analogue<br>Output | Analogue core supply / LDO1 Output                             |
| E1     | GPIO2/     | Digital Input               | General Purpose pin GPI 2 /                                    |
|        | MCLK2      |                             | Master clock 2                                                 |
| E2     | DGND       | Supply                      | Digital ground (Return path for DCVDD and DBVDD)               |
|        |            |                             |                                                                |



| PIN NO   | NAME          | TYPE                                  | DESCRIPTION                                                   |
|----------|---------------|---------------------------------------|---------------------------------------------------------------|
| E4       | DACDAT1       | Digital Input                         | Audio interface 1 DAC digital audio data                      |
| E5       | GPIO7/        | Digital Input / Output                | General Purpose pin GPIO 7 /                                  |
|          | ADCDAT2       |                                       | Audio interface 2 ADC digital audio data                      |
| E6       | VREFC         | Analogue Output                       | Bandgap reference decoupling capacitor                        |
| E7       | AGND          | Supply                                | Analogue ground (Return path for AVDD1)                       |
| E8       | AGND          | Supply                                | Analogue ground (Return path for AVDD1)                       |
| E9       | LDO1VDD       | Supply                                | Supply for LDO1                                               |
| F1       | DCVDD         | Supply / Analogue<br>Output           | Digital core supply / LDO2 output                             |
| F2       | ADCDAT1       | Digital Output                        | Audio interface 1 ADC digital audio data                      |
| F3       | SDA           | Digital Input / Output                | Control interface data input / 2-wire acknowledge output      |
| F4       | GPIO4/        | Digital Input / Output                | General Purpose pin GPIO 4 /                                  |
|          | LRCLK2        |                                       | Audio interface 2 left / right clock                          |
| F5       | GPIO9/        | Digital Input / Output                | General Purpose pin GPIO 9 /                                  |
|          | ADCDAT3       |                                       | Audio interface 3 ADC digital audio data                      |
| F6       | GPIO11/       | Digital Input / Output                | General Purpose pin GPIO 11 /                                 |
|          | BCLK3         |                                       | Audio interface 3 bit clock                                   |
| F7       | HP2GND        | Supply                                | Analogue ground                                               |
| F8       | HPOUT2P       | Analogue Output                       | Earpiece speaker non-inverted output                          |
| F9       | HPOUT2N       | Analogue Output                       | Earpiece speaker inverted output                              |
| G1       | BCLK1         | Digital Input / Output                | Audio interface 1 bit clock                                   |
| G2       | CS/ADDR       | Digital Input                         | 3-/4-wire (SPI) chip select or 2-wire (I2C) address select    |
| G3       | ADCLRCLK1/    | Digital Input / Output                | Audio interface 1 ADC left / right clock /                    |
|          | GPIO1         |                                       | General Purpose pin GPIO 1/                                   |
| 0.4      | ODIO0/        | Disital Israel (Ostro)                | Control interface data output                                 |
| G4       | GPIO6/        | Digital Input / Output                | General Purpose pin GPIO 6 /                                  |
| 05       | ADCLRCLK2     | Analogue Innut                        | Audio interface 2 ADC left / right clock                      |
| G5       | HPOUT1FB      | Analogue Input                        | HPOUT1L and HPOUT1R ground loop noise rejection feedback      |
| G6       | HPOUT1R       | Analogue Output                       | Right headphone output                                        |
| G7       | CPVOUTP       | Analogue Output                       | Charge pump positive supply decoupling pin (HPOUT1L, HPOUT1R) |
| G8<br>G9 | CPCA<br>CPVDD | Analogue Output                       | Charge pump fly-back capacitor pin  Charge pump supply        |
| H1       | SCLK          | Supply                                | Control interface clock input                                 |
| H2       | GPIO3/        | Digital Input  Digital Input / Output | General Purpose pin GPIO 3 /                                  |
| 112      | BCLK2         | Digital Input / Output                | Audio interface 2 bit clock                                   |
| H3       | GPIO5/        | Digital Input / Output                | General Purpose pin GPIO 5 /                                  |
| 110      | DACDAT2       | Digital Impat / Output                | Audio interface 2 DAC digital audio data                      |
| H4       | GPIO8/        | Digital Input / Output                | General Purpose pin GPIO 8 /                                  |
|          | DACDAT3       | J.g.tai ii.pat / Gatpat               | Audio interface 3 DAC digital audio data                      |
| H5       | GPIO10/       | Digital Input / Output                | General Purpose pin GPIO 10 /                                 |
|          | LRCLK3        |                                       | Audio interface 3 left / right clock                          |
| H6       | HPOUT1L       | Analogue Output                       | Left headphone output                                         |
| H7       | CPVOUTN       | Analogue Output                       | Charge pump negative supply decoupling pin (HPOUT1L, HPOUT1R) |
| H8       | СРСВ          | Analogue Output                       | Charge pump fly-back capacitor pin                            |
| H9       | CPGND         | Supply                                | Charge pump ground (Return path for CPVDD)                    |



# **ABSOLUTE MAXIMUM RATINGS**

Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under Electrical Characteristics at the test conditions specified.



ESD Sensitive Device. This device is manufactured on a CMOS process. It is therefore generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage of this device.

Wolfson tests its package types according to IPC/JEDEC J-STD-020B for Moisture Sensitivity to determine acceptable storage conditions prior to surface mount assembly. These levels are:

MSL1 = unlimited floor life at <30°C / 85% Relative Humidity. Not normally stored in moisture barrier bag.

MSL2 = out of bag storage for 1 year at <30°C / 60% Relative Humidity. Supplied in moisture barrier bag.

 $MSL3 = out of bag storage for 168 hours at < 30 ^{\circ}C / 60\% \ Relative Humidity. Supplied in moisture barrier bag.$ 

The Moisture Sensitivity Level for each package type is specified in Ordering Information.

| CONDITION                                   | MIN        | MAX         |
|---------------------------------------------|------------|-------------|
| Supply voltages (AVDD1, DBVDD)              | -0.3V      | +4.5V       |
| Supply voltages (AVDD2, DCVDD, LDO2VDD)     | -0.3V      | +2.5V       |
| Supply voltages (CPVDD)                     | -0.3V      | +2.2V       |
| Supply voltages (SPKVDD1, SPKVDD2, LDO1VDD) | -0.3V      | +7.0V       |
| Voltage range digital inputs                | DGND -0.3V | DBVDD +0.3V |
| Voltage range analogue inputs               | AGND -0.3V | AVDD1 +0.3V |
| Operating temperature range, T <sub>A</sub> | -40°C      | +85°C       |
| Junction temperature, T <sub>JMAX</sub>     | -40°C      | +150°C      |
| Storage temperature after soldering         | -65°C      | +150°C      |

#### RECOMMENDED OPERATING CONDITIONS

| PARAMETER                   | SYMBOL                                                    | MIN  | TYP | MAX | UNIT |
|-----------------------------|-----------------------------------------------------------|------|-----|-----|------|
| Digital supply range (Core) | DCVDD                                                     | 0.95 | 1.0 | 2.0 | V    |
| Digital supply range (I/O)  | DBVDD                                                     | 1.62 | 1.8 | 3.6 | V    |
| Analogue supply 1 range     | AVDD1                                                     | 2.24 | 3.0 | 3.3 | V    |
| Analogue supply 2 range     | AVDD2                                                     | 1.71 | 1.8 | 2.0 | V    |
| Charge Pump supply range    | CPVDD                                                     | 1.71 | 1.8 | 2.0 | V    |
| Speaker supply range        | SPKVDD1, SPKVDD2                                          | 2.7  | 5.0 | 5.5 | V    |
| LDO1 supply range           | LDO1VDD                                                   | 2.7  | 5.0 | 5.5 | V    |
| LDO2 supply range           | LDO2VDD                                                   | 1.71 | 1.8 | 2.0 | V    |
| Ground                      | DGND, AGND, CPGND,<br>SPKGND1, SPKGND2,<br>REFGND, HP2GND |      | 0   |     | V    |

#### Notes

- 1. Analogue, digital and speaker grounds must always be within 0.3V of each other.
- 2. All digital and analogue supplies are completely independent from each other (i.e. not internally connected).
- 3. AVDD1 must be less than or equal to SPKVDD1 and SPKVDD2.



# THERMAL PERFORMANCE

Thermal analysis should be performed in the intended application to prevent the WM8994 from exceeding maximum junction temperature. Several contributing factors affect thermal performance most notably the physical properties of the mechanical enclosure, location of the device on the PCB in relation to surrounding components and the number of PCB layers. Connecting the GND balls through thermal vias and into a large ground plane will aid heat extraction.

Three main heat transfer paths exist to surrounding air as illustrated below in Figure 1:

- Package top to air (radiation).
- Package bottom to PCB (radiation).
- Package balls to PCB (conduction).



Figure 1 Heat Transfer Paths

The temperature rise  $T_R$  is given by  $T_R = P_D * \Theta_{JA}$ 

- P<sub>D</sub> is the power dissipated in the device.
- $\Theta_{JA}$  is the thermal resistance from the junction of the die to the ambient temperature and is therefore a measure of heat transfer from the die to surrounding air.  $\Theta_{JA}$  is determined with reference to JEDEC standard JESD51-9.

The junction temperature  $T_J$  is given by  $T_J = T_A + T_R$ , where  $T_A$  is the ambient temperature.

| PARAMETER                      | SYMBOL         | MIN | TYP | MAX | UNIT |
|--------------------------------|----------------|-----|-----|-----|------|
| Operating temperature range    | T <sub>A</sub> | -40 |     | 85  | °C   |
| Operating junction temperature | TJ             | -40 |     | 125 | °C   |
| Thermal Resistance             | $\Theta_{JA}$  |     | TBC |     | °C/W |

#### Note:

Junction temperature is a function of ambient temperature and of the device operating conditions. The ambient temperature limits and junction temperature limits must both be observed.

# **ELECTRICAL CHARACTERISTICS**

#### **Test Conditions**

 $T_A = +25^{\circ}C$ , 1kHz signal, fs = 48kHz, PGA gain = 0dB, 24-bit audio data unless otherwise stated.

| PARA  | METER                                                            | TEST CONDITIONS                                                                                                  |                                                                          |         | TYP  | MAX | UNIT        |
|-------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------|------|-----|-------------|
| Analo | gue Input Pin Maximum Siç                                        | gnal Levels (IN1LN, IN1LI                                                                                        | P, IN2LN, IN2LP, IN1RN, IN1RP, IN                                        | 2RN, IN | 2RP) |     |             |
| A1    | Maximum Full-Scale PGA<br>Input Signal Level<br>Note 1,2 and 3   | Single-ended PGA input                                                                                           | IN1LN, IN1L, IN2LN, IN2LN, IN1RN or IN2RN Odb IN2RN VMID                 |         | 1.0  |     | Vrms<br>dBV |
|       |                                                                  | Differential PGA input                                                                                           | IN1LN, IN1L, IN2L, IN1RN or IN2RN OdB IN2R  IN1LP, IN2LP, IN1RP or IN2RP |         | 1.0  |     | Vrms<br>dBV |
| A2    | Maximum Full-Scale Line<br>Input Signal Level<br>Note 1, 2 and 3 | Single-ended Line input<br>to mixers                                                                             | IN1LP, IN2LN, IN2LP, IN1RP, IN2RN or IN2RP                               |         | 1.0  |     | Vrms<br>dBV |
|       |                                                                  | Differential mono line input on VRXP/VRXN to RXVOICE or Direct Voice paths to speaker outputs or earpiece output | RXVOICE or Direct Voice paths  IN2LP/VXRN OdB  IN2RP/VXRP                |         | 1.0  |     | Vrms<br>dBV |

# Notes:

- 1. This changes in proportion to AVDD1 (AVDD1/3.0) when AVDD1 is applied with LDO1 enabled.
- 2. When mixing line inputs, input PGA outputs and DAC outputs the total signal must not exceed 1Vrms (0dBV).
- 3. A 1.0Vrms differential signal equates to 0.5Vrms/-6dBV per input.

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V,

| PARA                 | METER                                           | TEST C                                                                 | CONDITIONS                            | MIN  | TYP   | MAX | UNIT |
|----------------------|-------------------------------------------------|------------------------------------------------------------------------|---------------------------------------|------|-------|-----|------|
| Analo                | gue Input Pin Impedances                        | (IN1LN, IN1LP, IN2LN, IN2                                              | LP, IN1RN, IN1RP, IN2RN, IN2RP)       |      |       |     |      |
| B1                   | PGA Input Resistance                            | PGA Gain = -16.5dB                                                     | IN1LN,<br>IN2LN,                      |      | 52.5  |     | kΩ   |
|                      | Differential Mode                               | PGA Gain = 0dB                                                         | IN1RN or<br>IN2RN                     |      | 25.1  |     | kΩ   |
|                      | Note 4                                          | PGA Gain = +30dB                                                       | INILP, IN1L, IN2L, IN1R or IN2R IN1RP |      | 1.3   |     | kΩ   |
| B2                   | PGA Input Resistance<br>Single-Ended Mode       | PGA Gain = -16.5dB                                                     | IN1LN,<br>IN2LN,<br>IN1RN or          |      | 58.0  |     | kΩ   |
|                      |                                                 | PGA Gain = 0dB                                                         | IN2RN -                               |      | 36.2  |     | kΩ   |
|                      | Note 4                                          | PGA Gain = +30dB                                                       | + IN1L, IN2L,<br>IN1R or IN2R         |      | 2.5   |     | kΩ   |
| В3                   | Line Input Resistance                           | IN1LP or IN1RP to INMIXL or INMIXR (-12dB)                             | INILP or INIRP                        |      | 56.0  |     | kΩ   |
|                      | Note 4 IN1LP or IN1RP to INMIXL or INMIXR (0dB) |                                                                        |                                       | 17.4 |       | kΩ  |      |
| IN1LP or IN1RP to IN | IN1LP or IN1RP to INMIXL or INMIXR (+6dB)       | INZRP MIXINL or MIXINR                                                 |                                       | 9.8  |       | kΩ  |      |
|                      |                                                 | IN1LP to SPKMIXL or<br>IN1RP to SPKMIXR<br>(SPKATTN = -12dB)           | INTLP or INTRP                        |      | 88.5  |     | kΩ   |
|                      |                                                 | IN1LP to SPKMIXL or<br>IN1RP to SPKMIXR<br>(SPKATTN = 0dB)             | SPKMIXL or + SPKMIXR                  |      | 26.7  |     | kΩ   |
|                      |                                                 | IN2LN, IN2RN, IN2LP or<br>IN2RP to MIXOUTL or<br>MIXOUTR<br>(-21dB)    | INZLN, INZRN, INZPOR INIXEP OF        |      | 150.9 |     | kΩ   |
|                      |                                                 | IN2LN, IN2RN, IN2LP or<br>IN2RP to MIXOUTL or<br>MIXOUTR<br>(0dB)      | IN2RP MIXOUTR                         |      | 18.2  |     | kΩ   |
|                      |                                                 | VRXP-VRXN via RXVOICE to MIXINL or MIXINR                              |                                       |      | 47.7  |     | kΩ   |
|                      |                                                 | (Gain = -12dB)  VRXP-VRXN via RXVOICE to MIXINL or MIXINR (Gain = 0dB) | VRXN RXVOICE MIXINL or MIXINR         |      | 12.0  |     | kΩ   |
|                      |                                                 | VRXP-VRXN via RXVOICE<br>to MIXINL <u>or</u> MIXINR<br>(Gain = +6dB)   |                                       |      | 6.0   |     | kΩ   |

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V, DGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCP

| PARA | METER             | TEST CONDITIONS                                  |                                      |  | TYP   | MAX | UNIT |
|------|-------------------|--------------------------------------------------|--------------------------------------|--|-------|-----|------|
|      |                   | Direct Voice to Earpiece<br>Driver (Gain = -6dB) | VRXN HPOUT2P                         |  | 33.3  |     | kΩ   |
|      |                   | Direct Voice to Earpiece<br>Driver (Gain = 0dB)  | Direct<br>Voice Path<br>VRXP HPOUT2N |  | 16.7  |     | kΩ   |
|      |                   | Direct Voice to Speaker<br>Driver (Gain = 0dB)   | SPKOUTLP or                          |  | 170.0 |     | kΩ   |
|      |                   | Direct Voice to Speaker<br>Driver (Gain = +6dB)  | VRXN SPKOUTRP Direct                 |  | 85.2  |     | kΩ   |
|      |                   | Direct Voice to Speaker<br>Driver (Gain = +9dB)  | VRXP Voice Path SPKOUTLN or          |  | 60.3  |     | kΩ   |
|      |                   | Direct Voice to Speaker<br>Driver (Gain = +12dB) | SPKOUTRN                             |  | 42.7  |     | kΩ   |
| B4   | Input Capacitance | All analogue input pins                          |                                      |  | TBD   |     | pF   |

Note 4: Input resistance will be seen in parallel with the resistance of other enabled input paths from the same pins

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V,

|        | PARAMETER                                    | TEST CONDITIONS                                  | MIN     | TYP    | MAX     | UNIT |
|--------|----------------------------------------------|--------------------------------------------------|---------|--------|---------|------|
| Input  | Programmable Gain Amplifiers (PG             | GAs) IN1L, IN2L, IN1R and IN2R                   |         | ų.     | I       | ı    |
| C1     | Minimum Programmable Gain                    |                                                  |         | -16.5  |         | dB   |
| C2     | Maximum Programmable Gain                    |                                                  |         | 30     |         | dB   |
| C3     | Programmable Gain Step Size                  | Guaranteed monotonic                             |         | 1.5    |         | dB   |
| C4     | Mute Attenuation                             | Inputs disconnected                              |         | 90     |         | dB   |
| C5     | Common Mode Rejection Ratio                  | Single PGA in differential mode, gain = +30dB    |         | 70     |         | dB   |
|        | (217Hz input)                                | Single PGA in differential mode, gain = 0dB      |         | 60     |         | dB   |
|        |                                              | Single PGA in differential mode, gain = -16.5dB  |         | 55     |         | dB   |
| Input  | Mixers MIXINL and MIXINR                     | -                                                |         |        |         |      |
| C6     | Minimum Programmable Gain                    | PGA Outputs to MIXINL and MIXINR                 |         | 0      |         | dB   |
| C7     | Maximum Programmable Gain                    | PGA Outputs to MIXINL and MIXINR                 |         | +30    |         | dB   |
| C8     | Programmable Gain Step Size                  | PGA Outputs to MIXINL and MIXINR                 |         | 30     |         | dB   |
| C9     | Minimum Programmable Gain                    | Line Inputs and Record path to MIXINL and MIXINR |         | -12    |         | dB   |
| C10    | Maximum Programmable Gain                    | Line Inputs and Record path to MIXINL and MIXINR |         | +6     |         | dB   |
| C11    | Programmable Gain Step Size                  | Line Inputs and Record path to MIXINL and MIXINR |         | 3      |         | dB   |
| C12    | Minimum Programmable Gain                    | RXVOICE to MIXINL and MIXINR                     |         | -12    |         | dB   |
| C13    | Maximum Programmable Gain                    | RXVOICE to MIXINL and MIXINR                     |         | +6     |         | dB   |
| C14    | Programmable Gain Step Size                  | RXVOICE to MIXINL and MIXINR                     |         | 3      |         | dB   |
| C15    | Mute attenuation                             |                                                  |         | TBD    |         | dB   |
| C16    | Common Mode Rejection Ratio                  | RXVOICE to MIXINL or MIXINR, gain = +6dB         |         | 60     |         | dB   |
|        | (217Hz input)                                | RXVOICE to MIXINL or MIXINR, gain = 0dB          |         | 65     |         | dB   |
|        |                                              | RXVOICE to MIXINL or MIXINR, gain = -12dB        |         | 65     |         | dB   |
| Outpu  | it Mixers MIXOUTL and MIXOUTR                |                                                  |         |        |         |      |
| C17    | Minimum Programmable Gain                    |                                                  |         | -21    |         | dB   |
| C18    | Maximum Programmable Gain                    |                                                  |         | 0      |         | dB   |
| C19    | Programmable Gain Step Size                  |                                                  |         | 3      |         | dB   |
| C20    | Mute attenuation                             |                                                  |         | TBD    |         | dB   |
| Speak  | er Mixers SPKMIXL and SPKMIXR                |                                                  |         |        |         |      |
| C21    | Minimum Programmable Gain                    |                                                  |         | -15    |         | dB   |
| C22    | Maximum Programmable Gain                    |                                                  |         | 0      |         | dB   |
| C23    | Programmable Gain Step Size                  |                                                  |         | 3      |         | dB   |
| C24    | Mute attenuation                             |                                                  |         | TBD    |         | dB   |
|        | ıt Programmable Gain Amplifiers (F<br>PKRVOL | PGAs) HPOUT1LVOL, HPOUT1RVOL, MIXOUTLVOL         | ., MIXO | UTRVOI | L, SPKL | VOL  |
| C25    | Minimum Programmable Gain                    |                                                  |         | -57    |         | dB   |
| C26    | Maximum Programmable Gain                    |                                                  |         | +6     |         | dB   |
| C27    | Programmable Gain Step Size                  | Guaranteed monotonic                             |         | 1      |         | dB   |
| C28    | Mute attenuation                             |                                                  |         | TBD    |         | dB   |
| Line ( | Output Driver Programmable Gain I            | INEOUT1NMIX, LINEOUT1PMIX, LINEOUT2NMIX a        | nd LINI | OUT2P  | MIX     |      |
| C29    | Minimum Programmable Gain                    |                                                  |         | -6     |         | dB   |
| C30    | Maximum Programmable Gain                    |                                                  |         | 0      |         | dB   |
| C31    | Programmable Gain Step Size                  |                                                  |         | 6      |         | dB   |
| C32    | Mute attenuation                             |                                                  |         | TBD    |         | dB   |

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V,

|       | PARAMETER                        | TEST CONDITIONS                                          | MIN | TYP | MAX | UNIT |
|-------|----------------------------------|----------------------------------------------------------|-----|-----|-----|------|
| Earpi | ece Driver Programmable Gain HP  | OUT2MIX                                                  |     |     |     |      |
| C33   | Minimum Programmable Gain        |                                                          |     | -6  |     | dB   |
| C34   | Maximum Programmable Gain        |                                                          |     | 0   |     | dB   |
| C35   | Programmable Gain Step Size      |                                                          |     | 6   |     | dB   |
| C36   | Mute attenuation                 |                                                          |     | TBD |     | dB   |
| C37   | Common Mode Rejection Ratio      | Direct Voice path to HPOUT2, gain = 0dB                  |     | 50  |     | dB   |
|       | (217Hz input)                    |                                                          |     |     |     |      |
| Speal | ker Output Driver Programmable G | ain SPKOUTLBOOST and SPKOUTRBOOST                        |     |     |     |      |
| C38   | Minimum Programmable Gain        |                                                          |     | 0   |     | dB   |
| C39   | Maximum Programmable Gain        |                                                          |     | +12 |     | dB   |
| C40   | Programmable Gain Step Size      |                                                          |     | 1.5 |     | dB   |
| C41   | Mute attenuation                 | Class D mode                                             |     | TBD |     | dB   |
| C42   |                                  | Class AB mode                                            |     | TBD |     | dB   |
| C43   | Common Mode Rejection Ratio      | Direct Voice path to SPKOUTL or SPKOUTR,                 |     | 50  |     | dB   |
|       | (217Hz input)                    | gain = 0dB                                               |     |     |     |      |
|       |                                  | Direct Voice path to SPKOUTL or SPKOUTR,<br>gain = +12dB |     | 50  |     | dB   |

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V,

|     | PARAMETER                                      |                   | TEST CONDITIONS                                        | MIN | TYP  | MAX | UNIT |
|-----|------------------------------------------------|-------------------|--------------------------------------------------------|-----|------|-----|------|
| ADC | Input Path Performance                         |                   |                                                        | •   | •    |     |      |
| D1  | Line Inputs to ADC via M                       | IXINL and MIXINF  | ₹                                                      |     |      |     |      |
|     | SNR (A-weighted)                               |                   |                                                        |     | 94   |     | dB   |
|     | THD (-1dBFS input)                             |                   |                                                        |     | -87  |     | dB   |
|     | THD+N (-1dBFS input)                           |                   | IN1LP or IN1RP                                         |     | -85  |     | dB   |
|     | Crosstalk (L/R)                                |                   | + or ADCR                                              |     | -100 |     | dB   |
|     | PSRR (AVDD1 217Hz)                             | 100mVpk-pk        | MIXINL or MIXINR                                       |     | TBD  |     | dB   |
|     | PSRR (all other supplies 217Hz)                | 100mVpk-pk        |                                                        |     | TBD  |     | dB   |
| D2  | Record Path (DACs to AD                        | OCs via MIXINL ar | nd MIXINR)                                             |     |      |     |      |
|     | SNR (A-weighted)                               |                   |                                                        |     | 92   |     | dB   |
|     | THD (-1dBFS input)                             |                   |                                                        |     | -80  |     | dB   |
|     | THD+N (-1dBFS input)                           |                   |                                                        |     | -78  |     | dB   |
|     | Crosstalk (L/R)                                |                   | ADC L DAC L OF DAC R                                   |     | -95  |     | dB   |
|     | PSRR (AVDD1 217Hz) 100mVpk-pk MIXINL or MIXINR | MIXINL OF MIXINR  |                                                        | TBD |      | dB  |      |
|     | PSRR (all other supplies 217Hz)                | 100mVpk-pk        | · · · · · · · · · · · · · · · · · · ·                  |     | TBD  |     | dB   |
| D3  | Input PGAs to ADC via M                        | IXINL or MIXINR   |                                                        | •   | •    |     |      |
|     | SNR (A-weighted)                               |                   |                                                        |     | 94   |     | dB   |
|     | THD (-1dBFS input)                             |                   | IN1LN, IN2LN, OdB MIXINL or                            |     | -87  |     | dB   |
|     | THD+N (-1dBFS input)                           |                   | MIXINR + ADCL or                                       |     | -85  |     | dB   |
|     | Crosstalk (L/R)                                |                   | → ADCR                                                 |     | -100 |     | dB   |
|     | PSRR (AVDD1 217Hz)                             | 100mVpk-pk        | IN1LP, IN2LP, IN1RP or IN2RP IN1L, IN2L,               |     | TBD  |     | dB   |
|     | PSRR (all other supplies 217Hz)                | 100mVpk-pk        | IN1R or IN2R<br>(Single-ended or<br>differential mode) |     | TBD  |     | dB   |
| D4  | VRXP-VRXN to one ADC                           | via RXVOICE       | •                                                      |     |      |     |      |
|     | SNR (A-weighted)                               |                   |                                                        |     | 94   |     | dB   |
|     | THD (-1dBFS input)                             |                   | VRXN RXVOICE MIXINL or MIXINR                          |     | -87  |     | dB   |
|     | THD+N (-1dBFS input)                           |                   | + ADCL or                                              |     | -85  |     | dB   |
|     | PSRR (AVDD1 217Hz)                             | 100mVpk-pk        | VRXP ADCR                                              |     | TBD  |     | dB   |
|     | PSRR (all other supplies 217Hz)                | 100mVpk-pk        |                                                        |     | TBD  |     | dB   |

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V, DGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCP

|     | PARAMETER                         |                                                     | TEST CONDITIONS                                          | MIN | TYP | MAX  | UNIT |
|-----|-----------------------------------|-----------------------------------------------------|----------------------------------------------------------|-----|-----|------|------|
| DAC | Output Path Performance           |                                                     |                                                          |     |     |      |      |
| E1  | DAC to Single-Ended Lin           | e Output (10kΩ /                                    | 50pF)                                                    |     |     |      |      |
|     | SNR (A-weighted)                  |                                                     | LINEOUT1NMIX,<br>LINEOUT1PMIX,                           |     | 97  |      | dB   |
|     | THD                               | 0dBFS input                                         | MIXOUTL or LINEOUT2PMIX, MIXOUTR LINEOUT2PMIX            |     | -74 |      | dB   |
|     | THD+N                             | 0dBFS input                                         | DVCI Z OQB                                               |     | -72 |      | dB   |
|     | Crosstalk (L/R)                   |                                                     | DACE OF THE LINEOUTIN.                                   |     | -75 |      | dB   |
|     | PSRR (AVDD1 217Hz)                | 100mVpk-pk                                          | MIXOUTLVOL LINEOUT1P, or LINEOUT2N, MIXOUTRVOL LINEOUT2P |     | TBD |      | dB   |
|     | PSRR (all other supplies 217Hz)   | 100mVpk-pk                                          | MIXOUTRVOL LINEOUT2P                                     |     | TBD |      | dB   |
| E2  | DAC to Differential Line (        | Output (10kΩ / 50                                   | pF)                                                      |     |     |      |      |
|     | SNR (A-weighted)                  |                                                     | LINEOUT1NMIX  or  LINEOUT2NMIX LINEOUT1N                 |     | 97  |      | dB   |
|     | THD                               | 0dBFS input                                         | LINEOUT2NMIX or or OdB LINEOUT2N                         |     | -77 |      | dB   |
|     | THD+N                             | 0dBFS input                                         | MIXOUTL OdB +                                            |     | -75 |      | dB   |
|     | Crosstalk (L/R)                   |                                                     | DACR OdB                                                 |     | -90 |      | dB   |
|     | PSRR (AVDD1 217Hz)                | 100mVpk-pk                                          | MIXOUTLVOL (+) LINEOUT1P                                 |     | TBD |      | dB   |
|     | PSRR (all other supplies 217Hz)   | 100mVpk-pk                                          | LINEOUT1PMIX or OF LINEOUT2P LINEOUT2P                   |     | TBD |      | dB   |
| E3  | Minimum Line Output<br>Resistance | LINEOUT1N,<br>LINEOUT1P,<br>LINEOUT2N,<br>LINEOUT2P |                                                          | 2   |     |      | kΩ   |
| E4  | Line Output Capacitance           | LINEOUT1N,                                          | Direct connection                                        |     |     | 100  | pF   |
|     |                                   | LINEOUT1P,<br>LINEOUT2N,<br>LINEOUT2P               | Connection via 1kΩ series resistor                       |     |     | 2000 | pF   |
| E5  | DAC to Headphone on Hi            | POUT1L or HPOU                                      | T1R (R <sub>L</sub> =32Ω)                                |     | ı   |      |      |
|     | SNR (A-weighted)                  | OSR = 128fs                                         |                                                          |     | 100 |      | dB   |
|     |                                   | OSR = 64fs                                          | 1                                                        |     | 97  |      | dB   |
|     | THD (P <sub>O</sub> =20mW)        |                                                     | 1                                                        |     | -79 |      | dB   |
|     | THD+N (P <sub>O</sub> =20mW)      |                                                     | HPOUT1L                                                  |     | -77 |      | dB   |
|     | THD (P <sub>O</sub> =5mW)         |                                                     | or<br>HPOUT1R                                            |     | -84 |      | dB   |
|     | THD+N (P <sub>O</sub> =5mW)       |                                                     | DACL or DACR                                             |     | -82 |      | dB   |
|     | Crosstalk (L/R)                   |                                                     | Rload=<br>HPOUT1LVOL 32ohm                               |     | -95 |      | dB   |
|     | PSRR (AVDD1 217Hz)                | 100mVpk-pk                                          | or<br>HPOUT1RVOL                                         |     | TBD |      | dB   |
|     | PSRR (all other supplies 217Hz)   | 100mVpk-pk                                          |                                                          |     | TBD |      | dB   |
| E6  | DAC to Headphone on Hi            | POUT1L or HPOU                                      | T1R (R <sub>L</sub> =16Ω)                                |     | •   |      |      |
|     | SNR (A-weighted)                  | OSR = 128fs                                         |                                                          |     | 100 |      | dB   |
|     |                                   | OSR = 64fs                                          | 1                                                        |     | 97  |      | dB   |
|     | THD (Po=20mW)                     |                                                     | 1                                                        |     | -82 |      | dB   |
|     | THD+N (P <sub>O</sub> =20mW)      |                                                     | HPOUT1L                                                  |     | -80 |      | dB   |
|     | THD (Po=5mW)                      |                                                     | HPOUT1R                                                  |     | -83 |      | dB   |
|     | THD+N (P <sub>O</sub> =5mW)       |                                                     | DACL OF DACR                                             |     | -81 |      | dB   |
|     | Crosstalk (L/R)                   |                                                     | Rload=<br>HPOUT1LVOL 16ohm                               |     | -95 |      | dB   |
|     | PSRR (AVDD1 217Hz)                | 100mVpk-pk                                          | or<br>HPOUT1RVOL                                         |     | TBD |      | dB   |
|     | PSRR (all other supplies 217Hz)   | 100mVpk-pk                                          |                                                          |     | TBD |      | dB   |

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V, DGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCP

|     | PARAMETER                       |                               | TEST CONDITIONS                                | MIN | TYP | MAX | UNIT |
|-----|---------------------------------|-------------------------------|------------------------------------------------|-----|-----|-----|------|
| E7  | Minimum Headphone               | HPOUT1L or                    | Normal operation                               | 15  |     |     | Ω    |
|     | Resistance                      | HPOUT1R                       | Device survival with load applied indefinitely | 1   |     |     | Ω    |
| E8  | Headphone Capacitance           | HPOUT1L or<br>HPOUT1R         |                                                |     |     | 2   | nF   |
| E9  | DAC to Earpiece Driver (        | R <sub>L</sub> =16Ω BTL)      |                                                |     |     |     |      |
|     | SNR (A-weighted)                |                               | MIYOUTI VOI HPOUT2P                            |     | 97  |     | dB   |
|     | THD (Po=50mW)                   |                               | or -                                           |     | -74 |     | dB   |
|     | THD+N (P <sub>O</sub> =50mW)    |                               | MIXOUTRVOL OdB BLOAD                           |     | -72 |     | dB   |
|     | PSRR (AVDD1 217Hz)              | 100mVpk-pk                    | DACR =160hm                                    |     | TBD |     | dB   |
|     | PSRR (all other supplies 217Hz) | 100mVpk-pk                    | MIXOUTL HPOUT2MIX or MIXOUTR                   |     | TBD |     | dB   |
|     | DC Offset at Load               |                               | HPOUT2N                                        |     | 5   |     | mV   |
| E10 | Earpiece Resistance             |                               |                                                | 15  |     |     | Ω    |
| E11 | Earpiece Capacitance            |                               | Direct connection                              |     |     | 200 | pF   |
| E12 | DAC to Speaker Outputs          | (R <sub>L</sub> =8Ω + 10μH B1 | L, Stereo Mode)                                |     |     |     |      |
|     | SNR (A-weighted)                |                               |                                                |     | 94  |     | dB   |
|     | THD (P <sub>0</sub> =0.5W)      |                               |                                                |     | -65 |     | dB   |
|     | THD+N (P <sub>O</sub> =0.5W)    |                               |                                                |     | -63 |     | dB   |
|     | THD (P <sub>0</sub> =1.0W)      |                               |                                                |     | -70 |     | dB   |
|     | THD+N (P <sub>O</sub> =1.0W)    | Class D mode                  |                                                |     | -68 |     | dB   |
|     | PSRR (AVDD1 217Hz)              | SPK Boost=+12dB               |                                                |     | TBD |     | dB   |
|     | PSRR (SPKVDD 217Hz)             |                               | SPKOUTLP or                                    |     | TBD |     | dB   |
|     | PSRR (all other supplies 217Hz) |                               | SPKLVOL or SPKRVOL 0dB                         |     | TBD |     | dB   |
|     | Crosstalk (L/R)                 |                               | DACL1/2 + RLOAD= 80hm                          |     | -80 |     | dB   |
|     | SNR (A-weighted)                |                               | SPKMIXL or SPKOUTLBOOST                        |     | 96  |     | dB   |
|     | THD (P <sub>0</sub> =0.5W)      |                               | SPKMIXR or SPKOUTLN or SPKOUTRN SPKOUTRN       |     | -67 |     | dB   |
|     | THD+N (P <sub>O</sub> =0.5W)    |                               | or Rooming                                     |     | -65 |     | dB   |
|     | THD (P <sub>0</sub> =1.0W)      |                               |                                                |     | -64 |     | dB   |
|     | THD+N (P <sub>O</sub> =1.0W)    | Class AB mode                 |                                                |     | -62 |     | dB   |
|     | PSRR (AVDD1 217Hz)              | SPK Boost=+12dB               |                                                |     | TBD |     | dB   |
|     | PSRR (SPKVDD 217Hz)             |                               |                                                |     | TBD |     | dB   |
|     | PSRR (all other supplies 217Hz) |                               |                                                |     | TBD |     | dB   |
|     | Crosstalk (L/R)                 |                               |                                                |     | -80 |     | dB   |
|     | DC Offset at Load               |                               |                                                |     | 5   |     | mV   |

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V,

|     | PARAMETER                                                                     |                                              | TEST CONDITIONS | MIN | TYP  | MAX | UNIT |  |  |
|-----|-------------------------------------------------------------------------------|----------------------------------------------|-----------------|-----|------|-----|------|--|--|
| E13 | Speaker Output Power                                                          | (R <sub>L</sub> =8 $\Omega$ + 10 $\mu$ H BTL | , Stereo Mode)  |     |      |     |      |  |  |
|     | Output Power                                                                  | SPKVDD=5.0V                                  | Class AB        |     | 1    |     | W    |  |  |
|     |                                                                               | THD+N ≤ 1%                                   | Class D         |     | 1    |     |      |  |  |
|     |                                                                               | SPKVDD=4.2V                                  | Class AB        |     | 0.95 |     | W    |  |  |
|     |                                                                               | THD+N ≤ 1%                                   | Class D         |     | 0.95 |     |      |  |  |
|     |                                                                               | SPKVDD=3.7V                                  | Class AB        |     | 0.75 |     | W    |  |  |
|     |                                                                               | THD+N ≤ 1%                                   | Class D         |     | 0.75 |     |      |  |  |
| E14 | Speaker Output Power (R <sub>L</sub> =4 $\Omega$ + 10 $\mu$ H BTL, Mono Mode) |                                              |                 |     |      |     |      |  |  |
|     | Output Power                                                                  | SPKVDD=5.0V                                  | Class AB        |     | 2    |     | W    |  |  |
|     |                                                                               | THD+N ≤ 1%                                   | Class D         |     | 2    |     |      |  |  |
|     |                                                                               | SPKVDD=4.2V                                  | Class AB        |     | TBD  |     | W    |  |  |
|     |                                                                               | THD+N ≤ 1%                                   | Class D         |     | TBD  |     |      |  |  |
|     |                                                                               | SPKVDD=3.7V                                  | Class AB        |     | TBD  |     | W    |  |  |
|     |                                                                               | THD+N ≤ 1%                                   | Class D         |     | TBD  |     |      |  |  |
| E15 | Speaker Resistance                                                            |                                              | Stereo Mode     | 8   |      |     | Ω    |  |  |
|     |                                                                               |                                              | Mono Mode       | 4   |      |     | Ω    |  |  |
| E16 | SPKVDD Leakage<br>Current                                                     | SPKVDD=5.0V                                  |                 |     | 1    |     | μΑ   |  |  |

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V, DGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCP

|      | PARAMETER                       |                          | TEST CONDITIONS                                                                                   | MIN TYP | MAX | UNIT |
|------|---------------------------------|--------------------------|---------------------------------------------------------------------------------------------------|---------|-----|------|
| Вура | ss Path Performance             |                          |                                                                                                   |         |     |      |
| F1   | Input PGA to Differential       | Line Out (10k $\Omega$ / | 50pF)                                                                                             |         |     |      |
|      | SNR (A-weighted)                |                          | LINEOUT1NMIX OF LINEOUT1N                                                                         | 102     |     | dB   |
|      | THD (0dB output)                |                          | or OdB LINEOUTZN                                                                                  | -96     |     | dB   |
|      | THD+N (0dB output)              |                          | INTEN or Odb +                                                                                    | -94     |     | dB   |
|      | PSRR (AVDD1 217Hz)              | 100mVpk-pk               | QdB                                                                                               | TBD     |     | dB   |
|      | PSRR (all other supplies 217Hz) | 100mVpk-pk               | INTLP or INTL or INTR (Single-ended or Differential) or LINEOUT2P                                 | TBD     |     | dB   |
| F2   | VRXP or VRXN to Headp           | hone via MIXOUT          | L or MIXOUTR (R <sub>L</sub> =16Ω)                                                                |         | 1   |      |
|      | SNR (A-weighted)                |                          |                                                                                                   | 100     |     | dB   |
|      | THD (Po=20mW)                   |                          | MIXOUTL                                                                                           | -82     |     | dB   |
|      | THD+N (P <sub>O</sub> =20mW)    |                          | or HPOUT1L or MIXOUTR OdB HPOUT1R                                                                 | -80     |     | dB   |
|      | THD (Po=5mW)                    |                          |                                                                                                   | -83     |     | dB   |
|      | THD+N (P <sub>O</sub> =5mW)     |                          | VRXN or VRXP HPOUT1LVOL 16ohm                                                                     | -81     |     | dB   |
|      | PSRR (AVDD1 217Hz)              | 100mVpk-pk               | or<br>HPOUT1RVOL                                                                                  | TBD     |     | dB   |
|      | PSRR (all other supplies 217Hz) | 100mVpk-pk               |                                                                                                   | TBD     |     | dB   |
| F3   | Input PGA to Headphone          | via MIXOUTL or           | MIXOUTR (R <sub>L</sub> =16Ω)                                                                     |         |     |      |
|      | SNR (A-weighted)                |                          |                                                                                                   | 98      |     | dB   |
|      | THD (P <sub>O</sub> =20mW)      |                          |                                                                                                   | -82     |     | dB   |
|      | THD+N (P <sub>O</sub> =20mW)    |                          | MIXOUTL IN1LN or OdB OF HPOUT1L or                                                                | -80     |     | dB   |
|      | THD (P <sub>O</sub> =5mW)       |                          | MIXOUTR OdB HPOUT1R                                                                               | -83     |     | dB   |
|      | THD+N (P <sub>O</sub> =5mW)     |                          | NI Par                                                                                            | -81     |     | dB   |
|      | PSRR (AVDD1 217Hz)              | 100mVpk-pk               | INILP or IN1R HPOUT1LVOL Hload IN1RP IN1L or IN1R HPOUT1LVOL 160hm or Or Differential) HPOUT1RVOL | TBD     |     | dB   |
|      | PSRR (all other supplies 217Hz) | 100mVpk-pk               |                                                                                                   | TBD     |     | dB   |
|      | Crosstalk (L/R)                 |                          |                                                                                                   | -95     |     | dB   |
| F4   | Line Input to Headphone         | via MIXOUTL and          | d MIXOUTR (R <sub>L</sub> =16Ω)                                                                   | l l     |     | I    |
|      | SNR (A-weighted)                |                          |                                                                                                   | 100     |     | dB   |
|      | THD (P <sub>O</sub> =20mW)      |                          |                                                                                                   | -82     |     | dB   |
|      | THD+N (P <sub>O</sub> =20mW)    |                          | MIXOUTL or HPOUT1L or MIXOUTR OdB HPOUT1R                                                         | -80     |     | dB   |
|      | THD (P <sub>O</sub> =5mW)       |                          | +                                                                                                 | -83     | 1   | dB   |
|      | THD+N (P <sub>O</sub> =5mW)     |                          | IN2LN or IN2RN HPOUT1LVOL or 16chm                                                                | -81     |     | dB   |
|      | PSRR (AVDD1 217Hz)              | 100mVpk-pk               | HPOUTIRVOL 160hm                                                                                  | TBD     |     | dB   |
|      | PSRR (all other supplies 217Hz) | 100mVpk-pk               | ]                                                                                                 | TBD     |     | dB   |
|      | Crosstalk (L/R)                 |                          | 7                                                                                                 | -95     |     | dB   |
| F5   | VRXP-VRXN Direct Voice          | Path to Earpiece         | e Driver (R <sub>L</sub> =16Ω BTL)                                                                |         |     |      |
|      | SNR (A-weighted)                |                          |                                                                                                   | 103     |     | dB   |
|      | THD (Po=50mW)                   |                          | VRXN MODEL POUT2P                                                                                 | -74     |     | dB   |
|      | THD+N (P <sub>O</sub> =50mW)    |                          | Direct                                                                                            | -72     |     | dB   |
|      | PSRR (AVDD1 217Hz)              | 100mVpk-pk               | Voice / Rioad=                                                                                    | TBD     |     | dB   |
|      | PSRR (all other supplies 217Hz) | 100mVpk-pk               | VRXP Path HPOUT2N                                                                                 | TBD     |     | dB   |
|      | DC Offset at Load               |                          | 00121                                                                                             | 5       |     | mV   |

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V,

|    | PARAMETER                       |                     | TEST CONDITIONS                             | MIN | TYP | MAX | UNIT |
|----|---------------------------------|---------------------|---------------------------------------------|-----|-----|-----|------|
| F6 | VRXP-VRXN Direct Voice          | e Path to Speaker C | Outputs (R <sub>L</sub> =8Ω BTL)            |     |     |     |      |
|    | SNR (A-weighted)                |                     |                                             |     | 97  |     | dB   |
|    | THD (P <sub>0</sub> =0.5W)      |                     |                                             |     | -62 |     | dB   |
|    | THD+N (P <sub>O</sub> =0.5W)    |                     |                                             |     | -60 |     | dB   |
|    | THD (P <sub>O</sub> =1.0W)      | Class D Mode        |                                             |     | -67 |     | dB   |
|    | THD+N (P <sub>O</sub> =1.0W)    | SPK Boost=+12dB     |                                             |     | -65 |     | dB   |
|    | PSRR (AVDD1 217Hz)              |                     | SPKOUTLP or                                 |     | TBD |     | dB   |
|    | PSRR (SPKVDD 217Hz)             |                     | VRXN OdB SPKOUTRP                           |     | TBD |     | dB   |
|    | PSRR (all other supplies 217Hz) |                     | Direct Voice Rload =80hm                    |     | TBD |     | dB   |
|    | SNR (A-weighted)                |                     | VRXP Path                                   |     | 102 |     | dB   |
|    | THD (P <sub>O</sub> =0.5W)      |                     | SPKOUTLN or                                 |     | -62 |     | dB   |
|    | THD+N (P <sub>O</sub> =0.5W)    |                     | SPKOUTRN                                    |     | -60 |     | dB   |
|    | THD (P <sub>O</sub> =1.0W)      |                     |                                             |     | -64 |     | dB   |
|    | THD+N (P <sub>O</sub> =1.0W)    | Class AB Mode       |                                             |     | -62 |     | dB   |
|    | PSRR (AVDD1 217Hz)              | SPK Boost=+12dB     |                                             |     | TBD |     | dB   |
|    | PSRR (SPKVDD 217Hz)             |                     |                                             |     | TBD |     | dB   |
|    | PSRR (all other supplies 217Hz) |                     |                                             |     | TBD |     | dB   |
|    | DC Offset at Load               |                     |                                             |     | 5   |     | mV   |
| F7 | Line Input to Speaker Ou        | utputs via SPKMIXL  | or SPKMIXR (R <sub>L</sub> =8 $\Omega$ BTL) |     |     |     |      |
|    | SNR (A-weighted)                | ]                   |                                             |     | 93  |     | dB   |
|    | THD (P <sub>O</sub> =0.5W)      | ]                   |                                             |     | -62 |     | dB   |
|    | THD+N (P <sub>O</sub> =0.5W)    | ]                   |                                             |     | -60 |     | dB   |
|    | THD (P <sub>O</sub> =1.0W)      | Class D Mode        |                                             |     | -67 |     | dB   |
|    | THD+N (P <sub>O</sub> =1.0W)    | SPK Boost =+12dB    |                                             |     | -65 |     | dB   |
|    | PSRR (AVDD1 217Hz)              |                     | SPKOUTLP or                                 |     | TBD |     | dB   |
|    | PSRR (SPKVDD 217Hz)             | _                   | SPKLVOL or SPKOUTRP                         |     | TBD |     | dB   |
|    | PSRR (all other supplies 217Hz) |                     | INTLP or SPKRVOL OdB                        |     | TBD |     | dB   |
|    | SNR (A-weighted)                | _                   | SPKMIXL or SPKOLITI BOOST 80hm              |     | TBD |     | dB   |
|    | THD (P <sub>O</sub> =0.5W)      | ]                   | SPKMIXR OF OF SPKOUTRBOOST SPKOUTLN or      |     | -62 |     | dB   |
|    | THD+N (P <sub>O</sub> =0.5W)    | ]                   | SPROUTRBOOST SPROUTEN OF SPROUTEN           |     | -60 |     | dB   |
|    | THD (P <sub>O</sub> =1.0W)      | ]                   |                                             |     | -64 |     | dB   |
|    | THD+N (P <sub>O</sub> =1.0W)    | Class AB Mode       |                                             |     | -62 |     | dB   |
|    | PSRR (AVDD1 217Hz)              | SPK Boost=+12dB     |                                             |     | TBD |     | dB   |
|    | PSRR (SPKVDD 217Hz)             | ]                   |                                             |     | TBD |     | dB   |
|    | PSRR (all other supplies 217Hz) |                     |                                             |     | TBD |     | dB   |
|    | DC Offset at Load               |                     |                                             |     |     |     | mV   |

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V, DGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCP

|    | PARAMETER                       |                    | TEST CONDITIONS                                        | MIN | TYP | MAX | UNIT |
|----|---------------------------------|--------------------|--------------------------------------------------------|-----|-----|-----|------|
| F8 | Line Input to Speaker Or        | utputs via SPKMIXI | or SPKMIXR (R <sub>L</sub> =4 $\Omega$ BTL, 2W Mono Mo | de) |     |     |      |
|    | SNR (A-weighted)                |                    |                                                        |     | TBD |     | dB   |
|    | THD (P <sub>O</sub> =1.0W)      |                    |                                                        |     | TBD |     | dB   |
|    | THD+N (P <sub>O</sub> =1.0W)    |                    |                                                        |     | TBD |     | dB   |
|    | THD (P <sub>O</sub> =2.0W)      | Class D Mode       |                                                        |     | TBD |     | dB   |
|    | THD+N (P <sub>O</sub> =2.0W)    | SPK Boost =+12dB   | SPKOUTRP                                               |     | TBD |     | dB   |
|    | PSRR (AVDD1 217Hz)              |                    | SPROUTEP                                               |     | TBD |     | dB   |
|    | PSRR (SPKVDD 217Hz)             |                    | SPKLVOL or SPKOUTLP                                    |     | TBD |     | dB   |
|    | PSRR (all other supplies 217Hz) |                    | IN1LP or SPKRVOL 0dB                                   |     | TBD |     | dB   |
|    | SNR (A-weighted)                |                    | SPKMIXL or SPKMIXL or                                  |     | TBD |     | dB   |
|    | THD (P <sub>O</sub> =1.0W)      |                    | SPKMIXR SPKOUTLBOOST                                   |     | TBD |     | dB   |
|    | THD+N (P <sub>O</sub> =1.0W)    |                    | SPKOUTLN                                               |     | TBD |     | dB   |
|    | THD (P <sub>O</sub> =2.0W)      |                    | SPKOUTRN                                               |     | TBD |     | dB   |
|    | THD+N (P <sub>O</sub> =2.0W)    | Class AB Mode      |                                                        |     | TBD |     | dB   |
|    | PSRR (AVDD1 217Hz)              | SPK Boost=+12dB    |                                                        |     | TBD |     | dB   |
|    | PSRR (SPKVDD 217Hz)             |                    |                                                        |     | TBD |     | dB   |
|    | PSRR (all other supplies 217Hz) |                    |                                                        |     | TBD |     | dB   |
|    | DC Offset at Load               |                    |                                                        |     | 5   |     | mV   |

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V,

|       | PARAMETER                                                                                                                                                                                                                                      | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MIN | TYP | MAX | UNIT |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Multi | -Path Channel Separation                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | •   | •   |     |      |
| G1    | Headset Voice Call: DAC/Headset to Tx Voice Separation  1kHz 0dBFS DAC playback direct to HPOUT1L and HPOUT1R; Quiescent input on IN1LN/P or IN1RN/P (Gain=+12dB), differential line output; Measure crosstalk at differential line output     | INFLN or 12dB INIL or INIR (Single-ended or differential model)  INTEN Quiescent input  DACL  LINEOUTTH OR LI |     | 85  |     | dB   |
| G2    | Speakerphone Voice Call: DAC/Speaker to Tx Voice Separation  1kHz 0dBFS DAC playback to speakers, 1W/chan output; Quiescent input on IN1LN/P or IN1RN/P (Gain=+12dB), differential line output; Measure crosstalk at differential line output  | INTER O LINEOUTH OF LINEOUTH O |     | 100 |     | dB   |
| G3    | Earpiece PCM Voice Call: RXVOICE to Tx Voice Separation  fs=8kHz for ADC and DAC, DAC_SB_FILT=1; -5dBFS, DAC output to HPOUT2P-HPOUT2N; Quiescent input on input PGA (Gain=+12dB) to ADC via MIXINL or MIXINR; Measure crosstalk at ADC output | INNLN INZ.H. INIEN of INSTRUCTION INNLN INZ.H. |     | 110 |     | dВ   |
| G4    | Speakerphone PCM Voice Call: DAC/Speaker to ADC Separation  fs=8kHz for ADC and DAC, DAC_SB_FILT=1; 0dBFS DAC output to speaker (1W output); ADC record from input PGA (Gain=+30dB); Measure crosstalk on ADC output                           | INTLN. INZ.N. INTEN OF INZEN  Cuidescent ISPAT  INTL INZ.  INTEN OF INZEN  INTL INZ.  INZ.  INTL INZ.  INZ.  INZ.  INZ.  INZ.  INZ.  INZ.  INZ.  INZ.  INZ |     | 90  |     | dB   |
| G5    | Speakerphone PCM Voice Call: ADC to DAC/Speaker Separation  fs=8kHz for ADC and DAC, DAC_SB_FILT=1; Quiescent DAC output to speaker; ADC record from input PGA (Gain=+30dB + 30dB boost); Measure crosstalk on speaker output                  | INTLN, INZLN, INTRN or INZRN  BHZ input  CROSSTALK  OBB  OBB  RLOAD =  BOHMINKL OR INNING ACCL OF SPKOUTEP  OBB  RLOAD = BOHMINKL SPKLVOL  SPKOUTEN  SPKOUTEN  SPKOUTEN  SPKOUTEN  SPKOUTEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     | 95  |     | dB   |

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V, DGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCP

|    | PARAMETER                                                                                                                                                                                                                                                                                           | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MIN | TYP | MAX | UNIT |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| G6 | Earpiece Speaker Voice Call: Tx Voice and RXVOICE Separation  1kHz Full scale differential input on VRXP-VRXN, output to HPOUT2P-HPOUT2N; Quiescent input on IN1LN/P or IN1RN/P (Gain=+12dB), differential line output; Measure crosstalk at differential line output                               | INTLN or +12dB INIL or INIR INIT Nor +12dB INIT NOR +1 |     | 100 |     | dB   |
| G7 | Headset Voice Call: Tx Voice and RXVOICE Separation  1kHz full scale differential input on VRXP-VRXN via RXVOICE to MIXOUTL and MIXOUTR, output to HPOUT1L and HPOUT1R; Quiescent input on IN1LN/P or IN1RN/P (Gain=+12dB), differential line output; Measure crosstalk at differential line output | LINEOUTT MAX OF LINEOUTT NOT CHARLES AND LINEOUTT NOT CHARLES AND LINEOUTT NOT CHARLES AND |     | 90  |     | dB   |
| G8 | Stereo Line Record and Playback: DAC/Headset to ADC Separation  -5dBFS input to DACs, playback to HPOUT1L and HPOUT1R; ADC record from line input; Measure crosstalk on ADC output                                                                                                                  | NILP or INMIX or INMI |     | 95  |     | dB   |

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V,

| PARA   | AMETER                                                                                        | TEST CONDITIONS       | MIN                | TYP        | MAX             | UNIT   |
|--------|-----------------------------------------------------------------------------------------------|-----------------------|--------------------|------------|-----------------|--------|
| Analo  | ogue Reference Levels                                                                         |                       | •                  |            |                 | •      |
| H1     | VMID Midrail Reference Voltage                                                                |                       | -3%                | AVDD1/2    | +3%             | V      |
| Micro  | phone Bias (MICBIAS1 and MICBIAS2)                                                            |                       | •                  |            |                 | •      |
| H2     | Bias Voltage                                                                                  | 2.4mA load current    | -5%                | 0.9×AVDD1  | +5%             | V      |
|        |                                                                                               | MICB1_LVL=0           |                    |            |                 |        |
|        |                                                                                               | 2.4mA load current    | -5%                | 0.65×AVDD1 | +5%             | V      |
|        |                                                                                               | MICB1_LVL=1           |                    |            |                 |        |
| НЗ     | Bias Current Source                                                                           |                       |                    |            | 2.4             | mA     |
| H4     | Output Noise Spectral Density                                                                 | 1kHz to 20kHz         |                    | 100        |                 | nV/√Hz |
| H5     | PSRR (any supply)                                                                             |                       |                    | TBD        |                 | dB     |
| H6     | MIC Current Detect Thresholds                                                                 | JD_THR = 00           |                    | 150        |                 | μΑ     |
|        |                                                                                               | JD_THR = 01           |                    | 300        |                 | μΑ     |
|        |                                                                                               | JD_THR = 10           |                    | 600        |                 | μΑ     |
|        |                                                                                               | JD_THR = 11           |                    | 1200       |                 | μΑ     |
|        | MIC Short Circuit Detect Thresholds                                                           | JD_SCTHR = 00         |                    | 300        |                 | μΑ     |
|        |                                                                                               | JD_SCTHR = 01         |                    | 600        |                 | μΑ     |
|        |                                                                                               | JD_SCTHR = 10         |                    | 1200       |                 | μΑ     |
|        |                                                                                               | JD_SCTHR = 11         |                    | 2400       |                 | μА     |
| Char   | Current detect and short circuit detect thr variation. This should be factored into ange Pump |                       | , , , usioso tompo |            | , and part to p |        |
| H7     | Start-up Time                                                                                 |                       |                    |            | 500             | μs     |
| H8     | Supply Voltage                                                                                |                       | 1.71               |            | 2.0             | V      |
| Н9     | CPVOUTP                                                                                       | Normal mode           |                    | CPVDD      |                 | V      |
|        |                                                                                               | Low power mode        |                    | CPVDD/2    |                 | V      |
| H10    | CPVOUTN                                                                                       | Normal mode           |                    | -CPVDD     |                 | V      |
|        |                                                                                               | Low power mode        |                    | -CPVDD/2   |                 | V      |
| H11    | Output Impedance                                                                              | ·                     |                    | TBD        |                 | kΩ     |
| H12    | Switching Frequency                                                                           |                       |                    | TBD        |                 | MHz    |
| H13    | Flyback Capacitor                                                                             | at 2V                 | 1                  | 2.2        |                 | μF     |
|        | (between CPFB1 and CPFB2)                                                                     |                       |                    |            |                 |        |
| H14    | CPVOUTP Capacitor                                                                             | at 2V                 | 2                  | 2.2        |                 | μF     |
| H15    | CPVOUTN Capacitor                                                                             | at 2V                 | 2                  | 2.2        |                 | μF     |
| Digita | al Input / Output                                                                             |                       |                    |            |                 |        |
| H16    | Input HIGH Level                                                                              |                       | 0.8×DBVDD          |            |                 | V      |
| H17    | Input LOW Level                                                                               |                       |                    |            | 0.2×DBVDD       | V      |
| Note   | that digital input pins should not be left unc                                                | onnected / floating.  |                    |            |                 |        |
| H18    | Output HIGH Level                                                                             | I <sub>OL</sub> =1mA  | 0.8×DBVDD          |            |                 | V      |
| H19    | Output LOW Level                                                                              | I <sub>OH</sub> =-1mA |                    |            | 0.2×DBVDD       | V      |
| H20    | Input capacitance                                                                             |                       |                    | 10         |                 | pF     |
| H21    | Input leakage                                                                                 |                       | -0.9               |            | 0.9             | uA     |
|        |                                                                                               |                       |                    |            |                 |        |

 $T_A = +25^{\circ}$ C, 1kHz signal, fs = 48kHz, PGA gain = 0dB, 24-bit audio data unless otherwise stated.

| PARA | METER                                   | TEST CONDITIONS                                         | MIN   | TYP   | MAX  | UNIT |
|------|-----------------------------------------|---------------------------------------------------------|-------|-------|------|------|
| FLL  |                                         |                                                         |       |       |      |      |
| H22  | Input Frequency                         | FLL_CLK_REF_DIV = 00                                    | 0.032 |       | 13.5 | MHz  |
|      |                                         | FLL_CLK_REF_DIV = 01                                    | 0.032 |       | 27   | MHz  |
| H23  | Lock time                               | F <sub>REF</sub> =32kHz,<br>F <sub>OUT</sub> =12.288MHz |       | 2.5   |      | ms   |
|      |                                         | F <sub>REF</sub> =12MHz,<br>F <sub>OUT</sub> =12.288MHz |       | 300   |      | μs   |
| H24  | Free-running mode start-up time         | VMID enabled                                            |       | 100   |      | μs   |
| H25  | Free-running mode frequency accuracy    | Reference supplied initially                            |       | +/-10 |      | %    |
|      |                                         | No reference provided                                   |       | +/-30 |      | %    |
| LDOs |                                         |                                                         |       |       | •    |      |
| H26  | LDO1 output voltage                     |                                                         | 2.4   |       | 3.1  |      |
| H27  | LDO1 output voltage step size           |                                                         |       | 0.1   |      |      |
| H28  | LDO1 maximum output current             |                                                         |       | 150   |      | mA   |
| H29  | LDO2 output voltage                     |                                                         | 0.9   |       | 1.2  |      |
| H30  | LDO2 output voltage step size           |                                                         |       | 0.1   |      |      |
| H31  | LDO2 maximum output current             |                                                         |       | 10    |      | mA   |
| GPIO |                                         |                                                         |       |       |      |      |
| H32  | Interrupt response time for accessory / | Input de-bounced                                        | 1     |       | 512  | ms   |
|      | button detect                           | Input not de-bounced                                    |       | 0     |      | ms   |

### **TERMINOLOGY**

- 1. Signal-to-Noise Ratio (dB) SNR is a measure of the difference in level between the maximum full scale output signal and the output with no input signal applied.
- 2. Total Harmonic Distortion (dB) THD is the level of the rms value of the sum of harmonic distortion products relative to the amplitude of the measured output signal.
- 3. Total Harmonic Distortion plus Noise (dB) THD+N is the level of the rms value of the sum of harmonic distortion products plus noise in the specified bandwidth relative to the amplitude of the measured output signal.
- 4. Crosstalk (L/R) (dB) left-to-right and right-to-left channel crosstalk is the measured signal level in the idle channel at the test signal frequency relative to the signal level at the output of the active channel. The active channel is configured and supplied with an appropriate input signal to drive a full scale output, with signal measured at the output of the associated idle channel.
- 5. Multi-Path Channel Separation (dB) is the measured signal level in the idle path at the test signal frequency relative to the signal level at the output of the active path. The active path is configured and supplied with an appropriate input signal to drive a full scale output, with signal measured at the output of the specified idle path.
- 6. Mute Attenuation This is a measure of the difference in level between the full scale output signal and the output with mute applied.
- 7. All performance measurements carried out with 20kHz low pass filter, and where noted an A-weighted filter. Failure to use such a filter will result in higher THD and lower SNR readings than are found in the Electrical Characteristics. The low pass filter removes out of band noise; although it is not audible it may affect dynamic specification values.

# **TYPICAL PERFORMANCE**

Data to follow



# **SIGNAL TIMING REQUIREMENTS**

# **MASTER CLOCK**



Figure 2 Master Clock Timing

#### **Test Conditions**

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V, DGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCP

| PARAMETER                                    | SYMBOL             | CONDITIONS                                    | MIN   | TYP | MAX   | UNIT |
|----------------------------------------------|--------------------|-----------------------------------------------|-------|-----|-------|------|
| Master Clock Timing                          |                    |                                               |       |     |       |      |
| MCLK cycle time                              | T <sub>MCLKY</sub> | MCLK as input to FLL,<br>FLLn_CLK_REF_DIV = 1 | 33.33 |     |       | ns   |
|                                              |                    | MCLK as input to FLL,<br>FLLn_CLK_REF_DIV = 0 | 66.66 |     |       | ns   |
|                                              |                    | FLL not used, AIFnCLK_DIV = 1                 | 40    |     |       | ns   |
|                                              |                    | FLL not used, AIFnCLK_DIV = 0                 | 80    |     |       | ns   |
| MCLK duty cycle                              |                    |                                               | 60:40 |     | 40:60 |      |
| (= T <sub>MCLKH</sub> : T <sub>MCLKL</sub> ) |                    |                                               |       |     |       |      |

# **AUDIO INTERFACE TIMING**

# **MASTER MODE**



Figure 3 Audio Interface Timing - Master Mode

#### **Test Conditions**

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V, DGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCP

| PARAMETER                                       | SYMBOL           | MIN | TYP | MAX | UNIT |
|-------------------------------------------------|------------------|-----|-----|-----|------|
| Audio Interface Timing - Master Mode            |                  |     |     |     |      |
| LRCLK propagation delay from BCLK falling edge  | t <sub>DL</sub>  |     |     | 20  | ns   |
| ADCDAT propagation delay from BCLK falling edge | t <sub>DDA</sub> |     |     | 20  | ns   |
| DACDAT setup time to BCLK rising edge           | t <sub>DST</sub> | 20  |     |     | ns   |
| DACDAT hold time from BCLK rising edge          | t <sub>DHT</sub> | 10  |     |     | ns   |

# **SLAVE MODE**



Figure 4 Audio Interface Timing - Slave Mode

#### **Test Conditions**

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V,

| PARAMETER                                       | SYMBOL            | MIN | TYP | MAX | UNIT |
|-------------------------------------------------|-------------------|-----|-----|-----|------|
| Audio Interface Timing - Slave Mode             |                   |     |     |     |      |
| BCLK cycle time                                 | t <sub>BCY</sub>  | 50  |     |     | ns   |
| BCLK pulse width high                           | tвсн              | 20  |     |     | ns   |
| BCLK pulse width low                            | t <sub>BCL</sub>  | 20  |     |     | ns   |
| LRCLK set-up time to BCLK rising edge           | t <sub>LRSU</sub> | 20  |     |     | ns   |
| LRCLK hold time from BCLK rising edge           | t <sub>LRH</sub>  | 10  |     |     | ns   |
| DACDAT hold time from BCLK rising edge          | t <sub>DH</sub>   | 10  |     |     | ns   |
| ADCDAT propagation delay from BCLK falling edge | t <sub>DD</sub>   |     |     | 20  | ns   |
| DACDAT set-up time to BCLK rising edge          | t <sub>DS</sub>   | 20  |     |     | ns   |

#### **TDM MODE**

In TDM mode, it is important that two ADC devices do not attempt to drive the ADCDAT pin simultaneously. The timing of the WM8994 ADCDAT tri-stating at the start and end of the data transmission is described in Figure 5 below. Note that this only applies to AIF2; tri-stating is not supported on AIF1 or AIF3.



Figure 5 Audio Interface Timing - TDM Mode

#### **Test Conditions**

AVDD2=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=1.8V, LDO2ENA=0V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V,

T<sub>A</sub> = +25°C, 1kHz signal, fs = 48kHz, PGA gain = 0dB, 24-bit audio data unless otherwise stated.

| PARAMETER                                  | CONDITIONS                     | MIN | TYP | MAX | UNIT |
|--------------------------------------------|--------------------------------|-----|-----|-----|------|
| Audio Data Timing Information              |                                |     |     |     |      |
| ADCDAT setup time from BCLK falling edge   | DCVDD = 2.0V<br>DBVDD = 3.6V   |     | 5   |     | ns   |
|                                            | DCVDD = 0.95V<br>DBVDD = 1.71V |     | 15  |     | ns   |
| ADCDAT release time from BCLK falling edge | DCVDD = 2.0V<br>DBVDD = 3.6V   |     | 5   |     | ns   |
|                                            | DCVDD = 0.95V<br>DBVDD = 1.71V |     | 15  |     | ns   |

# **CONTROL INTERFACE TIMING**

# 2-WIRE (I2C) CONTROL MODE



Figure 6 Control Interface Timing - 2-wire (I2C) Control Mode

#### **Test Conditions**

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V,

| PARAMETER                                     | SYMBOL          | MIN  | TYP | MAX | UNIT |
|-----------------------------------------------|-----------------|------|-----|-----|------|
| SCLK Frequency                                |                 |      |     | 400 | kHz  |
| SCLK Low Pulse-Width                          | t <sub>1</sub>  | 1300 |     |     | ns   |
| SCLK High Pulse-Width                         | t <sub>2</sub>  | 600  |     |     | ns   |
| Hold Time (Start Condition)                   | t <sub>3</sub>  | 600  |     |     | ns   |
| Setup Time (Start Condition)                  | t <sub>4</sub>  | 600  |     |     | ns   |
| Data Setup Time                               | t <sub>5</sub>  | 100  |     |     | ns   |
| SDA, SCLK Rise Time                           | t <sub>6</sub>  |      |     | 300 | ns   |
| SDA, SCLK Fall Time                           | t <sub>7</sub>  |      |     | 300 | ns   |
| Setup Time (Stop Condition)                   | t <sub>8</sub>  | 600  |     |     | ns   |
| Data Hold Time                                | t <sub>9</sub>  |      |     | 900 | ns   |
| Pulse width of spikes that will be suppressed | t <sub>ps</sub> | 0    |     | 5   | ns   |

# 3-WIRE (SPI) CONTROL MODE



Figure 7 Control Interface Timing - 3-wire (SPI) Control Mode (Write Cycle)



Figure 8 Control Interface Timing - 3-wire (SPI) Control Mode (Read Cycle)

### **Test Conditions**

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V, DGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCPGND=NCP

| PARAMETER                                     | SYMBOL           | MIN | TYP | MAX | UNIT |
|-----------------------------------------------|------------------|-----|-----|-----|------|
| CS falling edge to SCLK rising edge           | t <sub>csu</sub> | 40  |     |     | ns   |
| SCLK falling edge to CS rising edge           | t <sub>CHO</sub> | 10  |     |     | ns   |
| SCLK pulse cycle time                         | t <sub>SCY</sub> | 200 |     |     | ns   |
| SCLK pulse width low                          | t <sub>SCL</sub> | 80  |     |     | ns   |
| SCLK pulse width high                         | t <sub>scн</sub> | 80  |     |     | ns   |
| SDA to SCLK set-up time                       | t <sub>DSU</sub> | 40  |     |     | ns   |
| SDA to SCLK hold time                         | t <sub>DHO</sub> | 10  |     |     | ns   |
| Pulse width of spikes that will be suppressed | t <sub>ps</sub>  | 0   |     | 5   | ns   |
| SCLK falling edge to SDA output transition    | t <sub>DL</sub>  |     |     | 40  | ns   |

# 4-WIRE (SPI) CONTROL MODE



Figure 9 Control Interface Timing - 4-wire (SPI) Control Mode (Write Cycle)



Figure 10 Control Interface Timing - 4-wire (SPI) Control Mode (Read Cycle)

#### **Test Conditions**

AVDD2=DBVDD=LDO2VDD=CPVDD=1.8V, LDO1VDD=SPKVDD1=SPKVDD2=5V, LDO1ENA=LDO2ENA=1.8V, DGND=AGND=CPGND=SPKGND1=SPKGND2=HP2GND=0V,

| PARAMETER                                     | SYMBOL           | MIN | TYP | MAX | UNIT |
|-----------------------------------------------|------------------|-----|-----|-----|------|
| CS falling edge to SCLK rising edge           | tcsu             | 40  |     |     | ns   |
| SCLK falling edge to CS rising edge           | t <sub>CHO</sub> | 10  |     |     | ns   |
| SCLK pulse cycle time                         | t <sub>SCY</sub> | 200 |     |     | ns   |
| SCLK pulse width low                          | t <sub>SCL</sub> | 80  |     |     | ns   |
| SCLK pulse width high                         | t <sub>scн</sub> | 80  |     |     | ns   |
| SDA to SCLK set-up time                       | t <sub>DSU</sub> | 40  |     |     | ns   |
| SDA to SCLK hold time                         | t <sub>DHO</sub> | 10  |     |     | ns   |
| Pulse width of spikes that will be suppressed | t <sub>ps</sub>  | 0   |     | 5   | ns   |
| SCLK falling edge to SDOUT transition         | t <sub>DL</sub>  |     |     | 40  | ns   |

#### **DEVICE DESCRIPTION**

#### INTRODUCTION

The WM8994 is a low power, high quality audio codec designed to interface with a wide range of processors and analogue components. A high level of mixed-signal integration in a very small footprint makes it ideal for portable applications such as mobile phones.

The analogue circuits of the WM8994 are almost entirely backwards-compatible with the WM8993 with the exception of two additional DAC channels, a dual FLL and two integrated LDO regulators.

Three sets of audio interface pins are available in order to provide independent and fully asynchronous connections to multiple processors, typically an application processor, baseband processor and wireless transceiver. Any two of these interfaces can operate totally independently and asynchronously while the third interface can be synchronised to either of the other two and can also provide ultra low power loopback modes to support, for example, wireless headset voice calls.

Four digital microphone input channels are available to support advanced multi-microphone applications such as noise reduction. An integrated microphone activity monitor is available to enable the processor to sleep during periods of microphone inactivity, saving power.

Four DAC channels are available to support use cases requiring up to four simultaneous digital audio streams to the output drivers.

Eight highly flexible analogue inputs allow interfacing to up to four microphone inputs (single-ended or differential), plus multiple stereo or mono line inputs. Connections to an external voice CODEC, FM radio, line input, handset MIC and headset MIC are all fully supported. Signal routing to the output mixers and within the CODEC has been designed for maximum flexibility to support a wide variety of usage modes. A 'Direct Voice' path from a voice CODEC directly to the Speaker or Earpiece output drivers is included.

Nine analogue output drivers are integrated, including a stereo pair of high power, high quality Class D/AB switchable speaker drivers; these can support 1W each in stereo mode, or can be coupled to support a 2W mono speaker output. A mono earpiece driver is provided, providing output from the output mixers or from the low-power differential 'Direct Voice' path.

One pair of ground-reference headphone outputs is provided; these are powered from an integrated Charge Pump, enabling high quality, power efficient headphone playback without any requirement for DC blocking capacitors. A DC Servo circuit is available for DC offset correction, thereby suppressing pops and reducing power consumption. Four line outputs are provided, with multiple configuration options including 4 x single-ended output or 2 x differential outputs. The line outputs are suitable for output to a voice CODEC, an external speaker driver or line output connector. Ground loop feedback is available on the headphone outputs and the line outputs, providing rejection of noise on the ground connections. All outputs have integrated pop and click suppression features.

Internal differential signal routing and amplifier configurations have been optimised to provide the highest performance and lowest possible power consumption for a wide range of usage scenarios, including voice calls and music playback. The speaker drivers offer low leakage and high PSRR; this enables direct connection to a Lithium battery. The speaker drivers provide eight levels of AC and DC gain to allow output signal levels to be maximised for many commonly-used SPKVDD/AVDD1 combinations.

The ADCs and DACs are of hi-fi quality, using a 24-bit low-order oversampling architecture to deliver optimum performance. A flexible clocking arrangement supports mixed sample rates, whilst an integrated ultra-low power dual FLL provides additional flexibility. A high pass filter is available in all ADC and digital MIC paths for removing DC offsets and suppressing low frequency noise such as mechanical vibration and wind noise. A digital mixing path from the ADC or digital MICs to the DAC provides a sidetone of enhanced quality during voice calls. DAC soft mute and un-mute is available for pop-free music playback.

The integrated Dynamic Range Controllers (DRC) and ReTune<sup>TM</sup> Mobile 5-band parametric equaliser (EQ) provide further processing capability of the digital audio paths. The DRC provides compression and signal level control to improve the handling of unpredictable signal levels. 'Anti-clip' and 'quick release' algorithms improve intelligibility in the presence of transients and impulsive noises. The EQ provides the capability to tailor the audio path according to the frequency characteristics of an earpiece or loudspeaker, and/or according to user preferences.



The WM8994 has highly flexible digital audio interfaces, supporting a number of protocols, including  $I^2S$ , DSP, MSB-first left/right justified, and can operate in master or slave modes. PCM operation is supported in the DSP mode. A-law and  $\mu$ -law companding are also supported. Time division multiplexing (TDM) is available to allow multiple devices to stream data simultaneously on the same bus, saving space and power. The four digital MIC and ADC channels and four DAC channels are available via four TDM channels on Digital Audio Interface 1 (AIF1).

A powerful digital mixing core allows data from each TDM channel of each audio interface and from the ADCs and digital MICs to be mixed and re-routed back to a different audio interface and to the 4 DAC output channels. The digital mixing core can operate synchronously with either Audio Interface 1 or Audio Interface 2, with asynchronous stereo full duplex sample rate conversion performed on the other audio interface as required.

The system clock (SYSCLK) provides clocking for the ADCs, DACs, DSP core, digital audio interface and other circuits. SYSCLK can be derived directly from one of the MCLK1 or MCLK2 pins or via one of two integrated FLLs, providing flexibility to support a wide range of clocking schemes. Typical portable system MCLK frequencies, and sample rates from 8kHz to 96kHz are all supported. Automatic configuration of the clocking circuits is available, derived from the sample rate and from the MCLK / SYSCLK ratio.

The WM8994 uses a standard 2, 3 or 4-wire control interface, providing full software control of all features, together with device register readback. An integrated Control Write Sequencer enables automatic scheduling of control sequences; commonly-used signal configurations may be selected using ready-programmed sequences, including time-optimised control of the WM8994 pop suppression features. It is an ideal partner for a wide range of industry standard microprocessors, controllers and DSPs. Unused circuitry can be disabled under software control, in order to save power; low leakage currents enable extended standby/off time in portable battery-powered applications.

Versatile GPIO functionality is provided, with support for button/accessory detect inputs, or for clock, system status, or programmable logic level output for control of additional external circuitry. Interrupt logic, status readback and de-bouncing options are supported within this functionality.

### **ANALOGUE INPUT SIGNAL PATH**

The WM8994 has eight highly flexible analogue input channels, configurable in a large number of combinations:

- 1. Up to four fully differential or single-ended microphone inputs
- 2. Up to eight mono line inputs or 4 stereo line inputs
- 3. A dedicated mono differential input from external voice CODEC

These inputs may be mixed together or independently routed to different combinations of output drivers. An internal record path is provided at the input mixers to allow DAC output to be mixed with the input signal path (e.g. for voice call recording).

The WM8994 input signal paths and control registers are illustrated in Figure 11.



Figure 11 Control Registers for Input Signal Path

### **MICROPHONE INPUTS**

Up to four microphones can be connected to the WM8994, either in single-ended or differential mode. A dedicated PGA is provided for each microphone input. Two low noise microphone bias circuits are provided, reducing the need for external components.

For single-ended microphone inputs, the microphone signal is connected to the inverting input of the PGAs (IN1LN, IN2LN, IN1RN or IN2RN). The non-inverting inputs of the PGAs are internally connected to VMID in this configuration. The non-inverting input pins IN1LP, IN2LP, IN1RP and IN2RP are free to be used as line connections to the input or output mixers in this configuration.



For differential microphone inputs, the non-inverted microphone signal is connected to the non-inverting input of the PGAs (IN1LP, IN2LP, IN1RP or IN2RP), whilst the inverted (or 'noisy ground') signal is connected to the inverting input pins (IN1LN, IN2LN, IN1RN and IN2RN).

The gain of the input PGAs is controlled via register settings, as defined in Table 4. Note that the input impedance of both inverting and non-inverting inputs changes with the input PGA gain setting, as described under "Electrical Characteristics".

The microphone input configurations are illustrated in Figure 12 and Figure 13. Note that any PGA input pin that is used in either microphone configuration is not available for use as a line input path at the same time.



### MICROPHONE BIAS CONTROL

There are two MICBIAS generators which provide low noise reference voltages suitable for biasing electret condenser (ECM) type microphones via an external resistor. Refer to the Applications Information section for recommended external components. The MICBIAS voltages can be enabled using the MICB1\_ENA and MICB2\_ENA control bits; the voltage of each can be selected using the MICB1\_LVL and MICB2\_LVL register bits as detailed in Table 1.

| REGISTER<br>ADDRESS       | BIT | LABEL     | DEFAULT | DESCRIPTION                                                            |
|---------------------------|-----|-----------|---------|------------------------------------------------------------------------|
| R1<br>(0001h)<br>Power    | 5   | MICB2_ENA | 0b      | Microphone Bias 2 Enable 0 = OFF (high impedance output) 1 = ON        |
| Managem<br>ent (1)        | 4   | MICB1_ENA | 0b      | Microphone Bias 1 Enable 0 = OFF (high impedance output) 1 = ON        |
| R58<br>(003Ah)<br>MICBIAS | 1   | MICB2_LVL | Ob      | Microphone Bias 2 Voltage Control 0 = 0.9 * AVDD1 1 = 0.65 * AVDD1     |
|                           | 0   | MICB1_LVL | 0b      | Microphone Bias 1 Voltage Control $0 = 0.9 * AVDD1$ $1 = 0.65 * AVDD1$ |

**Table 1 Microphone Bias Control** 

Note that the maximum source current capability for MICBIAS1 and MICBIAS2 is 2.4mA each. The external biasing resistance must be large enough to limit each MICBIAS current to 2.4mA across the full microphone impedance range.

#### **MICROPHONE CURRENT DETECT**

A MICBIAS current detect function allows detection of accessories such as headset microphones. When the MICBIAS load current exceeds one of two programmable thresholds, (e.g. short circuit current or normal operating current), an interrupt or GPIO output can be generated. The current detection circuit is enabled by the MICD\_ENA bit; the current thresholds are selected by the MICD\_THR and MICD\_SCTHR register fields as described in Table 70. See "General Purpose Input/Output" for a full description of these fields.

#### LINE AND VOICE CODEC INPUTS

All eight analogue input pins may be used as line inputs. Each line input has different signal path options, providing flexibility, high performance and low power consumption for many different usage modes.

IN1LN and IN1RN can operate as single-ended line inputs to the input PGAs IN1L and IN1R respectively. These inputs provide a high gain path if required for low input signal levels.

IN2LN and IN2RN can operate as single-ended line inputs to the input PGAs IN2L and IN2R respectively, providing further high gain signal paths. These pins can also be connected to either of the output mixers MIXOUTL and MIXOUTR.

IN1LP and IN1RP can operate as single-ended line inputs to the input mixers MIXINL and MIXINR, or to the speaker mixers SPKMIXL and SPKMIXR. These signal paths enable power consumption to be reduced, by allowing the input PGAs and other circuits to be disabled if not required.

IN2LP/VRXN and IN2RP/VRXP can operate in three different ways:

- Mono differential 'RXVOICE' input (e.g. from an external voice CODEC) to the input mixers MIXINL and MIXINR.
- Single-ended line inputs to either of the output mixers MIXOUTL and MIXOUTR.
- Ultra-low power mono differential 'Direct Voice' input (e.g. from an external voice CODEC) to the ear speaker driver on HPOUT2, or to either of the speaker drivers on SPKOUTL and SPKOUTR.

Signal path configuration to the input PGAs and input mixers is detailed later in this section. Signal path configuration to the output mixers and speaker mixers is described in "Output Signal Paths".

The line input and voice CODEC input configurations are illustrated in Figure 14 through to Figure 17.





#### **INPUT PGA ENABLE**

The Input PGAs are enabled using register bits IN1L\_ENA, IN2L\_ENA, IN1R\_ENA and IN2R\_ENA, as described in Table 2. The Input PGAs must be enabled for microphone input on the respective input pins, or for line input on the inverting input pins IN1LN, IN1RN, IN2LN, IN2RN.

| REGISTER<br>ADDRESS | BIT | LABEL    | DEFAULT | DESCRIPTION           |
|---------------------|-----|----------|---------|-----------------------|
| R2 (0002h)          | 7   | IN2L_ENA | 0b      | IN2L Input PGA Enable |
| Power               |     |          |         | 0 = Disabled          |
| Management          |     |          |         | 1 = Enabled           |
| (2)                 | 6   | IN1L_ENA | 0b      | IN1L Input PGA Enable |
|                     |     |          |         | 0 = Disabled          |
|                     |     |          |         | 1 = Enabled           |
|                     | 5   | IN2R_ENA | 0b      | IN2R Input PGA Enable |
|                     |     |          |         | 0 = Disabled          |
|                     |     |          |         | 1 = Enabled           |
|                     | 4   | IN1R_ENA | 0b      | IN1R Input PGA Enable |
|                     |     |          |         | 0 = Disabled          |
|                     |     |          |         | 1 = Enabled           |

Table 2 Input PGA Enable

For normal operation of the input PGAs, the reference voltage VMID and the bias current must also be enabled. See "Reference Voltages and Master Bias" for details of the associated controls VMID\_SEL and BIAS\_ENA.

### INPUT PGA CONFIGURATION

Each of the Input PGAs can operate in a single-ended or differential mode. In differential mode, both inputs to the PGA are connected to the input source. In single-ended mode, the non-inverting input to the PGA must be connected to VMID. Configuration of the PGA inputs to the WM8994 input pins is controlled using the register bits shown in Table 3.

Single-ended microphone operation is configured by connecting the input source to the inverting input of the applicable PGA. The non-inverting input of the PGA must be connected to VMID.

Differential microphone operation is configured by connecting the input source to both inputs of the applicable PGA.

Line inputs to the input pins IN1LN, IN2LN, IN1RN and IN2RN must be connected to the applicable PGA. The non-inverting input of the PGA must be connected to VMID.

Line inputs to the input pins IN1LP, IN2LP, IN1RP or IN2RP do not connect to the input PGAs. The non-inverting inputs of the associated PGAs must be connected to VMID. The inverting inputs of the associated PGAs may be used as separate mic/line inputs if required.



The maximum available attenuation on any of these input paths is achieved by using register bits shown in Table 3 to disconnect the input pins from the applicable PGA.

| REGISTER<br>ADDRESS | BIT | LABEL         | DEFAULT | DESCRIPTION                         |
|---------------------|-----|---------------|---------|-------------------------------------|
| R40 (0028h)         | 7   | IN2LP_TO_IN2L | 0b      | IN2L PGA Non-Inverting Input Select |
| Input Mixer2        |     |               |         | 0 = Connected to VMID               |
|                     |     |               |         | 1 = Connected to IN2LP              |
|                     | 6   | IN2LN_TO_IN2L | 0b      | IN2L PGA Inverting Input Select     |
|                     |     |               |         | 0 = Not connected                   |
|                     |     |               |         | 1 = Connected to IN2LN              |
|                     | 5   | IN1LP_TO_IN1L | 0b      | IN1L PGA Non-Inverting Input Select |
|                     |     |               |         | 0 = Connected to VMID               |
|                     |     |               |         | 1 = Connected to IN1LP              |
|                     | 4   | IN1LN_TO_IN1L | 0b      | IN1L PGA Inverting Input Select     |
|                     |     |               |         | 0 = Not connected                   |
|                     |     |               |         | 1 = Connected to IN1LN              |
|                     | 3   | IN2RP_TO_IN2R | 0b      | IN2R PGA Non-Inverting Input Select |
|                     |     |               |         | 0 = Connected to VMID               |
|                     |     |               |         | 1 = Connected to IN2RP              |
|                     | 2   | IN2RN_TO_IN2R | 0b      | IN2R PGA Inverting Input Select     |
|                     |     |               |         | 0 = Not connected                   |
|                     |     |               |         | 1 = Connected to IN2RN              |
|                     | 1   | IN1RP_TO_IN1R | 0b      | IN1R PGA Non-Inverting Input Select |
|                     |     |               |         | 0 = Connected to VMID               |
|                     |     |               |         | 1 = Connected to IN1RP              |
|                     | 0   | IN1RN_TO_IN1R | 0b      | IN1R PGA Inverting Input Select     |
|                     |     |               |         | 0 = Not connected                   |
|                     |     |               |         | 1 = Connected to IN1RN              |

**Table 3 Input PGA Configuration** 

# INPUT PGA VOLUME CONTROL

Each of the four Input PGAs has an independently controlled gain range of -16.5dB to +30dB in 1.5dB steps. The gains on the inverting and non-inverting inputs to the PGAs are always equal. Each Input PGA can be independently muted using the PGA mute bits as described in Table 4, with maximum mute attenuation achieved by simultaneously disconnecting the corresponding inputs described in Table 3.

To prevent "zipper noise", a zero-cross function is provided on the input PGAs. When this feature is enabled, volume updates will not take place until a zero-crossing is detected. In the case of a long period without zero-crossings, a timeout function is provided. When the zero-cross function is enabled, the volume will update after the timeout period if no earlier zero-cross has occurred. The timeout clock is enabled using TOCLK\_ENA, the timeout period is set by TOCLK\_RATE. See "Clocking and Sample Rates" for more information on these fields.

The IN1\_VU and IN2\_VU bits control the loading of the input PGA volume data. When IN1\_VU and IN2\_VU are set to 0, the PGA volume data will be loaded into the respective control register, but will not actually change the gain setting. The IN1L and IN1R volume settings are both updated when a 1 is written to IN1\_VU; the IN2L and IN2R volume settings are both updated when a 1 is written to IN2\_VU. This makes it possible to update the gain of the left and right signal paths simultaneously.

The Input PGA Volume Control register fields are described in Table 4 and Table 5.

| REGISTER<br>ADDRESS               | BIT | LABEL     | DEFAULT | DESCRIPTION                                                                                     |
|-----------------------------------|-----|-----------|---------|-------------------------------------------------------------------------------------------------|
| R24 (0018h)                       | 8   | IN1_VU    | N/A     | Input PGA Volume Update                                                                         |
| Left Line Input<br>1&2 Volume     |     |           |         | Writing a 1 to this bit will cause IN1L and IN1R input PGA volumes to be updated simultaneously |
|                                   | 7   | IN1L_MUTE | 1b      | IN1L PGA Mute 0 = Disable Mute 1 = Enable Mute                                                  |
|                                   | 6   | IN1L_ZC   | 0b      | IN1L PGA Zero Cross Detector                                                                    |
|                                   |     |           |         | 0 = Change gain immediately                                                                     |
|                                   |     |           |         | 1 = Change gain on zero cross only                                                              |
|                                   | 4:0 | IN1L_VOL  | 01011b  | IN1L Volume                                                                                     |
|                                   |     | [4:0]     | (0dB)   | -16.5dB to +30dB in 1.5dB steps                                                                 |
|                                   |     |           |         | (See Table 5 for volume range)                                                                  |
| R25 (0019h)                       | 8   | IN2_VU    | N/A     | Input PGA Volume Update                                                                         |
| Left Line Input<br>3&4 Volume     |     |           |         | Writing a 1 to this bit will cause IN2L and IN2R input PGA volumes to be updated simultaneously |
|                                   | 7   | IN2L MUTE | 1b      | IN2L PGA Mute                                                                                   |
|                                   |     | _         |         | 0 = Disable Mute                                                                                |
|                                   |     |           |         | 1 = Enable Mute                                                                                 |
|                                   | 6   | IN2L_ZC   | 0b      | IN2L PGA Zero Cross Detector                                                                    |
|                                   |     | _         |         | 0 = Change gain immediately                                                                     |
|                                   |     |           |         | 1 = Change gain on zero cross only                                                              |
|                                   | 4:0 | IN2L_VOL  | 01011b  | IN2L Volume                                                                                     |
|                                   |     | [4:0]     | (0dB)   | -16.5dB to +30dB in 1.5dB steps                                                                 |
|                                   |     |           |         | (See Table 5 for volume range)                                                                  |
| R26 (001Ah)                       | 8   | IN1_VU    | N/A     | Input PGA Volume Update                                                                         |
| Right Line<br>Input 1&2<br>Volume |     |           |         | Writing a 1 to this bit will cause IN1L and IN1R input PGA volumes to be updated simultaneously |
|                                   | 7   | IN1R_MUTE | 1b      | IN1R PGA Mute                                                                                   |
|                                   |     |           |         | 0 = Disable Mute                                                                                |
|                                   |     |           |         | 1 = Enable Mute                                                                                 |
|                                   | 6   | IN1R _ZC  | 0b      | IN1R PGA Zero Cross Detector                                                                    |
|                                   |     |           |         | 0 = Change gain immediately                                                                     |
|                                   |     |           |         | 1 = Change gain on zero cross only                                                              |
|                                   | 4:0 | IN1R _VOL | 01011b  | IN1R Volume                                                                                     |
|                                   |     | [4:0]     | (0dB)   | -16.5dB to +30dB in 1.5dB steps                                                                 |
|                                   |     |           |         | (See Table 5 for volume range)                                                                  |
| R27 (001Bh)                       | 8   | IN2_VU    | N/A     | Input PGA Volume Update                                                                         |
| Right Line<br>Input 3&4<br>Volume |     |           |         | Writing a 1 to this bit will cause IN2L and IN2R input PGA volumes to be updated simultaneously |
|                                   | 7   | IN2R_MUTE | 1b      | IN2R PGA Mute                                                                                   |
|                                   |     |           |         | 0 = Disable Mute                                                                                |
|                                   |     |           |         | 1 = Enable Mute                                                                                 |
|                                   | 6   | IN2R _ZC  | 0b      | IN2R PGA Zero Cross Detector                                                                    |
|                                   |     |           |         | 0 = Change gain immediately                                                                     |
|                                   |     |           |         | 1 = Change gain on zero cross only                                                              |
|                                   | 4:0 | IN2R _VOL | 01011b  | IN2R Volume                                                                                     |
|                                   |     | [4:0]     | (0dB)   | -16.5dB to +30dB in 1.5dB steps                                                                 |
|                                   |     |           |         | (See Table 5 for volume range)                                                                  |

Table 4 Input PGA Volume Control



| IN1L_VOL[4:0], IN2L_VOL[4:0],<br>IN1R_VOL[4:0], IN2R_VOL[4:0] | VOLUME<br>(dB) |
|---------------------------------------------------------------|----------------|
| 00000                                                         | -16.5          |
| 00001                                                         | -15.0          |
| 00010                                                         | -13.5          |
| 00011                                                         | -12.0          |
| 00100                                                         | -10.5          |
| 00101                                                         | -9.0           |
| 00110                                                         | -7.5           |
| 00111                                                         | -6.0           |
| 01000                                                         | -4.5           |
| 01001                                                         | -3.0           |
| 01010                                                         | -1.5           |
| 01011                                                         | 0              |
| 01100                                                         | +1.5           |
| 01101                                                         | +3.0           |
| 01110                                                         | +4.5           |
| 01111                                                         | +6.0           |
| 10000                                                         | +7.5           |
| 10001                                                         | +9.0           |
| 10010                                                         | +10.5          |
| 10011                                                         | +12.0          |
| 10100                                                         | +13.5          |
| 10101                                                         | +15.0          |
| 10110                                                         | +16.5          |
| 10111                                                         | +18.0          |
| 11000                                                         | +19.5          |
| 11001                                                         | +21.0          |
| 11010                                                         | +22.5          |
| 11011                                                         | +24.0          |
| 11100                                                         | +25.5          |
| 11101                                                         | +27.0          |
| 11110                                                         | +28.5          |
| 11111                                                         | +30.0          |

Table 5 Input PGA Volume Range

#### **INPUT MIXER ENABLE**

The WM8994 has two analogue input mixers which allow the Input PGAs and Line Inputs to be combined in a number of ways and output to the ADCs, Output Mixers, or directly to the output drivers via bypass paths.

The input mixers MIXINL and MIXINR are enabled by the MIXINL\_ENA and MIXINR\_ENA register bits, as described in Table 6. These control bits also enable the RXVOICE input path, described in the following section.

| REGISTER<br>ADDRESS | BIT | LABEL      | DEFAULT | DESCRIPTION                                  |
|---------------------|-----|------------|---------|----------------------------------------------|
| R2 (0002h)          | 9   | MIXINL_ENA | 0b      | Left Input Mixer Enable                      |
| Power<br>Management |     |            |         | (Enables MIXINL and RXVOICE input to MIXINL) |
| (2)                 |     |            |         | 0 = Disabled                                 |
|                     |     |            |         | 1 = Enabled                                  |
|                     | 8   | MIXINR_ENA | 0b      | Right Input Mixer Enable                     |
|                     |     |            |         | (Enables MIXINR and RXVOICE input to MIXINR) |
|                     |     |            |         | 0 = Disabled                                 |
|                     |     |            |         | 1 = Enabled                                  |

Table 6 Input Mixer Enable

### INPUT MIXER CONFIGURATION AND VOLUME CONTROL

The left and right channel input mixers MIXINL and MIXINR can be configured to take input from up to five sources:

- 1. IN1L or IN1R Input PGA
- 2. IN2L or IN2R Input PGA
- 3. IN1LP or IN1RP pin (PGA bypass)
- 4. RXVOICE mono differential input from IN2LP/VRXN and IN2RP/VRXP
- 5. MIXOUTL or MIXOUTR Output Mixer (Record path)

The Input Mixer configuration and volume controls are described in Table 7 for the Left input mixer (MIXINL) and Table 8 for the Right input mixer (MIXINR). The signal levels from the Input PGAs may be set to Mute, 0dB or 30dB boost. Gain controls for the PGA bypass, RXVOICE and Record paths provide adjustment from -12dB to +6dB in 3dB steps.

To prevent pop noise, it is recommended that gain and mute controls for the input mixers are not modified while the signal paths are active. If volume control is required on these signal paths, it is recommended that this is implemented using the input PGA volume controls or the ADC volume controls. The ADC volume controls are described in the "Analogue to Digital Converter (ADC)" section.

| REGISTER<br>ADDRESS            | BIT | LABEL                    | DEFAULT        | DESCRIPTION                                                                                                                                            |
|--------------------------------|-----|--------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| R41<br>(0029h)<br>Input Mixer3 | 8   | IN2L_TO_MIXINL           | 0b             | IN2L PGA Output to MIXINL Mute 0 = Mute 1 = Un-Mute                                                                                                    |
|                                | 7   | IN2L_MIXINL_VOL          | 0b             | IN2L PGA Output to MIXINL Gain<br>0 = 0dB<br>1 = +30dB                                                                                                 |
|                                | 5   | IN1L_TO_MIXINL           | 0b             | IN1L PGA Output to MIXINL Mute 0 = Mute 1 = Un-Mute                                                                                                    |
|                                | 4   | IN1L_MIXINL_VOL          | 0b             | IN1L PGA Output to MIXINL Gain 0 = 0dB 1 = +30dB                                                                                                       |
|                                | 2:0 | MIXOUTL_MIXINL_VOL [2:0] | 000b<br>(Mute) | Record Path MIXOUTL to MIXINL Gain and Mute 000 = Mute 001 = -12dB 010 = -9dB 011 = -6dB 100 = -3dB 101 = 0dB                                          |
|                                |     |                          |                | 110 = +3dB<br>111 = +6dB                                                                                                                               |
| R43<br>(002Bh)<br>Input Mixer5 | 8:6 | IN1LP_MIXINL_VOL [2:0]   | 000b<br>(Mute) | IN1LP Pin (PGA Bypass) to MIXINL Gain and Mute  000 = Mute  001 = -12dB  010 = -9dB  011 = -6dB  100 = -3dB  101 = 0dB  110 = +3dB  111 = +6dB         |
|                                | 2:0 | VRX_MIXINL_VOL [2:0]     | 000b<br>(Mute) | RXVOICE (VRXN/VRXP) Differential Input to MIXINL Gain and Mute 000 = Mute 001 = -12dB 010 = -9dB 011 = -6dB 100 = -3dB 101 = 0dB 110 = +3dB 111 = +6dB |

Table 7 Left Input Mixer (MIXINL) Volume Control

| REGISTER<br>ADDRESS            | BIT | LABEL                       | DEFAULT        | DESCRIPTION                                                                                                                                                       |
|--------------------------------|-----|-----------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R42 (002A)<br>Input Mixer4     | 8   | IN2R_TO_MIXINR              | 0b             | IN2R PGA Output to MIXINR Mute<br>0 = Mute<br>1 = Un-Mute                                                                                                         |
|                                | 7   | IN2R_MIXINR_VOL             | 0b             | IN2R PGA Output to MIXINR Gain<br>0 = 0dB<br>1 = +30dB                                                                                                            |
|                                | 5   | IN1R_TO_MIXINR              | 0b             | IN1R PGA Output to MIXINR Mute<br>0 = Mute<br>1 = Un-Mute                                                                                                         |
|                                | 4   | IN1R_MIXINR_VOL             | 0b             | IN1R PGA Output to MIXINR Gain<br>0 = 0dB<br>1 = +30dB                                                                                                            |
|                                | 2:0 | MIXOUTR_MIXINR_VOL<br>[2:0] | 000b<br>(Mute) | Record Path MIXOUTR to MIXINR Gain and Mute 000 = Mute 001 = -12dB 010 = -9dB 011 = -6dB 100 = -3dB 101 = 0dB 110 = +3dB 111 = +6dB                               |
| R44<br>(002Ch)<br>Input Mixer6 | 8:6 | IN1RP_MIXINR_VOL<br>[2:0]   | 000b<br>(Mute) | IN1RP Pin (PGA Bypass) to<br>MIXINR Gain and Mute<br>000 = Mute<br>001 = -12dB<br>010 = -9dB<br>011 = -6dB<br>100 = -3dB<br>101 = 0dB<br>110 = +3dB<br>111 = +6dB |
|                                | 2:0 | VRX_MIXINR_VOL<br>[2:0]     | 000b<br>(Mute) | RXVOICE (VRXN/VRXP) Differential Input to MIXINR Gain and Mute 000 = Mute 001 = -12dB 010 = -9dB 011 = -6dB 100 = -3dB 101 = 0dB 110 = +3dB 111 = +6dB            |

Table 8 Right Input Mixer (MIXINR) Volume Control

### DIGITAL MICROPHONE INTERFACE

The WM8994 supports a four-channel digital microphone interface. Two channels of audio data are multiplexed on the DMICDAT1 pin and a further two channels are multiplexed on the DMICDAT2 pin. All four channels are clocked using the DMICCLK output pin.

The DMICDAT1 function is shared with the IN2LN pin; the analogue signal paths from IN2LN cannot be used when this pin is used for DMICDAT1 digital microphone input.

The DMICDAT2 function is shared with the IN2RN pin; the analogue signal paths from IN2RN cannot be used when this pin is used for DMICDAT2 digital microphone input.

When digital microphone input is enabled, the WM8994 outputs a clock signal on the DMICCLK pin, which supports digital microphone operation at the AIF1 sampling rate. See "Clocking and Sample Rates" for details of the supported clocking configurations. Note that MICBIAS1 must be enabled (MIC1B\_ENA=1), and configured for 0.9\*AVDD1 (MICB1\_LVL=0), for the digital microphone interface to operate. It is intended that MICBIAS1 is used as a low noise supply for the digital microphones.

The DMICDAT1 digital microphone channels are enabled using DMIC1L\_ENA and DMIC1R\_ENA. When these signal paths are enabled, the respective ADC path is disconnected and the digital microphone data is routed to the digital mixing input bus, as illustrated in "Digital Mixing".

The DMICDAT2 digital microphone channels are enabled using DMIC2L\_ENA and DMIC2R\_ENA. When these signal paths are enabled, the digital microphone data is routed to the digital mixing input bus, as illustrated in "Digital Mixing".

On each of DMICDAT1 and DMICDAT2, the two microphones are interleaved as illustrated in Figure 18. The interface requires that MIC1 (Left channel) transmits a data bit each time that DMICCLK is high, and MIC2 (Right channel) transmits when DMICCLK is low. The WM8994 samples the digital microphone data in the middle of each DMICCLK clock phase. Each microphone must tri-state its data output when the other microphone is transmitting.



Figure 18 Digital Microphone Interface Timing

The four digital microphone channels can be routed to one of the four timeslots on AIF1. The DMICDAT1 microphones, when enabled, are routed to the Left/Right channels of AIF1 Timeslot 0. The DMICDAT2 microphones, when enabled, are routed to the Left/Right channels of AIF1 Timeslot 1.

The digital microphone channels can be routed, in a limited number of configurations, to the digital mixing output bus, via the digital sidetone signal paths. See "Digital Mixing" for further details.

The digital microphone interface control fields are described in Table 9.



| REGISTER<br>ADDRESS                       | BIT | LABEL      | DEFAULT | DESCRIPTION                                                               |
|-------------------------------------------|-----|------------|---------|---------------------------------------------------------------------------|
| R4 (0004h)<br>Power<br>Managemen<br>t (4) | 5   | DMIC2L_ENA | 0       | Digital microphone DMICDAT2 Left channel enable 0 = Disabled 1 = Enabled  |
|                                           | 4   | DMIC2R_ENA | 0       | Digital microphone DMICDAT2 Right channel enable 0 = Disabled 1 = Enabled |
|                                           | 3   | DMIC1L_ENA | 0       | Digital microphone DMICDAT1 Left channel enable 0 = Disabled 1 = Enabled  |
|                                           | 2   | DMIC1R_ENA | 0       | Digital microphone DMICDAT1 Right channel enable 0 = Disabled 1 = Enabled |

Table 9 Digital Microphone Interface Control

# **DIGITAL PULL-UP AND PULL-DOWN**

The WM8994 provides integrated pull-up and pull-down resistors on the DMICDAT1 and DMICDAT2 pins. This provides a flexible capability for interfacing with other devices. Each of the pull-up and pull-down resistors can be configured independently using the register bits described in Table 10.

| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION               |
|---------------------|-----|-------------|---------|---------------------------|
| R1824               | 11  | DMICDAT2_PU | 0       | DMICDAT2 Pull-Up enable   |
| (0720h)             |     |             |         | 0 = Disabled              |
| Digital Pulls       |     |             |         | 1 = Enabled               |
|                     | 10  | DMICDAT2_PD | 0       | DMICDAT2 Pull-Down enable |
|                     |     |             |         | 0 = Disabled              |
|                     |     |             |         | 1 = Enabled               |
|                     | 9   | DMICDAT1_PU | 0       | DMICDAT1 Pull-Up enable   |
|                     |     |             |         | 0 = Disabled              |
|                     |     |             |         | 1 = Enabled               |
|                     | 8   | DMICDAT1_PD | 0       | DMICDAT1 Pull-Down enable |
|                     |     |             |         | 0 = Disabled              |
|                     |     |             |         | 1 = Enabled               |

Table 10 Digital Pull-Up and Pull-Down Control

# **ANALOGUE TO DIGITAL CONVERTER (ADC)**

The WM8994 uses stereo 24-bit, 128x oversampled sigma-delta ADCs. The use of multi-bit feedback and high oversampling rates reduces the effects of jitter and high frequency noise. An oversample rate of 64x can also be supported - see "Clocking and Sample Rates" for details. The ADC full scale input level is proportional to AVDD1 - see "Electrical Characteristics". Any input signal greater than full scale may overload the ADC and cause distortion.

The ADCs are enabled by the ADCL\_ENA and ADCR\_ENA register bits.

| REGISTER<br>ADDRESS | BIT | LABEL    | DEFAULT | DESCRIPTION      |
|---------------------|-----|----------|---------|------------------|
| R4 (0004h)          | 1   | ADCL_ENA | 0       | Left ADC Enable  |
| Power               |     |          |         | 0 = ADC disabled |
| Management (4)      |     |          |         | 1 = ADC enabled  |
|                     | 0   | ADCR_ENA | 0       | Right ADC Enable |
|                     |     |          |         | 0 = ADC disabled |
|                     |     |          |         | 1 = ADC enabled  |

Table 11 ADC Enable Control

## ADC DIGITAL VOLUME AND FILTER CONTROL

The digital volume control between the ADCs and the Audio Interface (AIF1) is controlled by the AIF1ADC1L\_VOL and AIF1ADC1R\_VOL registers. Digital high pass filters are also provided in the ADC output signal paths. The applicable control registers are defined in the "Digital Volume and Filter Control" section.



### **DIGITAL CORE ARCHITECTURE**

The WM8994 Digital Core provides an extensive set of mixing and signal processing features. The Digital Core Architecture is illustrated in Figure 19, which also identifies the datasheet sections applicable to each portion of the Digital Core.

Audio Interface 1 (AIF1) supports audio input and output on two stereo timeslots simultaneously, making a total of four inputs and four outputs. The mixing of the four AIF1 output paths is described in "Audio Interface 1 (AIF1) Output Mixing".

A digital mixing path from the ADCs or Digital Microphones to the DAC output paths provides a high quality sidetone for voice calls or other applications. The sidetone configuration is described in "Digital Sidetone Mixing"; the associated filter and volume control is described in "Digital Sidetone Volume and Filter Control".

Each of the four hi-fi DACs has a dedicated mixer for controlling the signal paths to that DAC. The configuration of these signal paths is described in "DAC Output Digital Mixing".

Each DAC is provided with digital volume control, soft mute / un-mute and a low pass filter. The associated controls are defined in the "Digital to Analogue Converter (DAC)" section.

Digital processing can be applied to the four input channels of AIF1 and the two input channels of AIF2. The available features include 5-band equalization (EQ), 3D stereo expansion and dynamic range control (DRC).

The EQ provides the capability to tailor the audio path according to the frequency characteristics of an earpiece or loudspeaker, and/or according to user preferences. The EQ controls are described in "ReTune<sup>TM</sup> Mobile Parametric Equalizer (EQ)". The DRC provides adaptive signal level control to improve the handling of unpredictable signal levels and to improve intelligibility in the presence of transients and impulsive noises. The DRC controls are described in "Dynamic Range Control (DRC)". 3D stereo expansion provides a stereo enhancement effect; the depth of the effect is programmable, as described in "3D Stereo Expansion".

The input channels of AIF1 and AIF2 are also equipped with digital volume control, soft mute / unmute and de-emphasis filter control; see "Digital Volume and Filter Control" for details of these features

The output channels of AIF1 and AIF2 can be configured using the digital volume control and a programmable high-pass filter (HPF). The Dynamic Range Control (DRC) circuit can also be applied here, with the restriction that a DRC cannot be enabled in the input and output path of one AIF channel at the same time. The AIF output volume and filter controls are described in "Digital Volume and Filter Control".

The WM8994 provides two full audio interfaces, AIF1 and AIF2. Each interface supports a number of protocols, including I $^2$ S, DSP, MSB-first left/right justified, and can operate in master or slave modes. PCM operation is supported in the DSP mode. A-law and  $\mu$ -law companding are also supported. Time division multiplexing (TDM) is available to allow multiple devices to stream data simultaneously on the same bus, saving space and power.

Four-channel input and output is supported using TDM on AIF1. Two-channel input and output is supported on AIF2. A third interface, AIF3, is partially supported, using multiplexers to re-configure alternate connections to AIF1 or AIF2.

Signal mixing between audio interfaces is possible. The WM8994 performs stereo full-duplex sample rate conversion between the audio interfaces as required. (Note that sample rate conversion is not supported on some signal paths, as noted in Figure 19.)



Figure 19 Digital Core Architecture

# **DIGITAL MIXING**

This section describes the digital mixing functions of the WM8994.

Digital audio mixing is provided on four AIF1 output paths, two digital sidetone paths, and four Digital to Analogue converters (DACs).

Note that the two AIF2 output paths are connected to the DAC2L and DAC2R signal paths.

## **AUDIO INTERFACE 1 (AIF1) OUTPUT MIXING**

There are four AIF1 digital mixers, one for each AIF1 audio channel (ie. Left/Right channels on Timeslots 0/1). The inputs to each AIF1 mixer comprise signals from the ADC / Digital Microphone inputs and from AIF2.

Note that the Left/Right channels of AIF1 can be inverted or interchanged if required; see "Digital Audio Interface Control".

The AIF1 Left Timeslot 0 output channel is derived from the ADCL / DMIC1 (Left) and AIF2 (Left) inputs. The ADCL / DMIC1 (Left) path is enabled by ADC1L\_TO\_AIF1ADC1L, whilst the AIF2 (Left) path is enabled by AIF2DACL\_TO\_AIF1ADC1L.

The AIF1 Right Timeslot 0 output channel is derived from the ADCR / DMIC1 (Right) and AIF2 (Right) inputs. The ADCR / DMIC1 (Right) path is enabled by ADC1R\_TO\_AIF1ADC1R, whilst the AIF2 (Right) path is enabled by AIF2DACR\_TO\_AIF1ADC1R.

The AIF1 Left Timeslot 1 output channel is derived from the DMIC2 (Left) and AIF2 (Left) inputs. The DMIC2 (Left) path is enabled by ADC2L\_TO\_AIF1ADC2L, whilst the AIF2 (Left) path is enabled by AIF2DACL\_TO\_AIF1ADC2L.

The AIF1 Right Timeslot 1 output channel is derived from the DMIC2 (Right) and AIF2 (Right) inputs. The DMIC2 (Right) path is enabled by ADC2R\_TO\_AIF1ADC2R, whilst the AIF2 (Right) path is enabled by AIF2DACR\_TO\_AIF1ADC2R.

| The AIF1 output mixer co | ntrale are de | fined in Table | 12 |
|--------------------------|---------------|----------------|----|

| REGISTER<br>ADDRESS                                  | BIT | LABEL                     | DEFAULT | DESCRIPTION                                                                                    |
|------------------------------------------------------|-----|---------------------------|---------|------------------------------------------------------------------------------------------------|
| R1542 (0606h)<br>AIF1 ADC1<br>Left Mixer<br>Routing  | 1   | ADC1L_TO_AIF<br>1ADC1L    | 0       | Enable ADCL / DMIC1 (Left) to<br>AIF1 (Timeslot 0, Left) output<br>0 = Disabled<br>1 = Enabled |
|                                                      | 0   | AIF2DACL_TO_<br>AIF1ADC1L | 0       | Enable AIF2 (Left) to AIF1 (Timeslot 0, Left) output 0 = Disabled 1 = Enabled                  |
| R1543 (0607h)<br>AIF1 ADC1<br>Right Mixer<br>Routing | 1   | ADC1R_TO_AIF<br>1ADC1R    | 0       | Enable ADCR / DMIC1 (Right) to AIF1 (Timeslot 0, Right) output 0 = Disabled 1 = Enabled        |
|                                                      | 0   | AIF2DACR_TO_<br>AIF1ADC1R | 0       | Enable AIF2 (Right) to AIF1 (Timeslot 0, Right) output 0 = Disabled 1 = Enabled                |
| R1544 (0608h)<br>AIF1 ADC2<br>Left Mixer<br>Routing  | 1   | ADC2L_TO_AIF<br>1ADC2L    | 0       | Enable DMIC2 (Left) to AIF1<br>(Timeslot 1, Left) output<br>0 = Disabled<br>1 = Enabled        |
|                                                      | 0   | AIF2DACL_TO_<br>AIF1ADC2L | 0       | Enable AIF2 (Left) to AIF1<br>(Timeslot 1, Left) output<br>0 = Disabled<br>1 = Enabled         |

| REGISTER<br>ADDRESS                                  | BIT | LABEL                     | DEFAULT | DESCRIPTION                                                                               |
|------------------------------------------------------|-----|---------------------------|---------|-------------------------------------------------------------------------------------------|
| R1545 (0609h)<br>AIF1 ADC2<br>Right Mixer<br>Routing | 1   | ADC2R_TO_AIF<br>1ADC2R    | 0       | Enable DMIC2 (Right) to AIF1<br>(Timeslot 1, Right) output<br>0 = Disabled<br>1 = Enabled |
|                                                      | 0   | AIF2DACR_TO_<br>AIF1ADC2R | 0       | Enable AIF2 (Right) to AIF1<br>(Timeslot 1, Right) output<br>0 = Disabled<br>1 = Enabled  |

Table 12 AIF1 Output Mixing

#### **DIGITAL SIDETONE MIXING**

There are two digital sidetone signal paths, ST1 and ST2. The sidetone sources are selectable for each path. The sidetone mixer outputs are inputs to the DAC signal mixers.

The source for sidetone path ST1 is ADCL / DMIC1 (Left) or ADCR / DMIC1 (Right), depending on the ST1\_SEL bit.

The source for sidetone path ST2 is DMIC2 (Left) or DMIC2 (Right), depending on the ST2\_SEL bit.

| REGISTER<br>ADDRESS       | BIT | LABEL   | DEFAULT | DESCRIPTION                                          |
|---------------------------|-----|---------|---------|------------------------------------------------------|
| R1569 (0621h)<br>Sidetone | 1   | ST2_SEL | 0       | Select source for sidetone ST2 path 0 = DMIC2 (Left) |
|                           |     |         |         | 1 = DMIC2 (Right)                                    |
|                           | 0   | ST1_SEL | 0       | Select source for sidetone ST1 path                  |
|                           |     |         |         | 0 = ADCL / DMIC1 (Left)                              |
|                           |     |         |         | 1 = ADCR / DMIC1 (Right)                             |

Table 13 Digital Sidetone Mixing

## **DIGITAL SIDETONE VOLUME AND FILTER CONTROL**

A digital volume control is provided for the digital sidetone paths. The associated register controls are described in Table 14.

A digital high-pass filter can be enabled in the sidetone paths to remove DC offsets. This filter is enabled using the ST\_HPF register bit; the cut-off frequency is configured using ST\_HPF\_CUT. When the filter is enabled, it is enabled in both digital sidetone paths.

| REGISTER<br>ADDRESS                    | BIT | LABEL                   | DEFAULT | DESCRIPTION                                                                                                                             |
|----------------------------------------|-----|-------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------|
| R1536 (0600h)<br>DAC1 Mixer<br>Volumes | 8:5 | ADC2_DAC1_V<br>OL [3:0] | 0000    | Sidetone ST2 to DAC1L and DAC1R Volume  0000 = -36dB  0001 = -33dB  (3dB steps)                                                         |
|                                        |     |                         |         | 1011 = -3dB<br>1100 = 0dB<br>(see Table 15 for gain range)                                                                              |
|                                        | 3:0 | ADC1_DAC1_V<br>OL [3:0] | 0000    | Sidetone ST1 to DAC1L and DAC1R Volume  0000 = -36dB  0001 = -33dB  (3dB steps)  1011 = -3dB  1100 = 0dB  (see Table 15 for gain range) |



| REGISTER<br>ADDRESS                    | BIT | LABEL                   | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                                                         |
|----------------------------------------|-----|-------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1539 (0603h)<br>DAC2 Mixer<br>Volumes | 8:5 | ADC2_DAC2_V<br>OL [3:0] | 0000    | Sidetone ST2 to DAC2L and DAC2R Volume $0000 = -36dB$ $0001 = -33dB$ (3dB steps) $1011 = -3dB$ $1100 = 0dB$ (see Table 15 for gain range) Sidetone ST1 to DAC2L and                                                                                                                                                 |
|                                        |     | OL [3:0]                |         | DAC2R Volume<br>0000 = -36dB<br>0001 = -33dB<br>(3dB steps)<br>1011 = -3dB<br>1100 = 0dB<br>(see Table 15 for gain range)                                                                                                                                                                                           |
| R1569 (0621h)<br>Sidetone              | 9:7 | ST_HPF_CUT<br>[2:0]     | 000     | Sidetone HPF cut-off frequency (relative to 44.1kHz sample rate)  000 = 2.7kHz  001 = 1.35kHz  010 = 675Hz  011 = 370Hz  100 = 180Hz  101 = 90Hz  110 = 45Hz  111 = Reserved  Note - the cut-off frequencies scale with the Digital Mixing (SYSCLK) clocking rate. The quoted figures apply to 44.1kHz sample rate. |
|                                        | 6   | ST_HPF                  | 0       | Digital Sidetone HPF Select 0 = Disabled 1 = Enabled                                                                                                                                                                                                                                                                |

Table 14 Digital Sidetone Volume Control

| ADC1_DAC1_VOL,<br>ADC1_DAC2_VOL,<br>ADC2_DAC1_VOL or | SIDETONE  |
|------------------------------------------------------|-----------|
| ADC2_DAC2_VOL                                        | GAIN (dB) |
| 0000                                                 | -36       |
| 0001                                                 | -33       |
| 0010                                                 | -30       |
| 0011                                                 | -27       |
| 0100                                                 | -24       |
| 0101                                                 | -21       |
| 0110                                                 | -18       |
| 0111                                                 | -15       |
| 1000                                                 | -12       |
| 1001                                                 | -9        |
| 1010                                                 | -6        |
| 1011                                                 | -3        |
| 1100                                                 | 0         |
| 1101                                                 | 0         |
| 1110                                                 | 0         |
| 1111                                                 | 0         |

Table 15 Digital Sidetone Volume Range



## **DAC OUTPUT DIGITAL MIXING**

There are four DAC digital mixers, one for each DAC. The inputs to each DAC mixer comprise signals from AIF1, AIF2 and the digital sidetone signals.

Note that the Left/Right channels of the AIF1 and AIF2 inputs can be inverted or interchanged if required; see "Digital Audio Interface Control".

| REGISTER<br>ADDRESS     | BIT | LABEL                  | DEFAULT | DESCRIPTION                               |
|-------------------------|-----|------------------------|---------|-------------------------------------------|
| R1537 (0601h) DAC1 Left | 5   | ADC2_TO_DAC<br>1L      | 0       | Enable Sidetone ST2 to DAC1L 0 = Disabled |
| Mixer Routing           |     |                        |         | 1 = Enabled                               |
|                         | 4   | ADC1_TO_DAC            | 0       | Enable Sidetone ST1 to DAC1L              |
|                         |     | 1L                     |         | 0 = Disabled                              |
|                         |     |                        |         | 1 = Enabled                               |
|                         | 2   | AIF2DACL_TO_           | 0       | Enable AIF2 (Left) to DAC1L               |
|                         |     | DAC1L                  |         | 0 = Disabled                              |
|                         |     |                        |         | 1 = Enabled                               |
|                         | 1   | AIF1DAC2L_TO<br>_DAC1L | 0       | Enable AIF1 (Timeslot 1, Left) to DAC1L   |
|                         |     |                        |         | 0 = Disabled                              |
|                         |     |                        |         | 1 = Enabled                               |
|                         | 0   | AIF1DAC1L_TO<br>_DAC1L | 0       | Enable AIF1 (Timeslot 0, Left) to DAC1L   |
|                         |     |                        |         | 0 = Disabled                              |
|                         |     |                        |         | 1 = Enabled                               |
| R1538 (0602h)           | 5   | ADC2_TO_DAC            | 0       | Enable Sidetone ST2 to DAC1R              |
| DAC1 Right              |     | 1R                     |         | 0 = Disabled                              |
| Mixer Routing           |     |                        |         | 1 = Enabled                               |
|                         | 4   | ADC1_TO_DAC            | 0       | Enable Sidetone ST1 to DAC1R              |
|                         |     | 1R                     |         | 0 = Disabled                              |
|                         |     |                        |         | 1 = Enabled                               |
|                         | 2   | AIF2DACR_TO_           | 0       | Enable AIF2 (Right) to DAC1R              |
|                         |     | DAC1R                  |         | 0 = Disabled                              |
|                         |     |                        |         | 1 = Enabled                               |
|                         | 1   | AIF1DAC2R_TO<br>_DAC1R | 0       | Enable AIF1 (Timeslot 1, Right) to DAC1R  |
|                         |     |                        |         | 0 = Disabled                              |
|                         |     |                        |         | 1 = Enabled                               |
|                         | 0   | AIF1DAC1R_TO<br>_DAC1R | 0       | Enable AIF1 (Timeslot 0, Right) to DAC1R  |
|                         |     |                        |         | 0 = Disabled                              |
|                         |     |                        |         | 1 = Enabled                               |
| R1540 (0604h)           | 5   | ADC2_TO_DAC            | 0       | Enable Sidetone ST2 to DAC2L              |
| DAC2 Left               |     | 2L                     |         | 0 = Disabled                              |
| Mixer Routing           |     |                        |         | 1 = Enabled                               |
|                         | 4   | ADC1_TO_DAC            | 0       | Enable Sidetone ST1 to DAC2L              |
|                         |     | 2L                     |         | 0 = Disabled                              |
|                         |     |                        |         | 1 = Enabled                               |
|                         | 2   | AIF2DACL_TO_           | 0       | Enable AIF2 (Left) to DAC2L               |
|                         |     | DAC2L                  |         | 0 = Disabled                              |
|                         |     |                        |         | 1 = Enabled                               |
|                         | 1   | AIF1DAC2L_TO<br>_DAC2L | 0       | Enable AIF1 (Timeslot 1, Left) to DAC2L   |
|                         |     |                        |         | 0 = Disabled                              |
|                         |     |                        |         | 1 = Enabled                               |
|                         | 0   | AIF1DAC1L_TO           | 0       | Enable AIF1 (Timeslot 0, Left) to         |



| REGISTER<br>ADDRESS | BIT | LABEL                  | DEFAULT | DESCRIPTION                              |
|---------------------|-----|------------------------|---------|------------------------------------------|
|                     |     | _DAC2L                 |         | DAC2L                                    |
|                     |     |                        |         | 0 = Disabled                             |
|                     |     |                        |         | 1 = Enabled                              |
| R1541 (0605h)       | 5   | ADC2_TO_DAC            | 0       | Enable Sidetone ST2 to DAC2R             |
| DAC2 Right          |     | 2R                     |         | 0 = Disabled                             |
| Mixer Routing       |     |                        |         | 1 = Enabled                              |
|                     | 4   | ADC1_TO_DAC            | 0       | Enable Sidetone ST1 to DAC2R             |
|                     | 2R  | 2R                     |         | 0 = Disabled                             |
|                     |     |                        |         | 1 = Enabled                              |
|                     | 2   | AIF2DACR_TO_           | 0       | Enable AIF2 (Right) to DAC2R             |
|                     |     | DAC2R                  |         | 0 = Disabled                             |
|                     |     |                        |         | 1 = Enabled                              |
|                     | 1   | AIF1DAC2R_TO<br>_DAC2R | 0       | Enable AIF1 (Timeslot 1, Right) to DAC2R |
|                     |     |                        |         | 0 = Disabled                             |
|                     |     |                        |         | 1 = Enabled                              |
|                     | 0   | AIF1DAC1R_TO<br>_DAC2R | 0       | Enable AIF1 (Timeslot 0, Right) to DAC2R |
|                     |     |                        |         | 0 = Disabled                             |
|                     |     |                        |         | 1 = Enabled                              |

**Table 16 DAC Output Digital Mixing** 

# **AUDIO INTERFACE 2 (AIF2) DIGITAL MIXING**

There are two output channels on AIF2. The audio source for these two channels is the same as the selected source for DAC2L and DAC2R, as described in "DAC Output Digital Mixing".

Note that the Left/Right channels of AIF2 can be inverted or interchanged if required; see "Digital Audio Interface Control".

### SAMPLE RATE CONVERSION

The WM8994 supports two main digital audio interfaces, AIF1 and AIF2. These interfaces are configured independently and may operate entirely asynchronously to each other. The WM8994 performs stereo full-duplex sample rate conversion between the audio interfaces, allowing digital audio to be routed between the interfaces, and allowing asynchronous audio data to be mixed together.

The Sample Rate Converters (SRCs) are configured and enabled automatically within the WM8994, and no user settings are required. Synchronisation between the audio interfaces is not instantaneous when the clocking or sample rate configurations are updated; the lock status of the SRCs is signalled via the GPIO or Interrupt circuits, as described in "General Purpose Input/Output" and "Interrupts".

Separate clocks can be used for AIF1 and AIF2, allowing asynchronous operation on these interfaces. The digital mixing core is clocked by SYSCLK, which is linked to either AIF1CLK or AIF2CLK, as described in "Clocking and Sample Rates". The digital mixing core is, therefore, always synchronised to AIF1, or to AIF2, or to both interfaces at once.

## **SAMPLE RATE CONVERTER 1 (SRC1)**

SRC1 performs sample rate conversion of digital audio data input to the WM8994. Sample Rate Conversion is required when digital audio data is received on an audio interface that is not synchronised to the digital mixing core.

SRC1 is automatically configured on AIF1 or AIF2, depending on the selected Clocking and Sample Rate configuration. Note that SRC1 cannot convert input data on AIF1 and AIF2 simultaneously. Sample Rate conversion on AIF1 is only supported on TDM Timeslot 0.

The SRC1 Lock status indicates when audio data can be received on the interface channel that is not synchronised to the digital mixing core. No audio will be present on this signal path until SRC1 Lock is achieved.

## **SAMPLE RATE CONVERTER 1 (SRC2)**

SRC2 performs sample rate conversion of digital audio data output from the WM8994. Sample Rate Conversion is required when digital audio data is transmitted on an audio interface that is not synchronised to the digital mixing core.

SRC2 is automatically configured on AIF1 or AIF2, depending on the selected Clocking and Sample Rate configuration. Note that SRC2 cannot convert output data on AIF1 and AIF2 simultaneously. Sample Rate conversion on AIF1 is only supported on TDM Timeslot 0.

The SRC2 Lock status indicates when audio data can be transmitted on the interface channel that is not synchronised to the digital mixing core. No audio will be present on this signal path until SRC2 Lock is achieved.

## SAMPLE RATE CONVERTER RESTRICTIONS

The following restrictions apply to the configuration of the WM8994 Sample Rate Converters.

**No SRC on AIF1 Timeslot 1.** Sample Rate Conversion on audio interface AIF1 is not supported on the TDM Timeslot 1. Therefore, it is not possible to route digital audio between AIF1 Timeslot 1 and AIF2, or to mix together audio from these interface paths. Note that this only applies when the SRC is applied to AIF1.

**Maximum of three sample rates in the system.** The audio sample rate of AIF1 input and AIF1 output may be different to each other. The audio sample rate of AIF2 input and AIF2 output may be different to each other. However, it is not possible to have four different sample rates operating simultaneously, as this would require sample rate conversion in too many paths. A maximum of three different sample rates can be supported in the system.

No SRC capability when using 88.2kHz or 96kHz AIF input (DAC playback). If either interface is configured for 88.2kHz or 96kHz sample rate, then the digital mixing core must also be configured for this sample rate. Sample Rate Conversion cannot be supported in this mode, therefore AIF output is not supported at any sample rate under these conditions.



Restricted Sample Rate options when AIF1 and AIF2 are synchronised. When the same clock source is used for AIF1CLK and AIF2CLK, then the AIF to which the SYSCLK is synchronised cannot be mixed sample rates. If AIF1CLK\_SRC = AIF2CLK\_SRC and SYSCLK\_SRC = 0, then AIF1 cannot support mixed sample rates. If AIF1CLK\_SRC = AIF2CLK\_SRC and SYSCLK\_SRC = 1, then AIF2 cannot support mixed sample rates.

Restricted Sample Rate options when AIF1 and AIF2 are not synchronised. When a different clock source is used for AIF1CLK and AIF2CLK, and mixed sample rates are selected on both interfaces, then the DAC sample rate of one interface must be the same as the ADC sample rate of the other.

### SAMPLE RATE CONVERTER CONFIGURATION ERROR INDICATION

The WM8894 verifies the register settings relating to Clocking, Sample Rates and Sample Rate Conversion. If an invalid configuration is attempted, then the SR\_ERROR register will indicate the error by showing a non-zero value. This read-only field may be checked to confirm that the WM8994 can support the selected Clocking and Sample Rate settings.

| REGISTER<br>ADDRESS | BIT | LABEL    | DEFAULT | DESCRIPTION                                                                              |
|---------------------|-----|----------|---------|------------------------------------------------------------------------------------------|
| R530 (0212h)        | 3:0 | SR_ERROR | 0000    | Sample Rate Configuration status                                                         |
| Rate Status         |     | [3:0]    |         | Indicates an error with the register settings related to sample rate configuration       |
|                     |     |          |         | 0000 = No errors                                                                         |
|                     |     |          |         | 0001 = Invalid sample rate                                                               |
|                     |     |          |         | 0010 = Invalid AIF divide                                                                |
|                     |     |          |         | 0011 = ADC and DAC divides both set in an interface                                      |
|                     |     |          |         | 0100 = Invalid combination of AIF divides and sample-rate                                |
|                     |     |          |         | 0101 = Invalid set of enables for 96kHz mode                                             |
|                     |     |          |         | 0110 = Invalid SYSCLK rate (derived from AIF1CLK_RATE or AIF2CLK_RATE)                   |
|                     |     |          |         | 0111 = Mixed ADC and DAC rates in<br>SYSCLK AIF when AIFs are asynchronous               |
|                     |     |          |         | 1000 = Invalid combination of sample rates when both AIFs are from the same clock source |
|                     |     |          |         | 1001 = Invalid combination of mixed ADC/DAC AIFs when both from the same clock source    |
|                     |     |          |         | 1010 = AIF1DAC2 (Timeslot 1) ports<br>enabled when SRCs connected to AIF1                |

**Table 17 Sample Rate Converter Configuration Status** 

# **DYNAMIC RANGE CONTROL (DRC)**

The Dynamic Range Control (DRC) is a circuit which can be enabled in the digital playback or digital record paths of the WM8994 audio interfaces. The function of the DRC is to adjust the signal gain in conditions where the input amplitude is unknown or varies over a wide range, e.g. when recording from microphones built into a handheld system. The DRC can apply Compression and Automatic Level Control to the signal path. It incorporates 'anti-clip' and 'quick release' features for handling transients in order to improve intelligibility in the presence of loud impulsive noises.

The DRC can apply Compression and Automatic Level Control to the signal path. It incorporates 'anti-clip' and 'quick release' features for handling transients in order to improve intelligibility in the presence of loud impulsive noises.

The DRC also incorporates a Noise Gate function, which provides additional attenuation of very low-level input signals. This means that the signal path is quiet when no signal is present, giving an improvement in background noise level under these conditions.

The WM8994 provides three stereo Dynamic Range Controllers (DRCs); these are associated with AIF1 timeslot 0, AIF1 timeslot 1 and AIF2 respectively. Each DRC can be enabled either in the DAC playback (AIF input) path or in the ADC record (AIF output) path, as described in the "Digital Core Architecture" section.

The DRCs are enabled in the DAC or ADCs audio signal paths using the register bits described in Table 18. Note that enabling any DRC in the DAC and ADC paths simultaneously is an invalid selection.

| REGISTER<br>ADDRESS            | BIT | LABEL                 | DEFAULT | DESCRIPTION                                                                            |
|--------------------------------|-----|-----------------------|---------|----------------------------------------------------------------------------------------|
| R1088 (0440h)<br>AIF1 DRC1 (1) | 2   | AIF1DAC1_DRC<br>_ENA  | 0       | Enable DRC in AIF1DAC1 playback path (AIF1, Timeslot 0) 0 = Disabled 1 = Enabled       |
|                                | 1   | AIF1ADC1L_DR<br>C_ENA | 0       | Enable DRC in AIF1ADC1 (Left) record path (AIF1, Timeslot 0) 0 = Disabled 1 = Enabled  |
|                                | 0   | AIF1ADC1R_DR<br>C_ENA | 0       | Enable DRC in AIF1ADC1 (Right) record path (AIF1, Timeslot 0) 0 = Disabled 1 = Enabled |
| R1104 (0450h)<br>AIF1 DRC2 (1) | 2   | AIF1DAC2_DRC<br>_ENA  | 0       | Enable DRC in AIF1DAC2 playback path (AIF1, Timeslot 1) 0 = Disabled 1 = Enabled       |
|                                | 1   | AIF1ADC2L_DR<br>C_ENA | 0       | Enable DRC in AIF1ADC2 (Left) record path (AIF1, Timeslot 1) 0 = Disabled 1 = Enabled  |
|                                | 0   | AIF1ADC2R_DR<br>C_ENA | 0       | Enable DRC in AIF1ADC2 (Right) record path (AIF1, Timeslot 1) 0 = Disabled 1 = Enabled |
| R1344 (0550h)<br>AIF2 DRC (1)  | 2   | AIF2DAC_DRC_<br>ENA   | 0       | Enable DRC in AIF2DAC playback path 0 = Disabled 1 = Enabled                           |
|                                | 1   | AIF2ADCL_DRC<br>_ENA  | 0       | Enable DRC in AIF2ADC (Left) record path 0 = Disabled 1 = Enabled                      |



| REGISTER<br>ADDRESS | BIT | LABEL                | DEFAULT | DESCRIPTION                                            |
|---------------------|-----|----------------------|---------|--------------------------------------------------------|
|                     | 0   | AIF2ADCR_DR<br>C_ENA | 0       | Enable DRC in AIF2ADC (Right) record path 0 = Disabled |
|                     |     |                      |         | 1 = Enabled                                            |

Table 18 DRC Enable

The following description of the DRC is applicable to all three DRCs. The associated register control fields are described in Table 20, Table 21 and Table 22 for the respective DRCs.

Note that, there the following description refers to register names, the generic prefix [DRC] is quoted:

- For the DRC associated with AIF1 timeslot 0, [DRC] = AIF1DRC1.
- For the DRC associated with AIF1 timeslot 1, [DRC] = AIF1DRC2.
- For the DRC associated with AIF2, [DRC] = AIF2DRC.

### DRC COMPRESSION / EXPANSION / LIMITING

The DRC supports two different compression regions, separated by a "Knee" at a specific input amplitude. In the region above the knee, the compression slope [DRC]\_HI\_COMP applies; in the region below the knee, the compression slope [DRC]\_LO\_COMP applies.

The DRC also supports a noise gate region, where low-level input signals are heavily attenuated. This function can be enabled or disabled according to the application requirements. The DRC response in this region is defined by the expansion slope <code>[DRC]\_NG\_EXP</code>.

For additional attenuation of signals in the noise gate region, an additional "knee" can be defined (shown as "Knee2" in Figure 20). When this knee is enabled, this introduces an infinitely steep dropoff in the DRC response pattern between the <code>[DRC]\_LO\_COMP</code> and <code>[DRC]\_NG\_EXP</code> regions.

The overall DRC compression characteristic in "steady state" (i.e. where the input amplitude is near-constant) is illustrated in Figure 20.



Figure 20 DRC Response Characteristic

The slope of the DRC response is determined by register fields <code>[DRC]\_HI\_COMP</code> and <code>[DRC]\_LO\_COMP</code>. A slope of 1 indicates constant gain in this region. A slope less than 1 represents compression (i.e. a change in input amplitude produces only a smaller change in output amplitude). A slope of 0 indicates that the target output amplitude is the same across a range of input amplitudes; this is infinite compression.

When the noise gate is enabled, the DRC response in this region is determined by the <code>[DRC]\_NG\_EXP</code> register. A slope of 1 indicates constant gain in this region. A slope greater than 1 represents expansion (ie. a change in input amplitude produces a larger change in output amplitude).

When the DRC\_KNEE2\_OP knee is enabled ("Knee2" in Figure 20), this introduces the vertical line in the response pattern illustrated, resulting in infinitely steep attenuation at this point in the response.

| The DRC parameters are I | listed in Table 19. |
|--------------------------|---------------------|
|--------------------------|---------------------|

| REF | PARAMETER      | DESCRIPTION                   |
|-----|----------------|-------------------------------|
| 1   | [DRC]_KNEE_IP  | Input level at Knee1 (dB)     |
| 2   | [DRC]_KNEE_OP  | Output level at Knee2 (dB)    |
| 3   | [DRC]_HI_COMP  | Compression ratio above Knee1 |
| 4   | [DRC]_LO_COMP  | Compression ratio below Knee1 |
| 5   | [DRC]_KNEE2_IP | Input level at Knee2 (dB)     |
| 6   | [DRC]_NG_EXP   | Expansion ratio below Knee2   |
| 7   | [DRC]_KNEE2_OP | Output level at Knee2 (dB)    |

**Table 19 DRC Response Parameters** 

The noise gate is enabled when the <code>[DRC]\_NG\_ENA</code> register is set. When the noise gate is not enabled, parameters 5, 6, 7 above are ignored, and the <code>[DRC]\_LO\_COMP</code> slope applies to all input signal levels below Knee1.

The DRC\_KNEE2\_OP knee is enabled when the <code>[DRC]\_KNEE2\_OP\_ENA</code> register is set. When this bit is not set, then parameter 7 above is ignored, and the Knee2 position always coincides with the low end of the <code>[DRC]\_LO\_COMP</code> region.

The "Knee1" point in Figure 20 is determined by register fields [DRC]\_KNEE\_IP and [DRC]\_KNEE\_OP.

Parameter Y0, the output level for a 0dB input, is not specified directly, but can be calculated from the other parameters, using the equation:

 $Y0 = [DRC]_KNEE_OP - ([DRC]_KNEE_IP * [DRC]_HI_COMP)$ 

# **GAIN LIMITS**

The minimum and maximum gain applied by the DRC is set by register fields [DRC]\_MINGAIN, [DRC]\_MAXGAIN and [DRC]\_NG\_MINGAIN. These limits can be used to alter the DRC response from that illustrated in Figure 20. If the range between maximum and minimum gain is reduced, then the extent of the dynamic range control is reduced.

The minimum gain in the Compression regions of the DRC response is set by [DRC]\_MINGAIN. The minimum gain in the Noise Gate region is set by [DRC]\_NG\_MINGAIN. The minimum gain limit prevents excessive attenuation of the signal path.

The maximum gain limit set by <code>[DRC]\_MAXGAIN</code> prevents quiet signals (or silence) from being excessively amplified.



#### **DYNAMIC CHARACTERISTICS**

The dynamic behaviour determines how quickly the DRC responds to changing signal levels. Note that the DRC responds to the average (RMS) signal amplitude over a period of time.

The [DRC]\_ATK determines how quickly the DRC gain decreases when the signal amplitude is high. The [DRC]\_DCY determines how quickly the DRC gain increases when the signal amplitude is low.

These register fields are described in Table 20, Table 21 and Table 22. Note that the register defaults are suitable for general purpose microphone use.

#### **ANTI-CLIP CONTROL**

The DRC includes an Anti-Clip feature to avoid signal clipping when the input amplitude rises very quickly. This feature uses a feed-forward technique for early detection of a rising signal level. Signal clipping is avoided by dynamically increasing the gain attack rate when required. The Anti-Clip feature is enabled using the <code>[DRC]\_ANTICLIP</code> bit.

Note that the feed-forward processing increases the latency in the input signal path.

Note that the Anti-Clip feature operates entirely in the digital domain. It cannot be used to prevent signal clipping in the analogue domain nor in the source signal. Analogue clipping can only be prevented by reducing the analogue signal gain or by adjusting the source signal.

#### QUICK RELEASE CONTROL

The DRC includes a Quick-Release feature to handle short transient peaks that are not related to the intended source signal. For example, in handheld microphone recording, transient signal peaks sometimes occur due to user handling, key presses or accidental tapping against the microphone. The Quick Release feature ensures that these transients do not cause the intended signal to be masked by the longer time constants of [DRC]\_DCY.

The Quick-Release feature is enabled by setting the <code>[DRC]\_QR</code> bit. When this bit is enabled, the DRC measures the crest factor (peak to RMS ratio) of the input signal. A high crest factor is indicative of a transient peak that may not be related to the intended source signal. If the crest factor exceeds the level set by <code>[DRC]\_QR\_THR</code>, then the normal decay rate (<code>[DRC]\_DCY</code>) is ignored and a faster decay rate (<code>[DRC]\_QR\_DCY</code>) is used instead.

## SIGNAL ACTIVITY DETECT

The DRC incorporates a configurable signal detect function, allowing the signal level at the DRC input to be monitored and to be used to trigger other events. This can be used to detect the presence of a microphone signal on an ADC or digital mic channel, or can be used to detect an audio signal received over the digital audio interface.

The Peak signal level or the RMS signal level of the DRC input can be selected as the detection threshold. When the threshold condition is exceeded, an interrupt or GPIO output can be generated. See "General Purpose Input/Output" for a full description of the applicable control fields.

## **DRC REGISTER CONTROLS**

The AIF1DRC1 control registers are described in Table 20. The AIF1DRC2 control registers are described in Table 21. The AIF2DRC control registers are described in Table 22.

| REGISTER<br>ADDRESS | BIT  | LABEL                 | DEFAULT | DESCRIPTION                             |
|---------------------|------|-----------------------|---------|-----------------------------------------|
| R1080 (0440h)       | 8    | AIF1DRC1_NG_          | 0       | AIF1 DRC1 Noise Gate Enable             |
| AIF1 DRC1 (1)       |      | ENA                   |         | 0 = Disabled                            |
|                     |      |                       |         | 1 = Enabled                             |
|                     | 5    | AIF1DRC1_KNE          | 0       | AIF1 DRC1 KNEE2_OP Enable               |
|                     |      | E2_OP_ENA             |         | 0 = Disabled                            |
|                     |      |                       |         | 1 = Enabled                             |
|                     | 4    | AIF1DRC1_QR           | 1       | AIF1 DRC1 Quick-release Enable          |
|                     |      |                       |         | 0 = Disabled                            |
|                     |      |                       |         | 1 = Enabled                             |
|                     | 3    | AIF1DRC1_ANT          | 1       | AIF1 DRC1 Anti-clip Enable              |
|                     |      | ICLIP                 |         | 0 = Disabled                            |
|                     |      |                       |         | 1 = Enabled                             |
| R1081 (0441h)       | 12:9 | AIF1DRC1_ATK          | 0100    | AIF1 DRC1 Gain attack rate              |
| AIF1 DRC1 (2)       |      | [3:0]                 |         | (seconds/6dB)                           |
|                     |      |                       |         | 0000 = Reserved                         |
|                     |      |                       |         | 0001 = 181us                            |
|                     |      |                       |         | 0010 = 363us                            |
|                     |      |                       |         | 0011 = 726us                            |
|                     |      |                       |         | 0100 = 1.45ms                           |
|                     |      |                       |         | 0101 = 2.9ms                            |
|                     |      |                       |         | 0110 = 5.8ms                            |
|                     |      |                       |         | 0111 = 11.6ms                           |
|                     |      |                       |         | 1000 = 23.2ms                           |
|                     |      |                       |         | 1001 = 46.4ms                           |
|                     |      |                       |         | 1010 = 92.8ms                           |
|                     |      |                       |         | 1011 = 185.6ms                          |
|                     | 0.5  | ALEADDOA DOV          | 2010    | 1100-1111 = Reserved                    |
|                     | 8:5  | AIF1DRC1_DCY<br>[3:0] | 0010    | AIF1 DRC1 Gain decay rate (seconds/6dB) |
|                     |      | [0.0]                 |         | 0000 = 186ms                            |
|                     |      |                       |         | 0001 = 372ms                            |
|                     |      |                       |         | 0010 = 743ms                            |
|                     |      |                       |         | 0011 = 1.49s                            |
|                     |      |                       |         | 0100 = 2.97s                            |
|                     |      |                       |         | 0101 = 5.94s                            |
|                     |      |                       |         | 0110 = 11.89s                           |
|                     |      |                       |         | 0111 = 23.78s                           |
|                     |      |                       |         | 1000 = 47.56s                           |
|                     |      |                       |         | 1001-1111 = Reserved                    |
|                     | 4:2  | AIF1DRC1_MIN          | 001     | AIF1 DRC1 Minimum gain to               |
|                     |      | GAIN [2:0]            |         | attenuate audio signals                 |
|                     |      |                       |         | 000 = 0dB                               |
|                     |      |                       |         | 001 = -12dB (default)                   |
|                     |      |                       |         | 010 = -18dB                             |
|                     |      |                       |         | 011 = -24dB                             |
|                     |      |                       |         | 100 = -36dB                             |
|                     |      |                       |         | 101 = Reserved                          |
|                     |      |                       |         | 11X = Reserved                          |



| REGISTER<br>ADDRESS            | BIT   | LABEL                         | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                           |
|--------------------------------|-------|-------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                | 1:0   | AIF1DRC1_MAX<br>GAIN [1:0]    | 01      | AIF1 DRC1 Maximum gain to boost<br>audio signals (dB)<br>00 = 12dB<br>01 = 18dB<br>10 = 24dB<br>11 = 36dB                                                                                                                                                                             |
| R1082 (0442h)<br>AIF1 DRC1 (3) | 15:12 | AIF1DRC1_NG_<br>MINGAIN [3:0] | 0000    | AIF1 DRC1 Minimum gain to attenuate audio signals when the noise gate is active.  0000 = -36dB  0001 = -30dB  0010 = -24dB  0011 = -18dB  0100 = -12dB  0101 = -6dB  0110 = 0dB  0111 = 6dB  1000 = 12dB  1001 = 18dB  1010 = 24dB  1011 = 30dB  1100 = 36dB  1101 to 1111 = Reserved |
|                                | 11:10 | AIF1DRC1_NG_<br>EXP [1:0]     | 00      | AIF1 DRC1 Noise Gate slope<br>00 = 1 (no expansion)<br>01 = 2<br>10 = 4<br>11 = 8                                                                                                                                                                                                     |
|                                | 9:8   | AIF1DRC1_QR_<br>THR [1:0]     | 00      | AIF1 DRC1 Quick-release threshold<br>(crest factor in dB)<br>00 = 12dB<br>01 = 18dB<br>10 = 24dB<br>11 = 30dB                                                                                                                                                                         |
|                                | 7:6   | AIF1DRC1_QR_<br>DCY [1:0]     | 00      | AIF1 DRC1 Quick-release decay<br>rate (seconds/6dB)<br>00 = 0.725ms<br>01 = 1.45ms<br>10 = 5.8ms<br>11 = reserved                                                                                                                                                                     |
|                                | 5:3   | AIF1DRC1_HI_<br>COMP [2:0]    | 000     | AIF1 DRC1 Compressor slope<br>(upper region)<br>000 = 1 (no compression)<br>001 = 1/2<br>010 = 1/4<br>011 = 1/8<br>100 = 1/16<br>101 = 0<br>110 = Reserved<br>111 = Reserved                                                                                                          |



| REGISTER<br>ADDRESS            | BIT  | LABEL                       | DEFAULT | DESCRIPTION                                                              |
|--------------------------------|------|-----------------------------|---------|--------------------------------------------------------------------------|
|                                | 2:0  | AIF1DRC1_LO_<br>COMP [2:0]  | 000     | AIF1 DRC1 Compressor slope<br>(lower region)<br>000 = 1 (no compression) |
|                                |      |                             |         | 001 = 1/2                                                                |
|                                |      |                             |         | 010 = 1/4                                                                |
|                                |      |                             |         | 011 = 1/8                                                                |
|                                |      |                             |         | 100 = 0                                                                  |
|                                |      |                             |         | 101 = Reserved                                                           |
|                                |      |                             |         | 11X = Reserved                                                           |
| R1083 (0443h)<br>AIF1 DRC1 (4) | 10:5 | AIF1DRC1_KNE<br>E_IP [5:0]  | 000000  | AIF1 DRC1 Input signal level at the Compressor 'Knee'.                   |
|                                |      |                             |         | 000000 = 0dB                                                             |
|                                |      |                             |         | 000001 = -0.75dB                                                         |
|                                |      |                             |         | 000010 = -1.5dB                                                          |
|                                |      |                             |         | (-0.75dB steps)                                                          |
|                                |      |                             |         | 111100 = -45dB                                                           |
|                                |      |                             |         | 111101 = Reserved                                                        |
|                                |      |                             |         | 11111X = Reserved                                                        |
|                                | 4:0  | AIF1DRC1_KNE<br>E_OP [4:0]  | 00000   | AIF1 DRC1 Output signal at the Compressor 'Knee'.                        |
|                                |      |                             |         | 00000 = 0dB                                                              |
|                                |      |                             |         | 00001 = -0.75dB                                                          |
|                                |      |                             |         | 00010 = -1.5dB                                                           |
|                                |      |                             |         | (-0.75dB steps)                                                          |
|                                |      |                             |         | 11110 = -22.5dB                                                          |
|                                |      |                             |         | 11111 = Reserved                                                         |
| R1084 (0444h)<br>AIF1 DRC1 (5) | 9:5  | AIF1DRC1_KNE<br>E2_IP [4:0] | 00000   | AIF1 DRC1 Input signal level at the Noise Gate threshold 'Knee2'.        |
|                                |      |                             |         | 00000 = -36dB                                                            |
|                                |      |                             |         | 00001 = -37.5dB                                                          |
|                                |      |                             |         | 00010 = -39dB                                                            |
|                                |      |                             |         | (-1.5dB steps)                                                           |
|                                |      |                             |         | 11110 = -81dB                                                            |
|                                |      |                             |         | 11111 = -82.5dB                                                          |
|                                |      |                             |         | Only applicable when DRC_NG_ENA = 1.                                     |
|                                | 4:0  | AIF1DRC1_KNE<br>E2_OP [4:0] | 00000   | AIF1 DRC1 Output signal at the Noise Gate threshold 'Knee2'.             |
|                                |      |                             |         | 00000 = -30dB                                                            |
|                                |      |                             |         | 00001 = -31.5dB                                                          |
|                                |      |                             |         | 00010 = -33dB                                                            |
|                                |      |                             |         | (-1.5dB steps)                                                           |
|                                |      |                             |         | 11110 = -75dB                                                            |
|                                |      |                             |         | 11111 = -76.5dB                                                          |
|                                |      |                             |         | Only applicable when DRC_KNEE2_OP_ENA = 1.                               |

Table 20 AIF1 Timeslot 0 DRC Controls



| REGISTER<br>ADDRESS | BIT     | LABEL                 | DEFAULT | DESCRIPTION                             |
|---------------------|---------|-----------------------|---------|-----------------------------------------|
| R1104 (0450h)       | 8       | AIF1DRC2_NG_          | 0       | AIF1 DRC2 Noise Gate Enable             |
| AIF1 DRC2 (1)       |         | ENA                   |         | 0 = Disabled                            |
|                     |         |                       |         | 1 = Enabled                             |
|                     | 5       | AIF1DRC2_KNE          | 0       | AIF1 DRC2 KNEE2_OP Enable               |
|                     |         | E2_OP_ENA             |         | 0 = Disabled                            |
|                     |         |                       |         | 1 = Enabled                             |
|                     | 4       | AIF1DRC2_QR           | 1       | AIF1 DRC2 Quick-release Enable          |
|                     |         |                       |         | 0 = Disabled                            |
|                     |         |                       |         | 1 = Enabled                             |
|                     | 3       | AIF1DRC2_ANT          | 1       | AIF1 DRC2 Anti-clip Enable              |
|                     |         | ICLIP                 |         | 0 = Disabled                            |
|                     |         |                       |         | 1 = Enabled                             |
| R1105 (0451h)       | 12:9    | AIF1DRC2_ATK          | 0100    | AIF1 DRC2 Gain attack rate              |
| AIF1 DRC2 (2)       |         | [3:0]                 |         | (seconds/6dB)                           |
|                     |         |                       |         | 0000 = Reserved                         |
|                     |         |                       |         | 0001 = 181us                            |
|                     |         |                       |         | 0010 = 363us                            |
|                     |         |                       |         | 0011 = 726us                            |
|                     |         |                       |         | 0100 = 1.45ms                           |
|                     |         |                       |         | 0101 = 2.9ms                            |
|                     |         |                       |         | 0110 = 5.8ms                            |
|                     |         |                       |         | 0111 = 11.6ms                           |
|                     |         |                       |         | 1000 = 23.2ms                           |
|                     |         |                       |         | 1001 = 46.4ms                           |
|                     |         |                       |         | 1010 = 92.8ms                           |
|                     |         |                       |         | 1011 = 185.6ms                          |
|                     |         |                       |         | 1100-1111 = Reserved                    |
|                     | 8:5     | AIF1DRC2_DCY<br>[3:0] | 0010    | AIF1 DRC2 Gain decay rate (seconds/6dB) |
|                     |         |                       |         | 0000 = 186ms                            |
|                     |         |                       |         | 0001 = 372ms                            |
|                     |         |                       |         | 0010 = 743ms                            |
|                     |         |                       |         | 0011 = 1.49s                            |
|                     |         |                       |         | 0100 = 2.97s                            |
|                     |         |                       |         | 0101 = 5.94s                            |
|                     |         |                       |         | 0110 = 11.89s                           |
|                     |         |                       |         | 0111 = 23.78s                           |
|                     |         |                       |         | 1000 = 47.56s                           |
|                     |         |                       |         | 1001-1111 = Reserved                    |
|                     | 4:2     | AIF1DRC2_MIN          | 001     | AIF1 DRC2 Minimum gain to               |
|                     |         | GAIN [2:0]            |         | attenuate audio signals                 |
|                     |         |                       |         | 000 = 0dB                               |
|                     |         |                       |         | 001 = -12dB (default)                   |
|                     |         |                       |         | 010 = -18dB                             |
|                     |         |                       |         | 011 = -24dB                             |
|                     |         |                       |         | 100 = -36dB                             |
|                     |         |                       |         | 101 = Reserved                          |
|                     | <u></u> |                       |         | 11X = Reserved                          |



WM8994

| REGISTER<br>ADDRESS            | BIT   | LABEL                         | DEFAULT | DESCRIPTION                                                                                                                                                                                                                        |
|--------------------------------|-------|-------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                | 1:0   | AIF1DRC2_MAX<br>GAIN [1:0]    | 01      | AIF1 DRC2 Maximum gain to boost<br>audio signals (dB)<br>00 = 12dB<br>01 = 18dB<br>10 = 24dB<br>11 = 36dB                                                                                                                          |
| R1106 (0452h)<br>AIF1 DRC2 (3) | 15:12 | AIF1DRC2_NG_<br>MINGAIN [3:0] | 0000    | AIF1 DRC2 Minimum gain to attenuate audio signals when the noise gate is active.  0000 = -36dB  0001 = -30dB  0010 = -24dB  0011 = -18dB  0100 = -12dB  0101 = -6dB  0110 = 0dB  0111 = 6dB  1000 = 12dB  1001 = 18dB  1010 = 36dB |
|                                | 11:10 | AIF1DRC2_NG_<br>EXP [1:0]     | 00      | 1101 to 1111 = Reserved  AIF1 DRC2 Noise Gate slope  00 = 1 (no expansion)  01 = 2  10 = 4  11 = 8                                                                                                                                 |
|                                | 9:8   | AIF1DRC2_QR_<br>THR [1:0]     | 00      | AIF1 DRC2 Quick-release threshold<br>(crest factor in dB)<br>00 = 12dB<br>01 = 18dB<br>10 = 24dB<br>11 = 30dB                                                                                                                      |
|                                | 7:6   | AIF1DRC2_QR_<br>DCY [1:0]     | 00      | AIF1 DRC2 Quick-release decay<br>rate (seconds/6dB)<br>00 = 0.725ms<br>01 = 1.45ms<br>10 = 5.8ms<br>11 = reserved                                                                                                                  |
|                                | 5:3   | AIF1DRC2_HI_<br>COMP [2:0]    | 000     | AIF1 DRC2 Compressor slope<br>(upper region)<br>000 = 1 (no compression)<br>001 = 1/2<br>010 = 1/4<br>011 = 1/8<br>100 = 1/16<br>101 = 0<br>110 = Reserved<br>111 = Reserved                                                       |



| REGISTER<br>ADDRESS            | BIT  | LABEL                       | DEFAULT | DESCRIPTION                                                                                                                                                                                             |
|--------------------------------|------|-----------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                | 2:0  | AIF1DRC2_LO_<br>COMP [2:0]  | 000     | AIF1 DRC2 Compressor slope<br>(lower region)<br>000 = 1 (no compression)<br>001 = 1/2<br>010 = 1/4<br>011 = 1/8<br>100 = 0<br>101 = Reserved<br>11X = Reserved                                          |
| R1107 (0453h)<br>AIF1 DRC2 (4) | 10:5 | AIF1DRC2_KNE<br>E_IP [5:0]  | 000000  | AIF1 DRC2 Input signal level at the Compressor 'Knee'.  000000 = 0dB  000001 = -0.75dB  000010 = -1.5dB  (-0.75dB steps)  111100 = -45dB  111101 = Reserved  11111X = Reserved                          |
|                                | 4:0  | AIF1DRC2_KNE<br>E_OP [4:0]  | 00000   | AIF1 DRC2 Output signal at the Compressor 'Knee'.  00000 = 0dB  00001 = -0.75dB  00010 = -1.5dB  (-0.75dB steps)  11110 = -22.5dB  11111 = Reserved                                                     |
| R1108 (0454h)<br>AIF1 DRC2 (5) | 9:5  | AIF1DRC2_KNE<br>E2_IP [4:0] | 00000   | AIF1 DRC2 Input signal level at the Noise Gate threshold 'Knee2'.  00000 = -36dB  00001 = -37.5dB  00010 = -39dB  (-1.5dB steps)  11110 = -81dB  11111 = -82.5dB  Only applicable when DRC_NG_ENA = 1.  |
|                                | 4:0  | AIF1DRC2_KNE<br>E2_OP [4:0] | 00000   | AIF1 DRC2 Output signal at the Noise Gate threshold 'Knee2'.  00000 = -30dB  00001 = -31.5dB  00010 = -33dB  (-1.5dB steps)  11110 = -75dB  11111 = -76.5dB  Only applicable when DRC_KNEE2_OP_ENA = 1. |

Table 21 AIF1 Timeslot 1 DRC Controls

| REGISTER<br>ADDRESS | BIT  | LABEL        | DEFAULT | DESCRIPTION                    |
|---------------------|------|--------------|---------|--------------------------------|
| R1344 (0540h)       | 8    | AIF2DRC_NG_E | 0       | AIF2 DRC Noise Gate Enable     |
| AIF2 DRC (1)        |      | NA           |         | 0 = Disabled                   |
|                     |      |              |         | 1 = Enabled                    |
|                     | 5    | AIF2DRC_KNEE | 0       | AIF2 DRC KNEE2_OP Enable       |
|                     |      | 2_OP_ENA     |         | 0 = Disabled                   |
|                     |      |              |         | 1 = Enabled                    |
|                     | 4    | AIF2DRC_QR   | 1       | AIF2 DRC Quick-release Enable  |
|                     |      |              |         | 0 = Disabled                   |
|                     |      |              |         | 1 = Enabled                    |
|                     | 3    | AIF2DRC_ANTI | 1       | AIF2 DRC Anti-clip Enable      |
|                     |      | CLIP         |         | 0 = Disabled                   |
|                     |      |              |         | 1 = Enabled                    |
| R1345 (0541h)       | 12:9 | AIF2DRC_ATK  | 0100    | AIF2 DRC Gain attack rate      |
| AIF2 DRC (2)        |      | [3:0]        |         | (seconds/6dB)                  |
|                     |      |              |         | 0000 = Reserved                |
|                     |      |              |         | 0001 = 181us                   |
|                     |      |              |         | 0010 = 363us                   |
|                     |      |              |         | 0011 = 726us                   |
|                     |      |              |         | 0100 = 1.45ms                  |
|                     |      |              |         | 0101 = 2.9ms                   |
|                     |      |              |         | 0110 = 5.8ms                   |
|                     |      |              |         | 0111 = 11.6ms                  |
|                     |      |              |         | 1000 = 23.2ms                  |
|                     |      |              |         | 1001 = 46.4ms                  |
|                     |      |              |         | 1010 = 92.8ms                  |
|                     |      |              |         | 1011 = 185.6ms                 |
|                     |      |              |         | 1100-1111 = Reserved           |
|                     | 8:5  | AIF2DRC_DCY  | 0010    | AIF2 DRC Gain decay rate       |
|                     |      | [3:0]        |         | (seconds/6dB)                  |
|                     |      |              |         | 0000 = 186ms                   |
|                     |      |              |         | 0001 = 372ms                   |
|                     |      |              |         | 0010 = 743ms<br>0011 = 1.49s   |
|                     |      |              |         | 0111 - 1.498<br>0100 = 2.97s   |
|                     |      |              |         | 0100 = 2.978<br>0101 = 5.94s   |
|                     |      |              |         | 0110 = 11.89s                  |
|                     |      |              |         | 0111 = 23.78s                  |
|                     |      |              |         | 1000 = 47.56s                  |
|                     |      |              |         | 1001-1111 = Reserved           |
|                     | 4:2  | AIF2DRC_MING | 001     | AIF2 DRC Minimum gain to       |
|                     | 7.2  | AIN [2:0]    | 001     | attenuate audio signals        |
|                     |      |              |         | 000 = 0dB                      |
|                     |      |              |         | 001 = -12dB (default)          |
|                     |      |              |         | 010 = -18dB                    |
|                     |      |              |         | 011 = -24dB                    |
|                     |      |              |         | 100 = -36dB                    |
|                     |      |              |         | 101 = Reserved                 |
|                     |      |              |         | 11X = Reserved                 |
|                     | 1:0  | AIF2DRC_MAX  | 01      | AIF2 DRC Maximum gain to boost |
|                     |      | GAIN [1:0]   |         | audio signals (dB)             |
|                     |      |              |         | 00 = 12dB                      |
|                     |      |              |         | 01 = 18dB                      |
|                     |      |              |         | 10 = 24dB                      |
|                     |      |              |         | 11 = 36dB                      |



| REGISTER<br>ADDRESS           | BIT   | LABEL                        | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                 |
|-------------------------------|-------|------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1346 (0542h)<br>AIF2 DRC (3) | 15:12 | AIF2DRC_NG_<br>MINGAIN [3:0] | 0000    | AIF2 DRC Minimum gain to attenuate audio signals when the noise gate is active.  0000 = -36dB  0001 = -30dB  0010 = -24dB  0011 = -18dB  0100 = -12dB  0101 = -6dB  0110 = 0dB  0111 = 6dB  1000 = 12dB  1001 = 18dB  1010 = 24dB  1011 = 30dB  1100 = 36dB |
|                               | 11:10 | AIF2DRC_NG_E<br>XP [1:0]     | 00      | 1101 to 1111 = Reserved  AIF2 DRC Noise Gate slope  00 = 1 (no expansion)  01 = 2  10 = 4  11 = 8                                                                                                                                                           |
|                               | 9:8   | AIF2DRC_QR_T<br>HR [1:0]     | 00      | AIF2 DRC Quick-release threshold<br>(crest factor in dB)<br>00 = 12dB<br>01 = 18dB<br>10 = 24dB<br>11 = 30dB                                                                                                                                                |
|                               | 7:6   | AIF2DRC_QR_D<br>CY [1:0]     | 00      | AIF2 DRC Quick-release decay rate (seconds/6dB) 00 = 0.725ms 01 = 1.45ms 10 = 5.8ms 11 = reserved                                                                                                                                                           |
|                               | 5:3   | AIF2DRC_HI_C<br>OMP [2:0]    | 000     | AIF2 DRC Compressor slope<br>(upper region)<br>000 = 1 (no compression)<br>001 = 1/2<br>010 = 1/4<br>011 = 1/8<br>100 = 1/16<br>101 = 0<br>110 = Reserved<br>111 = Reserved                                                                                 |
|                               | 2:0   | AIF2DRC_LO_C<br>OMP [2:0]    | 000     | AIF2 DRC Compressor slope (lower region) 000 = 1 (no compression) 001 = 1/2 010 = 1/4 011 = 1/8 100 = 0 101 = Reserved 11X = Reserved                                                                                                                       |



| REGISTER<br>ADDRESS           | BIT  | LABEL                      | DEFAULT | DESCRIPTION                                                      |
|-------------------------------|------|----------------------------|---------|------------------------------------------------------------------|
| R1347 (0543h)                 | 10:5 | AIF2DRC_KNEE               | 000000  | AIF2 DRC Input signal level at the                               |
| AIF2 DRC (4)                  |      | _IP [5:0]                  |         | Compressor 'Knee'.                                               |
|                               |      |                            |         | 000000 = 0dB                                                     |
|                               |      |                            |         | 000001 = -0.75dB                                                 |
|                               |      |                            |         | 000010 = -1.5dB                                                  |
|                               |      |                            |         | (-0.75dB steps)                                                  |
|                               |      |                            |         | 111100 = -45dB                                                   |
|                               |      |                            |         | 111101 = Reserved                                                |
|                               |      |                            |         | 11111X = Reserved                                                |
|                               | 4:0  | AIF2DRC_KNEE               | 00000   | AIF2 DRC Output signal at the                                    |
|                               |      | _OP [4:0]                  |         | Compressor 'Knee'.                                               |
|                               |      |                            |         | 00000 = 0dB                                                      |
|                               |      |                            |         | 00001 = -0.75dB                                                  |
|                               |      |                            |         | 00010 = -1.5dB                                                   |
|                               |      |                            |         | (-0.75dB steps)                                                  |
|                               |      |                            |         | 11110 = -22.5dB                                                  |
|                               |      |                            |         | 11111 = Reserved                                                 |
| R1348 (0544h)<br>AIF2 DRC (5) | 9:5  | AIF2DRC_KNEE<br>2_IP [4:0] | 00000   | AIF2 DRC Input signal level at the Noise Gate threshold 'Knee2'. |
| , ,                           |      |                            |         | 00000 = -36dB                                                    |
|                               |      |                            |         | 00001 = -37.5dB                                                  |
|                               |      |                            |         | 00010 = -39dB                                                    |
|                               |      |                            |         | (-1.5dB steps)                                                   |
|                               |      |                            |         | 11110 = -81dB                                                    |
|                               |      |                            |         | 11111 = -82.5dB                                                  |
|                               |      |                            |         | Only applicable when DRC_NG_ENA = 1.                             |
|                               | 4:0  | AIF2DRC_KNEE               | 00000   | AIF2 DRC Output signal at the                                    |
|                               |      | 2_OP [4:0]                 |         | Noise Gate threshold 'Knee2'.                                    |
|                               |      |                            |         | 00000 = -30dB                                                    |
|                               |      |                            |         | 00001 = -31.5dB                                                  |
|                               |      |                            |         | 00010 = -33dB                                                    |
|                               |      |                            |         | (-1.5dB steps)                                                   |
|                               |      |                            |         | 11110 = -75dB                                                    |
|                               |      |                            |         | 11111 = -76.5dB                                                  |
|                               |      |                            |         | Only applicable when DRC_KNEE2_OP_ENA = 1.                       |

Table 22 AIF2 DRC Controls

# RETUNE<sup>™</sup> MOBILE PARAMETRIC EQUALIZER (EQ)

The ReTune<sup>TM</sup> Mobile Parametric EQ is a circuit which can be enabled in the digital playback path of the WM8994 audio interfaces. The function of the EQ is to adjust the frequency characteristic of the output in order to compensate for unwanted frequency characteristics in the loudspeaker (or other output transducer). It can also be used to tailor the response according to user preferences, for example to accentuate or attenuate specific frequency bands to emulate different sound profiles or environments e.g. concert hall, rock etc.

The WM8994 provides three stereo EQ circuits; these are associated with AIF1 timeslot 0, AIF1 timeslot 1 and AIF2 respectively. The EQ is enabled in these three signal paths using the register bits described in Table 23.

| REGISTER<br>ADDRESS                           | BIT | LABEL               | DEFAULT | DESCRIPTION                                                                              |
|-----------------------------------------------|-----|---------------------|---------|------------------------------------------------------------------------------------------|
| R1152 (0480h)<br>AIF1 DAC1<br>EQ Gains (1)    | 0   | AIF1DAC1_EQ_E<br>NA | 0       | Enable EQ in AIF1DAC1 playback<br>path (AIF1, Timeslot 0)<br>0 = Disabled<br>1 = Enabled |
| R1184<br>(04A0h)<br>AIF1 DAC2<br>EQ Gains (1) | 0   | AIF1DAC2_EQ_E<br>NA | 0       | Enable EQ in AIF1DAC2 playback path (AIF1, Timeslot 1) 0 = Disabled 1 = Enabled          |
| R1408 (0580h)<br>AIF2 EQ<br>Gains (1)         | 0   | AIF2DAC_EQ_EN<br>A  | 0       | Enable EQ in AIF2DAC playback path 0 = Disabled 1 = Enabled                              |

Table 23 ReTune<sup>™</sup> Mobile Parametric EQ Enable

The following description of the EQ is applicable to all three EQ circuits. The associated register control fields are described in Table 25, Table 26 and Table 27 for the respective EQs.

The EQ can be configured to operate in two modes - "Default" mode or "ReTune™ Mobile" mode.

# **DEFAULT MODE (5-BAND PARAMETRIC EQ)**

In default mode, the cut-off / centre frequencies are fixed as per Table 24. The filter bandwidths are also fixed in default mode. The gain of the individual bands (-12dB to +12dB) can be controlled as described in Table 25.

The cut-off / centre frequencies noted in Table 24 are applicable to a sample rate of 48kHz. When using other sample rates, these frequencies will be scaled in proportion to the selected sample rate for the associated Audio Interface (AIF1 or AIF2).

If AIF1 and AIF2 are operating at different sample rates, then the cut-off / centre frequencies will be different for the two interfaces. Note that the frequencies can be set to other values by using the features described in "ReTune $^{TM}$  Mobile Mode".

| EQ BAND | CUT-OFF/CENTRE FREQUENCY |
|---------|--------------------------|
| 1       | 100 Hz                   |
| 2       | 300 Hz                   |
| 3       | 875 Hz                   |
| 4       | 2400 Hz                  |
| 5       | 6900 Hz                  |

Table 24 EQ Band Cut-off / Centre Frequencies



| REGISTER<br>ADDRESS                        | BIT   | LABEL                            | DEFAULT          | DESCRIPTION                                                                    |
|--------------------------------------------|-------|----------------------------------|------------------|--------------------------------------------------------------------------------|
| R1152 (0480h)<br>AIF1 DAC1<br>EQ Gains (1) | 15:11 | AIF1DAC1_EQ<br>_B1_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF1DAC1 (AIF1, Timeslot 0) EQ<br>Band 1 Gain<br>(see Table 28 for gain range) |
|                                            | 10:6  | AIF1DAC1_EQ<br>_B2_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF1DAC1 (AIF1, Timeslot 0) EQ<br>Band 2 Gain<br>(see Table 28 for gain range) |
|                                            | 5:1   | AIF1DAC1_EQ<br>_B3_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF1DAC1 (AIF1, Timeslot 0) EQ<br>Band 3 Gain<br>(see Table 28 for gain range) |
| R1153 (0481h)<br>AIF1 DAC1<br>EQ Gains (2) | 15:11 | AIF1DAC1_EQ<br>_B4_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF1DAC1 (AIF1, Timeslot 0) EQ<br>Band 4 Gain<br>(see Table 28 for gain range) |
|                                            | 10:6  | AIF1DAC1_EQ<br>_B5_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF1DAC1 (AIF1, Timeslot 0) EQ<br>Band 5 Gain<br>(see Table 28 for gain range) |

Table 25 AIF1 Timeslot 0 EQ Band Gain Control

| REGISTER<br>ADDRESS           | BIT   | LABEL                            | DEFAULT          | DESCRIPTION                                                                    |
|-------------------------------|-------|----------------------------------|------------------|--------------------------------------------------------------------------------|
| R1184<br>(04A0h)<br>AIF1 DAC2 | 15:11 | AIF1DAC2_EQ<br>_B1_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF1DAC2 (AIF1, Timeslot 1) EQ<br>Band 1 Gain<br>(see Table 28 for gain range) |
| EQ Gains (1)                  | 10:6  | AIF1DAC2_EQ<br>_B2_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF1DAC2 (AIF1, Timeslot 1) EQ<br>Band 2 Gain<br>(see Table 28 for gain range) |
|                               | 5:1   | AIF1DAC2_EQ<br>_B3_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF1DAC2 (AIF1, Timeslot 1) EQ<br>Band 3 Gain<br>(see Table 28 for gain range) |
| R1185<br>(04A1h)<br>AIF1 DAC2 | 15:11 | AIF1DAC2_EQ<br>_B4_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF1DAC2 (AIF1, Timeslot 1) EQ<br>Band 4 Gain<br>(see Table 28 for gain range) |
| EQ Gains (2)                  | 10:6  | AIF1DAC2_EQ<br>_B5_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF1DAC2 (AIF1, Timeslot 1) EQ<br>Band 5 Gain<br>(see Table 28 for gain range) |

Table 26 AIF1 Timeslot 1 EQ Band Gain Control

| REGISTER<br>ADDRESS                   | BIT   | LABEL                           | DEFAULT          | DESCRIPTION                                          |
|---------------------------------------|-------|---------------------------------|------------------|------------------------------------------------------|
| R1408 (0580h)<br>AIF2 EQ<br>Gains (1) | 15:11 | AIF2DAC_EQ_<br>B1_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF2 EQ Band 1 Gain<br>(see Table 28 for gain range) |
|                                       | 10:6  | AIF2DAC_EQ_<br>B2_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF2EQ Band 2 Gain<br>(see Table 28 for gain range)  |
|                                       | 5:1   | AIF2DAC_EQ_<br>B3_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF2EQ Band 3 Gain<br>(see Table 28 for gain range)  |
| R1409 (0581h)<br>AIF2 EQ<br>Gains (2) | 15:11 | AIF2DAC_EQ_<br>B4_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF2EQ Band 4 Gain<br>(see Table 28 for gain range)  |
|                                       | 10:6  | AIF2DAC_EQ_<br>B5_GAIN<br>[4:0] | 00000<br>(-12dB) | AIF2EQ Band 5 Gain<br>(see Table 28 for gain range)  |

Table 27 AIF2 EQ Band Gain Control



| EQ GAIN SETTING | Gain (dB) |  |
|-----------------|-----------|--|
| 00000           | -12       |  |
| 00001           | -11       |  |
| 00010           | -10       |  |
| 00011           | -9        |  |
| 00100           | -8        |  |
| 00101           | -7        |  |
| 00110           | -6        |  |
| 00111           | -5        |  |
| 01000           | -4        |  |
| 01001           | -3        |  |
| 01010           | -2        |  |
| 01011           | -1        |  |
| 01100           | 0         |  |
| 01101           | +1        |  |
| 01110           | +2        |  |
| 01111           | +3        |  |
| 10000           | +4        |  |
| 10001           | +5        |  |
| 10010           | +6        |  |
| 10011           | +7        |  |
| 10100           | +8        |  |
| 10101           | +9        |  |
| 10110           | +10       |  |
| 10111           | +11       |  |
| 11000           | +12       |  |
| 11001 to 11111  | Reserved  |  |

Table 28 EQ Gain Control Range

# RETUNE<sup>TM</sup> MOBILE MODE

ReTune<sup>™</sup> Mobile mode provides a comprehensive facility for the user to define the cut-off/centre frequencies and filter bandwidth for each EQ band, in addition to the gain controls already described. This enables the EQ to be accurately customised for a specific transducer characteristic or desired sound profile.

The EQ enable and EQ gain controls are the same as defined for the default mode. The additional coefficients used in ReTune<sup>TM</sup> Mobile mode are held in registers R1154 to R1171 for AIF1DAC1, registers R1186 to R1203 for AIF1DAC2 and registers R1410 to R1427 for AIF2. These coefficients are derived using tools provided in Wolfson's WISCE™ evaluation board control software.

Please contact your local Wolfson representative for more details.

Note that the WM8994 audio interfaces may operate at different sample rates concurrently. The EQ settings for each interface must be programmed relative to the applicable sample rate of the corresponding audio interface. If the audio interface sample rate is changed, then different EQ register settings will be required to achieve a given EQ response.

### **EQ FILTER CHARACTERISTICS**

The filter characteristics for each frequency band are shown in Figure 21 to Figure 25. These figures show the frequency response for all available gain settings, using default cut-off/centre frequencies and bandwidth.



15 10 5 -5 -10 -15 1 10 100 1000 10000 100000 Frequency (Hz)

Figure 21 EQ Band 1 - Low Freq Shelf Filter Response

Figure 22 EQ Band 2 - Peak Filter Response





Figure 23 EQ Band 3 - Peak Filter Response

Figure 24 EQ Band 4 - Peak Filter Response



Figure 25 EQ Band 5 - High Freq Shelf Filter Response

# **3D STEREO EXPANSION**

The 3D Stereo Expansion is an audio enhancement feature which can be enabled in the digital playback path of the WM8994 audio interfaces. This feature uses configurable cross-talk mechanisms to adjust the depth or width of the stereo audio.

The WM8994 provides three 3D Stereo Expansion circuits; these are associated with AIF1 timeslot 0, AIF1 timeslot 1 and AIF2 respectively. The 3D Stereo Expansion is enabled and controlled in these signal paths using the register bits described in Table 29.

| REGISTER<br>ADDRESS        | BIT  | LABEL                | DEFAULT | DESCRIPTION                                                   |
|----------------------------|------|----------------------|---------|---------------------------------------------------------------|
| R1057 (0421h)<br>AIF1 DAC1 | 13:9 | AIF1DAC1_3D_G<br>AIN | 00000   | AIF1DAC1 playback path (AIF1,<br>Timeslot 0) 3D Stereo depth  |
| Filters (2)                |      |                      |         | 00000 = Off                                                   |
| , ,                        |      |                      |         | 00001 = Minimum (-16dB)                                       |
|                            |      |                      |         | (0.915dB steps)                                               |
|                            |      |                      |         | 11111 = Maximum (+11.5dB)                                     |
|                            | 8    | AIF1DAC1_3D_E<br>NA  | 0       | Enable 3D Stereo in AIF1DAC1 playback path (AIF1, Timeslot 0) |
|                            |      |                      |         | 0 = Disabled                                                  |
|                            |      |                      |         | 1 = Enabled                                                   |
| R1059 (0423h)<br>AIF1 DAC2 | 13:9 | AIF1DAC2_3D_G<br>AIN | 00000   | AIF1DAC2 playback path (AIF1,<br>Timeslot 1) 3D Stereo depth  |
| Filters (2)                |      |                      |         | 00000 = Off                                                   |
|                            |      |                      |         | 00001 = Minimum (-16dB)                                       |
|                            |      |                      |         | (0.915dB steps)                                               |
|                            |      |                      |         | 11111 = Maximum (+11.5dB)                                     |
|                            | 8    | AIF1DAC2_3D_E<br>NA  | 0       | Enable 3D Stereo in AIF1DAC2 playback path (AIF1, Timeslot 1) |
|                            |      |                      |         | 0 = Disabled                                                  |
|                            |      |                      |         | 1 = Enabled                                                   |
| R1313 (0521h)<br>AIF2 DAC  | 13:9 | AIF2DAC_3D_GA<br>IN  | 00000   | AIF2DAC playback path 3D Stereo depth                         |
| Filters (2)                |      |                      |         | 00000 = Off                                                   |
| . ,                        |      |                      |         | 00001 = Minimum (-16dB)                                       |
|                            |      |                      |         | (0.915dB steps)                                               |
|                            |      |                      |         | 11111 = Maximum (+11.5dB)                                     |
|                            | 8    | AIF2DAC_3D_EN<br>A   | 0       | Enable 3D Stereo in AIF2DAC playback path                     |
|                            |      |                      |         | 0 = Disabled                                                  |
|                            |      |                      |         | 1 = Enabled                                                   |

Table 29 3D Stereo Expansion Control

### DIGITAL VOLUME AND FILTER CONTROL

This section describes the digital volume and filter controls of the WM8994 AIF paths.

Digital volume control and High Pass Filter (HPF) control is provided on four AIF1 output (digital record) paths and two AIF2 output (digital record) paths.

Digital volume control, soft-mute control, mono mix and de-emphasis filter control is provided on four AIF1 input (digital playback) paths and two AIF2 input (digital playback) paths.

## **AIF1 - OUTPUT PATH VOLUME CONTROL**

The AIF1 interface supports four output channels when TDM mode is enabled, or two output channels in normal mode (ie. TDM not enabled). A digital volume control is provided on each of these output signal paths, allowing attenuation in the range -71.625dB to +17.625dB in 0.375dB steps. The level of attenuation for an eight-bit code X is given by:

 $0.375 \times (X-192) \text{ dB for } 1 \le X \le 239;$  MUTE for X = 0 +17.625dB for 239  $\le X \le 255$ 

The AIF1ADC1\_VU and AIF1ADC2\_VU bits control the loading of digital volume control data. When the volume update bit is set to 0, the associated volume control data will be loaded into the respective control register, but will not actually change the digital gain setting.

The AIF1ADC1L and AIF1ADC1R gain settings are updated when a 1 is written to AIF1ADC1\_VU. The AIF1ADC2L and AIF1ADC2R gain settings are updated when a 1 is written to AIF1ADC2\_VU. This makes it possible to update the gain of left and right channels simultaneously.

| REGISTER<br>ADDRESS       | BIT | LABEL                   | DEFAULT      | DESCRIPTION                                                                                              |
|---------------------------|-----|-------------------------|--------------|----------------------------------------------------------------------------------------------------------|
| R1026<br>(0402h)          | 8   | AIF1ADC1_<br>VU         | N/A          | AIF1ADC1 output path (AIF1, Timeslot 0) Volume Update                                                    |
| AIF1 DAC1<br>Left Volume  |     |                         |              | Writing a 1 to this bit will cause the<br>AIF1ADC1L and AIF1ADC1R volume to be<br>updated simultaneously |
|                           | 7:0 | AIF1ADC1L<br>_VOL [7:0] | C0h<br>(0dB) | AIF1ADC1 (Left) output path (AIF1, Timeslot 0) Digital Volume 00h = MUTE                                 |
|                           |     |                         |              | 01h = -71.625dB                                                                                          |
|                           |     |                         |              | (0.375dB steps)<br>EFh = +17.625dB                                                                       |
|                           |     |                         |              | (See Table 31 for volume range)                                                                          |
| R1027<br>(0403h)          | 8   | AIF1ADC1_<br>VU         | N/A          | AIF1ADC1 output path (AIF1, Timeslot 0) Volume Update                                                    |
| AIF1 DAC1<br>Right Volume |     |                         |              | Writing a 1 to this bit will cause the<br>AIF1ADC1L and AIF1ADC1R volume to be<br>updated simultaneously |
|                           | 7:0 | AIF1ADC1R<br>_VOL [7:0] | C0h<br>(0dB) | AIF1ADC1 (Right) output path (AIF1, Timeslot 0) Digital Volume                                           |
|                           |     |                         | ()           | 00h = MUTE                                                                                               |
|                           |     |                         |              | 01h = -71.625dB                                                                                          |
|                           |     |                         |              | (0.375dB steps)                                                                                          |
|                           |     |                         |              | EFh = +17.625dB                                                                                          |
|                           |     |                         |              | (See Table 31 for volume range)                                                                          |
| R1028<br>(0404h)          | 8   | AIF1ADC2_<br>VU         | N/A          | AIF1ADC2 output path (AIF1, Timeslot 1) Volume Update                                                    |
| AIF1 ADC2<br>Left Volume  |     |                         |              | Writing a 1 to this bit will cause the<br>AIF1ADC2L and AIF1ADC2R volume to be<br>updated simultaneously |



| REGISTER<br>ADDRESS                           | BIT | LABEL                   | DEFAULT      | DESCRIPTION                                                                                                                                               |
|-----------------------------------------------|-----|-------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                               | 7:0 | AIF1ADC2L<br>_VOL [7:0] | C0h<br>(0dB) | AIF1ADC2 (Left) output path (AIF1, Timeslot 1) Digital Volume 00h = MUTE 01h = -71.625dB (0.375dB steps) EFh = +17.625dB (See Table 31 for volume range)  |
| R1029<br>(0405h)<br>AIF1 ADC2<br>Right Volume | 8   | AIF1ADC2_<br>VU         | N/A          | AIF1ADC2 output path (AIF1, Timeslot 1) Volume Update Writing a 1 to this bit will cause the AIF1ADC2L and AIF1ADC2R volume to be updated simultaneously  |
|                                               | 7:0 | AIF1ADC2R<br>_VOL [7:0] | C0h<br>(0dB) | AIF1ADC2 (Right) output path (AIF1, Timeslot 1) Digital Volume 00h = MUTE 01h = -71.625dB (0.375dB steps) EFh = +17.625dB (See Table 31 for volume range) |

Table 30 AIF1 Output Path Volume Control

|                         |                |                            |                | l                          |                 |                            |                |
|-------------------------|----------------|----------------------------|----------------|----------------------------|-----------------|----------------------------|----------------|
| AIF1/AIF2 Output Volume | Volume<br>(dB) | AIF1/AIF2<br>Output Volume | Volume<br>(dB) | AIF1/AIF2<br>Output Volume | Volume<br>(dB)  | AIF1/AIF2<br>Output Volume | Volume<br>(dB) |
| Oh                      | MUTE           | 40h                        | -48.000        | 80h                        | -24.000         | C0h                        | 0.000          |
| 1h                      | -71.625        | 41h                        | -47.625        | 81h                        | -24.000         | C1h                        | 0.375          |
| 2h                      | -71.023        | 42h                        |                | 82h                        |                 | C2h                        | 0.750          |
|                         |                |                            | -47.250        |                            | -23.250         |                            |                |
| 3h                      | -70.875        | 43h                        | -46.875        | 83h                        | -22.875         | C3h                        | 1.125          |
| 4h                      | -70.500        | 44h                        | -46.500        | 84h                        | -22.500         | C4h                        | 1.500          |
| 5h                      | -70.125        | 45h                        | -46.125        | 85h                        | -22.125         | C5h                        | 1.875          |
| 6h                      | -69.750        | 46h                        | -45.750        | 86h                        | -21.750         | C6h                        | 2.250          |
| 7h                      | -69.375        | 47h                        | -45.375        | 87h                        | -21.375         | C7h                        | 2.625          |
| 8h                      | -69.000        | 48h                        | -45.000        | 88h                        | -21.000         | C8h                        | 3.000          |
| 9h                      | -68.625        | 49h                        | -44.625        | 89h                        | -20.625         | C9h                        | 3.375          |
| Ah                      | -68.250        | 4Ah                        | -44.250        | 8Ah                        | -20.250         | CAh                        | 3.750          |
| Bh                      | -67.875        | 4Bh                        | -43.875        | 8Bh                        | -19.875         | CBh                        | 4.125          |
| Ch                      | -67.500        | 4Ch                        | -43.500        | 8Ch                        | -19.500         | CCh                        | 4.500          |
| Dh                      | -67.125        | 4Dh                        | -43.125        | 8Dh                        | -19.125         | CDh                        | 4.875          |
| Eh                      | -66.750        | 4Eh                        | -42.750        | 8Eh                        | -18.750         | CEh                        | 5.250          |
| Fh                      | -66.375        | 4Fh                        | -42.375        | 8Fh                        | -18.375         | CFh                        | 5.625          |
| 10h                     | -66.000        | 50h                        | -42.000        | 90h                        | -18.000         | D0h                        | 6.000          |
| 11h                     | -65.625        | 51h                        | -41.625        | 91h                        | -17.625         | D1h                        | 6.375          |
| 12h                     | -65.250        | 52h                        | -41.250        | 92h                        | -17.023         | D2h                        | 6.750          |
|                         |                |                            |                | 92n<br>93h                 |                 | D2n<br>D3h                 |                |
| 13h                     | -64.875        | 53h                        | -40.875        |                            | -16.875         |                            | 7.125          |
| 14h                     | -64.500        | 54h                        | -40.500        | 94h                        | -16.500         | D4h                        | 7.500          |
| 15h                     | -64.125        | 55h                        | -40.125        | 95h                        | -16.125         | D5h                        | 7.875          |
| 16h                     | -63.750        | 56h                        | -39.750        | 96h                        | -15.750         | D6h                        | 8.250          |
| 17h                     | -63.375        | 57h                        | -39.375        | 97h                        | -15.375         | D7h                        | 8.625          |
| 18h                     | -63.000        | 58h                        | -39.000        | 98h                        | -15.000         | D8h                        | 9.000          |
| 19h                     | -62.625        | 59h                        | -38.625        | 99h                        | -14.625         | D9h                        | 9.375          |
| 1Ah                     | -62.250        | 5Ah                        | -38.250        | 9Ah                        | -14.250         | DAh                        | 9.750          |
| 1Bh                     | -61.875        | 5Bh                        | -37.875        | 9Bh                        | -13.875         | DBh                        | 10.125         |
| 1Ch                     | -61.500        | 5Ch                        | -37.500        | 9Ch                        | -13.500         | DCh                        | 10.500         |
| 1Dh                     | -61.125        | 5Dh                        | -37.125        | 9Dh                        | -13.125         | DDh                        | 10.875         |
| 1Eh                     | -60.750        | 5Eh                        | -36.750        | 9Eh                        | -12.750         | DEh                        | 11.250         |
| 1Fh                     | -60.375        | 5Fh                        | -36.375        | 9Fh                        | -12.375         | DFh                        | 11.625         |
| 20h                     | -60.000        | 60h                        | -36.000        | A0h                        | -12.000         | E0h                        | 12.000         |
| 21h                     | -59.625        | 61h                        | -35.625        | A1h                        | -11.625         | E1h                        | 12.375         |
| 22h                     |                | 62h                        |                | A2h                        |                 | E2h                        |                |
| 23h                     | -59.250        |                            | -35.250        | A2II<br>A3h                | -11.250         | E3h                        | 12.750         |
|                         | -58.875        | 63h                        | -34.875        |                            | -10.875         |                            | 13.125         |
| 24h                     | -58.500        | 64h                        | -34.500        | A4h                        | -10.500         | E4h                        | 13.500         |
| 25h                     | -58.125        | 65h                        | -34.125        | A5h                        | -10.125         | E5h                        | 13.875         |
| 26h                     | -57.750        | 66h                        | -33.750        | A6h                        | -9.750          | E6h                        | 14.250         |
| 27h                     | -57.375        | 67h                        | -33.375        | A7h                        | -9.375          | E7h                        | 14.625         |
| 28h                     | -57.000        | 68h                        | -33.000        | A8h                        | -9.000          | E8h                        | 15.000         |
| 29h                     | -56.625        | 69h                        | -32.625        | A9h                        | -8.625          | E9h                        | 15.375         |
| 2Ah                     | -56.250        | 6Ah                        | -32.250        | AAh                        | -8.250          | EAh                        | 15.750         |
| 2Bh                     | -55.875        | 6Bh                        | -31.875        | ABh                        | -7.875          | EBh                        | 16.125         |
| 2Ch                     | -55.500        | 6Ch                        | -31.500        | ACh                        | -7.500          | ECh                        | 16.500         |
| 2Dh                     | -55.125        | 6Dh                        | -31.125        | ADh                        | -7.125          | EDh                        | 16.875         |
| 2Eh                     | -54.750        | 6Eh                        | -30.750        | AEh                        | -6.750          | EEh                        | 17.250         |
| 2Fh                     | -54.375        | 6Fh                        | -30.375        | AFh                        | -6.375          | EFh                        | 17.625         |
| 30h                     | -54.000        | 70h                        | -30.000        | B0h                        | -6.000          | F0h                        | 17.625         |
| 31h                     | -53.625        | 71h                        | -29.625        | B1h                        | -5.625          | F1h                        | 17.625         |
| 31h                     | -53.025        | 7111<br>72h                |                | B2h                        |                 | F2h                        | 17.625         |
|                         |                |                            | -29.250        |                            | -5.250<br>4.975 |                            |                |
| 33h                     | -52.875        | 73h                        | -28.875        | B3h                        | -4.875          | F3h                        | 17.625         |
| 34h                     | -52.500        | 74h                        | -28.500        | B4h                        | -4.500          | F4h                        | 17.625         |
| 35h                     | -52.125        | 75h                        | -28.125        | B5h                        | -4.125          | F5h                        | 17.625         |
| 36h                     | -51.750        | 76h                        | -27.750        | B6h                        | -3.750          | F6h                        | 17.625         |
| 37h                     | -51.375        | 77h                        | -27.375        | B7h                        | -3.375          | F7h                        | 17.625         |
| 38h                     | -51.000        | 78h                        | -27.000        | B8h                        | -3.000          | F8h                        | 17.625         |
| 39h                     | -50.625        | 79h                        | -26.625        | B9h                        | -2.625          | F9h                        | 17.625         |
| 3Ah                     | -50.250        | 7Ah                        | -26.250        | BAh                        | -2.250          | FAh                        | 17.625         |
| 3Bh                     | -49.875        | 7Bh                        | -25.875        | BBh                        | -1.875          | FBh                        | 17.625         |
| 3Ch                     | -49.500        | 7Ch                        | -25.500        | BCh                        | -1.500          | FCh                        | 17.625         |
| 3Dh                     | -49.125        | 7Dh                        | -25.125        | BDh                        | -1.125          | FDh                        | 17.625         |
| 3Eh                     | -48.750        | 7Eh                        | -24.750        | BEh                        | -0.750          | FEh                        | 17.625         |
| 3Fh                     | -48.375        | 7Fh                        | -24.375        | BFh                        | -0.375          | FFh                        | 17.625         |
| 31 11                   | 70.013         |                            | 47.010         | Dili                       | -0.010          |                            | 17.020         |

Table 31 AIF1 Output Path Digital Volume Range

## **AIF1 - OUTPUT PATH HIGH PASS FILTER**

A digital high-pass filter can be enabled in the AIF1 output paths to remove DC offsets. This filter is enabled independently in the four AIF1 output channels using the register bits described in Table 32.

The HPF cut-off frequency for the AIF1 Timeslot 0 channels is set using AIF1ADC1\_HPF\_CUT. The HPF cut-off frequency for the AIF1 Timeslot 1 channels is set using AIF1ADC2\_HPF\_CUT.



In hi-fi mode, the high pass filter is optimised for removing DC offsets without degrading the bass response and has a cut-off frequency of 3.7Hz when the sample rate (fs) = 44.1kHz.

In voice modes, the high pass filter is optimised for voice communication; it is recommended to set the cut-off frequency below 300Hz.

Note that the cut-off frequencies scale with the AIF1 sample rate. See Table 33 for the HPF cut-off frequencies at all supported sample rates.

| REGISTER<br>ADDRESS        | BIT   | LABEL                | DEFAULT | DESCRIPTION                                                                |
|----------------------------|-------|----------------------|---------|----------------------------------------------------------------------------|
| R1040 (0410h)<br>AIF1 ADC1 | 14:13 | AIF1ADC1_<br>HPF_CUT | 00      | AIF1ADC1 output path (AIF1, Timeslot 0) Digital HPF cut-off frequency (fc) |
| Filters                    |       | [1:0]                |         | 00 = Hi-fi mode (fc = 4Hz at fs = 48kHz)                                   |
|                            |       |                      |         | 01 = Voice mode 1 (fc = 127Hz at fs = 8kHz)                                |
|                            |       |                      |         | 10 = Voice mode 2 (fc = 130Hz at fs = 8kHz)                                |
|                            |       |                      |         | 11 = Voice mode 3 (fc = 267Hz at fs = 8kHz)                                |
|                            | 12    | AIF1ADC1L_<br>HPF    | 0       | AIF1ADC1 (Left) output path (AIF1, Timeslot 0) Digital HPF Enable          |
|                            |       |                      |         | 0 = Disabled                                                               |
|                            |       |                      |         | 1 = Enabled                                                                |
|                            | 11    | AIF1ADC1R<br>_HPF    | 0       | AIF1ADC1 (Right) output path (AIF1, Timeslot 0) Digital HPF Enable         |
|                            |       |                      |         | 0 = Disabled                                                               |
|                            |       |                      |         | 1 = Enabled                                                                |
| R1041 (0411h)<br>AIF1 ADC2 | 14:13 | AIF1ADC2_<br>HPF_CUT | 00      | AIF1ADC2 output path (AIF1, Timeslot 1) Digital HPF cut-off frequency (fc) |
| Filters                    |       | [1:0]                |         | 00 = Hi-fi mode (fc = 4Hz at fs = 48kHz)                                   |
|                            |       |                      |         | 01 = Voice mode 1 (fc = 127Hz at fs = 8kHz)                                |
|                            |       |                      |         | 10 = Voice mode 2 (fc = 130Hz at fs = 8kHz)                                |
|                            |       |                      |         | 11 = Voice mode 3 (fc = 267Hz at fs = 8kHz)                                |
|                            | 12    | AIF1ADC2L_<br>HPF    | 0       | AIF1ADC2 (Left) output path (AIF1, Timeslot 1) Digital HPF Enable          |
|                            |       |                      |         | 0 = Disabled                                                               |
|                            |       |                      |         | 1 = Enabled                                                                |
|                            | 11    | AIF1ADC2R<br>_HPF    | 0       | AIF1ADC2 (Right) output path (AIF1, Timeslot 1) Digital HPF Enable         |
|                            |       |                      |         | 0 = Disabled                                                               |
|                            |       |                      |         | 1 = Enabled                                                                |

Table 32 AIF1 Output Path High Pass Filter

| Sample             | Cut-Off Frequ | Cut-Off Frequency (Hz) for given value of AIF nADC n_HPF_CUT |      |      |  |  |  |
|--------------------|---------------|--------------------------------------------------------------|------|------|--|--|--|
| Frequency<br>(kHz) | 00            | 01                                                           | 10   | 11   |  |  |  |
| 8.000              | 0.7           | 64                                                           | 130  | 267  |  |  |  |
| 11.025             | 0.9           | 88                                                           | 178  | 367  |  |  |  |
| 16.000             | 1.3           | 127                                                          | 258  | 532  |  |  |  |
| 22.050             | 1.9           | 175                                                          | 354  | 733  |  |  |  |
| 24.000             | 2.0           | 190                                                          | 386  | 798  |  |  |  |
| 32.000             | 2.7           | 253                                                          | 514  | 1063 |  |  |  |
| 44.100             | 3.7           | 348                                                          | 707  | 1464 |  |  |  |
| 48.000             | 4.0           | 379                                                          | 770  | 1594 |  |  |  |
| 88.200             | 7.4           | 696                                                          | 1414 | 2928 |  |  |  |
| 96.000             | 8.0           | 758                                                          | 1540 | 3188 |  |  |  |

Table 33 AIF1 Output Path High Pass Filter Cut-Off Frequencies



### **AIF1 - INPUT PATH VOLUME CONTROL**

The AIF1 interface supports four input channels when TDM mode is enabled, or two input channels in normal mode (ie. TDM not enabled). A digital volume control is provided on each of these input signal paths, allowing attenuation in the range -71.625dB to 0dB in 0.375dB steps. The level of attenuation for an eight-bit code X is given by:

 $0.375 \times (X-192)$  dB for  $1 \le X \le 192$ ; MUTE for X = 0 OdB for  $192 \le X \le 255$ 

The AIF1DAC1\_VU and AIF1DAC2\_VU bits control the loading of digital volume control data. When the volume update bit is set to 0, the associated volume control data will be loaded into the respective control register, but will not actually change the digital gain setting.

The AIF1DAC1L and AIF1DAC1R gain settings are updated when a 1 is written to AIF1DAC1\_VU. The AIF1DAC2L and AIF1DAC2R gain settings are updated when a 1 is written to AIF1DAC2\_VU. This makes it possible to update the gain of left and right channels simultaneously.

Note that a digital gain function is also available at the audio interface input, to boost the DAC volume when a small signal is received on DACDAT1. See "Digital Volume and Filter Control" for further details.

Digital volume control is also possible at the DAC stage of the signal path, after the audio signal has passed through the DAC digital mixers. See "Digital to Analogue Converter (DAC)" for further details.

| REGISTER<br>ADDRESS       | BIT | LABEL                   | DEFAULT      | DESCRIPTION                                                                                              |
|---------------------------|-----|-------------------------|--------------|----------------------------------------------------------------------------------------------------------|
| R1026<br>(0402h)          | 8   | AIF1DAC1_<br>VU         | N/A          | AIF1DAC1 input path (AIF1, Timeslot 0) Volume Update                                                     |
| AIF1 DAC1<br>Left Volume  |     |                         |              | Writing a 1 to this bit will cause the AIF1DAC1L and AIF1DAC1R volume to be updated simultaneously       |
|                           | 7:0 | AIF1DAC1L<br>_VOL [7:0] | C0h<br>(0dB) | AIF1DAC1 (Left) input path (AIF1, Timeslot 0) Digital Volume 00h = MUTE                                  |
|                           |     |                         |              | 01h = -71.625dB<br>(0.375dB steps)                                                                       |
|                           |     |                         |              | C0h = 0dB<br>FFh = 0dB                                                                                   |
|                           |     |                         |              | (See Table 35 for volume range)                                                                          |
| R1027<br>(0403h)          | 8   | AIF1DAC1_<br>VU         | N/A          | AIF1DAC1 input path (AIF1, Timeslot 0) Volume Update                                                     |
| AIF1 DAC1<br>Right Volume |     |                         |              | Writing a 1 to this bit will cause the<br>AIF1DAC1L and AIF1DAC1R volume to be<br>updated simultaneously |
|                           | 7:0 | AIF1DAC1R<br>_VOL [7:0] | C0h<br>(0dB) | AIF1DAC1 (Right) input path (AIF1, Timeslot 0) Digital Volume                                            |
|                           |     |                         | , ,          | 00h = MUTE                                                                                               |
|                           |     |                         |              | 01h = -71.625dB                                                                                          |
|                           |     |                         |              | (0.375dB steps)                                                                                          |
|                           |     |                         |              | C0h = 0dB                                                                                                |
|                           |     |                         |              | FFh = 0dB                                                                                                |
| D4000                     |     | A IE A D A OC           | <b></b>      | (See Table 35 for volume range)                                                                          |
| R1030<br>(0406h)          | 8   | AIF1DAC2_<br>VU         | N/A          | AIF1DAC2 input path (AIF1, Timeslot 1) Volume Update                                                     |
| AIF1 DAC2<br>Left Volume  |     |                         |              | Writing a 1 to this bit will cause the AIF1DAC2L and AIF1DAC2R volume to be updated simultaneously       |



| DE 01075D                                     |     |                         |              | DECODIDETO)                                                                                                                                                  |
|-----------------------------------------------|-----|-------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REGISTER<br>ADDRESS                           | BIT | LABEL                   | DEFAULT      | DESCRIPTION                                                                                                                                                  |
|                                               | 7:0 | AIF1DAC2L<br>_VOL [7:0] | C0h<br>(0dB) | AIF1DAC2 (Left) input path (AIF1, Timeslot 1) Digital Volume 00h = MUTE 01h = -71.625dB (0.375dB steps) C0h = 0dB FFh = 0dB (See Table 35 for volume range)  |
| R1031<br>(0407h)<br>AIF1 DAC2<br>Right Volume | 8   | AIF1DAC2_<br>VU         | N/A          | AIF1DAC2 input path (AIF1, Timeslot 1) Volume Update Writing a 1 to this bit will cause the AIF1DAC2L and AIF1DAC2R volume to be updated simultaneously      |
|                                               | 7:0 | AIF1DAC2R<br>_VOL [7:0] | C0h<br>(0dB) | AIF1DAC2 (Right) input path (AIF1, Timeslot 1) Digital Volume 00h = MUTE 01h = -71.625dB (0.375dB steps) C0h = 0dB FFh = 0dB (See Table 35 for volume range) |

Table 34 AIF1 Input Path Volume Control

| Α | NF1/AIF2 Input |                    | AIF1/AIF2 Input |                    | AIF1/AIF2 Input |                  | AIF1/AIF2 Input |        |
|---|----------------|--------------------|-----------------|--------------------|-----------------|------------------|-----------------|--------|
|   | Volume, DAC    | Volume             | Volume, DAC     | Volume             | Volume, DAC     | Volume           | Volume, DAC     | Volume |
|   | Volume         | (dB)               | Volume          | (dB)               | Volume          | (dB)             | Volume          | (dB)   |
|   | 0h             | MUTE               | 40h             | -48.000            | 80h             | -24.000          | C0h             | 0.000  |
|   | 1h             | -71.625            | 41h             | -47.625            | 81h             | -23.625          | C1h             | 0.000  |
|   | 2h             | -71.250            | 42h             | -47.250            | 82h             | -23.250          | C2h             | 0.000  |
|   | 3h             | -70.875            | 43h             | -46.875            | 83h             | -22.875          | C3h             | 0.000  |
|   | 4h             | -70.500            | 44h             | -46.500            | 84h             | -22.500          | C4h             | 0.000  |
|   | 5h             | -70.125            | 45h             | -46.125            | 85h             | -22.125          | C5h             | 0.000  |
|   | 6h             | -69.750            | 46h             | -45.750            | 86h             | -21.750          | C6h             | 0.000  |
|   | 7h             | -69.375            | 47h             | -45.375            | 87h             | -21.375          | C7h             | 0.000  |
|   | 8h             | -69.000            | 48h             | -45.000            | 88h             | -21.000          | C8h             | 0.000  |
|   | 9h             | -68.625            | 49h             | -44.625            | 89h             | -20.625          | C9h             | 0.000  |
|   | Ah             | -68.250            | 4Ah             | -44.250            | 8Ah             | -20.250          | CAh             | 0.000  |
|   | Bh             | -67.875            | 4Bh             | -43.875            | 8Bh             | -19.875          | CBh             | 0.000  |
|   | Ch             | -67.500            | 4Ch             | -43.500            | 8Ch             | -19.500          | CCh             | 0.000  |
|   | Dh             | -67.125            | 4Dh             | -43.125            | 8Dh             | -19.125          | CDh             | 0.000  |
|   | Eh             | -66.750            | 4Eh             | -42.750            | 8Eh             | -18.750          | CEh             | 0.000  |
|   | Fh             | -66.375            | 4Fh             | -42.375            | 8Fh             | -18.375          | CFh             | 0.000  |
|   | 10h            | -66.000            | 50h             | -42.000            | 90h             | -18.000          | D0h             | 0.000  |
|   | 11h            | -65.625            | 51h             | -41.625            | 91h             | -17.625          | D1h             | 0.000  |
|   | 12h            | -65.250            | 52h             | -41.250            | 92h             | -17.250          | D2h             | 0.000  |
|   | 13h            | -64.875            | 53h             | -40.875            | 93h             | -16.875          | D3h             | 0.000  |
|   | 14h            | -64.500            | 54h             | -40.500            | 94h             | -16.500          | D4h             | 0.000  |
|   | 15h            | -64.125            | 55h             | -40.125            | 95h             | -16.125          | D5h             | 0.000  |
|   | 16h            | -63.750            | 56h             | -39.750            | 96h             | -15.750          | D6h             | 0.000  |
|   | 17h            | -63.375            | 57h             | -39.375            | 97h             | -15.375          | D7h             | 0.000  |
|   | 18h            | -63.000            | 58h             | -39.000            | 98h             | -15.000          | D8h             | 0.000  |
|   | 19h            | -62.625            | 59h             | -38.625            | 99h             | -14.625          | D9h             | 0.000  |
|   | 1Ah            | -62.250            | 5Ah             | -38.250            | 9Ah             | -14.250          | DAh             | 0.000  |
|   | 1Bh            | -61.875            | 5Bh             | -37.875            | 9Bh             | -13.875          | DBh             | 0.000  |
|   | 1Ch            | -61.500            | 5Ch             | -37.500            | 9Ch             | -13.500          | DCh             | 0.000  |
|   | 1Dh            | -61.125            | 5Dh             | -37.125            | 9Dh             | -13.125          | DDh             | 0.000  |
|   | 1Eh            | -60.750            | 5Eh             | -36.750            | 9Eh             | -12.750          | DEh             | 0.000  |
|   | 1Fh            | -60.375            | 5Fh             | -36.375            | 9Fh             | -12.375          | DFh             | 0.000  |
|   | 20h            | -60.000            | 60h             | -36.000            | A0h             | -12.000          | E0h             | 0.000  |
|   | 21h            | -59.625            | 61h             | -35.625            | A1h             | -11.625          | E1h             | 0.000  |
|   | 22h            | -59.250            | 62h             | -35.250            | A2h             | -11.250          | E2h             | 0.000  |
|   | 23h            | -58.875            | 63h             | -34.875            | A3h             | -10.875          | E3h             | 0.000  |
|   | 24h            | -58.500            | 64h             | -34.500            | A4h             | -10.500          | E4h             | 0.000  |
|   | 25h            | -58.125            | 65h             | -34.125            | A5h             | -10.125          | E5h             | 0.000  |
|   | 26h            | -57.750            | 66h             | -33.750            | A6h             | -9.750           | E6h             | 0.000  |
|   | 27h            | -57.375            | 67h             | -33.375            | A7h             | -9.375           | E7h             | 0.000  |
|   | 28h            | -57.000            | 68h             | -33.000            | A8h             | -9.000           | E8h             | 0.000  |
|   | 29h            | -56.625            | 69h             | -32.625            | A9h             | -8.625           | E9h             | 0.000  |
|   | 2Ah            | -56.250            | 6Ah             | -32.250            | AAh             | -8.250           | EAh             | 0.000  |
|   | 2Bh<br>2Ch     | -55.875<br>55.500  | 6Bh<br>6Ch      | -31.875<br>31.500  | ABh<br>ACh      | -7.875<br>-7.500 | EBh<br>ECh      | 0.000  |
|   | 2Cn<br>2Dh     | -55.500<br>55.125  | 6Dh             | -31.500<br>-31.125 | ACh<br>ADh      | -7.500<br>-7.125 | EDh             | 0.000  |
|   | 2Dn<br>2Eh     | -55.125<br>54.750  | 6Eh             |                    | ADn<br>AEh      |                  | EEh             | 0.000  |
|   | 2En<br>2Fh     | -54.750<br>-54.375 | 6Fh             | -30.750<br>-30.375 | AEn<br>AFh      | -6.750<br>-6.375 | EFh             | 0.000  |
|   | 30h            | -54.000            | 70h             | -30.375            | B0h             | -6.000           | F0h             | 0.000  |
|   | 31h            | -54.000<br>-53.625 | 70fi<br>71h     | -30.000            | B1h             | -5.625           | F1h             | 0.000  |
|   | 32h            | -53.625<br>-53.250 | 7 III<br>72h    | -29.625<br>-29.250 | B2h             | -5.625<br>-5.250 | F1II<br>F2h     | 0.000  |
|   | 32h            | -53.250<br>-52.875 | 72fi<br>73h     | -29.250<br>-28.875 | B3h             | -5.250<br>-4.875 | F3h             | 0.000  |
|   | 34h            | -52.500            | 7311<br>74h     | -28.500            | B4h             | -4.675<br>-4.500 | F4h             | 0.000  |
|   | 35h            | -52.500<br>-52.125 | 7411<br>75h     | -28.125            | B5h             | -4.300<br>-4.125 | F5h             | 0.000  |
|   | 36h            | -52.125<br>-51.750 | 76h             | -26.125<br>-27.750 | B6h             | -4.125<br>-3.750 | F6h             | 0.000  |
|   | 37h            | -51.750            | 77h             | -27.750            | B7h             | -3.750           | F7h             | 0.000  |
|   | 38h            | -51.000            | 78h             | -27.000            | B8h             | -3.000           | F8h             | 0.000  |
|   | 39h            | -50.625            | 79h             | -26.625            | B9h             | -3.000<br>-2.625 | F9h             | 0.000  |
|   | 3Ah            | -50.025            | 7911<br>7Ah     | -26.250            | BAh             | -2.025           | FAh             | 0.000  |
|   | 3Bh            | -49.875            | 7Bh             | -25.875            | BBh             | -2.250           | FBh             | 0.000  |
|   | 3Ch            | -49.500            | 7Ch             | -25.500            | BCh             | -1.500           | FCh             | 0.000  |
|   | 3Dh            | -49.125            | 7Dh             | -25.125            | BDh             | -1.125           | FDh             | 0.000  |
| 1 | 3Eh            | -48.750            | 7Eh             | -24.750            | BEh             | -0.750           | FEh             | 0.000  |
|   |                |                    |                 |                    |                 | 5.700            |                 | 0.000  |

Table 35 AIF1 Input Path Digital Volume Range

### **AIF1 - INPUT PATH SOFT MUTE CONTROL**

The WM8994 provides a soft mute function for each of the AIF1 interface input paths. When the soft-mute function is selected, the WM8994 gradually attenuates the associated signal paths until the path is entirely muted.



When the soft-mute function is de-selected, the gain will either return instantly to the digital gain setting, or will gradually ramp back to the digital gain setting, depending on the applicable \_UNMUTE\_RAMP register field.

The mute and un-mute ramp rate is selectable between two different rates.

The AIF1 input paths are soft-muted by default. To play back an audio signal, the soft-mute must first be de-selected by setting the applicable Mute bit to 0.

The soft un-mute would typically be used during playback of audio data so that when the Mute is subsequently disabled, a smooth transition is scheduled to the previous volume level and pop noise is avoided. This is desirable when resuming playback after pausing during a track.

The soft un-mute would typically not be required when un-muting at the start of a music file, in order that the first part of the music track is not attenuated. The instant un-mute behaviour is desirable in this case, when starting playback of a new track. See "DAC Soft Mute and Soft Un-Mute" (Figure 26) for an illustration of the soft mute function.

| REGISTER<br>ADDRESS                       | BIT | LABEL                        | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                                                                          |
|-------------------------------------------|-----|------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1056 (0420h)<br>AIF1 DAC1<br>Filters (1) | 9   | AIF1DAC1_<br>MUTE            | 1       | AIF1DAC1 input path (AIF1, Timeslot 0) Soft Mute Control 0 = Un-mute 1 = Mute                                                                                                                                                                                                                                                        |
|                                           | 5   | AIF1DAC1_<br>MUTERAT<br>E    | 0       | AIF1DAC1 input path (AIF1, Timeslot 0) Soft Mute Ramp Rate 0 = Fast ramp (fs/2, maximum ramp time is 10.7ms at fs=48k) 1 = Slow ramp (fs/32, maximum ramp time is 171ms at fs=48k) (Note: ramp rate scales with sample rate.)                                                                                                        |
|                                           | 4   | AIF1DAC1_<br>UNMUTE_<br>RAMP | 0       | AIF1DAC1 input path (AIF1, Timeslot 0) Unmute Ramp select 0 = Disabling soft-mute (AIF1DAC1_MUTE=0) will cause the volume to change immediately to AIF1DAC1L_VOL and AIF1DAC1R_VOL settings 1 = Disabling soft-mute (AIF1DAC1_MUTE=0) will cause the DAC volume to ramp up gradually to the AIF1DAC1L_VOL and AIF1DAC1R_VOL settings |
| R1058 (0422h)<br>AIF1 DAC2<br>Filters (1) | 9   | AIF1DAC2_<br>MUTE            | 1       | AIF1DAC2 input path (AIF1, Timeslot 1) Soft<br>Mute Control<br>0 = Un-mute<br>1 = Mute                                                                                                                                                                                                                                               |
|                                           | 5   | AIF1DAC2_<br>MUTERAT<br>E    | 0       | AIF1DAC2 input path (AIF1, Timeslot 1) Soft<br>Mute Ramp Rate<br>0 = Fast ramp (fs/2, maximum ramp time is<br>10.7ms at fs=48k)<br>1 = Slow ramp (fs/32, maximum ramp time is<br>171ms at fs=48k)<br>(Note: ramp rate scales with sample rate.)                                                                                      |
|                                           | 4   | AIF1DAC2_<br>UNMUTE_<br>RAMP | 0       | AIF1DAC2 input path (AIF1, Timeslot 1) Unmute Ramp select 0 = Disabling soft-mute (AIF1DAC2_MUTE=0) will cause the volume to change immediately to AIF1DAC2L_VOL and AIF1DAC2R_VOL settings 1 = Disabling soft-mute (AIF1DAC2_MUTE=0) will cause the DAC volume to ramp up gradually to the AIF1DAC2L_VOL and AIF1DAC2R_VOL settings |

Table 36 AIF1 Input Path Soft Mute Control



#### AIF1 - INPUT PATH MONO MIX AND DE-EMPHASIS FILTER

A digital mono mix can be selected on one or both pairs of AIF1 input channels. The mono mix is generated as the sum of the Left and Right AIF channel data. To prevent clipping, a 6dB attenuation is applied to the mono mix.

Digital de-emphasis can be applied to the AIF1 input (playback) paths; this is appropriate when the data source is a CD where pre-emphasis is used in the recording. De-emphasis filtering is available for sample rates of 48kHz, 44.1kHz and 32kHz. See "Digital Filter Characteristics" section for details of de-emphasis filter characteristics.

| REGISTER<br>ADDRESS                       | BIT | LABEL                    | DEFAULT | DESCRIPTION                                                                                                                                                           |
|-------------------------------------------|-----|--------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1056 (0420h)<br>AIF1 DAC1<br>Filters (1) | 7   | AIF1DAC1_<br>MONO        | 0       | AIF1DAC1 input path (AIF1, Timeslot 0) Mono<br>Mix Control<br>0 = Disabled<br>1 = Enabled                                                                             |
|                                           | 2:1 | AIF1DAC1_<br>DEEMP [1:0] | 00      | AIF1DAC1 input path (AIF1, Timeslot 0) De-<br>Emphasis Control<br>00 = No de-emphasis<br>01 = 32kHz sample rate<br>10 = 44.1kHz sample rate<br>11 = 48kHz sample rate |
| R1058 (0422h)<br>AIF1 DAC2<br>Filters (1) | 7   | AIF1DAC2_<br>MONO        | 0       | AIF1DAC2 input path (AIF1, Timeslot 1) Mono<br>Mix Control<br>0 = Disabled<br>1 = Enabled                                                                             |
|                                           | 2:1 | AIF1DAC2_<br>DEEMP [1:0] | 00      | AIF1DAC2 input path (AIF1, Timeslot 1) De-<br>Emphasis Control<br>00 = No de-emphasis<br>01 = 32kHz sample rate<br>10 = 44.1kHz sample rate<br>11 = 48kHz sample rate |

Table 37 AIF1 Input Path Mono Mix and De-Emphasis Filter Control

# **AIF2 - OUTPUT PATH VOLUME CONTROL**

The AIF2 interface supports two output channels. A digital volume control is provided on each output signal path, allowing attenuation in the range -71.625dB to +17.625dB in 0.375dB steps. The level of attenuation for an eight-bit code X is given by:

 $0.375 \times (X-192) \text{ dB}$  for  $1 \le X \le 239$ ; MUTE for X = 0 + 17.625 dB for  $239 \le X \le 255$ 

The AIF2ADC\_VU bit controls the loading of digital volume control data. When AIF2ADC\_VU bit is set to 0, the AIF2ADCL\_VOL and AIF2ADCR\_VOL control data will be loaded into the respective control register, but will not actually change the digital gain setting. Both left and right gain settings are updated when a 1 is written to AIF2ADC\_VU. This makes it possible to update the gain of left and right channels simultaneously.



| REGISTER<br>ADDRESS                          | BIT | LABEL                  | DEFAULT      | DESCRIPTION                                                                                                                                |
|----------------------------------------------|-----|------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| R1280<br>(0500h)<br>AIF2 ADC<br>Left Volume  | 8   | AIF2ADC_V<br>U         | N/A          | AIF2ADC output path Volume Update Writing a 1 to this bit will cause the AIF2ADCL and AIF2ADCR volume to be updated simultaneously         |
|                                              | 7:0 | AIF2ADCL_<br>VOL [7:0] | C0h<br>(0dB) | AIF2ADC (Left) output path Digital Volume  00h = MUTE  01h = -71.625dB  (0.375dB steps)  EFh = +17.625dB  (See Table 31 for volume range)  |
| R1281<br>(0501h)<br>AIF2 ADC<br>Right Volume | 8   | AIF2ADC_V<br>U         | N/A          | AIF2ADC output path Volume Update Writing a 1 to this bit will cause the AIF2ADCL and AIF2ADCR volume to be updated simultaneously         |
|                                              | 7:0 | AIF2ADCR_<br>VOL [7:0] | C0h<br>(0dB) | AIF2ADC (Right) output path Digital Volume  00h = MUTE  01h = -71.625dB  (0.375dB steps)  EFh = +17.625dB  (See Table 31 for volume range) |

Table 38 AIF2 Output Path Volume Control

### **AIF2 - OUTPUT PATH HIGH PASS FILTER**

A digital high-pass filter can be enabled in the AIF2 output paths to remove DC offsets. This filter is enabled independently in the two AIF2 output channels using the register bits described in Table 39.

The HPF cut-off frequency for the AIF2 channels is set using AIF2ADC\_HPF\_CUT.

In hi-fi mode, the high pass filter is optimised for removing DC offsets without degrading the bass response and has a cut-off frequency of 3.7Hz when the sample rate (fs) = 44.1kHz.

In voice modes, the high pass filter is optimised for voice communication; it is recommended to set the cut-off frequency below 300Hz.

Note that the cut-off frequencies scale with the AIF2 sample rate. See Table 33 for the HPF cut-off frequencies at all supported sample rates.

| REGISTER<br>ADDRESS                   | BIT                   | LABEL                        | DEFAULT                                                                         | DESCRIPTION                                                                                                                                                                                         |
|---------------------------------------|-----------------------|------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1040 (0410h)<br>AIF1 ADC1<br>Filters | 14:13                 | AIF2ADC_H<br>PF_CUT<br>[1:0] | 00                                                                              | AIF2ADC output path Digital HPF Cut-Off<br>Frequency (fc)<br>00 = Hi-fi mode (fc = 4Hz at fs = 48kHz)<br>01 = Voice mode 1 (fc = 127Hz at fs = 8kHz)<br>10 = Voice mode 2 (fc = 130Hz at fs = 8kHz) |
|                                       |                       |                              |                                                                                 | 11 = Voice mode 3 (fc = 267Hz at fs = 8kHz)                                                                                                                                                         |
|                                       | 12 AIF2ADCL_ 0<br>HPF |                              | AIF2ADC (Left) output path Digital HPF<br>Enable<br>0 = Disabled<br>1 = Enabled |                                                                                                                                                                                                     |
|                                       | 11                    | AIF2ADCR_<br>HPF             | 0                                                                               | AIF2ADC (Right) output path Digital HPF<br>Enable<br>0 = Disabled<br>1 = Enabled                                                                                                                    |

Table 39 AIF2 Output Path High Pass Filter



#### **AIF2 - INPUT PATH VOLUME CONTROL**

The AIF2 interface supports two input channels. A digital volume control is provided on each input signal path, allowing attenuation in the range -71.625dB to 0dB in 0.375dB steps. The level of attenuation for an eight-bit code X is given by:

 $0.375 \times (X-192) \text{ dB for } 1 \le X \le 192;$  MUTE for X = 0 OdB for  $192 \le X \le 255$ 

The AIF2DAC\_VU bit controls the loading of digital volume control data. When AIF2DAC\_VU bit is set to 0, the AIF2DACL\_VOL and AIF2DACR\_VOL control data will be loaded into the respective control register, but will not actually change the digital gain setting. Both left and right gain settings are updated when a 1 is written to AIF2DAC\_VU. This makes it possible to update the gain of left and right channels simultaneously.

Note that a digital gain function is also available at the audio interface input, to boost the DAC volume when a small signal is received on DACDAT2. See "Digital Volume and Filter Control" for further details.

Digital volume control is also possible at the DAC stage of the signal path, after the audio signal has passed through the DAC digital mixers. See "Digital to Analogue Converter (DAC)" for further details.

| REGISTER<br>ADDRESS                          | BIT | LABEL                  | DEFAULT      | DESCRIPTION                                                                                                                                    |
|----------------------------------------------|-----|------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| R1282<br>(0502h)<br>AIF2 DAC<br>Left Volume  | 8   | AIF2DAC_V<br>U         | N/A          | AIF2DAC input path Volume Update Writing a 1 to this bit will cause the AIF2DACL and AIF2DACR volume to be updated simultaneously              |
|                                              | 7:0 | AIF2DACL_<br>VOL [7:0] | C0h<br>(0dB) | AIF2DAC (Left) input path Digital Volume  00h = MUTE  01h = -71.625dB  (0.375dB steps)  C0h = 0dB  FFh = 0dB  (See Table 35 for volume range)  |
| R1283<br>(0503h)<br>AIF2 DAC<br>Right Volume | 8   | AIF2DAC_V<br>U         | N/A          | AIF2DAC input path Volume Update Writing a 1 to this bit will cause the AIF2DACL and AIF2DACR volume to be updated simultaneously              |
|                                              | 7:0 | AIF2DACR_<br>VOL [7:0] | C0h<br>(0dB) | AIF2DAC (Right) input path Digital Volume  00h = MUTE  01h = -71.625dB  (0.375dB steps)  C0h = 0dB  FFh = 0dB  (See Table 35 for volume range) |

Table 40 AIF2 Input Path Volume Control

#### AIF2 - INPUT PATH SOFT MUTE CONTROL

The WM8994 provides a soft mute function for each of the AIF1 interface input paths. When the soft-mute function is selected, the WM8994 gradually attenuates the associated signal paths until the path is entirely muted.

When the soft-mute function is de-selected, the gain will either return instantly to the digital gain setting, or will gradually ramp back to the digital gain setting, depending on the applicable \_UNMUTE\_RAMP register field.

The mute and un-mute ramp rate is selectable between two different rates.

The AIF1 input paths are soft-muted by default. To play back an audio signal, the soft-mute must first be de-selected by setting the applicable Mute bit to 0.



The soft un-mute would typically be used during playback of audio data so that when the Mute is subsequently disabled, a smooth transition is scheduled to the previous volume level and pop noise is avoided. This is desirable when resuming playback after pausing during a track.

The soft un-mute would typically not be required when un-muting at the start of a music file, in order that the first part of the music track is not attenuated. The instant un-mute behaviour is desirable in this case, when starting playback of a new track. See "DAC Soft Mute and Soft Un-Mute" (Figure 26) for an illustration of the soft mute function.

| REGISTER<br>ADDRESS | BIT | LABEL          | DEFAULT | DESCRIPTION                                                                                                                           |
|---------------------|-----|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------|
| R1312 (0520h)       | 9   | AIF2DAC_M      | 1       | AIF2DAC input path Soft Mute Control                                                                                                  |
| AIF2 DAC            |     | UTE            |         | 0 = Un-mute                                                                                                                           |
| Filters (1)         |     |                |         | 1 = Mute                                                                                                                              |
|                     | 5   | AIF2DAC_M      | 0       | AIF2DAC input path Soft Mute Ramp Rate                                                                                                |
|                     |     | UTERATE        |         | 0 = Fast ramp (fs/2, maximum ramp time is 10.7ms at fs=48k)                                                                           |
|                     |     |                |         | 1 = Slow ramp (fs/32, maximum ramp time is 171ms at fs=48k)                                                                           |
|                     |     |                |         | (Note: ramp rate scales with sample rate.)                                                                                            |
|                     | 4   | AIF2DAC_U      | 0       | AIF2DAC input path Unmute Ramp select                                                                                                 |
|                     |     | NMUTE_RA<br>MP |         | 0 = Disabling soft-mute (AIF2DAC_MUTE=0) will cause the volume to change immediately to AIF2DACL_VOL and AIF2DACR_VOL settings        |
|                     |     |                |         | 1 = Disabling soft-mute (AIF2DAC_MUTE=0) will cause the DAC volume to ramp up gradually to the AIF2DACL_VOL and AIF2DACR_VOL settings |

Table 41 AIF2 Input Path Soft Mute Control

### AIF1 - INPUT PATH MONO MIX AND DE-EMPHASIS FILTER

A digital mono mix can be selected on one or both pairs of AIF1 input channels. The mono mix is generated as the sum of the Left and Right AIF channel data. To prevent clipping, a 6dB attenuation is applied to the mono mix.

Digital de-emphasis can be applied to the AIF1 input (playback) paths; this is appropriate when the data source is a CD where pre-emphasis is used in the recording. De-emphasis filtering is available for sample rates of 48kHz, 44.1kHz and 32kHz. See "Digital Filter Characteristics" section for details of de-emphasis filter characteristics.

| REGISTER<br>ADDRESS | BIT | LABEL      | DEFAULT | DESCRIPTION                            |
|---------------------|-----|------------|---------|----------------------------------------|
| R1056 (0420h)       | 7   | AIF2DAC_M  | 0       | AIF2DAC input path Mono Mix Control    |
| AIF1 DAC1           |     | ONO        |         | 0 = Disabled                           |
| Filters (1)         |     |            |         | 1 = Enabled                            |
|                     | 2:1 | AIF2DAC_D  | 00      | AIF2DAC input path De-Emphasis Control |
|                     |     | EEMP [1:0] |         | 00 = No de-emphasis                    |
|                     |     |            |         | 01 = 32kHz sample rate                 |
|                     |     |            |         | 10 = 44.1kHz sample rate               |
|                     |     |            |         | 11 = 48kHz sample rate                 |

Table 42 AIF2 Input Path Mono Mix and De-Emphasis Filter Control

# **DIGITAL TO ANALOGUE CONVERTER (DAC)**

The WM8994 DACs receive digital input data from the DAC mixers - see "Digital Mixing". The digital audio data is converted to oversampled bit streams in the on-chip, true 24-bit digital interpolation filters. The bitstream data enters four multi-bit, sigma-delta DACs, which convert them to high quality analogue audio signals. The multi-bit DAC architecture reduces high frequency noise and sensitivity to clock jitter. It also uses a Dynamic Element Matching technique for high linearity and low distortion

A high performance mode of DAC operation can be selected by setting the DAC\_OSR128 bit - see "Clocking and Sample Rates" for details.

The analogue outputs from the DACs can be mixed with analogue line/mic inputs using the line output mixers MIXOUTL / MIXOUTR and the speaker output mixers SPKMIXL / SPKMIXR.

The DACs are enabled using the register bits defined in Table 43.

| REGISTER<br>ADDRESS | BIT | LABEL    | DEFAULT | DESCRIPTION       |
|---------------------|-----|----------|---------|-------------------|
| R5 (0005h)          | 3   | DAC2L_EN | 0       | Left DAC2 Enable  |
| Power               |     | Α        |         | 0 = Disabled      |
| Management (5)      |     |          |         | 1 = Enabled       |
|                     | 2   | DAC2R_EN | 0       | Right DAC2 Enable |
|                     |     | Α        |         | 0 = Disabled      |
|                     |     |          |         | 1 = Enabled       |
|                     | 1   | DAC1L_EN | 0       | Left DAC1 Enable  |
|                     |     | Α        |         | 0 = Disabled      |
|                     |     |          |         | 1 = Enabled       |
|                     | 0   | DAC1R_EN | 0       | Right DAC1 Enable |
|                     |     | Α        |         | 0 = Disabled      |
|                     |     |          |         | 1 = Enabled       |

Table 43 DAC Enable Control

## **DAC DIGITAL VOLUME**

The output level of each DAC can be controlled digitally over a range from -71.625dB to 0dB in 0.375dB steps. The level of attenuation for an eight-bit code X is given by:

 $0.375\times (X-192) \text{ dB for } 1 \leq X \leq 192; \qquad \text{MUTE for } X=0; \qquad \qquad 0 \text{dB for } 192 \leq X \leq 255$ 

Each of the DACs can be muted using the soft mute control bits described in Table 44. The WM8994 always applies a soft mute, where the volume is decreased gradually. The un-mute behaviour is configurable, as described in the "DAC Soft Mute and Soft Un-Mute" section.

The DAC1\_VU and DAC2\_VU bits control the loading of digital volume control data. When DAC1\_VU is set to 0, the DAC1L\_VOL or DAC1R\_VOL control data will be loaded into the respective control register, but will not actually change the digital gain setting. Both left and right gain settings are updated when a 1 is written to DAC1\_VU. This makes it possible to update the gain of both channels simultaneously. A similar function for DAC2L and DAC2R is controlled by the DAC2\_VU register bit.

| REGISTER<br>ADDRESS | BIT | LABEL    | DEFAULT | DESCRIPTION                                                                                |
|---------------------|-----|----------|---------|--------------------------------------------------------------------------------------------|
| R1552 (0610h)       | 9   | DAC1L_MU | 1       | DAC1L Soft Mute Control                                                                    |
| DAC1 Left           |     | TE       |         | 0 = DAC Un-mute                                                                            |
| Volume              |     |          |         | 1 = DAC Mute                                                                               |
|                     | 8   | DAC1_VU  | N/A     | DAC1L and DAC1R Volume Update                                                              |
|                     |     |          |         | Writing a 1 to this bit will cause the DAC1L and DAC1R volume to be updated simultaneously |
|                     | 7:0 | DAC1L_VO | C0h     | DAC1L Digital Volume                                                                       |
|                     |     | L [7:0]  | (0dB)   | 00h = MUTE                                                                                 |
|                     |     |          |         | 01h = -71.625dB                                                                            |
|                     |     |          |         | (0.375dB steps)                                                                            |
|                     |     |          |         | C0h = 0dB                                                                                  |
|                     |     |          |         | FFh = 0dB                                                                                  |
|                     |     |          |         | (See Table 35 for volume range)                                                            |
| R1553 (0611h)       | 9   | DAC1R_MU | 1       | DAC1R Soft Mute Control                                                                    |
| DAC1 Right          |     | TE       |         | 0 = DAC Un-mute                                                                            |
| Volume              |     |          |         | 1 = DAC Mute                                                                               |
|                     | 8   | DAC1_VU  | N/A     | DAC1L and DAC1R Volume Update                                                              |
|                     |     |          |         | Writing a 1 to this bit will cause the DAC1L and DAC1R volume to be updated simultaneously |
|                     | 7:0 | DAC1R_VO | C0h     | DAC1R Digital Volume                                                                       |
|                     |     | L [7:0]  | (0dB)   | 00h = MUTE                                                                                 |
|                     |     |          |         | 01h = -71.625dB                                                                            |
|                     |     |          |         | (0.375dB steps)                                                                            |
|                     |     |          |         | C0h = 0dB                                                                                  |
|                     |     |          |         | FFh = 0dB                                                                                  |
|                     |     |          |         | (See Table 35 for volume range)                                                            |
| R1554 (0612h)       | 9   | DAC2L_MU | 1       | DAC2L Soft Mute Control                                                                    |
| DAC2 Left           |     | TE       |         | 0 = DAC Un-mute                                                                            |
| Volume              |     |          |         | 1 = DAC Mute                                                                               |
|                     | 8   | DAC2_VU  | N/A     | DAC2L and DAC2R Volume Update                                                              |
|                     |     |          |         | Writing a 1 to this bit will cause the DAC2L and DAC2R volume to be updated simultaneously |
|                     | 7:0 | DAC2L_VO | C0h     | DAC2L Digital Volume                                                                       |
|                     |     | L [7:0]  | (0dB)   | 00h = MUTE                                                                                 |
|                     |     |          |         | 01h = -71.625dB                                                                            |
|                     |     |          |         | (0.375dB steps)                                                                            |
|                     |     |          |         | C0h = 0dB                                                                                  |
|                     |     |          |         | FFh = 0dB                                                                                  |
|                     |     |          |         | (See Table 35 for volume range)                                                            |
| R1555 (0613h)       | 9   | DAC2R_MU | 1       | DAC2R Soft Mute Control                                                                    |
| DAC2 Right          |     | TE       |         | 0 = DAC Un-mute                                                                            |
| Volume              |     |          |         | 1 = DAC Mute                                                                               |
|                     | 8   | DAC2_VU  | N/A     | DAC2R and DAC2R Volume Update                                                              |
|                     |     |          |         | Writing a 1 to this bit will cause the DAC2R and DAC2R volume to be updated simultaneously |



| REGISTER<br>ADDRESS | BIT | LABEL    | DEFAULT | DESCRIPTION                     |
|---------------------|-----|----------|---------|---------------------------------|
|                     | 7:0 | DAC2R_VO | C0h     | DAC2R Digital Volume            |
|                     |     | L [7:0]  | (0dB)   | 00h = MUTE                      |
|                     |     |          |         | 01h = -71.625dB                 |
|                     |     |          |         | (0.375dB steps)                 |
|                     |     |          |         | C0h = 0dB                       |
|                     |     |          |         | FFh = 0dB                       |
|                     |     |          |         | (See Table 35 for volume range) |

Table 44 DAC Digital Volume Control

| DAC Volume,     |                    | DAC Volume,     |                    | DAC Volume,     |                    | DAC Volume,     |                |
|-----------------|--------------------|-----------------|--------------------|-----------------|--------------------|-----------------|----------------|
| AIF1/AIF2 Input | Volume             | AIF1/AIF2 Input | Volume             | AIF1/AIF2 Input | Volume             | AIF1/AIF2 Input | Volume         |
| Volume          | (dB)               | Volume          | (dB)               | Volume          | (dB)               | Volume          | (dB)           |
| 0h              | MUTE               | 40h             | -48.000            | 80h             | -24.000            | C0h             | 0.000          |
| 1h              | -71.625            | 41h             | -47.625            | 81h             | -23.625            | C1h             | 0.000          |
| 2h              | -71.250            | 42h             | -47.250            | 82h             | -23.250            | C2h             | 0.000          |
| 3h              | -70.875            | 43h             | -46.875            | 83h             | -22.875            | C3h             | 0.000          |
| 4h              | -70.500            | 44h             | -46.500            | 84h             | -22.500            | C4h             | 0.000          |
| 5h              | -70.125            | 45h             | -46.125            | 85h             | -22.125            | C5h             | 0.000          |
| 6h              | -69.750            | 46h             | -45.750            | 86h             | -21.750            | C6h             | 0.000          |
| 7h              | -69.375            | 47h             | -45.375            | 87h             | -21.375            | C7h             | 0.000          |
| 8h              | -69.000            | 48h             | -45.000            | 88h             | -21.000            | C8h             | 0.000          |
| 9h              | -68.625<br>-68.250 | 49h             | -44.625            | 89h             | -20.625            | C9h             | 0.000          |
| Ah              |                    | 4Ah<br>4Bh      | -44.250            | 8Ah             | -20.250            | CAh<br>CBh      | 0.000          |
| Bh<br>Ch        | -67.875<br>-67.500 | 4Ch             | -43.875<br>-43.500 | 8Bh<br>8Ch      | -19.875<br>-19.500 | CCh             | 0.000<br>0.000 |
| Dh              | -67.125            | 4Dh             | -43.125            | 8Dh             | -19.500            | CDh             | 0.000          |
| Eh              | -66.750            | 4Eh             | -42.750            | 8Eh             | -18.750            | CEh             | 0.000          |
| Fh              | -66.375            | 4Fh             | -42.375            | 8Fh             | -18.375            | CFh             | 0.000          |
| 10h             | -66.000            | 50h             | -42.000            | 90h             | -18.000            | D0h             | 0.000          |
| 11h             | -65.625            | 51h             | -41.625            | 91h             | -17.625            | D1h             | 0.000          |
| 12h             | -65.250            | 52h             | -41.250            | 92h             | -17.250            | D2h             | 0.000          |
| 13h             | -64.875            | 53h             | -40.875            | 93h             | -16.875            | D3h             | 0.000          |
| 14h             | -64.500            | 54h             | -40.500            | 94h             | -16.500            | D4h             | 0.000          |
| 15h             | -64.125            | 55h             | -40.125            | 95h             | -16.125            | D5h             | 0.000          |
| 16h             | -63.750            | 56h             | -39.750            | 96h             | -15.750            | D6h             | 0.000          |
| 17h             | -63.375            | 57h             | -39.375            | 97h             | -15.375            | D7h             | 0.000          |
| 18h             | -63.000            | 58h             | -39.000            | 98h             | -15.000            | D8h             | 0.000          |
| 19h             | -62.625            | 59h             | -38.625            | 99h             | -14.625            | D9h             | 0.000          |
| 1Ah             | -62.250            | 5Ah             | -38.250            | 9Ah             | -14.250            | DAh             | 0.000          |
| 1Bh             | -61.875            | 5Bh             | -37.875            | 9Bh             | -13.875            | DBh             | 0.000          |
| 1Ch             | -61.500            | 5Ch             | -37.500            | 9Ch             | -13.500            | DCh             | 0.000          |
| 1Dh             | -61.125            | 5Dh             | -37.125            | 9Dh             | -13.125            | DDh             | 0.000          |
| 1Eh             | -60.750            | 5Eh             | -36.750            | 9Eh             | -12.750            | DEh             | 0.000          |
| 1Fh             | -60.375            | 5Fh             | -36.375            | 9Fh             | -12.375            | DFh             | 0.000          |
| 20h             | -60.000            | 60h             | -36.000            | A0h             | -12.000            | E0h             | 0.000          |
| 21h             | -59.625            | 61h             | -35.625            | A1h             | -11.625            | E1h             | 0.000          |
| 22h             | -59.250            | 62h             | -35.250            | A2h             | -11.250            | E2h             | 0.000          |
| 23h             | -58.875            | 63h             | -34.875            | A3h             | -10.875            | E3h             | 0.000          |
| 24h             | -58.500            | 64h             | -34.500            | A4h             | -10.500            | E4h             | 0.000          |
| 25h<br>26h      | -58.125<br>57.750  | 65h             | -34.125            | A5h<br>A6h      | -10.125            | E5h             | 0.000<br>0.000 |
| 27h             | -57.750<br>-57.375 | 66h<br>67h      | -33.750<br>-33.375 | Aon<br>A7h      | -9.750<br>-9.375   | E6h<br>E7h      | 0.000          |
| 28h             | -57.375<br>-57.000 | 68h             | -33.000            | A/II<br>A8h     | -9.000             | E8h             | 0.000          |
| 29h             | -56.625            | 69h             | -32.625            | A9h             | -8.625             | E9h             | 0.000          |
| 2Ah             | -56.250            | 6Ah             | -32.250            | AAh             | -8.250             | EAh             | 0.000          |
| 2Bh             | -55.875            | 6Bh             | -31.875            | ABh             | -7.875             | EBh             | 0.000          |
| 2Ch             | -55.500            | 6Ch             | -31.500            | ACh             | -7.500             | ECh             | 0.000          |
| 2Dh             | -55.125            | 6Dh             | -31.125            | ADh             | -7.125             | EDh             | 0.000          |
| 2Eh             | -54.750            | 6Eh             | -30.750            | AEh             | -6.750             | EEh             | 0.000          |
| 2Fh             | -54.375            | 6Fh             | -30.375            | AFh             | -6.375             | EFh             | 0.000          |
| 30h             | -54.000            | 70h             | -30.000            | B0h             | -6.000             | F0h             | 0.000          |
| 31h             | -53.625            | 71h             | -29.625            | B1h             | -5.625             | F1h             | 0.000          |
| 32h             | -53.250            | 72h             | -29.250            | B2h             | -5.250             | F2h             | 0.000          |
| 33h             | -52.875            | 73h             | -28.875            | B3h             | -4.875             | F3h             | 0.000          |
| 34h             | -52.500            | 74h             | -28.500            | B4h             | -4.500             | F4h             | 0.000          |
| 35h             | -52.125            | 75h             | -28.125            | B5h             | -4.125             | F5h             | 0.000          |
| 36h             | -51.750            | 76h             | -27.750            | B6h             | -3.750             | F6h             | 0.000          |
| 37h             | -51.375            | 77h             | -27.375            | B7h             | -3.375             | F7h             | 0.000          |
| 38h             | -51.000            | 78h             | -27.000            | B8h             | -3.000             | F8h             | 0.000          |
| 39h             | -50.625            | 79h             | -26.625            | B9h             | -2.625             | F9h             | 0.000          |
| 3Ah             | -50.250            | 7Ah             | -26.250            | BAh             | -2.250             | FAh             | 0.000          |
| 3Bh             | -49.875            | 7Bh             | -25.875            | BBh             | -1.875             | FBh             | 0.000          |
| 3Ch             | -49.500            | 7Ch             | -25.500            | BCh             | -1.500             | FCh             | 0.000          |
| 3Dh             | -49.125            | 7Dh             | -25.125            | BDh<br>BEb      | -1.125<br>0.750    | FDh             | 0.000          |
| 3Eh             | -48.750            | 7Eh             | -24.750<br>24.375  | BEh<br>BEh      | -0.750<br>0.375    | FEh             | 0.000          |
| 3Fh             | -48.375            | 7Fh             | -24.375            | BFh             | -0.375             | FFh             | 0.000          |

Table 45 DAC Digital Volume Range



#### DAC SOFT MUTE AND SOFT UN-MUTE

The WM8994 has a soft mute function which ensures that a gradual attenuation is applied to the DAC outputs when the mute is asserted. The soft mute rate can be selected using the DAC\_MUTERATE bit.

When a mute bit is disabled, the gain will either gradually ramp back up to the digital gain setting, or return instantly to the digital gain setting, depending on the DAC\_SOFTMUTEMODE register bit. If the gradual un-mute ramp is selected (DAC\_SOFTMUTEMODE = 1), then the un-mute rate is determined by the DAC\_MUTERATE bit.

Note that each DAC is soft-muted by default. To play back an audio signal, the mute must first be disabled by setting the applicable mute control to 0 (see Table 44).

Soft Mute Mode would typically be enabled (DAC\_SOFTMUTEMODE = 1) when using mute during playback of audio data so that when the mute is subsequently disabled, the volume increase will not create pop noise by jumping immediately to the previous volume level (e.g. resuming playback after pausing during a track).

Soft Mute Mode would typically be disabled (DAC\_SOFTMUTEMODE = 0) when un-muting at the start of a music file, in order that the first part of the track is not attenuated (e.g. when starting playback of a new track, or resuming playback after pausing between tracks).

The DAC soft-mute function is illustrated in Figure 26 for DAC1L and DAC1R. The same function is applicable to DAC2L and DAC2R also.



Figure 26 DAC Soft Mute Control

The DAC Soft Mute register controls are defined in Table 46.

The volume ramp rate during soft mute and un-mute is controlled by the DAC\_MUTERATE bit. Ramp rates of fs/32 and fs/2 are selectable. The ramp rate determines the rate at which the volume will be increased or decreased. Note that the actual ramp time depends on the extent of the difference between the muted and un-muted volume settings.



| REGISTER<br>ADDRESS           | BIT | LABEL                | DEFAULT | DESCRIPTION                                                                                                                                           |
|-------------------------------|-----|----------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1556 (0614h)<br>DAC Softmute | 1   | DAC_SOFT<br>MUTEMODE | 0       | DAC Unmute Ramp select  0 = Disabling soft-mute  (DAC[1/2][L/R]_MUTE=0) will cause the DAC volume to change immediately to DAC[1/2][L/R]_VOL settings |
|                               |     |                      |         | 1 = Disabling soft-mute (DAC[1/2][L/R]_MUTE=0) will cause the DAC volume to ramp up gradually to the DAC[1/2][L/R]_VOL settings                       |
|                               | 0   | DAC_MUTE<br>RATE     | 0       | DAC Soft Mute Ramp Rate  0 = Fast ramp (fs/2, maximum ramp time is 10.7ms at fs=48k)  1 = Slow ramp (fs/32, maximum ramp time is 171ms at fs=48k)     |
|                               |     |                      |         | (Note: ramp rate scales with sample rate.)                                                                                                            |

Table 46 DAC Soft-Mute Control

## **OUTPUT SIGNAL PATH**

The WM8994 output routing and mixers provide a high degree of flexibility, allowing operation of many simultaneous signal paths through the device to a variety of analogue outputs. The outputs include a ground referenced headphone driver, two switchable class D/AB loudspeaker drivers, an ear speaker driver and four highly flexible line drivers. See "Analogue Outputs" for further details of these outputs.

The WM8994 output signal paths and control registers are illustrated in Figure 27.



Figure 27 Control Registers for Output Signal Path

# **OUTPUT SIGNAL PATHS ENABLE**

The output mixers and drivers can be independently enabled and disabled as described in Table 47.

Note that the headphone outputs HPOUT1L and HPOUT1R have dedicated output PGAs and volume controls. As a result, a low power consumption DAC playback path can be supported without needing to enable the output mixers MIXOUTL / MIXOUTR or the mixer output PGAs MIXOUTLVOL / MIXOUTRVOL.

| REGISTER<br>ADDRESS             | BIT | LABEL         | DEFAULT | DESCRIPTION                                                                                                                                                                  |
|---------------------------------|-----|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1 (0001h) Power Management (1) | 13  | SPKOUTR_ENA   | 0       | SPKMIXR Mixer, SPKRVOL PGA<br>and SPKOUTR Output Enable<br>0 = Disabled<br>1 = Enabled                                                                                       |
|                                 | 12  | SPKOUTL_ENA   | 0       | SPKMIXL Mixer, SPKLVOL PGA<br>and SPKOUTL Output Enable<br>0 = Disabled<br>1 = Enabled                                                                                       |
|                                 | 11  | HPOUT2_ENA    | 0       | HPOUT2 Output Stage Enable 0 = Disabled 1 = Enabled                                                                                                                          |
|                                 | 9   | HPOUT1L_ENA   | 0       | Enables HPOUT1L input stage  0 = Disabled  1 = Enabled  Note: When HPOUT1_AUTO_PU is set, the HPOUT1L_ENA bit automatically enables all stages of the left headphone driver  |
|                                 | 8   | HPOUT1R_ENA   | 0       | Enables HPOUT1R input stage  0 = Disabled  1 = Enabled  Note: When HPOUT1_AUTO_PU is set, the HPOUT1R_ENA bit automatically enables all stages of the right headphone driver |
| R3 (0003h) Power Management (3) | 13  | LINEOUT1N_ENA | 0       | LINEOUT1N Line Out and LINEOUT1NMIX Enable 0 = Disabled 1 = Enabled                                                                                                          |
|                                 | 12  | LINEOUT1P_ENA | 0       | LINEOUT1P Line Out and LINEOUT1PMIX Enable 0 = Disabled 1 = Enabled                                                                                                          |
|                                 | 11  | LINEOUT2N_ENA | 0       | LINEOUT2N Line Out and LINEOUT2NMIX Enable 0 = Disabled 1 = Enabled                                                                                                          |
|                                 | 10  | LINEOUT2P_ENA | 0       | LINEOUT2P Line Out and LINEOUT2PMIX Enable 0 = Disabled 1 = Enabled                                                                                                          |
|                                 | 9   | SPKRVOL_ENA   | 0       | SPKMIXR Mixer and SPKRVOL PGA Enable 0 = Disabled 1 = Enabled Note that SPKMIXR and SPKRVOL are also enabled when SPKOUTR_ENA is set.                                        |

| REGISTER<br>ADDRESS     | BIT | LABEL          | DEFAULT | DESCRIPTION                               |
|-------------------------|-----|----------------|---------|-------------------------------------------|
|                         | 8   | SPKLVOL_ENA    | 0       | SPKMIXL Mixer and SPKLVOL<br>PGA Enable   |
|                         |     |                |         | 0 = Disabled                              |
|                         |     |                |         | 1 = Enabled                               |
|                         |     |                |         | Note that SPKMIXL and SPKLVOL             |
|                         |     |                |         | are also enabled when SPKOUTL_ENA is set. |
|                         | 7   | MIXOUTLVOL_ENA | 0       | MIXOUTL Left Volume Control<br>Enable     |
|                         |     |                |         | 0 = Disabled                              |
|                         |     |                |         | 1 = Enabled                               |
|                         | 6   | MIXOUTRVOL_ENA | 0       | MIXOUTR Right Volume Control Enable       |
|                         |     |                |         | 0 = Disabled                              |
|                         |     |                |         | 1 = Enabled                               |
|                         | 5   | MIXOUTL_ENA    | 0       | MIXOUTL Left Output Mixer Enable          |
|                         |     |                |         | 0 = Disabled                              |
|                         |     |                |         | 1 = Enabled                               |
|                         | 4   | MIXOUTR_ENA    | 0       | MIXOUTR Right Output Mixer<br>Enable      |
|                         |     |                |         | 0 = Disabled                              |
|                         |     |                |         | 1 = Enabled                               |
| R56 (0038h)<br>AntiPOP1 | 6   | HPOUT2_IN_ENA  | 0       | HPOUT2MIX Mixer and Input Stage<br>Enable |
|                         |     |                |         | 0 = Disabled                              |
|                         |     |                |         | 1 = Enabled                               |

Table 47 Output Signal Paths Enable

# **OUTPUT MIXER CONTROL**

The Output Mixer path select and volume controls are described in Table 48 for the Left Channel (MIXOUTL) and Table 49 for the Right Channel (MIXOUTR). The gain of each of input path may be controlled independently in the range described in Table 50. Note that the DAC input levels may also be controlled by the DAC digital volume controls (see "Digital to Analogue Converter (DAC)") and the Audio Interface digital volume controls (see "Digital Volume and Filter Control").

| REGISTER<br>ADDRESS | BIT | LABEL             | DEFAULT | DESCRIPTION                     |
|---------------------|-----|-------------------|---------|---------------------------------|
| R45 (002Dh)         | 5   | IN2RN_TO_MIXOUTL  | 0       | IN2RN to MIXOUTL Mute           |
| Output Mixer1       |     |                   |         | 0 = Mute                        |
|                     |     |                   |         | 1 = Un-mute                     |
| R49 (0031h)         | 8:6 | IN2RN_MIXOUTL_VOL | 000     | IN2RN to MIXOUTL Volume         |
| Output Mixer5       |     | [2:0]             |         | 0dB to -21dB in 3dB steps       |
|                     |     |                   |         | 000 = 0dB                       |
|                     |     |                   |         | 001 = -3dB                      |
|                     |     |                   |         | (3dB steps)                     |
|                     |     |                   |         | 111 = -21dB                     |
|                     |     |                   |         | (See Table 50 for Volume Range) |
| R45 (002Dh)         | 4   | IN2LN_TO_MIXOUTL  | 0       | IN2LN to MIXOUTL Mute           |
| Output Mixer1       |     |                   |         | 0 = Mute                        |
|                     |     |                   |         | 1 = Un-mute                     |

| REGISTER<br>ADDRESS       | BIT  | LABEL                        | DEFAULT | DESCRIPTION                                        |
|---------------------------|------|------------------------------|---------|----------------------------------------------------|
| R47 (002Fh)               | 8:6  | IN2LN_MIXOUTL_VOL            | 000     | IN2LN to MIXOUTL Volume                            |
| Output Mixer3             |      | [2:0]                        |         | 0dB to -21dB in 3dB steps                          |
|                           |      |                              |         | 000 = 0dB                                          |
|                           |      |                              |         | 001 = -3dB                                         |
|                           |      |                              |         | (3dB steps)                                        |
|                           |      |                              |         | 111 = -21dB                                        |
|                           |      |                              |         | (See Table 50 for Volume Range)                    |
| R45 (002Dh)               | 2    | IN1L_TO_MIXOUTL              | 0       | IN1L PGA Output to MIXOUTL                         |
| Output Mixer1             |      |                              |         | Mute                                               |
|                           |      |                              |         | 0 = Mute                                           |
|                           |      |                              |         | 1 = Un-mute                                        |
| R47 (002Fh)               | 2:0  | IN1L_MIXOUTL_VOL             | 000     | IN1L PGA Output to MIXOUTL                         |
| Output Mixer3             |      | [2:0]                        |         | Volume                                             |
|                           |      |                              |         | 0dB to -21dB in 3dB steps<br>000 = 0dB             |
|                           |      |                              |         |                                                    |
|                           |      |                              |         | 001 = -3dB                                         |
|                           |      |                              |         | (3dB steps)                                        |
|                           |      |                              |         | 111 = -21dB<br>(See Table 50 for Volume Range)     |
| D45 (002Db)               | 2    | IN1D TO MIVOLITI             | 0       | IN1R PGA Output to MIXOUTL                         |
| R45 (002Dh) Output Mixer1 | 3    | IN1R_TO_MIXOUTL              | 0       | Mute                                               |
| Output Mixer i            |      |                              |         | 0 = Mute                                           |
|                           |      |                              |         | 1 = Un-mute                                        |
| R47 (002Fh)               | 5:3  | IN1R MIXOUTL VOL             | 000     | IN1R PGA Output to MIXOUTL                         |
| Output Mixer3             | 0.0  | [2:0]                        |         | Volume                                             |
|                           |      |                              |         | 0dB to -21dB in 3dB steps                          |
|                           |      |                              |         | 000 = 0dB                                          |
|                           |      |                              |         | 001 = -3dB                                         |
|                           |      |                              |         | (3dB steps)                                        |
|                           |      |                              |         | 111 = -21dB                                        |
|                           |      |                              |         | (See Table 50 for Volume Range)                    |
| R45 (002Dh)               | 1    | IN2LP_TO_MIXOUTL             | 0       | IN2LP to MIXOUTL Mute                              |
| Output Mixer1             |      |                              |         | 0 = Mute                                           |
|                           |      |                              |         | 1 = Un-mute                                        |
| R47 (002Fh)               | 11:9 | IN2LP_MIXOUTL_VOL            | 00b     | IN2LP to MIXOUTL Volume                            |
| Output Mixer3             |      | [2:0]                        |         | 0dB to -21dB in 3dB steps                          |
|                           |      |                              |         | 000 = 0dB                                          |
|                           |      |                              |         | 001 = -3dB                                         |
|                           |      |                              |         | (3dB steps)                                        |
|                           |      |                              |         | 111 = -21dB                                        |
|                           |      |                              |         | (See Table 50 for Volume Range)                    |
| R45 (002Dh)               | 7    | MIXINR_TO_MIXOUTL            | 0       | MIXINR Output (Right ADC bypass)                   |
| Output Mixer1             |      |                              |         | to MIXOUTL Mute                                    |
|                           |      |                              |         | 0 = Mute                                           |
| D40 (00041)               | F.0  | MININD MINIOUTE NO           | 000     | 1 = Un-mute                                        |
| R49 (0031h)               | 5:3  | MIXINR_MIXOUTL_VO<br>L [2:0] | 000     | MIXINR Output (Right ADC bypass) to MIXOUTL Volume |
| Output Mixer5             |      | L [∠.∪]                      |         | 0dB to -21dB in 3dB steps                          |
|                           |      |                              |         | 000 = 0dB                                          |
|                           |      |                              |         | 000 = 0dB<br>001 = -3dB                            |
|                           |      |                              |         | (3dB steps)                                        |
|                           |      |                              |         | (3db steps)<br>111 = -21dB                         |
|                           |      |                              |         | (See Table 50 for Volume Range)                    |
|                           |      |                              |         | (See Table 30 for Volutile Range)                  |



| REGISTER<br>ADDRESS | BIT  | LABEL              | DEFAULT | DESCRIPTION                     |
|---------------------|------|--------------------|---------|---------------------------------|
| R45 (002Dh)         | 6    | MIXINL_TO_MIXOUTL  | 0       | MIXINL Output (Left ADC bypass) |
| Output Mixer1       |      |                    |         | to MIXOUTL Mute                 |
|                     |      |                    |         | 0 = Mute                        |
|                     |      |                    |         | 1 = Un-mute                     |
| R49 (0031h)         | 2:0  | MIXINL_MIXOUTL_VOL | 000     | MIXINL Output (Left ADC bypass) |
| Output Mixer5       |      | [2:0]              |         | to MIXOUTL Volume               |
|                     |      |                    |         | 0dB to -21dB in 3dB steps       |
|                     |      |                    |         | 000 = 0dB                       |
|                     |      |                    |         | 001 = -3dB                      |
|                     |      |                    |         | (3dB steps)                     |
|                     |      |                    |         | 111 = -21dB                     |
|                     |      |                    |         | (See Table 50 for Volume Range) |
| R45 (002Dh)         | 0    | DAC1L_TO_MIXOUTL   | 0       | Left DAC1 to MIXOUTL Mute       |
| Output Mixer1       |      |                    |         | 0 = Mute                        |
|                     |      |                    |         | 1 = Un-mute                     |
| R49 (0031h)         | 11:9 | DACL_MIXOUTL_VOL   | 000     | Left DAC1 to MIXOUTL Volume     |
| Output Mixer5       |      | [2:0]              |         | 0dB to -21dB in 3dB steps       |
|                     |      |                    |         | 000 = 0dB                       |
|                     |      |                    |         | 001 = -3dB                      |
|                     |      |                    |         | (3dB steps)                     |
|                     |      |                    |         | 111 = -21dB                     |
|                     |      |                    |         | (See Table 50 for Volume Range) |

Table 48 Left Output Mixer (MIXOUTL) Control

| REGISTER<br>ADDRESS | BIT | LABEL             | DEFAULT | DESCRIPTION                     |
|---------------------|-----|-------------------|---------|---------------------------------|
| R46 (002Eh)         | 5   | IN2LN_TO_MIXOUTR  | 0       | IN2LN to MIXOUTR Mute           |
| Output Mixer2       |     |                   |         | 0 = Mute                        |
|                     |     |                   |         | 1 = Un-mute                     |
| R50 (0032h)         | 8:6 | IN2LN_MIXOUTR_VOL | 000     | IN2LN to MIXOUTR Volume         |
| Output Mixer6       |     | [2:0]             |         | 0dB to -21dB in 3dB steps       |
|                     |     |                   |         | 000 = 0dB                       |
|                     |     |                   |         | 001 = -3dB                      |
|                     |     |                   |         | (3dB steps)                     |
|                     |     |                   |         | 111 = -21dB                     |
|                     |     |                   |         | (See Table 50 for Volume Range) |
| R46 (002Eh)         | 4   | IN2RN_TO_MIXOUTR  | 0       | IN2RN to MIXOUTR Mute           |
| Output Mixer2       |     |                   |         | 0 = Mute                        |
|                     |     |                   |         | 1 = Un-mute                     |
| R48 (0030h)         | 8:6 | IN2RN_MIXOUTR_VOL | 000     | IN2RN to MIXOUTR Volume         |
| Output Mixer4       |     | [2:0]             |         | 0dB to -21dB in 3dB steps       |
|                     |     |                   |         | 000 = 0dB                       |
|                     |     |                   |         | 001 = -3dB                      |
|                     |     |                   |         | (3dB steps)                     |
|                     |     |                   |         | 111 = -21dB                     |
|                     |     |                   |         | (See Table 50 for Volume Range) |
| R46 (002Eh)         | 3   | IN1L_TO_MIXOUTR   | 0       | IN1L PGA Output to MIXOUTR      |
| Output Mixer2       |     |                   |         | Mute                            |
|                     |     |                   |         | 0 = Mute                        |
|                     |     |                   |         | 1 = Un-mute                     |

| REGISTER<br>ADDRESS          | BIT  | LABEL                        | DEFAULT | DESCRIPTION                                        |
|------------------------------|------|------------------------------|---------|----------------------------------------------------|
| R48 (0030h)                  | 5:3  | IN1L_MIXOUTR_VOL             | 000     | IN1L PGA Output to MIXOUTR                         |
| Output Mixer4                |      | [2:0]                        |         | Volume                                             |
|                              |      |                              |         | 0dB to -21dB in 3dB steps                          |
|                              |      |                              |         | 000 = 0dB                                          |
|                              |      |                              |         | 001 = -3dB                                         |
|                              |      |                              |         | (3dB steps)                                        |
|                              |      |                              |         | 111 = -21dB                                        |
| D.40 (000EL)                 |      | INVOLUTE                     |         | (See Table 50 for Volume Range)                    |
| R46 (002Eh)                  | 2    | IN1R_TO_MIXOUTR              | 0       | IN1R PGA Output to MIXOUTR Mute                    |
| Output Mixer2                |      |                              |         | 0 = Mute                                           |
|                              |      |                              |         | 1 = Un-mute                                        |
| R48 (0030h)                  | 2:0  | IN1R_MIXOUTR_VOL             | 000     | IN1R PGA Output to MIXOUTR                         |
| Output Mixer4                | 2.0  | [2:0]                        | 000     | Volume                                             |
| Output Mixer4                |      | [=.0]                        |         | 0dB to -21dB in 3dB steps                          |
|                              |      |                              |         | 000 = 0dB                                          |
|                              |      |                              |         | 001 = -3dB                                         |
|                              |      |                              |         | (3dB steps)                                        |
|                              |      |                              |         | 111 = -21dB                                        |
|                              |      |                              |         | (See Table 50 for Volume Range)                    |
| R46 (002Eh)                  | 1    | IN2RP TO MIXOUTR             | 0       | IN2RP to MIXOUTR Mute                              |
| Output Mixer2                |      |                              |         | 0 = Mute                                           |
| o atput minor                |      |                              |         | 1 = Un-mute                                        |
| R48 (0030h)                  | 11:9 | IN2RP MIXOUTR VOL            | 000     | IN2RP to MIXOUTR Volume                            |
| Output Mixer4                | 11.0 | [2:0]                        | 000     | 0dB to -21dB in 3dB steps                          |
| Catpat IIII.                 |      |                              |         | 000 = 0dB                                          |
|                              |      |                              |         | 001 = -3dB                                         |
|                              |      |                              |         | (3dB steps)                                        |
|                              |      |                              |         | 111 = -21dB                                        |
|                              |      |                              |         | (See Table 50 for Volume Range)                    |
| R46 (002Eh)<br>Output Mixer2 | 7    | MIXINL_TO_MIXOUTR            | 0       | MIXINL Output (Left ADC bypass) to MIXOUTR Mute    |
|                              |      |                              |         | 0 = Mute                                           |
|                              |      |                              |         | 1 = Un-mute                                        |
| R50 (0032h)<br>Output Mixer6 | 5:3  | MIXINL_MIXOUTR_VO<br>L[2:0]  | 000     | MIXINL Output (Left ADC bypass) to MIXOUTR Volume  |
|                              |      |                              |         | 0dB to -21dB in 3dB steps                          |
|                              |      |                              |         | 000 = 0dB                                          |
|                              |      |                              |         | 001 = -3dB                                         |
|                              |      |                              |         | (3dB steps)                                        |
|                              |      |                              |         | 111 = -21dB                                        |
|                              |      |                              |         | (See Table 50 for Volume Range)                    |
| R46 (002Eh)<br>Output Mixer2 | 6    | MIXINR_TO_MIXOUTR            | 0       | MIXINR Output (Right ADC bypass) to MIXOUTR Mute   |
|                              |      |                              |         | 0 = Mute                                           |
|                              |      |                              |         | 1 = Un-mute                                        |
| R50 (0032h)<br>Output Mixer6 | 2:0  | MIXINR_MIXOUTR_VO<br>L [2:0] | 000     | MIXINR Output (Right ADC bypass) to MIXOUTR Volume |
|                              |      |                              |         | 0dB to -21dB in 3dB steps                          |
|                              |      |                              |         | 000 = 0dB                                          |
|                              |      |                              |         | 001 = -3dB                                         |
|                              |      |                              |         | (3dB steps)                                        |
|                              |      |                              |         | 111 = -21dB                                        |
|                              |      |                              |         | (See Table 50 for Volume Range)                    |



| REGISTER<br>ADDRESS | BIT  | LABEL            | DEFAULT | DESCRIPTION                     |
|---------------------|------|------------------|---------|---------------------------------|
| R46 (002Eh)         | 0    | DAC1R_TO_MIXOUTR | 0       | Right DAC1 to MIXOUTR Mute      |
| Output Mixer2       |      |                  |         | 0 = Mute                        |
|                     |      |                  |         | 1 = Un-mute                     |
| R50 (0032h)         | 11:9 | DACR_MIXOUTR_VOL | 000     | Right DAC1 to MIXOUTR Volume    |
| Output Mixer6       |      | [2:0]            |         | 0dB to -21dB in 3dB steps       |
|                     |      |                  |         | 000 = 0dB                       |
|                     |      |                  |         | 001 = -3dB                      |
|                     |      |                  |         | (3dB steps)                     |
|                     |      |                  |         | 111 = -21dB                     |
|                     |      |                  |         | (See Table 50 for Volume Range) |

Table 49 Right Output Mixer (MIXOUTR) Control

| VOLUME SETTING | VOLUME (dB) |
|----------------|-------------|
| 000            | 0           |
| 001            | -3          |
| 010            | -6          |
| 011            | -9          |
| 100            | -12         |
| 101            | -15         |
| 110            | -18         |
| 111            | -21         |

Table 50 MIXOUTL and MIXOUTR Volume Range

### **SPEAKER MIXER CONTROL**

The Speaker Mixer path select and volume controls are described in Table 51 for the Left Channel (SPKMIXL) and Table 52 for the Right Channel (SPKMIXR).

Care should be taken when enabling more than one path to a speaker mixer in order to avoid clipping. The gain of each input path is adjustable using a selectable -3dB control in each path to facilitate this. Each Speaker Mixer output is also controlled by an additional independent volume control. Note that the DAC input levels may also be controlled by the DAC digital volume controls (see "Digital to Analogue Converter (DAC)") and the Audio Interface digital volume controls (see "Digital Volume and Filter Control").

| REGISTER<br>ADDRESS    | BIT | LABEL                  | DEFAULT | DESCRIPTION                                             |
|------------------------|-----|------------------------|---------|---------------------------------------------------------|
| R54 (0034h)            | 9   | DAC2L_TO_SPKMIXL       | 0       | Left DAC2 to SPKMIXL Mute                               |
| Speaker Mixer          |     |                        |         | 0 = Mute                                                |
|                        |     |                        |         | 1 = Un-mute                                             |
|                        | 7   | MIXINL_TO_SPKMIXL      | 0       | MIXINL (Left ADC bypass) to SPKMIXL Mute                |
|                        |     |                        |         | 0 = Mute                                                |
|                        |     |                        |         | 1 = Un-mute                                             |
|                        | 5   | IN1LP_TO_SPKMIXL       | 0       | IN1LP to SPKMIXL Mute                                   |
|                        |     |                        |         | 0 = Mute                                                |
|                        |     |                        |         | 1 = Un-mute                                             |
|                        | 3   | MIXOUTL_TO_SPKMIX<br>L | 0       | Left Mixer Output to SPKMIXL<br>Mute                    |
|                        |     |                        |         | 0 = Mute                                                |
|                        |     |                        |         | 1 = Un-mute                                             |
|                        | 1   | DAC1L_TO_SPKMIXL       | 0       | Left DAC1 to SPKMIXL Mute                               |
|                        |     |                        |         | 0 = Mute                                                |
|                        |     |                        |         | 1 = Un-mute                                             |
| R34 (0022h)<br>SPKMIXL | 6   | DAC2L_SPKMIXL_VOL      | 0       | Left DAC2 to SPKMIXL Fine<br>Volume Control             |
| Attenuation            |     |                        |         | 0 = 0dB                                                 |
|                        |     |                        |         | 1 = -3dB                                                |
|                        | 5   | MIXINL_SPKMIXL_VOL     | 0       | MIXINL (Left ADC bypass) to SPKMIXL Fine Volume Control |
|                        |     |                        |         | 0 = 0dB                                                 |
|                        |     |                        |         | 1 = -3dB                                                |
|                        | 4   | IN1LP_SPKMIXL_VOL      | 0       | IN1LP to SPKMIXL Fine Volume<br>Control                 |
|                        |     |                        |         | 0 = 0dB                                                 |
|                        |     |                        |         | 1 = -3dB                                                |

| REGISTER<br>ADDRESS | BIT | LABEL                   | DEFAULT | DESCRIPTION                                                                           |
|---------------------|-----|-------------------------|---------|---------------------------------------------------------------------------------------|
|                     | 3   | MIXOUTL_SPKMIXL_V<br>OL | 0       | Left Mixer Output to SPKMIXL Fine<br>Volume Control<br>0 = 0dB<br>1 = -3dB            |
|                     | 2   | DAC1L_SPKMIXL_VOL       | 0       | Left DAC1 to SPKMIXL Fine<br>Volume Control<br>0 = 0dB<br>1 = -3dB                    |
|                     | 1:0 | SPKMIXL_VOL [1:0]       | 11      | Left Speaker Mixer Volume Control<br>00 = 0dB<br>01 = -6dB<br>10 = -12dB<br>11 = mute |

Table 51 Left Speaker Mixer (SPKMIXL) Control

| REGISTER<br>ADDRESS    | BIT | LABEL                   | DEFAULT | DESCRIPTION                                                 |
|------------------------|-----|-------------------------|---------|-------------------------------------------------------------|
| R54 (0034h)            | 8   | DAC2R_TO_SPKMIXR        | 0       | Right DAC2 to SPKMIXR Mute                                  |
| Speaker                |     |                         |         | 0 = Mute                                                    |
| Mixer                  |     |                         |         | 1 = Un-mute                                                 |
|                        | 6   | MIXINR_TO_SPKMIXR       | 0       | MIXINR (Right ADC bypass) to SPKMIXR Mute                   |
|                        |     |                         |         | 0 = Mute                                                    |
|                        |     |                         |         | 1 = Un-mute                                                 |
|                        | 4   | IN1RP_TO_SPKMIXR        | 0       | IN1RP to SPKMIXR Mute                                       |
|                        |     |                         |         | 0 = Mute                                                    |
|                        |     |                         |         | 1 = Un-mute                                                 |
|                        | 2   | MIXOUTR_TO_SPKMIX<br>R  | 0       | Right Mixer Output to SPKMIXR<br>Mute                       |
|                        |     |                         |         | 0 = Mute                                                    |
|                        |     |                         |         | 1 = Un-mute                                                 |
|                        | 0   | DAC1R_TO_SPKMIXR        | 0       | Right DAC1 to SPKMIXR Mute                                  |
|                        |     |                         |         | 0 = Mute                                                    |
|                        |     |                         |         | 1 = Un-mute                                                 |
| R35 (0022h)<br>SPKMIXR | 6   | DAC2R_SPKMIXR_VOL       | 0       | Right DAC2 to SPKMIXR Fine Volume Control                   |
| Attenuation            |     |                         |         | 0 = 0dB                                                     |
|                        |     |                         |         | 1 = -3dB                                                    |
|                        | 5   | MIXINR_SPKMIXR_VOL      | 0       | MIXINR (Right ADC bypass) to<br>SPKMIXR Fine Volume Control |
|                        |     |                         |         | 0 = 0dB                                                     |
|                        |     |                         |         | 1 = -3dB                                                    |
|                        | 4   | IN1RP_SPKMIXR_VOL       | 0       | IN1RP to SPKMIXR Fine Volume<br>Control                     |
|                        |     |                         |         | 0 = 0dB                                                     |
|                        |     |                         |         | 1 = -3dB                                                    |
|                        | 3   | MIXOUTR_SPKMIXR_V<br>OL | 0       | Right Mixer Output to SPKMIXR Fine Volume Control           |
|                        |     |                         |         | 0 = 0dB                                                     |
|                        |     |                         |         | 1 = -3dB                                                    |
|                        | 2   | DAC1R_SPKMIXR_VOL       | 0       | Right DAC1 to SPKMIXR Fine Volume Control                   |
|                        |     |                         |         | 0 = 0dB                                                     |
|                        |     |                         |         | 1 = -3dB                                                    |



| REGISTER<br>ADDRESS | BIT | LABEL             | DEFAULT | DESCRIPTION                        |
|---------------------|-----|-------------------|---------|------------------------------------|
|                     | 1:0 | SPKMIXR_VOL [1:0] | 11      | Right Speaker Mixer Volume Control |
|                     |     |                   |         | 00 = 0dB                           |
|                     |     |                   |         | 01 = -6dB                          |
|                     |     |                   |         | 10 = -12dB                         |
|                     |     |                   |         | 11 = mute                          |

Table 52 Right Speaker Mixer (SPKMIXR) Control

#### **OUTPUT SIGNAL PATH VOLUME CONTROL**

There are six output PGAs - MIXOUTLVOL, MIXOUTRVOL, HPOUT1LVOL, HPOUT1RVOL, SPKLVOL and SPKRVOL. Each can be independently controlled, with MIXOUTLVOL and MIXOUTRVOL providing volume control to both the earpiece and line drivers, HPOUT1LVOL and HPOUT1RVOL to the headphone driver, and SPKLVOL and SPKRVOL to the speaker drivers.

The volume control of each of these output PGAs can be adjusted over a wide range of values. To minimise pop noise, it is recommended that only the MIXOUTLVOL, MIXOUTRVOL, HPOUT1LVOL, HPOUT1LVOL, APOUT1LVOL, SPKLVOL and SPKRVOL are modified while the output signal path is active. Other gain controls are provided in the signal paths to provide scaling of signals from different sources, and to prevent clipping when multiple signals are mixed. However, to prevent pop noise, it is recommended that those other gain controls should not be modified while the signal path is active.

To prevent "zipper noise", a zero-cross function is provided on the output PGAs. When this feature is enabled, volume updates will not take place until a zero-crossing is detected. In the case of a long period without zero-crossings, a timeout function is provided. When the zero-cross function is enabled, the volume will update after the timeout period if no earlier zero-cross has occurred. The timeout clock is enabled using TOCLK\_ENA; the timeout period is set by TOCLK\_RATE. See "Clocking and Sample Rates" for more information on these fields.

The mixer output PGA controls are shown in Table 53. The MIXOUT\_VU bits control the loading of the output mixer PGA volume data. When MIXOUT\_VU is set to 0, the volume control data will be loaded into the respective control register, but will not actually change the gain setting. The output mixer PGA volume settings are both updated when a 1 is written to either MIXOUT\_VU bit. This makes it possible to update the gain of both output paths simultaneously.

| REGISTER<br>ADDRESS | BIT | LABEL             | DEFAULT      | DESCRIPTION                                                                           |
|---------------------|-----|-------------------|--------------|---------------------------------------------------------------------------------------|
| R32 (0020h)         | 8   | MIXOUT_VU         | N/A          | Mixer Output PGA Volume Update                                                        |
| Left OPGA<br>Volume |     |                   |              | Writing a 1 to this bit will update MIXOUTLVOL and MIXOUTRVOL volumes simultaneously. |
|                     | 7   | MIXOUTL_ZC        | 0            | MIXOUTLVOL (Left Mixer Output PGA) Zero Cross Enable                                  |
|                     |     |                   |              | 0 = Zero cross disabled                                                               |
|                     |     |                   |              | 1 = Zero cross enabled                                                                |
|                     | 6   | MIXOUTL_MUTE_N    | 1            | MIXOUTLVOL (Left Mixer Output PGA) Mute                                               |
|                     |     |                   |              | 0 = Mute                                                                              |
|                     |     |                   |              | 1 = Un-mute                                                                           |
|                     | 5:0 | MIXOUTL_VOL [5:0] | 39h<br>(0dB) | MIXOUTLVOL (Left Mixer Output PGA) Volume                                             |
|                     |     |                   | , ,          | -57dB to +6dB in 1dB steps                                                            |
|                     |     |                   |              | 00_0000 = -57dB                                                                       |
|                     |     |                   |              | 00_0001 = -56dB                                                                       |
|                     |     |                   |              | (1dB steps)                                                                           |
|                     |     |                   |              | 11_1111 = +6dB                                                                        |
|                     |     |                   |              | (See Table 56 for output PGA volume control range)                                    |



| REGISTER<br>ADDRESS  | BIT | LABEL             | DEFAULT      | DESCRIPTION                                                                           |
|----------------------|-----|-------------------|--------------|---------------------------------------------------------------------------------------|
| R33 (0021h)          | 8   | MIXOUT_VU         | N/A          | Mixer Output PGA Volume Update                                                        |
| Right OPGA<br>Volume |     |                   |              | Writing a 1 to this bit will update MIXOUTLVOL and MIXOUTRVOL volumes simultaneously. |
|                      | 7   | MIXOUTR_ZC        | 0            | MIXOUTRVOL (Right Mixer Output PGA) Zero Cross Enable                                 |
|                      |     |                   |              | 0 = Zero cross disabled                                                               |
|                      |     |                   |              | 1 = Zero cross enabled                                                                |
|                      | 6   | MIXOUTR_MUTE_N    | 1            | MIXOUTLVOL (Right Mixer Output PGA) Mute                                              |
|                      |     |                   |              | 0 = Mute                                                                              |
|                      |     |                   |              | 1 = Un-mute                                                                           |
|                      | 5:0 | MIXOUTR_VOL [5:0] | 39h<br>(0dB) | MIXOUTRVOL (Right Mixer Output PGA) Volume                                            |
|                      |     |                   | , ,          | -57dB to +6dB in 1dB steps                                                            |
|                      |     |                   |              | 00_0000 = -57dB                                                                       |
|                      |     |                   |              | 00_0001 = -56dB                                                                       |
|                      |     |                   |              | (1dB steps)                                                                           |
|                      |     |                   |              | 11_1111 = +6dB                                                                        |
|                      |     |                   |              | (See Table 56 for output PGA volume control range)                                    |

Table 53 Mixer Output PGA (MIXOUTLVOL, MIXOUTRVOL) Control

The headphone output PGA is configurable between two input sources. The default input to each headphone output PGA is the respective output mixer (MIXOUTL or MIXOUTR). A direct path from the DACL or DACR can be selected using the DACL\_TO\_HPOUT1L and DACR\_TO\_HPOUT1R register bits. When these bits are selected, a DAC to Headphone playback path is possible without using the output mixers; this offers reduced power consumption by allowing the output mixers to be disabled in this typical usage case.

The headphone output PGA controls are shown in Table 54. The HPOUT1\_VU bits control the loading of the headphone PGA volume data. When HPOUT1\_VU is set to 0, the volume control data will be loaded into the respective control register, but will not actually change the gain setting. The headphone PGA volume settings are both updated when a 1 is written to either HPOUT1\_VU bit. This makes it possible to update the gain of both output paths simultaneously.

| REGISTER<br>ADDRESS             | BIT | LABEL                  | DEFAULT        | DESCRIPTION                                                                           |
|---------------------------------|-----|------------------------|----------------|---------------------------------------------------------------------------------------|
| R28 (001Ch)<br>Left Output      | 8   | HPOUT1_VU              | N/A            | Headphone Output PGA Volume<br>Update                                                 |
| Volume                          |     |                        |                | Writing a 1 to this bit will update HPOUT1LVOL and HPOUT1RVOL volumes simultaneously. |
|                                 | 7   | HPOUT1L_ZC             | 0              | HPOUT1LVOL (Left Headphone<br>Output PGA) Zero Cross Enable                           |
|                                 |     |                        |                | 0 = Zero cross disabled<br>1 = Zero cross enabled                                     |
|                                 | 6   | HPOUT1L_MUTE_N         | 1              | HPOUT1LVOL (Left Headphone<br>Output PGA) Mute                                        |
|                                 |     |                        |                | 0 = Mute<br>1 = Un-mute                                                               |
|                                 | 5:0 | HPOUT1L_VOL [5:0]      | 2Dh<br>(-12dB) | HPOUT1LVOL (Left Headphone<br>Output PGA) Volume                                      |
|                                 |     |                        |                | -57dB to +6dB in 1dB steps<br>00 0000 = -57dB                                         |
|                                 |     |                        |                | 00_0001 = -56dB                                                                       |
|                                 |     |                        |                | (1dB steps)                                                                           |
|                                 |     |                        |                | 11_1111 = +6dB (See Table 56 for output PGA volume control range)                     |
| R45 (002Dh)<br>Output           | 8   | DAC1L_TO_HPOUT1<br>L   | 0              | HPOUT1LVOL (Left Headphone<br>Output PGA) Input Select                                |
| Mixer1                          |     |                        |                | 0 = MIXOUTL<br>1 = DAC1L                                                              |
| R29 (001Dh)<br>Right Output     | 8   | HPOUT1_VU              | N/A            | Headphone Output PGA Volume Update                                                    |
| Volume                          |     |                        |                | Writing a 1 to this bit will update HPOUT1LVOL and HPOUT1RVOL volumes simultaneously. |
|                                 | 7   | HPOUT1R_ZC             | 0              | HPOUT1RVOL (Right Headphone<br>Output PGA) Zero Cross Enable                          |
|                                 |     |                        |                | 0 = Zero cross disabled<br>1 = Zero cross enabled                                     |
|                                 | 6   | HPOUT1R_MUTE_N         | 1              | HPOUT1RVOL (Right Headphone Output PGA) Mute                                          |
|                                 |     |                        |                | 0 = Mute                                                                              |
|                                 | 5:0 | HPOUT1R_VOL [5:0]      | 2Dh            | 1 = Un-mute  HPOUT1RVOL (Right Headphone                                              |
|                                 | 0.0 | 711 00 111 _ VOL [0.0] | (-12dB)        | Output PGA) Volume -57dB to +6dB in 1dB steps 00_0000 = -57dB                         |
|                                 |     |                        |                | 00_0001 = -56dB<br>(1dB steps)                                                        |
|                                 |     |                        |                | 11_1111 = +6dB<br>(See Table 56 for output PGA<br>volume control range)               |
| R46 (002Eh)<br>Output<br>Mixer2 | 8   | DAC1R_TO_HPOUT1<br>R   | 0              | HPOUT1RVOL (Right Headphone Output PGA) Input Select 0 = MIXOUTR                      |
|                                 |     |                        |                | 1 = DAC1R                                                                             |

Table 54 Headphone Output PGA (HPOUT1LVOL, HPOUT1RVOL) Control



The speaker output PGA controls are shown in Table 55.The SPKOUT\_VU bits control the loading of the speaker PGA volume data. When SPKOUT\_VU is set to 0, the volume control data will be loaded into the respective control register, but will not actually change the gain setting. The speaker PGA volume settings are both updated when a 1 is written to either SPKOUT\_VU bit. This makes it possible to update the gain of both output paths simultaneously.

| REGISTER<br>ADDRESS     | BIT | LABEL              | DEFAULT      | DESCRIPTION                                                                           |
|-------------------------|-----|--------------------|--------------|---------------------------------------------------------------------------------------|
| R38 (0026h)<br>Speaker  | 8   | SPKOUT_VU          | N/A          | Speaker Output PGA Volume<br>Update                                                   |
| Volume Left             |     |                    |              | Writing a 1 to this bit will update<br>SPKLVOL and SPKRVOL volumes<br>simultaneously. |
|                         | 7   | SPKOUTL_ZC         | 0            | SPKLVOL (Left Speaker Output PGA) Zero Cross Enable                                   |
|                         |     |                    |              | 0 = Zero cross disabled 1 = Zero cross enabled                                        |
|                         | 6   | SPKOUTL_MUTE_N     | 1            | SPKLVOL (Left Speaker Output<br>PGA) Mute<br>0 = Mute                                 |
|                         |     |                    |              | 1 = Un-mute                                                                           |
|                         | 5:0 | SPKOUTL_VOL [5:0]  | 39h<br>(0dB) | SPKLVOL (Left Speaker Output<br>PGA) Volume                                           |
|                         |     |                    |              | -57dB to +6dB in 1dB steps<br>00 0000 = -57dB                                         |
|                         |     |                    |              | 00_0001 = -56dB                                                                       |
|                         |     |                    |              | (1dB steps)                                                                           |
|                         |     |                    |              | 11_1111 = +6dB                                                                        |
|                         |     |                    |              | (See Table 56 for output PGA volume control range)                                    |
| R39 (0027h)             | 8   | SPKOUT_VU          | N/A          | Speaker PGA Volume Update                                                             |
| Speaker<br>Volume Right |     |                    |              | Writing a 1 to this bit will update SPKLVOL and SPKRVOL volumes simultaneously.       |
|                         | 7   | SPKOUTR_ZC         | 0            | SPKRVOL (Right Speaker Output PGA) Zero Cross Enable                                  |
|                         |     |                    |              | 0 = Zero cross disabled                                                               |
|                         |     |                    |              | 1 = Zero cross enabled                                                                |
|                         | 6   | SPKOUTR_MUTE_N     | 1            | SPKRVOL (Right Speaker Output PGA) Mute                                               |
|                         |     |                    |              | 0 = Mute                                                                              |
|                         | F.0 | CDKOLITD VOL 15:01 | 201-         | 1 = Un-mute                                                                           |
|                         | 5:0 | SPKOUTR_VOL [5:0]  | 39h<br>(0dB) | SPKRVOL (Right Speaker Output PGA) Volume                                             |
|                         |     |                    | (OGD)        | -57dB to +6dB in 1dB steps                                                            |
|                         |     |                    |              | 00_0000 = -57dB                                                                       |
|                         |     |                    |              | 00_0001 = -56dB                                                                       |
|                         |     |                    |              | (1dB steps)                                                                           |
|                         |     |                    |              | 11_1111 = +6dB                                                                        |
|                         |     |                    |              | (See Table 56 for output PGA volume control range)                                    |

Table 55 Speaker Output PGA (SPKLVOL, SPKRVOL) Control

| PGA GAIN SETTING | VOLUME (dB) | PGA GAIN SETTING | VOLUME (dB) |
|------------------|-------------|------------------|-------------|
| 00h              | -57         | 20h              | -25         |
| 01h              | -56         | 21h              | -24         |
| 02h              | -55         | 22h              | -23         |
| 03h              | -54         | 23h              | -22         |
| 04h              | -53         | 24h              | -21         |
| 05h              | -52         | 25h              | -20         |
| 06h              | -51         | 26h              | -19         |
| 07h              | -50         | 27h              | -18         |
| 08h              | -49         | 28h              | -17         |
| 09h              | -48         | 29h              | -16         |
| 0Ah              | -47         | 2Ah              | -15         |
| 0Bh              | -46         | 2Bh              | -14         |
| 0Ch              | -45         | 2Ch              | -13         |
| 0Dh              | -44         | 2Dh              | -12         |
| 0Eh              | -43         | 2Eh              | -11         |
| 0Fh              | -42         | 2Fh              | -10         |
| 10h              | -41         | 30h              | -9          |
| 11h              | -40         | 31h              | -8          |
| 12h              | -39         | 32h              | -7          |
| 13h              | -38         | 33h              | -6          |
| 14h              | -37         | 34h              | -5          |
| 15h              | -36         | 35h              | -4          |
| 16h              | -35         | 36h              | -3          |
| 17h              | -34         | 37h              | -2          |
| 18h              | -33         | 38h              | -1          |
| 19h              | -32         | 39h              | 0           |
| 1Ah              | -31         | 3Ah              | +1          |
| 1Bh              | -30         | 3Bh              | +2          |
| 1Ch              | -29         | 3Ch              | +3          |
| 1Dh              | -28         | 3Dh              | +4          |
| 1Eh              | -27         | 3Eh              | +5          |
| 1Fh              | -26         | 3Fh              | +6          |

Table 56 Output PGA Volume Range

# **SPEAKER BOOST MIXER**

Each class D/AB speaker driver has its own boost mixer which performs a dual role. It allows the output from the left speaker mixer (via SPKLVOL), right speaker mixer (via SPKRVOL), or the 'Direct Voice' path to be routed to either speaker driver. (The 'Direct Voice' path is the differential input, VRXN/VRXP, routed directly to the output drivers, providing a low power differential path from baseband voice to loudspeakers.) The speaker boost mixers are controlled using the registers defined in Table 57 below.

The second function of the speaker boost mixers is that they provide an additional AC gain (boost) function to shift signal levels between the AVDD1 and SPKVDD voltage domains for maximum output power. The AC gain (boost) function is described in the "Analogue Outputs" section.

| REGISTER<br>ADDRESS             | BIT | LABEL                  | DEFAULT | DESCRIPTION                                                                          |
|---------------------------------|-----|------------------------|---------|--------------------------------------------------------------------------------------|
| R36 (0024h)<br>SPKOUT<br>Mixers | 5   | IN2LP_TO_SPKOUTL       | 0       | Differential Input (IN2RP/IN2LP) to<br>Left Speaker Mute<br>0 = Mute<br>1 = Un-mute  |
|                                 | 4   | SPKMIXL_TO_SPKOU<br>TL | 1       | SPKMIXL Left Speaker Mixer to<br>Left Speaker Mute<br>0 = Mute<br>1 = Un-mute        |
|                                 | 3   | SPKMIXR_TO_SPKO<br>UTL | 0       | SPKMIXR Right Speaker Mixer to<br>Left Speaker Mute<br>0 = Mute<br>1 = Un-mute       |
|                                 | 2   | IN2LP_TO_SPKOUTR       | 0       | Differential Input (IN2RP/IN2LP) to<br>Right Speaker Mute<br>0 = Mute<br>1 = Un-mute |
|                                 | 1   | SPKMIXL_TO_SPKOU<br>TR | 0       | SPKMIXL Left Speaker Mixer to<br>Right Speaker Mute<br>0 = Mute<br>1 = Un-mute       |
|                                 | 0   | SPKMIXR_TO_SPKO<br>UTR | 1       | SPKMIXR Right Speaker Mixer to<br>Right Speaker Mute<br>0 = Mute<br>1 = Un-mute      |

Table 57 Speaker Boost Mixer (SPKOUTLBOOST, SPKOUTRBOOST) Control

# **EARPIECE DRIVER MIXER**

The earpiece driver has a dedicated mixer, HPOUT2MIX, which is controlled using the registers defined in Table 58. The earpiece driver is configurable to select output from the left output mixer (via MIXOUTLVOL), the right output mixer (via MIXOUTRVOL), or the 'Direct Voice' path. (The 'Direct Voice' path is the differential input, VRXN/VRXP, routed directly to the output drivers, providing a low power differential path from baseband voice to earpiece.)

Care should be taken to avoid clipping when enabling more than one path to the earpiece driver. The HPOUT2VOL volume control can be used to avoid clipping when more than one full scale signal is input to the mixer.

| REGISTER<br>ADDRESS | BIT | LABEL            | DEFAULT | DESCRIPTION                         |
|---------------------|-----|------------------|---------|-------------------------------------|
| R31 (001Fh)         | 5   | HPOUT2_MUTE      | 1       | HPOUT2 (Earpiece Driver) Mute       |
| HPOUT2              |     |                  |         | 0 = Un-mute                         |
| Volume              |     |                  |         | 1 = Mute                            |
|                     | 4   | HPOUT2_VOL       | 0       | HPOUT2 (Earpiece Driver) Volume     |
|                     |     |                  |         | 0 = 0dB                             |
|                     |     |                  |         | 1 = -6dB                            |
| R51 (0033h)         | 5   | IN2LRP_TO_HPOUT2 | 0       | Differential Input (IN2RP/IN2LP) to |
| HPOUT2              |     |                  |         | Earpiece Driver                     |
| Mixer               |     |                  |         | 0 = Mute                            |
|                     |     |                  |         | 1 = Un-mute                         |
|                     | 4   | MIXOUTLVOL_TO_HP | 0       | MIXOUTLVOL (Left Output Mixer       |
|                     |     | OUT2             |         | PGA) to Earpiece Driver             |
|                     |     |                  |         | 0 = Mute                            |
|                     |     |                  |         | 1 = Un-mute                         |
|                     | 3   | MIXOUTRVOL_TO_HP | 0       | MIXOUTRVOL (Right Output Mixer      |
|                     |     | OUT2             |         | PGA) to Earpiece Driver             |
|                     |     |                  |         | 0 = Mute                            |
|                     |     |                  |         | 1 = Un-mute                         |

Table 58 Earpiece Driver Mixer (HPOUT2MIX) Control

### **LINE OUTPUT MIXERS**

The WM8994 provides two pairs of line outputs, both with highly configurable output mixers. The outputs LINEOUT1N and LINEOUT1P can be configured as two single-ended outputs or as a differential output. In the same manner, LINEOUT2N and LINEOUT2P can be configured either as two single-ended outputs or as a differential output. The respective line output mixers can be configured in single-ended mode or differential mode; each mode supports multiple signal path configurations.

LINEOUT1 single-ended mode is selected by setting LINEOUT1\_MODE = 1. In single-ended mode, any of three possible signal paths may be enabled:

- MIXOUTL (left output mixer) to LINEOUT1P
- MIXOUTR (right output mixer) to LINEOUT1N
- MIXOUTL (left output mixer) to LINEOUT1N

LINEOUT1 differential mode is selected by setting LINEOUT1\_MODE = 0. In differential mode, any of three possible signal paths may be enabled:

- MIXOUTL (left output mixer) to LINEOUT1N and LINEOUT1P
- IN1L (input PGA) to LINEOUT1N and LINEOUT1P
- IN1R (input PGA) to LINEOUT1N and LINEOUT1P

The LINEOUT1 output mixers are controlled as described in Table 59. Care should be taken to avoid clipping when enabling more than one path to the line output mixers. The LINEOUT1\_VOL control can be used to provide -6dB attenuation when more than one full scale signal is applied.

When using the LINEOUT1 mixers in single-ended mode, a buffered VMID must be enabled. This is achieved by setting LINEOUT\_VMID\_BUF\_ENA, as described in the "Analogue Outputs" section.



| REGISTER<br>ADDRESS | ВІТ | LABEL             | DEFAULT | DESCRIPTION                                               |
|---------------------|-----|-------------------|---------|-----------------------------------------------------------|
| R30 (001Eh)         | 6   | LINEOUT1N_MUTE    | 1       | LINEOUT1N Line Output Mute                                |
| Line Outputs        |     |                   |         | 0 = Un-mute                                               |
| Volume              |     |                   |         | 1 = Mute                                                  |
|                     | 5   | LINEOUT1P_MUTE    | 1       | LINEOUT1P Line Output Mute                                |
|                     |     |                   |         | 0 = Un-mute                                               |
|                     |     |                   |         | 1 = Mute                                                  |
|                     | 4   | LINEOUT1_VOL      | 0       | LINEOUT1 Line Output Volume                               |
|                     |     |                   |         | 0 = 0dB                                                   |
|                     |     |                   |         | 1 = -6dB                                                  |
|                     |     |                   |         | Applies to both LINEOUT1N and LINEOUT1P                   |
| R52 (0034h)         | 6   | MIXOUTL_TO_LINEO  | 0       | MIXOUTL to Single-Ended Line                              |
| Line Mixer1         |     | UT1N              |         | Output on LINEOUT1N                                       |
|                     |     |                   |         | 0 = Mute                                                  |
|                     |     |                   |         | 1 = Un-mute                                               |
|                     |     |                   |         | (LINEOUT1_MODE = 1)                                       |
|                     | 5   | MIXOUTR_TO_LINE   | 0       | MIXOUTR to Single-Ended Line                              |
|                     |     | OUT1N             |         | Output on LINEOUT1N                                       |
|                     |     |                   |         | 0 = Mute                                                  |
|                     |     |                   |         | 1 = Un-mute                                               |
|                     |     |                   |         | (LINEOUT1_MODE = 1)                                       |
|                     | 4   | LINEOUT1_MODE     | 0       | LINEOUT1 Mode Select                                      |
|                     |     |                   |         | 0 = Differential                                          |
|                     | _   |                   |         | 1 = Single-Ended                                          |
|                     | 2   | IN1R_TO_LINEOUT1  | 0       | IN1R Input PGA to Differential Line<br>Output on LINEOUT1 |
|                     |     |                   |         | 0 = Mute                                                  |
|                     |     |                   |         | 1 = Un-mute                                               |
|                     |     |                   |         | (LINEOUT1_MODE = 0)                                       |
|                     | 1   | IN1L_TO_LINEOUT1  | 0       | IN1L Input PGA to Differential Line                       |
|                     |     | P                 |         | Output on LINEOUT1                                        |
|                     |     |                   |         | 0 = Mute                                                  |
|                     |     |                   |         | 1 = Un-mute                                               |
|                     |     | MINORITE TO LINES |         | (LINEOUT1_MODE = 0)                                       |
|                     | 0   | MIXOUTL_TO_LINEO  | 0       | Differential Mode<br>(LINEOUT1_MODE = 0):                 |
|                     |     | OTTE              |         |                                                           |
|                     |     |                   |         | MIXOUTL to Differential Output on LINEOUT1                |
|                     |     |                   |         | 0 = Mute                                                  |
|                     |     |                   |         | 1 = Un-mute                                               |
|                     |     |                   |         |                                                           |
|                     |     |                   |         | Single Ended Mode                                         |
|                     |     |                   |         | (LINEOUT1_MODE = 1):                                      |
|                     |     |                   |         | MIXOUTL to Single-Ended Line                              |
|                     |     |                   |         | Output on LINEOUT1P                                       |
|                     |     |                   |         | 0 = Mute                                                  |
|                     |     |                   |         | 1 = Un-mute                                               |

Table 59 LINEOUT1N and LINEOUT1P Control

LINEOUT2 single-ended mode is selected by setting LINEOUT2\_MODE = 1. In single-ended mode, any of three possible signal paths may be enabled:

- MIXOUTR (right output mixer) to LINEOUT2P
- MIXOUTL (left output mixer) to LINEOUT2N
- MIXOUTR (right output mixer) to LINEOUT2N

LINEOUT2 differential mode is selected by setting LINEOUT2\_MODE = 0. In differential mode, any of three possible signal paths may be enabled:

- MIXOUTR (right output mixer) to LINEOUT2N and LINEOUT2P
- IN1L (input PGA) to LINEOUT2P and LINEOUT2P
- IN1R (input PGA) to LINEOUT2N and LINEOUT2P

The LINEOUT2 output mixers are controlled as described in Table 60. Care should be taken to avoid clipping when enabling more than one path to the line output mixers. The LINEOUT2\_VOL control can be used to provide -6dB attenuation when more than one full scale signal is applied.

When using the LINEOUT2 mixers in single-ended mode, a buffered VMID must be enabled. This is achieved by setting LINEOUT\_VMID\_BUF\_ENA, as described in the "Analogue Outputs" section.

| REGISTER                   | BIT | LABEL                    | DEFAULT | DESCRIPTION                                            |
|----------------------------|-----|--------------------------|---------|--------------------------------------------------------|
| ADDRESS                    |     |                          |         |                                                        |
| R30 (001Eh)                | 2   | LINEOUT2N_MUTE           | 1       | LINEOUT2N Line Output Mute                             |
| Line Outputs<br>Volume     |     |                          |         | 0 = Un-mute                                            |
| Volume                     |     | LINEQUED MUTE            | 1       | 1 = Mute                                               |
|                            | 1   | LINEOUT2P_MUTE           | 1       | LINEOUT2P Line Output Mute 0 = Un-mute                 |
|                            |     |                          |         | 1 = Mute                                               |
|                            | 0   | LINEOUT2_VOL             | 0       | LINEOUT2 Line Output Volume                            |
|                            |     |                          |         | 0 = 0dB                                                |
|                            |     |                          |         | 1 = -6dB                                               |
|                            |     |                          |         | Applies to both LINEOUT2N and LINEOUT2P                |
| R53 (0035h)<br>Line Mixer2 | 6   | MIXOUTR_TO_LINEO UT2N    | 0       | MIXOUTR to Single-Ended Line Output on LINEOUT2N       |
|                            |     |                          |         | 0 = Mute                                               |
|                            |     |                          |         | 1 = Un-mute                                            |
|                            |     |                          |         | (LINEOUT2_MODE = 1)                                    |
|                            | 5   | MIXOUTL_TO_LINEO<br>UT2N | 0       | MIXOUTL to Single-Ended Line Output on LINEOUT2N       |
|                            |     |                          |         | 0 = Mute                                               |
|                            |     |                          |         | 1 = Un-mute                                            |
|                            |     |                          |         | (LINEOUT2_MODE = 1)                                    |
|                            | 4   | LINEOUT2_MODE            | 0       | LINEOUT2 Mode Select                                   |
|                            |     |                          |         | 0 = Differential<br>1 = Single-Ended                   |
|                            | 2   | IN1L TO LINEOUT2P        | 0       | IN1L Input PGA to Differential Line                    |
|                            | _   | INTE_TO_EINEOUTZI        |         | Output on LINEOUT2  0 = Mute                           |
|                            |     |                          |         | 1 = Un-mute                                            |
|                            |     |                          |         | (LINEOUT2_MODE = 0)                                    |
|                            | 1   | IN1R_TO_LINEOUT2P        | 0       | IN1R Input PGA to Differential Line Output on LINEOUT2 |
|                            |     |                          |         | 0 = Mute                                               |
|                            |     |                          |         | 1 = Un-mute                                            |
|                            |     |                          |         | (LINEOUT2_MODE = 0)                                    |
|                            | 0   | MIXOUTR_TO_LINEO         | 0       | Differential Mode                                      |
|                            |     | UT2P                     |         | (LINEOUT2_MODE = 0):                                   |
|                            |     |                          |         | MIXOUTR to Differential Output on LINEOUT2             |
|                            |     |                          |         | 0 = Mute                                               |
|                            |     |                          |         | 1 = Un-mute                                            |
|                            |     |                          |         | 0                                                      |
|                            |     |                          |         | Single-Ended Mode<br>(LINEOUT2_MODE = 0):              |
|                            |     |                          |         | MIXOUTR to Single-Ended Line                           |
|                            |     |                          |         | Output on LINEOUT2P                                    |
|                            |     |                          |         | 0 = Mute                                               |
|                            |     |                          |         | 1 = Un-mute                                            |

Table 60 LINEOUT2N and LINEOUT2P Control



### **ANALOGUE OUTPUTS**

The speaker, headphone, earpiece and line outputs are highly configurable and may be used in many different ways.

### **SPEAKER OUTPUT CONFIGURATIONS**

The speaker outputs SPKOUTL and SPKOUTR can be driven by either of the speaker mixers, SPKMIXL or SPKMIXR, or by the low power, differential Direct Voice path from IN2LP/VRXN and IN2RP/VRXP. Fine volume control is available on the speaker mixer paths using the SPKLVOL and SPKRVOL PGAs. A boost function is available on both the speaker mixer paths and the Direct Voice path. For information on the speaker mixing options, refer to the "Output Signal Path" section.

The speaker outputs SPKOUTL and SPKOUTR operate in a BTL configuration in Class AB or Class D amplifier modes. The default mode is class D but class AB mode can be selected by setting the SPARE\_SPKMIX register bit, as defined in Table 62. The speaker outputs may be configured in two ways:

- 1. Stereo Mode supports up to 1W into stereo  $8\Omega$  BTL loads
- 2. Mono Mode supports up to 2W into a single  $4\Omega$  BTL load

The 2W Mono mode is selected by applying a logic high input to the SPKMODE pin (A3), as described in Table 61. For Stereo mode this pin should be connected to GND. Note that SPKMODE is referenced to DBVDD.

| SPEAKER CONFIGURATION | SPKMODE PIN (A3) |
|-----------------------|------------------|
| Stereo Mode           | GND              |
| Mono Mode             | DBVDD            |

**Table 61 SPKMONO Pin Function** 

For 2W mono operation, the P channels, SPKOUTLP and SPKOUTRP should be connected together on the PCB, and similarly with the N channels, SPKOUTLN and SPKOUTRN, as illustrated in Figure 28. In this configuration both left and right speaker drivers should be enabled (SPKOUTL\_ENA=1 and SPKOUTR\_ENA=1), but path selection and volume controls are available on left channel only (SPKMIXL, SPKLVOL and SPKOUTLBOOST).



Figure 28 Stereo 1W /  $8\Omega$  and Mono 2W /  $4\Omega$  Speaker Output Configurations

Note that for applications with only a mono  $8\Omega$  speaker it is possible to improve THD performance at higher power levels by configuring the output in mono mode instead of running either the left of right channel in stereo mode.

Eight levels of AC signal boost are provided in order to deliver maximum output power for many commonly-used SPKVDD/AVDD1 combinations. (Note that SPKVDD1 powers the Left Speaker driver, and SPKVDD2 powers the Right Speaker driver; it is assumed that SPKVDD1 = SPKVDD2 = SPKVDD.)

The signal boost options are available in both Class AB and Class D modes. The AC boost levels from 0dB to +12dB are selected using register bits SPKOUTL\_BOOST and SPKOUTR\_BOOST. To prevent pop noise, SPKOUTL\_BOOST and SPKOUTR\_BOOST should not be modified while the speaker outputs are enabled. Figure 29 illustrates the speaker outputs and the mixing and gain/boost options available.

Ultra-low leakage and high PSRR allow the speaker supply SPKVDD to be directly connected to a lithium battery. Note that an appropriate SPKVDD supply voltage must be provided to prevent waveform clipping when speaker boost is used.

DC gain is applied automatically in both class AB and class D modes with a shift from VMID to SPKVDD/2. This provides optimum signal swing for maximum output power. In class AB mode, an ultra-high PSRR mode is available, in which the DC reference for the speaker driver is fixed at VMID. This mode is selected by enabling the SPKAB\_REF\_SEL bit (see Table 62). In this mode, the output power is limited but the driver will still be capable of driving more than 500mW in  $8\Omega$  while maintaining excellent suppression of noise on SPKVDD (for example, TDMA noise in a GSM phone application).

The AC and DC gain functions are illustrated in Figure 29.



Figure 29 Speaker Output Configuration and AC Boost Operation

| REGISTER<br>ADDRESS    | BIT | LABEL          | DEFAULT | DESCRIPTION                                    |
|------------------------|-----|----------------|---------|------------------------------------------------|
| R35 (0023h)            | 8   | SPKOUT_CLASSAB | 0b      | Speaker Class AB Mode Enable                   |
| SPKMIXR                |     |                |         | 0 = Class D mode                               |
| Attenuation            |     |                |         | 1 = Class AB mode                              |
| R37 (0025h)            | 5:3 | SPKOUTL_BOOST  | 000b    | Left Speaker Gain Boost                        |
| SPKOUT                 |     | [2:0]          | (1.0x)  | 000 = 1.00x boost (+0dB)                       |
| Boost                  |     |                |         | 001 = 1.19x boost (+1.5dB)                     |
|                        |     |                |         | 010 = 1.41x boost (+3.0dB)                     |
|                        |     |                |         | 011 = 1.68x boost (+4.5dB)                     |
|                        |     |                |         | 100 = 2.00x boost (+6.0dB)                     |
|                        |     |                |         | 101 = 2.37x boost (+7.5dB)                     |
|                        |     |                |         | 110 = 2.81x boost (+9.0dB)                     |
|                        |     |                |         | 111 = 3.98x boost (+12.0dB)                    |
|                        | 2:0 | SPKOUTR_BOOST  | 000b    | Right Speaker Gain Boost                       |
|                        |     | [2:0]          | (1.0x)  | 000 = 1.00x boost (+0dB)                       |
|                        |     |                |         | 001 = 1.19x boost (+1.5dB)                     |
|                        |     |                |         | 010 = 1.41x boost (+3.0dB)                     |
|                        |     |                |         | 011 = 1.68x boost (+4.5dB)                     |
|                        |     |                |         | 100 = 2.00x boost (+6.0dB)                     |
|                        |     |                |         | 101 = 2.37x boost (+7.5dB)                     |
|                        |     |                |         | 110 = 2.81x boost (+9.0dB)                     |
|                        |     |                |         | 111 = 3.98x boost (+12.0dB)                    |
| R34 (0022h)<br>SPKMIXL | 8   | SPARE_SPKMIX   | 0b      | Selects Reference for Speaker in Class AB mode |
| Attenuation            |     |                |         | 0 = SPKVDD/2                                   |
|                        |     |                |         | 1 = VMID                                       |

Table 62 Speaker Mode and Boost Control

# **HEADPHONE OUTPUT CONFIGURATIONS**

The headphone outputs HPOUT1L and HPOUT1R are driven by the headphone output PGAs HPOUT1LVOL and HPOUT1RVOL. Each PGA has its own dedicated volume control, as described in the "Output Signal Path" section. The input to these PGAs can be either the output mixers MIXOUTL and MIXOUTR or the direct DAC1 outputs DAC1L and DAC1R.

The headphone output driver is capable of driving up to 30mW into a  $16\Omega$  load or 25mW into a  $32\Omega$  load such as a stereo headset or headphones. The outputs are ground-referenced, eliminating any requirement for AC coupling capacitors. This is achieved by having separate positive and negative supply rails powered by an on-chip charge pump. A DC Servo circuit removes any DC offset from the headphone outputs, suppressing 'pop' noise and minimising power consumption. The Charge Pump and DC Servo are described separately (see "Charge Pump" and "DC Servo" respectively).

It is recommended to connect a zobel network to the headphone output pins HPOUT1L and HPOUT1R for best audio performance in all applications. The components of the zobel network have the effect of dampening high frequency oscillations or instabilities that can arise outside the audio band under certain conditions. Possible sources of these instabilities include the inductive load of a headphone coil or an active load in the form of an external line amplifier. The capacitance of lengthy cables or PCB tracks can also lead to amplifier instability. The zobel network should comprise of a  $20\Omega$  resistor and 100nF capacitor in series with each other, as illustrated in Figure 30.

Note that the zobel network may be unnecessary in some applications; it depends upon the characteristics of the connected load. It is recommended to include these components for best audio quality and amplifier stability in all cases.



Figure 30 Zobel Network Components for HPOUT1L and HPOUT1R

The headphone output incorporates a common mode, or ground loop, feedback path which provides rejection of system-related ground noise. The return path is via HPOUT1FB. This pin must be connected to ground for normal operation of the headphone output. No register configuration is required.

# **EARPIECE DRIVER OUTPUT CONFIGURATIONS**

The earpiece driver outputs HPOUT2P and HPOUT2N are driven by the HPOUT2MIX output mixer, which can take inputs from the mixer output PGAs MIXOUTLVOL and MIXOUTRVOL, or from the low power, differential Direct Voice path IN2LP/VRXN and IN2RP/VRXP. Fine volume control is available on the output mixer paths using MIXOUTLVOL and MIXOUTRVOL. A selectable -6dB attenuation is available on the HPOUT2MIX output, as described in Table 58 (refer to the "Output Signal Path" section).

The earpiece outputs are designed to operate in a BTL configuration, driving 50mW into a typical  $16\Omega$  ear speaker.

For suppression of pop noise there are two separate enables for the earpiece driver; HPOUT2\_ENA enables the output stage and HPOUT2\_IN\_ENA enables the mixer and input stage. HPOUT2\_IN\_ENA should be enabled a minimum of  $50\mu s$  before HPOUT2\_ENA – see "Control Write Sequencer" section for an example power sequence.

# LINE OUTPUT CONFIGURATIONS

The four line outputs LINEOUT1P, LINEOUT1N, LINEOUT2P and LINEOUT2N provide a highly flexible combination of differential and single-ended configurations, each driven by a dedicated output mixer. There is a selectable -6dB gain option in each mixer to avoid clipping when mixing more than one signal into a line output. Additional volume control is available at other locations within each of the supported signal paths. For more information about the line output mixing options, refer to the "Output Signal Path" section.

Typical applications for the line outputs (single-ended or differential) are:

- Handset or headset microphone output to external voice CODEC
- Stereo line output
- Output to external speaker driver(s) to support additional loudspeakers (e.g. stereo 2W with external driver plus on-chip mono 2W output)



When single-ended mode is selected for either LINEOUT1 or LINEOUT2, a buffered VMID must be enabled as a reference for the outputs. This is enabled by setting the LINEOUT\_VMID\_BUF\_ENA bit as defined in Table 63.

| REGISTER<br>ADDRESS     | BIT | LABEL                    | DEFAULT | DESCRIPTION                                                               |
|-------------------------|-----|--------------------------|---------|---------------------------------------------------------------------------|
| R56 (0038h)<br>AntiPOP1 | 7   | LINEOUT_VMID_BUF_E<br>NA | Ob      | Enables VMID reference for line outputs in single-ended mode 0 = Disabled |
|                         |     |                          |         | 1 = Enabled                                                               |

Table 63 LINEOUT VMID Buffer for Single-Ended Operation

Some example line output configurations are listed and illustrated below.

- Differential line output from Mic/Line input on IN1L PGA
- Differential line output from Mic/Line input on IN1R PGA
- Stereo differential line output from output mixers MIXOUTL and MIXOUTR
- Stereo single-ended line output from output mixer to either LINEOUT1 or LINEOUT2
- Mono single-ended line output from output mixer





LINEOUT1N\_MUTE=0, LINEOUT1P\_MUTE=0
LINEOUT2N\_MUTE=0, LINEOUT2P\_MUTE=0
LINEOUT1\_MODE=0
LINEOUT2\_MODE=0
MIXOUTL\_TO\_LINEOUT1P=1
MIXOUTR\_TO\_LINEOUT2P=1

UNEOUTINEX
UNEOUTINEX
UNEOUTINEX
UNEOUTINEX
UNEOUTINEX
UNEOUTIPEX

LINEOUT1N\_MUTE=0, LINEOUT1P\_MUTE=0
LINEOUT2N\_MUTE=0, LINEOUT2P\_MUTE=0
LINEOUT1\_MODE=1
MIXOUTL\_TO\_LINEOUT1P=1
MIXOUTR\_TO\_LINEOUT1N=1
LINEOUT\_VMID\_BUF\_ENA=1

Figure 33 Stereo Differential Line Out from MIXOUTL and MIXOUTR

Figure 34 Stereo Single-Ended Line Out from MIXOUTL and MIXOUTR to LINEOUT1



LINEOUT1N\_MUTE=0, LINEOUT1P\_MUTE=0
LINEOUT2N\_MUTE=0, LINEOUT2P\_MUTE=0
LINEOUT1\_MODE=1
MIXOUTL\_TO\_LINEOUT2N=1
MIXOUTR\_TO\_LINEOUT2P=1
LINEOUT\_VMID\_BUF\_ENA=1

LINEOUTIMMX

DOIS of dell

LINEOUTIMMX

DOIS of dell

LINEOUTIPMX

DOIS of

LINEOUT1N\_MUTE=0, LINEOUT1P\_MUTE=0
LINEOUT2N\_MUTE=0, LINEOUT2P\_MUTE=0
LINEOUT1\_MODE=1
LINEOUT2\_MODE=1
MIXOUTL\_TO\_LINEOUT1N=1 and/or
MIXOUTL\_TO\_LINEOUT1P=1
MIXOUTR\_TO\_LINEOUT2N=1 and/or
MIXOUTR\_TO\_LINEOUT2P=1
LINEOUT\_VMID\_BUF\_ENA=1

Figure 35 Stereo Single-Ended Line Out from MIXOUTL and MIXOUTR to LINEOUT2

Figure 36 Mono Line Out to LINEOUT1N, LINEOUT1P, LINEOUT2P



The line outputs incorporate a common mode, or ground loop, feedback path which provides rejection of system-related ground noise. The return path, via LINEOUTFB, is enabled separately for LINEOUT1 and LINEOUT2 using the LINEOUT1 FB and LINEOUT2 FB bits as defined in Table 64.

Ground loop feedback is a benefit to single-ended line outputs only; it is not applicable to differential outputs, which already inherently offer common mode noise rejection.

| REGISTER<br>ADDRESS                  | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                     |
|--------------------------------------|-----|-------------|---------|---------------------------------------------------------------------------------|
| R55 (0037h)<br>Additional<br>Control | 7   | LINEOUT1_FB | 0       | Enable ground loop noise<br>feedback on LINEOUT1<br>0 = Disabled<br>1 = Enabled |
|                                      | 6   | LINEOUT2_FB | 0       | Enable ground loop noise<br>feedback on LINEOUT2<br>0 = Disabled<br>1 = Enabled |

Table 64 Line Output Ground Loop Feedback Enable

# **LDO REGULATORS**

The WM8994 provides two integrated Low Drop-Out Regulators (LDOs). These are provided in order to generate the appropriate power supplies for internal circuits, simplifying and reducing the requirements for external supplies and associated components. A reference circuit powered by AVDD2 ensures the accuracy of the LDO regulator voltage settings.

LDO1 is intended for generating AVDD1 - the primary analogue power domain of the WM8994. LDO1 is enabled when a logic '1' is applied to the LDO1ENA pin. The logic level is determined with respect to the DBVDD voltage domain.

When LDO1 is enabled, the output voltage is controlled by the LDO1\_VSEL register field. When LDO1 is disabled, the output can be left floating or can be actively discharged, depending on the LDO1 DISCH control bit.

LDO2 is intended for generating the DCVDD power domain which supplies the digital core functions on the WM8994. LDO2 is enabled when a logic '1' is applied to the LDO2ENA pin. The logic level is determined with respect to the DBVDD voltage domain.

When LDO2 is enabled, the output voltage is controlled by the LDO2\_VSEL register field. When LDO2 is disabled, the output can be left floating or can be actively discharged, depending on the LDO2\_DISCH control bit.

Decoupling capacitors should be connected to the voltage reference pin, VREFC, and also to the LDO outputs, AVDD1 and DCVDD. See "Applications Information" for further details.

The LDO Regulator connections and controls are illustrated in Figure 37. The register controls are defined in Table 65.



Figure 37 LDO Regulators

| REGISTER<br>ADDRESS | BIT | LABEL           | DEFAULT | DESCRIPTION                       |
|---------------------|-----|-----------------|---------|-----------------------------------|
| R59 (003Bh)         | 3:1 | LDO1_VSEL [2:0] | 110     | LDO1 Output Voltage Select        |
| LDO 1               |     |                 |         | 2.4V to 3.1V in 100mV steps       |
|                     |     |                 |         | 000 = 2.4V                        |
|                     |     |                 |         | 001 = 2.5V                        |
|                     |     |                 |         | 010 = 2.6V                        |
|                     |     |                 |         | 011 = 2.7V                        |
|                     |     |                 |         | 100 = 2.8V                        |
|                     |     |                 |         | 101 = 2.9V                        |
|                     |     |                 |         | 110 = 3.0V                        |
|                     |     |                 |         | 111 = 3.1V                        |
|                     | 0   | LDO1_DISCH      | 1       | LDO1 Discharge Select             |
|                     |     |                 |         | 0 = LDO1 floating when disabled   |
|                     |     |                 |         | 1 = LDO1 discharged when          |
|                     |     |                 |         | disabled                          |
| R60                 | 2:1 | LDO2_VSEL [1:0] | 01      | LDO2 Output Voltage Select        |
| (003Ch)             |     |                 |         | 0.9V to 1.2V in 100mV steps       |
| LDO 2               |     |                 |         | 00 = 0.9V                         |
|                     |     |                 |         | 01 = 1.0V                         |
|                     |     |                 |         | 10 = 1.1V                         |
|                     |     |                 |         | 11 = 1.2V                         |
|                     | 0   | LDO2_DISCH      | 1       | LDO2 Discharge Select             |
|                     |     |                 |         | 0 = LDO2 floating when disabled   |
|                     |     |                 |         | 1 = LDO2 discharged when disabled |

Table 65 LDO Regulator Control

### **GENERAL PURPOSE INPUT/OUTPUT**

The WM8994 provides a number of GPIO functions to enable interfacing and detection of external hardware and to provide logic outputs to other devices. The input functions can be polled directly or can be used to generate an Interrupt (IRQ) event. The GPIO and Interrupt circuits support the following functions:

- Button detect (GPIO input)
- Accessory detection (MICBIAS current detection)
- Clock output (SYSCLK divided by OPCLK\_DIV)
- Frequency Locked Loop (FLL) Lock status detect
- Sample Rate Conversion (SRC) Lock status detect
- Dynamic Range Control (DRC) Signal activity detect
- Over-Temperature detection
- Digital Core FIFO error status detection
- Control Write Sequencer status detection
- Logic '1' and logic '0' output
- Interrupt (IRQ) status output

#### **GPIO CONTROL**

For each GPIO, the selected function is determined by the GPn\_FN field, where n identifies the GPIO pin (1 to 11). The pin direction, set by GPn\_DIR, must be set according to function selected by GPn\_SEL, with the exception of GPIO2 which is always an input.

The alternate audio interfaces AIF2 and AIF3 are both supported using GPIO pins; the applicable pin functions are selected by setting the corresponding GPn\_FN register to 00h. See Table 69 for the definition of which AIF function is available on each GPIO pin.

Note that the GPIO2 pin supports functions MCLK2 and Button Detect / Logic Level Input only.

When a pin is configured as a GPIO input (GPn\_DIR = 1), the logic level at the pin can be read from the respective GPn\_LVL bit. The polarity of the GPIO input can be inverted using the GPn\_POL bit; when GPn\_POL = 1, then the GPn\_LVL will read the opposite logic level to the external input.

A de-bounce circuit can be enabled on any GPIO input, to avoid false event triggers. This is enabled on each pin by setting the respective GPn\_DB bit. Note that TOCLK must be enabled when this input de-bouncing is required.

When a pin is configured as a Logic Level output (GPn\_DIR = 0, GPn\_FN = 01h), its level can be set to logic 0 or logic 1 using the GPn\_LVL field. In this case, the respective GPn\_POL bit has no effect.

A GPIO output can be either CMOS driven or Open Drain. This is selected on each pin using the respective GPn\_OP\_CFG bit.

Internal pull-up and pull-down resistors may be enabled using the GPn\_PU and GPn\_PD fields; this allows greater flexibility to interface with different signals from other devices.

Each of the GPIO pins is an input to the Interrupt control circuit and can be used to trigger an Interrupt event. An interrupt event is triggered on the rising and falling edge of the GPIO input. The associated interrupt bit is latched once set; it can be polled at any time or used to control the IRQ signal. See "Interrupts" for more details of the Interrupt event handling.

The register fields that control the GPIO pins are described in Table 68, Table 67 and .



| REGISTER<br>ADDRESS | BIT | LABEL        | DEFAULT | DESCRIPTION                                                                                                                    |
|---------------------|-----|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------|
| R1792               | 15  | GP1_DIR      | 1       | GPIO1 Pin Direction                                                                                                            |
| (0700h)             |     |              |         | 0 = Output                                                                                                                     |
| GPIO1               |     |              |         | 1 = Input                                                                                                                      |
|                     | 14  | GP1_PU       | 0       | GPIO1 Pull-Up Enable                                                                                                           |
|                     |     |              |         | 0 = Disabled                                                                                                                   |
|                     |     |              |         | 1 = Enabled                                                                                                                    |
|                     | 13  | GP1_PD       | 1       | GPIO1 Pull-Down Enable                                                                                                         |
|                     |     |              |         | 0 = Disabled                                                                                                                   |
|                     |     |              |         | 1 = Enabled                                                                                                                    |
|                     | 10  | GP1_POL      | 0       | GPIO1 Polarity Select                                                                                                          |
|                     |     |              |         | 0 = Non-inverted (Active High)                                                                                                 |
|                     |     |              |         | 1 = Inverted (Active Low)                                                                                                      |
|                     | 9   | GP1_OP_CFG   | 0       | GPIO1 Output Configuration                                                                                                     |
|                     |     |              |         | 0 = CMOS                                                                                                                       |
|                     |     |              |         | 1 = Open Drain                                                                                                                 |
|                     | 8   | GP1_DB       | 1       | GPIO1 Input De-bounce                                                                                                          |
|                     |     |              |         | 0 = Disabled                                                                                                                   |
|                     |     |              |         | 1 = Enabled                                                                                                                    |
|                     | 6   | GP1_LVL      | 0       | GPIO1 level. Write to this bit to set a GPIO output. Read from this bit to read GPIO input level.                              |
|                     |     |              |         | When GP1_POL is set, and GP1_DIR = 1 (GPIO input), the GP1_LVL register contains the opposite logic level to the external pin. |
|                     | 4:0 | GP1_FN [4:0] | 0000    | GPIO1 Pin Function                                                                                                             |
|                     |     |              |         | (see Table 69 for details)                                                                                                     |

Table 66 GPIO1 Control

| REGISTER<br>ADDRESS | BIT | LABEL        | DEFAULT | DESCRIPTION                                                                                                                    |
|---------------------|-----|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------|
| R1793               | 14  | GP2_PU       | 0       | GPIO2 Pull-Up Enable                                                                                                           |
| (0701h)             |     |              |         | 0 = Disabled                                                                                                                   |
| GPIO2               |     |              |         | 1 = Enabled                                                                                                                    |
|                     | 13  | GP2_PD       | 1       | GPIO2 Pull-Down Enable                                                                                                         |
|                     |     |              |         | 0 = Disabled                                                                                                                   |
|                     |     |              |         | 1 = Enabled                                                                                                                    |
|                     | 10  | GP2_POL      | 0       | GPIO2 Polarity Select                                                                                                          |
|                     |     |              |         | 0 = Non-inverted (Active High)                                                                                                 |
|                     |     |              |         | 1 = Inverted (Active Low)                                                                                                      |
|                     | 8   | GP2_DB       | 1       | GPIO2 Input De-bounce                                                                                                          |
|                     |     |              |         | 0 = Disabled                                                                                                                   |
|                     |     |              |         | 1 = Enabled                                                                                                                    |
|                     | 6   | GP2_LVL      | 0       | GPIO2 level. Read from this bit to read GPIO input level.                                                                      |
|                     |     |              |         | When GP2_POL is set, and GP2_DIR = 1 (GPIO input), the GP2_LVL register contains the opposite logic level to the external pin. |
|                     | 4:0 | GP2_FN [4:0] | 0001    | GPIO2 Pin Function                                                                                                             |
|                     |     |              |         | (see Table 69 for details)                                                                                                     |

Table 67 GPIO2 Control



| REGISTER<br>ADDRESS | BIT | LABEL        | DEFAULT | DESCRIPTION                                                                                                                    |
|---------------------|-----|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------|
| R1794               | 15  | GPn_DIR      | 1       | GPIOn Pin Direction                                                                                                            |
| (0701h)             |     |              |         | 0 = Output                                                                                                                     |
| GPIO3               |     |              |         | 1 = Input                                                                                                                      |
|                     | 14  | GPn_PU       | 0       | GPIOn Pull-Up Enable                                                                                                           |
| to                  |     |              |         | 0 = Disabled                                                                                                                   |
|                     |     |              |         | 1 = Enabled                                                                                                                    |
| R1802               | 13  | GPn_PD       | 1       | GPIOn Pull-Down Enable                                                                                                         |
| (070Ah)             |     |              |         | 0 = Disabled                                                                                                                   |
| GPIO11              |     |              |         | 1 = Enabled                                                                                                                    |
|                     | 10  | GPn_POL      | 0       | GPIOn Polarity Select                                                                                                          |
|                     |     |              |         | 0 = Non-inverted (Active High)                                                                                                 |
|                     |     |              |         | 1 = Inverted (Active Low)                                                                                                      |
|                     | 9   | GPn_OP_CFG   | 0       | GPIOn Output Configuration                                                                                                     |
|                     |     |              |         | 0 = CMOS                                                                                                                       |
|                     |     |              |         | 1 = Open Drain                                                                                                                 |
|                     | 8   | GPn_DB       | 1       | GPIOn Input De-bounce                                                                                                          |
|                     |     |              |         | 0 = Disabled                                                                                                                   |
|                     |     |              |         | 1 = Enabled                                                                                                                    |
|                     | 6   | GPn_LVL      | 0       | GPIOn level. Write to this bit to set a GPIO output. Read from this bit to read GPIO input level.                              |
|                     |     |              |         | When GPn_POL is set, and GPn_DIR = 1 (GPIO input), the GPn_LVL register contains the opposite logic level to the external pin. |
|                     | 4:0 | GPn_FN [4:0] | 0001    | GPIOn Pin Function                                                                                                             |
|                     |     |              |         | (see Table 69 for details)                                                                                                     |

Table 68 GPIO3 to GPIO11 Control

# **GPIO FUNCTION SELECT**

The available GPIO functions are described in Table 69. The function of each GPIO is set using the GPn\_FN register, where n identifies the GPIO pin (1 to 11). Note that the respective GPn\_DIR must also be set according to whether the function is an input or output.

Note that GPIO2 supports functions MCLK2 and Button Detect / Logic Level Input only.

| GPn_FN | DESCRIPTION           | COMMENTS                                             |
|--------|-----------------------|------------------------------------------------------|
| 00h    | GPIO1 - ADCLRCLK1     | Alternate Audio Interface connections.               |
|        | GPIO2 - MCLK2         |                                                      |
|        | GPIO3 - BCLK2         |                                                      |
|        | GPIO4 - LRCLK2        |                                                      |
|        | GPIO5 - DACDAT2       |                                                      |
|        | GPIO6 - ADCLRCLK2     |                                                      |
|        | GPIO7 - ADCDAT2       |                                                      |
|        | GPIO8 - DACDAT3       |                                                      |
|        | GPIO9 - ADCDAT3       |                                                      |
|        | GPIO10 - LRCLK3       |                                                      |
|        | GPIO11 - BCLK3        |                                                      |
| 01h    | Button detect input / | GPn_DIR = 0: GPIO pin logic level is set by GPn_LVL. |
|        | Logic level output    | GPn_DIR = 1: Button detect or logic level input.     |
|        |                       | Note that GPIO2 can only be configured as an input.  |
| 02h    | SDOUT                 | SPI Control Interface data output                    |



| GPn FN   | DESCRIPTION          | COMMENTS                                                |
|----------|----------------------|---------------------------------------------------------|
| 03h      | IRQ                  | Interrupt (IRQ) output                                  |
| 0011     | ii (Q                | 0 = IRQ not asserted                                    |
|          |                      | 1 = IRQ asserted                                        |
|          |                      | Polarity can be inverted by setting IRQ_POL = 1         |
| 04h      | Temperature flag     | Indicates Temperature Sensor status                     |
| 0411     | output               | 0 = Normal                                              |
|          | 100                  | 1 = Over-temperature                                    |
|          |                      | Polarity can be inverted by setting TEMP_SHUT_POL = 1   |
| 05h      | MICBIAS1 Current     | Indicates MICBIAS1 Current Detection status             |
| 0311     | Detect               | 0 = Current Detect threshold not exceeded               |
|          | 201001               | 1 = Current Detect threshold exceeded                   |
|          |                      | Polarity can be inverted by setting MIC1_DET_POL = 1    |
| 06h      | MICBIAS1 Short       | Indicates MICBIAS1 Short Circuit Detection status       |
| 0011     | Circuit Detect       | 0 = Short Circuit threshold not exceeded                |
|          | on our Dotoot        | 1 = Short Circuit threshold exceeded                    |
|          |                      | Polarity can be inverted by setting MIC1_SHRT_POL = 1   |
| 07h      | MICBIAS2 Current     | Indicates MICBIAS2 Current Detection status             |
| 0711     | Detect               | 0 = Current Detect threshold not exceeded               |
|          |                      | 1 = Current Detect threshold exceeded                   |
|          |                      | Polarity can be inverted by setting MIC2_DET_POL = 1    |
| 08h      | MICBIAS2 Short       | Indicates MICBIAS2 Short Circuit Detection status       |
| 0011     | Circuit Detect       | 0 = Short Circuit threshold not exceeded                |
|          | on our Dotoot        | 1 = Short Circuit threshold exceeded                    |
|          |                      | Polarity can be inverted by setting MIC2_SHRT_POL = 1   |
| 09h      | FLL1 Lock            | Indicates FLL1 Lock status                              |
| 0311     | T LL T LOCK          | 0 = Not locked                                          |
|          |                      | 1 = Locked                                              |
|          |                      | Polarity can be inverted by setting FLL1_LOCK_POL = 1   |
| 0Ah      | FLL2 Lock            | Indicates FLL2 Lock status                              |
| 0,       |                      | 0 = Not locked                                          |
|          |                      | 1 = Locked                                              |
|          |                      | Polarity can be inverted by setting FLL2_LOCK_POL = 1   |
| 0Bh      | SRC1 Lock            | Indicates SRC1 Lock status                              |
|          |                      | 0 = Not locked                                          |
|          |                      | 1 = Locked                                              |
|          |                      | Polarity can be inverted by setting SRC1_LOCK_POL = 1   |
| 0Ch      | SRC2 Lock            | Indicates SRC2 Lock status                              |
|          |                      | 0 = Not locked                                          |
|          |                      | 1 = Locked                                              |
|          |                      | Polarity can be inverted by setting SRC2_LOCK_POL = 1   |
| 0Dh      | DRC1 Signal Activity | Indicates DRC1 Activity Detect status                   |
|          |                      | 0 = Normal                                              |
|          |                      | 1 = Activity Detected                                   |
|          |                      | Polarity can be inverted by setting DRC1_ACTDET_POL =   |
|          |                      | 1                                                       |
| 0Eh      | DRC2 Signal Activity | Indicates DRC2 Activity Detect status                   |
|          |                      | 0 = Normal                                              |
|          |                      | 1 = Activity Detected                                   |
|          |                      | Polarity can be inverted by setting DRC2_ACTDET_POL =   |
| 05:      | DD00.0:              | 1                                                       |
| 0Fh      | DRC3 Signal Activity | Indicates DRC3 Activity Detect status                   |
|          |                      | 0 = Normal                                              |
|          |                      | 1 = Activity Detected                                   |
|          |                      | Polarity can be inverted by setting DRC3_ACTDET_POL = 1 |
| <u> </u> |                      | · ·                                                     |



| GPn_FN     | DESCRIPTION        | COMMENTS                                              |
|------------|--------------------|-------------------------------------------------------|
| 10h        | Write Sequencer    | Indicates Write Sequencer status                      |
|            | Status             | 0 = Write Sequencer Idle                              |
|            |                    | 1 = Write Sequence Busy                               |
|            |                    | Polarity can be inverted by setting WSEQ_DONE_POL = 1 |
| 11h        | FIFO Error         | Indicates a Digital Core FIFO Error condition         |
|            |                    | 0 = Normal                                            |
|            |                    | 1 = FIFO Error                                        |
| 12h        | Clock Output OPCLK | GPIO Clock derived from SYSCLK                        |
| 13h to 1Fh | Reserved           |                                                       |

**Table 69 GPIO Function Select** 

# **BUTTON DETECT (GPIO INPUT)**

Button detect functionality can be selected on any GPIO pin by setting the respective GPIO registers as described in "GPIO Control". The same functionality can be used to support a Jack Detect input function.

It is recommended to enable the GPIO input de-bounce feature when using GPIOs as button input or Jack Detect input.

The GPn\_LVL fields may be read to determine the logic levels on a GPIO input, after the selectable de-bounce and polarity inversion controls.

The de-bounced GPIO signals are also inputs to the Interrupt control circuit. An interrupt event is triggered on the rising and falling edge of the GPIO input. The associated interrupt bits are latched once set; it can be polled at any time or used to control the IRQ signal. See "Interrupts" for more details of the Interrupt event handling.

# **ACCESSORY DETECTION (MICBIAS CURRENT DETECT)**

Current detection is provided on each of the microphone bias sources MICBIAS1 and MICBIAS2. These can be configured to detect when an external accessory (such as a microphone) has been connected. The output voltage of each of the microphone bias sources is selectable. Two current detection threshold levels can be set; these thresholds are applicable to both microphone bias sources.

The logic signals from the current detect circuits may be output directly on any GPIO pin by setting the respective GPIO registers as described in "GPIO Control". De-bounce and polarity inversion can be applied to these signals using the register bits described in Table 70.

The current detection circuits are inputs to the Interrupt control circuit, after the selectable debounce. An interrupt event is triggered on the rising and falling edges of the current detect signals. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See "Interrupts" for more details of the Interrupt event handling.

| REGISTER<br>ADDRESS | BIT | LABEL     | DEFAULT | DESCRIPTION                                                          |
|---------------------|-----|-----------|---------|----------------------------------------------------------------------|
| R1 (0001h)          | 5   | MICB2_ENA | 0       | Microphone Bias 2 Enable                                             |
| Power               |     |           |         | 0 = OFF (high impedance output)                                      |
| Management          |     |           |         | 1 = ON                                                               |
| (1)                 | 4   | MICB1_ENA | 0       | Microphone Bias 2 Enable                                             |
|                     |     |           |         | 0 = OFF (high impedance output)                                      |
|                     |     |           |         | 1 = ON                                                               |
| R58 (003Ah)         | 7:6 | MICD_SCT  | 00      | MICBIAS Short Circuit Current threshold                              |
| MICBIAS             |     | HR [1:0]  |         | 00 = 300uA                                                           |
|                     |     |           |         | 01 = 600uA                                                           |
|                     |     |           |         | 10 = 1200uA                                                          |
|                     |     |           |         | 11 = 2400uA                                                          |
|                     |     |           |         | These values are for AVDD1=3.0V and scale proportionally with AVDD1. |



|                  | 5:4 | MICD_THR<br>[1:0] | 00 | MICBIAS Current Detect threshold 00 = 150uA                          |
|------------------|-----|-------------------|----|----------------------------------------------------------------------|
|                  |     |                   |    | 01 = 300uA                                                           |
|                  |     |                   |    |                                                                      |
|                  |     |                   |    | 10 = 600uA                                                           |
|                  |     |                   |    | 11 = 1200uA                                                          |
|                  |     |                   |    | These values are for AVDD1=3.0V and scale proportionally with AVDD1. |
|                  | 2   | MICD_ENA          | 0  | MICBIAS Current Detect / Short Circuit Threshold enable              |
|                  |     |                   |    | 0 = disabled                                                         |
|                  |     |                   |    | 1 = enabled                                                          |
|                  | 1   | MICB2_LVL         | 0  | Microphone Bias 2 Voltage Control                                    |
|                  | '   | 002_272           | 0  | 0 = 0.9 * AVDD1                                                      |
|                  |     |                   |    | 1 = 0.65 * AVDD1                                                     |
| <u> </u>         | _   | MICD4 IVI         | 0  |                                                                      |
|                  | 0   | MICB1_LVL         | 0  | Microphone Bias 1 Voltage Control                                    |
|                  |     |                   |    | 0 = 0.9 * AVDD1                                                      |
|                  |     |                   |    | 1 = 0.65 * AVDD1                                                     |
| R1864            | 4   | MIC2_SHRT         | 1  | MICBIAS2 Short Circuit de-bounce                                     |
| (0748h)          |     | _DB               |    | 0 = disabled                                                         |
| IRQ              |     |                   |    | 1 = enabled                                                          |
| Debounce         | 3   | MIC2_DET_         | 1  | MICBIAS2 Current Detect de-bounce                                    |
|                  |     | DB                |    | 0 = disabled                                                         |
|                  |     |                   |    | 1 = enabled                                                          |
|                  | 2   | MIC1_SHRT         | 1  | MICBIAS1 Short Circuit de-bounce                                     |
|                  | _   | _DB               | -  | 0 = disabled                                                         |
|                  |     | _                 |    | 1 = enabled                                                          |
|                  | 1   | MIC1_DET_         | 1  | MICBIAS1 Current Detect de-bounce                                    |
|                  | '   | DB                | '  | 0 = disabled                                                         |
|                  |     |                   |    | 1 = enabled                                                          |
| D1065            | 4   | MICO CLIDT        | 0  |                                                                      |
| R1865<br>(0749h) | 4   | MIC2_SHRT<br>POL  | 0  | MICBIAS2 Short Circuit polarity                                      |
| 1 ' ' '          |     | _FOL              |    | 0 = active high (asserted when MICD_SCTHR                            |
| IRQ Polarity     |     |                   |    | is exceeded)                                                         |
| _                |     | MICO DET          |    | 1 = active low                                                       |
|                  | 3   | MIC2_DET_<br>POL  | 0  | MICBIAS2 Current Detect polarity                                     |
|                  |     | POL               |    | 0 = active high (asserted when MICD_THR is                           |
|                  |     |                   |    | exceeded)                                                            |
| _                | _   |                   | _  | 1 = active low                                                       |
|                  | 2   | MIC1_SHRT         | 0  | MICBIAS1 Short Circuit polarity                                      |
|                  |     | _POL              |    | 0 = active high (asserted when MICD_SCTHR is exceeded)               |
|                  |     |                   |    | 1 = active low                                                       |
|                  | 1   | MIC1_DET_         | 0  | MICBIAS1 Current Detect polarity                                     |
|                  |     | POL               |    | 0 = active high (asserted when MICD_THR is                           |
|                  |     |                   |    | exceeded)                                                            |
|                  |     |                   |    | 1 = active low                                                       |

Table 70 MICBIAS Enable and GPIO/Interrupt Control

#### **CLOCK OUTPUT**

A clock output (OPCLK) derived from SYSCLK may be output on any GPIO pin by setting the respective GPIO registers as described in "GPIO Control". This clock is enabled by register bit OPCLK ENA, and its frequency is controlled by OPCLK DIV.

See "Clocking and Sample Rates" for more details of the System Clock (SYSCLK).

| REGISTER<br>ADDRESS | BIT | LABEL     | DEFAULT | DESCRIPTION                       |
|---------------------|-----|-----------|---------|-----------------------------------|
| R2 (0002h)          | 11  | OPCLK_EN  | 0b      | GPIO Clock Output (OPCLK) Enable  |
| Power               |     | Α         |         | 0 = Disabled                      |
| Management (2)      |     |           |         | 1 = Enabled                       |
| R521 (0209h)        | 2:0 | OPCLK_DIV | 000     | GPIO Output Clock (OPCLK) Divider |
| Clocking 1          |     |           |         | 000 = SYSCLK                      |
|                     |     |           |         | 001 = SYSCLK / 2                  |
|                     |     |           |         | 010 = SYSCLK / 3                  |
|                     |     |           |         | 011 = SYSCLK / 4                  |
|                     |     |           |         | 100 = SYSCLK / 6                  |
|                     |     |           |         | 101 = SYSCLK / 8                  |
|                     |     |           |         | 110 = SYSCLK / 12                 |
|                     |     |           |         | 111 = SYSCLK / 16                 |

Table 71 OPCLK Control

# FREQUENCY LOCKED LOOP (FLL) LOCK STATUS DETECT

The WM8994 maintains a flag indicating the lock status of each of FLLs, which may be used to control other events if required. See "Clocking and Sample Rates" for more details of the FLL.

The FLL Lock signals may be output directly on any GPIO pin by setting the respective GPIO registers as described in "GPIO Control". Polarity inversion can be applied to these signals using the register bits described in Table 72.

The FLL Lock signals are inputs to the Interrupt control circuit. An interrupt event is triggered on the rising and falling edges of the FLL Lock signals. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See "Interrupts" for more details of the Interrupt event handling.

| REGISTER<br>ADDRESS | BIT | LABEL     | DEFAULT | DESCRIPTION                                 |
|---------------------|-----|-----------|---------|---------------------------------------------|
| R1865               | 6   | FLL2_LOCK | 0       | FLL2 Lock polarity                          |
| (0749h)             |     | _POL      |         | 0 = active high (asserted when FLL2 locked) |
| IRQ Polarity        |     |           |         | 1 = active low                              |
|                     | 5   | FLL1_LOCK | 0       | FLL1 Lock polarity                          |
|                     |     | _POL      |         | 0 = active high (asserted when FLL1 locked) |
|                     |     |           |         | 1 = active low                              |

Table 72 FLL Lock GPIO/Interrupt Control

#### SAMPLE RATE CONVERTER (SRC) LOCK STATUS DETECT

The WM8994 maintains a flag indicating the lock status of each of Sample Rate Converters, which may be used to control other events if required. See "Sample Rate Conversion" for more details of the Sample Rate Converters.

The SRC Lock signals may be output directly on any GPIO pin by setting the respective GPIO registers as described in "GPIO Control". Polarity inversion can be applied to these signals using the register bits described in Table 73.

The SRC Lock signals are inputs to the Interrupt control circuit, after the selectable de-bounce. An interrupt event is triggered on the rising and falling edges of the SRC Lock signals. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See "Interrupts" for more details of the Interrupt event handling.

| REGISTER<br>ADDRESS | BIT | LABEL    | DEFAULT | DESCRIPTION                                 |
|---------------------|-----|----------|---------|---------------------------------------------|
| R1865               | 8   | SRC2_LOC | 0       | SRC2 Lock polarity                          |
| (0749h)             |     | K_POL    |         | 0 = active high (asserted when SRC2 locked) |
| IRQ Polarity        |     |          |         | 1 = active low                              |
|                     | 7   | SRC1_LOC | 0       | SRC1 Lock polarity                          |
|                     |     | K_POL    |         | 0 = active high (asserted when SRC1 locked) |
|                     |     |          |         | 1 = active low                              |

Table 73 SRC Lock GPIO/Interrupt Control

### DYNAMIC RANGE CONTROL (DRC) SIGNAL ACTIVITY DETECT

Signal activity detection is provided on each of the Dynamic Range Controllers (DRCs). These may be configured to indicate when a signal is present on the respective signal path. The activity status signals may be used to control other events if required. See "Digital Core Architecture" for more details of the DRCs and the available digital signal paths.

When a DRC is enabled, as described in "Dynamic Range Control (DRC)", then signal activity detection can be enabled by setting the respective [DRC]\_SIG\_DET register bit. The applicable threshold can be defined either as a Peak level (Crest Factor) or an RMS level, depending on the [DRC]\_SIG\_DET\_MODE register bit. When Peak level is selected, the threshold is determined by [DRC]\_SIG\_DET\_PK, which defines the applicable Crest Factor (Peak to RMS ratio) threshold. If RMS level is selected, then the threshold is set using [DRC]\_SIG\_DET\_RMS. These register fields are set independently for each of the three Dynamic Range Controllers, as described in Table 74.

The DRC Activity Detect signals may be output directly on any GPIO pin by setting the respective GPIO registers as described in "GPIO Control". Polarity inversion can be applied to these signals using the register bits described in Table 74.

The DRC Activity Detect signals are inputs to the Interrupt control circuit. An interrupt event is triggered on the rising and falling edges of the DRC Activity Detect signals. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See "Interrupts" for more details of the Interrupt event handling.

| REGISTER<br>ADDRESS                  | BIT   | LABEL                                                         | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------|-------|---------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1088<br>(0440h)<br>AIF1 DRC1<br>(1) | 15:11 | AIF1DRC1_SIG_<br>DET_RMS [4:0]                                | 00000   | AIF1 DRC1 Signal Detect RMS Threshold.  This is the RMS signal level for signal detect to be indicated when AIF1DRC1_SIG_DET_MODE=0.  00000 = -30dB 00001 = -31.5dB (1.5dB steps) 11110 = -75dB 11111 = -76.5dB                                                                                                                                                                                                       |
|                                      | 10:9  | AIF1DRC1_SIG_<br>DET_PK [1:0]                                 | 00      | AIF1 DRC1 Signal Detect Peak Threshold. This is the Peak/RMS ratio, or Crest Factor, level for signal detect to be indicated when AIF1DRC1_SIG_DET_MODE=1. 00 = 12dB 01 = 18dB 10 = 24dB 11 = 30dB                                                                                                                                                                                                                    |
|                                      | 7     | AIF1DRC1_SIG_<br>DET_MODE                                     | 0       | AIF1 DRC1 Signal Detect Mode 0 = RMS threshold mode 1 = Peak threshold mode                                                                                                                                                                                                                                                                                                                                           |
|                                      | 6     | AIF1DRC1_SIG_<br>DET                                          | 0       | AIF1 DRC1 Signal Detect Enable 0 = Disabled 1 = Enabled                                                                                                                                                                                                                                                                                                                                                               |
| R1104<br>(0450h)<br>AIF1 DRC2<br>(1) | 15:11 | AIF1DRC2_SIG_<br>DET_RMS [4:0]  AIF1DRC2_SIG_<br>DET_PK [1:0] | 00000   | AIF1 DRC2 Signal Detect RMS Threshold.  This is the RMS signal level for signal detect to be indicated when AIF1DRC2_SIG_DET_MODE=0.  00000 = -30dB  00001 = -31.5dB (1.5dB steps) 11110 = -75dB 11111 = -76.5dB AIF1 DRC2 Signal Detect Peak Threshold.  This is the Peak/RMS ratio, or Crest Factor, level for signal detect to be indicated when AIF1DRC2_SIG_DET_MODE=1.  00 = 12dB 01 = 18dB 10 = 24dB 11 = 30dB |
|                                      | 7     | AIF1DRC2_SIG_<br>DET_MODE                                     | 0       | AIF1 DRC2 Signal Detect Mode 0 = RMS threshold mode 1 = Peak threshold mode                                                                                                                                                                                                                                                                                                                                           |
|                                      | 6     | AIF1DRC2_SIG_<br>DET                                          | 0       | AIF1 DRC2 Signal Detect Enable 0 = Disabled 1 = Enabled                                                                                                                                                                                                                                                                                                                                                               |



| REGISTER<br>ADDRESS     | BIT   | LABEL                         | DEFAULT | DESCRIPTION                                                                                                       |
|-------------------------|-------|-------------------------------|---------|-------------------------------------------------------------------------------------------------------------------|
| R1344<br>(0550h)        | 15:11 | AIF2DRC_SIG_D<br>ET_RMS [4:0] | 00000   | AIF2 DRC Signal Detect RMS Threshold.                                                                             |
| AIF2 DRC (1)            |       |                               |         | This is the RMS signal level for signal detect to be indicated when AIF2DRC_SIG_DET_MODE=0.                       |
|                         |       |                               |         | 00000 = -30dB                                                                                                     |
|                         |       |                               |         | 00001 = -31.5dB                                                                                                   |
|                         |       |                               |         | (1.5dB steps)                                                                                                     |
|                         |       |                               |         | 11110 = -75dB                                                                                                     |
|                         |       |                               |         | 11111 = -76.5dB                                                                                                   |
|                         | 10:9  | AIF2DRC_SIG_D<br>ET PK [1:0]  | 00      | AIF2 DRC Signal Detect Peak<br>Threshold.                                                                         |
|                         |       |                               |         | This is the Peak/RMS ratio, or Crest Factor, level for signal detect to be indicated when AIF2DRC_SIG_DET_MODE=1. |
|                         |       |                               |         | 00 = 12dB                                                                                                         |
|                         |       |                               |         | 01 = 18dB                                                                                                         |
|                         |       |                               |         | 10 = 24dB                                                                                                         |
|                         |       |                               |         | 11 = 30dB                                                                                                         |
|                         | 7     | AIF2DRC_SIG_D                 | 0       | AIF2 DRC Signal Detect Mode                                                                                       |
|                         |       | ET_MODE                       |         | 0 = RMS threshold mode                                                                                            |
|                         |       |                               |         | 1 = Peak threshold mode                                                                                           |
|                         | 6     | AIF2DRC_SIG_D                 | 0       | AIF2 DRC Signal Detect Enable                                                                                     |
|                         |       | ET                            |         | 0 = Disabled                                                                                                      |
|                         |       |                               |         | 1 = Enabled                                                                                                       |
| R1865                   | 11    | DRC3_ACTDET_                  | 0       | DRC3 (AIF2) Activity Detect polarity                                                                              |
| (0749h)<br>IRQ Polarity |       | POL                           |         | 0 = active high (asserted when DRC3 activity is detected)                                                         |
|                         |       |                               |         | 1 = active low                                                                                                    |
|                         | 10    | DRC2_ACTDET_                  | 0       | DRC2 (AIF1) Activity Detect polarity                                                                              |
|                         |       | POL                           |         | 0 = active high (asserted when DRC2 activity is detected)                                                         |
|                         | ļ     |                               |         | 1 = active low                                                                                                    |
|                         | 9     | DRC1_ACTDET_                  | 0       | DRC1 (AIF1) Activity Detect polarity                                                                              |
|                         |       | POL                           |         | 0 = active high (asserted when DRC1 activity is detected)                                                         |
|                         |       |                               |         | 1 = active low                                                                                                    |

Table 74 DRC Signal Activity Detect GPIO/Interrupt Control

#### **OVER-TEMPERATURE DETECTION**

The WM8994 incorporates a temperature sensor which detects when the device temperature is within normal limits or if the device is approaching a hazardous temperature condition.

The Temperature status may be output directly on any GPIO pin by setting the respective GPIO registers as described in "GPIO Control". De-bounce and polarity inversion can be applied to this signal using the register bits described in Table 75.

The Temperature status is an input to the Interrupt control circuit, after the selectable de-bounce. An interrupt event is triggered on the rising and falling edges of the temperature status flag. The associated interrupt bit is latched once set; it can be polled at any time or used to control the IRQ signal. See "Interrupts" for more details of the Interrupt event handling.

Note that the temperature sensor can be configured to automatically disable the audio outputs of the WM8994 (see "Thermal Shutdown"). In some applications, it may be preferable to manage the temperature sensor event through GPIO or Interrupt functions, allowing a host processor to implement a controlled system response to an over-temperature condition.



The temperature sensor must be enabled by setting the TSHUT\_ENA register bit. When the TSHUT\_OPDIS is also set, then a device over-temperature condition will cause the speaker outputs (SPKOUTL and SPKOUTR) of the WM8994 to be disabled.

| REGISTER<br>ADDRESS     | BIT | LABEL    | DEFAULT | DESCRIPTION                                                                                                  |
|-------------------------|-----|----------|---------|--------------------------------------------------------------------------------------------------------------|
| R2 (0002h)              | 14  | TSHUT_EN | 1       | Thermal sensor enable                                                                                        |
| Power                   |     | Α        |         | 0 = disabled                                                                                                 |
| Management              |     |          |         | 1 = enabled                                                                                                  |
| (2)                     | 13  | TSHUT_OP | 1       | Thermal shutdown control                                                                                     |
|                         |     | DIS      |         | (Causes audio outputs to be disabled if an overtemperature occurs. The thermal sensor must also be enabled.) |
|                         |     |          |         | 0 = disabled                                                                                                 |
|                         |     |          |         | 1 = enabled                                                                                                  |
| R1864                   | 0   | TEMP_SHU | 0       | Thermal shutdown de-bounce                                                                                   |
| (0748h)                 |     | T_DB     |         | 0 = disabled                                                                                                 |
| IRQ                     |     |          |         | 1 = enabled                                                                                                  |
| Debounce                |     |          |         |                                                                                                              |
| R1865                   | 0   | TEMP_SHU | 0       | Thermal shutdown interrupt polarity                                                                          |
| (0749h)<br>IRQ Polarity |     | T_POL    |         | 0 = active high (asserted when temperature threshold is exceeded)                                            |
|                         |     |          |         | 1 = active low                                                                                               |

Table 75 Temperature Sensor Enable and GPIO/Interrupt Control

# **DIGITAL CORE FIFO ERROR STATUS DETECTION**

The WM8994 monitors the DSP Core for error conditions which may occur if excessive digital processing demands are commanded and the processor cannot execute all the selected functions on the digital audio in real time. Under these conditions, the digital audio may become corrupted and the selected functions such as EQ, 3D Stereo Expansion, Dynamic Range Control may be compromised.

The Digital Core FIFO Error function is provided in order that the digital processing demands of different application configurations can be verified during product development.

The FIFO Error signal may be output directly on any GPIO pin by setting the respective GPIO registers as described in "GPIO Control". Polarity inversion can be applied to this signal using the register bits described in Table 76.

The FIFO Error signal is an input to the Interrupt control circuit. An interrupt event is triggered on the rising and falling edges of the FIFO Error signal. The associated interrupt bit is latched once set; it can be polled at any time or used to control the IRQ signal. See "Interrupts" for more details of the Interrupt event handling.

| REGISTER<br>ADDRESS              | BIT | LABEL             | DEFAULT | DESCRIPTION                                                                                |
|----------------------------------|-----|-------------------|---------|--------------------------------------------------------------------------------------------|
| R1865<br>(0749h)<br>IRQ Polarity | 12  | FIFOS_ERR<br>_POL | 0       | FIFO Error polarity  0 = active high (asserted under FIFO Error condition)  1 = active low |

Table 76 Digital Core FIFO Error Status GPIO/Interrupt Control

#### **CONTROL WRITE SEQUENCER STATUS DETECTION**

The WM8994 Control Write Sequencer (WSEQ) can be used to execute a sequence of register write operations in response to a simple trigger event. When the Control Write Sequencer is executing a sequence, normal access to the register map via the Control Interface is restricted. See "Control Write Sequencer" for details of the Control Write Sequencer.

The WM8994 generates a signal indicating the status of the Control Write Sequencer, in order to signal to the host processor whether the Control Interface functionality is restricted due to an ongoing Control Sequence. The WSEQ\_DONE flag indicates that the sequencer has completed the commanded sequence.

The Write Sequencer status may be output directly on any GPIO pin by setting the respective GPIO registers as described in "GPIO Control". Polarity inversion can be applied to this signal using the register bit described in Table 77.

The Write Sequencer status is an input to the Interrupt control circuit. An interrupt event is triggered on the falling edge only of the Write Sequencer status flag (ie. on completion of a Control Sequence). The associated interrupt bit is latched once set; it can be polled at any time or used to control the IRQ signal. See "Interrupts" for more details of the Interrupt event handling.

| REGISTER<br>ADDRESS              | BIT | LABEL             | DEFAULT | DESCRIPTION                                                                                      |
|----------------------------------|-----|-------------------|---------|--------------------------------------------------------------------------------------------------|
| R1865<br>(0749h)<br>IRQ Polarity | 13  | WSEQ_DO<br>NE_POL | 0       | Write Sequencer polarity 0 = active high (asserted when Control Sequence is Busy) 1 = active low |

Table 77 Control Write Sequencer GPIO/Interrupt Control

# LOGIC '1' AND LOGIC '0' OUTPUT

The WM8994 can be programmed to drive a logic high or logic low level on any GPIO pin by selecting the "GPIO Output" function as described in "GPIO Control". The output logic level is selected using the respective GPn LVL bit.

Note that the polarity of the GPIO output is not affected by the GPn\_POL registers.

### **INTERRUPT (IRQ) STATUS OUTPUT**

The WM8994 has an Interrupt Controller which can be used to indicate when any selected Interrupt events occur. An interrupt can be generated by any of the events described throughout the GPIO function definition above. Individual interrupts may be masked in order to configure the Interrupt as required. See "Interrupts" for further details.

The Interrupt (IRQ) status may be output directly on any GPIO pin by setting the respective GPIO registers as described in "GPIO Control". Polarity inversion can be applied to this signal using the register bit described in Table 78.

| REGISTER<br>ADDRESS  | BIT | LABEL   | DEFAULT | DESCRIPTION                              |
|----------------------|-----|---------|---------|------------------------------------------|
| R1856<br>(0740h)     | 0   | IRQ_POL | 0       | Interrupt (IRQ) polarity 0 = active high |
| Interrupt<br>Control |     |         |         | 1 = active low                           |

Table 78 GPIO/Interrupt (IRQ) Control



### **INTERRUPTS**

The Interrupt Controller has multiple inputs. These include the GPIO input pins, the MICBIAS current detection circuits, FLL Lock circuits, SRC Lock circuit, Microphone activity detection, Overtemperature indication, Digital FIFO error detection and the Write Sequencer status flag. Any combination of these inputs can be used to trigger an Interrupt (IRQ) event.

There is an Interrupt Status field associated with each of the IRQ inputs. These fields are asserted whenever a logic edge (rising or falling) is detected on the respective input. The Interrupt Status fields are held in two registers, as described in Table 79. The status of the IRQ inputs can be read at any time from these register, or else in response to the Interrupt (IRQ) output being signalled via a GPIO pin.

Individual mask bits can select or deselect different functions from the Interrupt controller. These are listed within the Interrupt Status Mask registers, as described in Table 79. Note that the status fields remain valid, even when masked, but the masked bits will not cause the Interrupt (IRQ) output to be asserted.

The Interrupt (IRQ) output represents the logical 'OR' of all the unmasked IRQ inputs. The bits within the Interrupt Status registers are latching fields and, once they are set, they are not reset until a '1' is written to the respective register bit in the Interrupt Status register(s). The Interrupt (IRQ) output is not reset until each of the unmasked IRQ inputs has been reset.

The Interrupt (IRQ) flag may be output on a GPIO pin - see "General Purpose Input/Output". The polarity is configurable using the IRQ\_POL register bit, as described in Table 78.

The Interrupt Controller register fields are described in Table 79.

| REGISTER<br>ADDRESS | BIT | LABEL     | DEFAULT | DESCRIPTION                          |
|---------------------|-----|-----------|---------|--------------------------------------|
| R1840               | 10  | GP11_EINT | 0       | GPIO11 Interrupt status              |
| (0730h)             |     |           |         | 0 = GPIO11 Interrupt not set         |
| Interrupt           |     |           |         | 1 = GPIO11 Interrupt set             |
| Status 1            |     |           |         | Note: Cleared when a '1' is written. |
|                     | 9   | GP10_EINT | 0       | GPIO10 Interrupt status              |
|                     |     |           |         | 0 = GPIO10 Interrupt not set         |
|                     |     |           |         | 1 = GPIO10 Interrupt set             |
|                     |     |           |         | Note: Cleared when a '1' is written. |
|                     | 8   | GP9_EINT  | 0       | GPIO9 Interrupt status               |
|                     |     |           |         | 0 = GPIO9 Interrupt not set          |
|                     |     |           |         | 1 = GPIO9 Interrupt set              |
|                     |     |           |         | Note: Cleared when a '1' is written. |
|                     | 7   | GP8_EINT  | 0       | GPIO8 Interrupt status               |
|                     |     |           |         | 0 = GPIO8 Interrupt not set          |
|                     |     |           |         | 1 = GPIO8 Interrupt set              |
|                     |     |           |         | Note: Cleared when a '1' is written. |
|                     | 6   | GP7_EINT  | 0       | GPIO7 Interrupt status               |
|                     |     |           |         | 0 = GPIO7 Interrupt not set          |
|                     |     |           |         | 1 = GPIO7 Interrupt set              |
|                     |     |           |         | Note: Cleared when a '1' is written. |
|                     | 5   | GP6_EINT  | 0       | GPIO6 Interrupt status               |
|                     |     |           |         | 0 = GPIO6 Interrupt not set          |
|                     |     |           |         | 1 = GPIO6 Interrupt set              |
|                     |     |           |         | Note: Cleared when a '1' is written. |
|                     | 4   | GP5_EINT  | 0       | GPIO5 Interrupt status               |
|                     |     |           |         | 0 = GPIO5 Interrupt not set          |
|                     |     |           |         | 1 = GPIO5 Interrupt set              |
|                     |     |           |         | Note: Cleared when a '1' is written. |
|                     | 3   | GP4_EINT  | 0       | GPIO4 Interrupt status               |
|                     |     |           |         | 0 = GPIO4 Interrupt not set          |
|                     |     |           |         | 1 = GPIO4 Interrupt set              |
|                     |     |           |         | Note: Cleared when a '1' is written. |



| REGISTER              | BIT | LABEL              | DEFAULT | DESCRIPTION                                        |
|-----------------------|-----|--------------------|---------|----------------------------------------------------|
| ADDRESS               |     |                    |         | 2233                                               |
|                       | 2   | GP3_EINT           | 0       | GPIO3 Interrupt status                             |
|                       |     |                    |         | 0 = GPIO3 Interrupt not set                        |
|                       |     |                    |         | 1 = GPIO3 Interrupt set                            |
|                       |     |                    |         | Note: Cleared when a '1' is written.               |
|                       | 1   | GP2_EINT           | 0       | GPIO2 Interrupt status                             |
|                       |     |                    |         | 0 = GPIO2 Interrupt not set                        |
|                       |     |                    |         | 1 = GPIO2 Interrupt set                            |
|                       |     |                    |         | Note: Cleared when a '1' is written.               |
|                       | 0   | GP1_EINT           | 0       | GPIO1 Interrupt status                             |
|                       |     |                    |         | 0 = GPIO1 Interrupt not set                        |
|                       |     |                    |         | 1 = GPIO1 Interrupt set                            |
|                       |     |                    |         | Note: Cleared when a '1' is written.               |
| R1841                 | 13  | WSEQ_DO            | 0       | Write Sequencer IRQ status                         |
| (0731h)               |     | NE_EINT            |         | 0 = Write Sequencer IRQ not set                    |
| Interrupt<br>Status 2 |     |                    |         | 1 = Write Sequencer IRQ set                        |
| Status 2              |     |                    |         | Note: Cleared when a '1' is written.               |
|                       | 13  | FIFOS_ERR          | 0       | Digital Core FIFO Error IRQ status                 |
|                       |     | _EINT              |         | 0 = FIFO Error IRQ not set                         |
|                       |     |                    |         | 1 = FIFO Error IRQ set                             |
|                       |     |                    |         | Note: Cleared when a '1' is written.               |
|                       | 11  | DRC3_ACT           | 0       | DRC3 Activity Detect IRQ status                    |
|                       |     | DET_EINT           |         | 0 = DRC3 Activity Detect IRQ not set               |
|                       |     |                    |         | 1 = DRC3 Activity Detect IRQ set                   |
|                       |     |                    |         | Note: Cleared when a '1' is written.               |
|                       | 10  | DRC2_ACT           | 0       | DRC2 Activity Detect IRQ status                    |
|                       |     | DET_EINT           |         | 0 = DRC2 Activity Detect IRQ not set               |
|                       |     |                    |         | 1 = DRC2 Activity Detect IRQ set                   |
|                       |     |                    |         | Note: Cleared when a '1' is written.               |
|                       | 9   | DRC1_ACT           | 0       | DRC1 Activity Detect IRQ status                    |
|                       |     | DET_EINT           |         | 0 = DRC1 Activity Detect IRQ not set               |
|                       |     |                    |         | 1 = DRC1 Activity Detect IRQ set                   |
|                       |     |                    |         | Note: Cleared when a '1' is written.               |
|                       | 8   | SRC2_LOC           | 0       | SRC2 Lock IRQ status                               |
|                       |     | K_EINT             |         | 0 = SRC2 Lock IRQ not set                          |
|                       |     |                    |         | 1 = SRC2 Lock IRQ set                              |
|                       |     | 0004 100           |         | Note: Cleared when a '1' is written.               |
|                       | 7   | SRC1_LOC<br>K EINT | 0       | SRC1 Lock IRQ status                               |
|                       |     | K_EIIVI            |         | 0 = SRC1 Lock IRQ not set                          |
|                       |     |                    |         | 1 = SRC1 Lock IRQ set                              |
|                       |     | ELLO LOGIC         |         | Note: Cleared when a '1' is written.               |
|                       | 6   | FLL2_LOCK<br>EINT  | 0       | FLL2 Lock IRQ status                               |
|                       |     |                    |         | 0 = FLL2 Lock IRQ not set                          |
|                       |     |                    |         | 1 = FLL2 Lock IRQ set                              |
|                       |     | ELLA LOCK          |         | Note: Cleared when a '1' is written.               |
|                       | 5   | FLL1_LOCK<br>EINT  | 0       | FLL1 Lock IRQ status                               |
|                       |     | ,,                 |         | 0 = FLL1 Lock IRQ not set<br>1 = FLL1 Lock IRQ set |
|                       |     |                    |         | *****                                              |
|                       |     | MICS CLIDT         | 0       | Note: Cleared when a '1' is written.               |
|                       | 4   | MIC2_SHRT<br>EINT  | 0       | MICBIAS2 Short Circuit detect IRQ status           |
|                       |     | ,,                 |         | 0 = Short Circuit current IRQ not set              |
|                       |     |                    |         | 1 = Short Circuit current IRQ set                  |
|                       |     |                    |         | Note: Cleared when a '1' is written.               |



| REGISTER<br>ADDRESS           | BIT | LABEL              | DEFAULT | DESCRIPTION                                                                                                                                              |
|-------------------------------|-----|--------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | 3   | MIC2_DET_<br>EINT  | 0       | MICBIAS2 Current detect IRQ status 0 = Current detect IRQ not set 1 = Current detect IRQ set Note: Cleared when a '1' is written.                        |
|                               | 2   | MIC1_SHRT<br>_EINT | 0       | MICBIAS1 Short Circuit detect IRQ status  0 = Short Circuit current IRQ not set  1 = Short Circuit current IRQ set  Note: Cleared when a '1' is written. |
|                               | 1   | MIC1_DET_<br>EINT  | 0       | MICBIAS1 Current detect IRQ status  0 = Current detect IRQ not set  1 = Current detect IRQ set  Note: Cleared when a '1' is written.                     |
|                               | 0   | TEMP_SHU<br>T_EINT | 0       | Shutdown Temperature IRQ status  0 = Shutdown Temperature IRQ not set  1 = Shutdown Temperature IRQ set  Note: Cleared when a '1' is written.            |
| R1848<br>(0738h)<br>Interrupt | 10  | IM_GP11_EI<br>NT   | 1       | Interrupt mask for GPIO11 0 = Not masked 1 = Masked                                                                                                      |
| Status 1<br>Mask              | 9   | IM_GP10_EI<br>NT   | 1       | Interrupt mask for GPIO10 0 = Not masked 1 = Masked                                                                                                      |
|                               | 8   | IM_GP9_EI<br>NT    | 1       | Interrupt mask for GPIO9 0 = Not masked 1 = Masked                                                                                                       |
|                               | 7   | IM_GP8_EI<br>NT    | 1       | Interrupt mask for GPIO8  0 = Not masked  1 = Masked                                                                                                     |
|                               | 6   | IM_GP7_EI<br>NT    | 1       | Interrupt mask for GPIO7 0 = Not masked 1 = Masked                                                                                                       |
|                               | 5   | IM_GP6_EI<br>NT    | 1       | Interrupt mask for GPIO6  0 = Not masked  1 = Masked                                                                                                     |
|                               | 4   | IM_GP5_EI<br>NT    | 1       | Interrupt mask for GPIO5  0 = Not masked  1 = Masked                                                                                                     |
|                               | 3   | IM_GP4_EI<br>NT    | 1       | Interrupt mask for GPIO4 0 = Not masked 1 = Masked                                                                                                       |
|                               | 2   | IM_GP3_EI<br>NT    | 1       | Interrupt mask for GPIO3 0 = Not masked 1 = Masked                                                                                                       |
|                               | 1   | IM_GP2_EI<br>NT    | 1       | Interrupt mask for GPIO2 0 = Not masked 1 = Masked                                                                                                       |
|                               | 0   | IM_GP1_EI<br>NT    | 1       | Interrupt mask for GPIO1 0 = Not masked 1 = Masked                                                                                                       |



| REGISTER<br>ADDRESS           | BIT | LABEL                       | DEFAULT | DESCRIPTION                                                                |
|-------------------------------|-----|-----------------------------|---------|----------------------------------------------------------------------------|
| R1849<br>(0739h)<br>Interrupt | 13  | IM_WSEQ_<br>DONE_EINT       | 1       | Interrupt mask for Write Sequencer 0 = Not masked 1 = Masked               |
| Status 2<br>Mask              | 13  | IM_FIFOS_<br>ERR_EINT       | 1       | Interrupt mask for Digital Core FIFO Error 0 = Not masked 1 = Masked       |
|                               | 11  | IM_DRC3_A<br>CTDET_EIN<br>T | 1       | Interrupt mask for DRC3 Activity Detect 0 = Not masked 1 = Masked          |
|                               | 10  | IM_DRC2_A<br>CTDET_EIN<br>T | 1       | Interrupt mask for DRC2 Activity Detect 0 = Not masked 1 = Masked          |
|                               | 9   | IM_DRC1_A<br>CTDET_EIN<br>T | 1       | Interrupt mask for DRC1 Activity Detect 0 = Not masked 1 = Masked          |
|                               | 8   | IM_SRC2_L<br>OCK_EINT       | 1       | Interrupt mask for SRC2 Lock 0 = Not masked 1 = Masked                     |
|                               | 7   | IM_SRC1_L<br>OCK_EINT       | 1       | Interrupt mask for SRC1 Lock 0 = Not masked 1 = Masked                     |
|                               | 6   | IM_FLL2_L<br>OCK_EINT       | 1       | Interrupt mask for FLL2 Lock 0 = Not masked 1 = Masked                     |
|                               | 5   | IM_FLL1_L<br>OCK_EINT       | 1       | Interrupt mask for FLL1 Lock 0 = Not masked 1 = Masked                     |
|                               | 4   | IM_MIC2_S<br>HRT_EINT       | 1       | Interrupt mask for MICBIAS2 Short Circuit detect 0 = Not masked 1 = Masked |
|                               | 3   | IM_MIC2_D<br>ET_EINT        | 1       | Interrupt mask for MICBIAS2 Current detect<br>0 = Not masked<br>1 = Masked |
|                               | 2   | IM_MIC1_S<br>HRT_EINT       | 1       | Interrupt mask for MICBIAS1 Short Circuit detect 0 = Not masked 1 = Masked |
|                               | 1   | IM_MIC1_D<br>ET_EINT        | 1       | Interrupt mask for MICBIAS1 Current detect 0 = Not masked 1 = Masked       |
|                               | 0   | IM_TEMP_S<br>HUT_EINT       | 1       | Interrupt mask for Shutdown Temperature 0 = Not masked 1 = Masked          |

Table 79 Interrupt Configuration

# **DIGITAL AUDIO INTERFACE**

The WM8994 provides digital audio interfaces for inputting DAC data and outputting ADC or Digital Microphone data. Flexible routing options also allow digital audio to be switched or mixed between interfaces without involving any DAC or ADC.

The WM8994 provides two full audio interfaces, AIF1 and AIF2. A third interface, AIF3, is partially supported, using multiplexers to re-configure alternate connections to AIF1 or AIF2.

In the general case, the digital audio interface uses four pins:

ADCDAT: ADC data output

DACDAT: DAC data input

LRCLK: Left/Right data alignment clock

BCLK: Bit clock, for synchronisation

In master interface mode, the clock signals BCLK and LRCLK are outputs from the WM8994. In slave mode, these signals are inputs, as illustrated below.

As an option, a GPIO pin can be configured as the Left/Right clock for the ADC. In this case, the LRCLK pin is dedicated to the DAC, allowing the ADC and DAC to be clocked independently.

Four different audio data formats are supported each digital audio interface:

- Left justified
- Right justified
- I<sup>2</sup>S
- DSP mode

All four of these modes are MSB first. They are described in the following sections. Refer to the "Electrical Characteristics" section for timing information.

Time Division Multiplexing (TDM) is available in all four data format modes. On AIF1, the WM8994 can transmit and receive data on two stereo pairs of timeslots simultaneously. On AIF2, the applicable timeslot pair is selectable using register control bits.

PCM operation is supported using the DSP mode.

#### MASTER AND SLAVE MODE OPERATION

The WM8994 digital audio interfaces can operate as a master or slave as shown in Figure 38 and Figure 39. The associated control bits are described in "Digital Audio Interface Control".







Figure 39 Slave Mode

### **OPERATION WITH TDM**

Time division multiplexing (TDM) allows multiple devices to transfer data simultaneously on the same bus. The WM8994 ADCs and DACs support TDM in master and slave modes for all data formats and word lengths. TDM is enabled and configured using register bits defined in the "Digital Audio Interface Control" section.





Figure 40 TDM with WM8994 as Master

Figure 41 TDM with Other CODEC as Master



Figure 42 TDM with Processor as Master

**Note:** The WM8994 is a 24-bit device. If the user operates the WM8994 in 32-bit mode then the 8 LSBs will be ignored on the receiving side and not driven on the transmitting side. It is therefore recommended to add a pull-down resistor if necessary to the DACDAT line and the ADCDAT line in TDM mode.

# AUDIO DATA FORMATS (NORMAL MODE)

In Right Justified mode, the LSB is available on the last rising edge of BCLK before a LRCLK transition. All other bits are transmitted before (MSB first). Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles after each LRCLK transition.





Figure 43 Right Justified Audio Interface (assuming n-bit word length)

In Left Justified mode, the MSB is available on the first rising edge of BCLK following a LRCLK transition. The other bits up to the LSB are then transmitted in order. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles before each LRCLK transition.



Figure 44 Left Justified Audio Interface (assuming n-bit word length)

In  $1^2$ S mode, the MSB is available on the second rising edge of BCLK following a LRCLK transition. The other bits up to the LSB are then transmitted in order. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles between the LSB of one sample and the MSB of the next.



Figure 45 I2S Justified Audio Interface (assuming n-bit word length)

In DSP mode, the left channel MSB is available on either the 1<sup>st</sup> (mode B) or 2<sup>nd</sup> (mode A) rising edge of BCLK (selectable by AIF\_LRCLK\_INV) following a rising edge of LRCLK. Right channel data immediately follows left channel data. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles between the LSB of the right channel data and the next sample.

In device master mode, the LRC output will resemble the frame pulse shown in Figure 46 and Figure 47. In device slave mode, Figure 48 and Figure 49, it is possible to use any length of frame pulse less than 1/fs, providing the falling edge of the frame pulse occurs greater than one BCLK period before the rising edge of the next frame pulse.





Figure 46 DSP Mode Audio Interface (mode A, AIF\_LRCLK\_INV=0, Master)



Figure 47 DSP Mode Audio Interface (mode B, AIF\_LRCLK\_INV=1, Master)



Figure 48 DSP Mode Audio Interface (mode A, AIF\_LRCLK\_INV=0, Slave)



Figure 49 DSP Mode Audio Interface (mode B, AIF\_LRCLK\_INV=1, Slave)



PCM operation is supported in DSP interface mode. WM8994 ADC data that is output on the Left Channel will be read as mono PCM data by the receiving equipment. Mono PCM data received by the WM8994 will be treated as Left Channel data. This data may be routed to the Left/Right DACs using the control fields described in the "Digital Mixing" and "Digital Audio Interface Control" sections.

# **AUDIO DATA FORMATS (TDM MODE)**

TDM is supported in master and slave modes. All audio interface data formats support time division multiplexing (TDM) for ADC and DAC data.

When TDM is enabled on AIF1, the WM8994 can transmit and receive data in both Slot 0 and Slot 1. In the case of AIF2, the required timeslot is selected using register control bits when TDM is enabled.

When TDM is enabled, the ADCDAT pin will be tri-stated immediately before and immediately after data transmission, to allow another ADC device to drive this signal line for the remainder of the sample period. Note that it is important that two ADC devices do not attempt to drive the data pin simultaneously. A short circuit may occur if the transmission time of the two ADC devices overlap with each other. See "Audio Interface Timing" for details of the ADCDAT output relative to BCLK signal. Note that it is possible to ensure a gap exists between transmissions by setting the transmitted word length to a value higher than the actual length of the data. For example, if 32-bit word length is selected where only 24-bit data is available, then the WM8994 interface will tri-state after transmission of the 24-bit data, ensuring a gap after the WM8994 TDM slot.

When TDM is enabled, BCLK frequency must be high enough to allow data from both time slots to be transferred. The relative timing of Slot 0 and Slot 1 depends upon the selected data format as shown in Figure 50 to Figure 54.



Figure 50 TDM in Right-Justified Mode



Figure 51 TDM in Left-Justified Mode



Figure 52 TDM in I<sup>2</sup>S Mode



Figure 53 TDM in DSP Mode A



Figure 54 TDM in DSP Mode B

### **DIGITAL AUDIO INTERFACE CONTROL**

This section describes the configuration of the WM8994 digital audio interface paths.

Each interface can be configured as Master or Slave, or can be tri-stated. Each input and output signal path can be independently enabled or disabled. AIF output (digital record) and AIF input (digital playback) paths can use a common Left/Right clock, or can use separate clocks for mixed sample rates.

Each interface supports flexible formats, word-length, TDM configuration, channel swapping and input path digital boost functions. 8-bit companding modes and digital loopback is also possible.

#### AIF1 - MASTER / SLAVE AND TRI-STATE CONTROL

The Digital Audio Interface AIF1 can operate in Master or Slave modes, selected by AIF1\_MSTR. In Master mode, the BCLK1 and LRCLK1 signals are generated by the WM8994 when one or more AIF1 channels is enabled.

When AIF1\_CLK\_FRC is set in Master mode, then BCLK1 is output at all times, including when none of the AIF1 audio channels is enabled.

When AIF1\_LRCLK\_FRC is set in Master mode, then LRCLK1 is output at all times, including when none of the AIF1 audio channels is enabled.

The AIF1 interface can be tri-stated by setting the AIF1\_TRI register. When this bit is set, then all of the AIF1 outputs are un-driven (high-impedance). Note that the ADCLRCLK1/GPIO1 pin is a configurable pin which may take different functions independent of AIF1. The AIF1\_TRI register only controls the ADCLRCLK1/GPIO1 pin when its function is set to ADCLRCLK1. See "General Purpose Input/Output" to configure the GPIO1 pin.

| REGISTER<br>ADDRESS | BIT | LABEL              | DEFAULT | DESCRIPTION                                                                               |
|---------------------|-----|--------------------|---------|-------------------------------------------------------------------------------------------|
| R770 (0302h)        | 15  | AIF1_TRI           | 0       | AIF1 Audio Interface tri-state                                                            |
| AIF1                |     |                    |         | 0 = AIF1 pins operate normally                                                            |
| Master/Slave        |     |                    |         | 1 = Tri-state all AIF1 interface pins                                                     |
|                     |     |                    |         | Note that the GPIO1 pin is controlled by this register only when configured as ADCLRCLK1. |
|                     | 14  | AIF1_MSTR          | 0       | AIF1 Audio Interface Master Mode Select                                                   |
|                     |     |                    |         | 0 = Slave mode                                                                            |
|                     |     |                    |         | 1 = Master mode                                                                           |
|                     | 13  | AIF1_CLK_<br>FRC   | 0       | Forces BCLK1 to be enabled when all AIF1 audio channels are disabled.                     |
|                     |     |                    |         | 0 = Normal                                                                                |
|                     |     |                    |         | 1 = BCLK1 always enabled in Master mode                                                   |
|                     | 12  | AIF1_LRCL<br>K_FRC | 0       | Forces LRCLK1 to be enabled when all AIF1 audio channels are disabled.                    |
|                     |     |                    |         | 0 = Normal                                                                                |
|                     |     |                    |         | 1 = LRCLK1 always enabled in Master mode                                                  |

Table 80 AIF1 Master / Slave and Tri-state Control

#### **AIF1 - SIGNAL PATH ENABLE**

The AIF1 interface supports four input channels and four output channels when TDM mode is enabled. The AIF1 interface supports two input channels and two output channels in normal mode (ie. TDM not enabled).

Each of the available channels can be enabled or disabled using the register bits defined in Table 81.

| REGISTER<br>ADDRESS                      | BIT | LABEL             | DEFAULT | DESCRIPTION                                                                             |
|------------------------------------------|-----|-------------------|---------|-----------------------------------------------------------------------------------------|
| R4 (0004h)<br>Power<br>Management<br>(4) | 11  | AIF1ADC2L<br>_ENA | 0       | Enable AIF1ADC2 (Left) output path (AIF1, Timeslot 1) 0 = Disabled 1 = Enabled          |
|                                          | 10  | AIF1ADC2R<br>_ENA | 0       | Enable AIF1ADC2 (Right) output path (AIF1, Timeslot 1) 0 = Disabled 1 = Enabled         |
|                                          | 9   | AIF1ADC1L<br>_ENA | 0       | Enable AIF1ADC1 (Left) output path (AIF1,<br>Timeslot 0)<br>0 = Disabled<br>1 = Enabled |
|                                          | 8   | AIF1ADC1R<br>_ENA | 0       | Enable AIF1ADC1 (Right) output path (AIF1, Timeslot 0) 0 = Disabled 1 = Enabled         |
| R5 (0005h)<br>Power<br>Management<br>(5) | 11  | AIF1DAC2L<br>_ENA | 0       | Enable AIF1DAC2 (Left) input path (AIF1,<br>Timeslot 1)<br>0 = Disabled<br>1 = Enabled  |
|                                          | 10  | AIF1DAC2R<br>_ENA | 0       | Enable AIF1DAC2 (Right) input path (AIF1, Timeslot 1) 0 = Disabled 1 = Enabled          |
|                                          | 9   | AIF1DAC1L<br>_ENA | 0       | Enable AIF1DAC1 (Left) input path (AIF1,<br>Timeslot 0)<br>0 = Disabled<br>1 = Enabled  |
|                                          | 8   | AIF1DAC1R<br>_ENA | 0       | Enable AIF1DAC1 (Right) input path (AIF1, Timeslot 0) 0 = Disabled 1 = Enabled          |

Table 81 AIF1 Signal Path Enable

# AIF1 - BCLK AND LRCLK CONTROL

The BCLK1 frequency is controlled relative to AIF1CLK by the AIF1\_BCLK\_DIV divider. See "Clocking and Sample Rates" for details of the AIF1 clock, AIF1CLK.

The LRCLK1 frequency is controlled relative to BCLK1 by the AIF1DAC\_RATE divider.

When the GPIO1 pin is configured as ADCLRCLK1, then the ADCLRCLK1 frequency is controlled relative to BCLK1 by the AIF1ADC\_RATE divider. In this case, the ADCLRCLK1 is dedicated to AIF1 output, and the LRCLK1 pin is dedicated to AIF1 input, allowing different sample rates to be supported in the two paths. See "General Purpose Input/Output" for the configuration of GPIO1.

In Master mode, the LRCLK1 output is generated by the WM8994 when any of the AIF1 channels is enabled. In Slave mode, the LRCLK1 output is disabled by default to allow another digital audio interface to drive this pin. It is also possible to force the LRCLK1 signal to be output, using the AIF1DAC\_LRCLK\_DIR bit, allowing mixed master and slave modes.

When the GPIO1 pin is configured as ADCLRCLK1, then this output can be forced using the AIF1ADC\_LRCLK\_DIR bit.



The BCLK1 output can be inverted using the AIF1\_BCLK\_INV register bit. The LRCLK1 and ADCLRCLK1 output (when selected) can be inverted using the AIF1\_LRCLK\_INV register control.

The AIF1 clock generators are controlled as illustrated in Figure 55.



Figure 55 Audio Interface 1 - BCLK and LRCLK Control

| REGISTER<br>ADDRESS | BIT | LABEL      | DEFAULT | DESCRIPTION                                              |
|---------------------|-----|------------|---------|----------------------------------------------------------|
| R768 (0300h)        | 8   | AIF1_BCLK  | 0       | BCLK1 Invert                                             |
| AIF1 Control        |     | _INV       |         | 0 = BCLK1 not inverted                                   |
| (1)                 |     |            |         | 1 = BCLK1 inverted                                       |
|                     | 7   | AIF1_LRCL  | 0       | Right, left and I <sup>2</sup> S modes – LRCLK1 polarity |
|                     |     | K_INV      |         | 0 = normal LRCLK1 polarity                               |
|                     |     |            |         | 1 = invert LRCLK1 polarity                               |
|                     |     |            |         | DSP Mode – mode A/B select                               |
|                     |     |            |         | 0 = MSB is available on 2nd BCLK1 rising                 |
|                     |     |            |         | edge after LRCLK1 rising edge (mode A)                   |
|                     |     |            |         | 1 = MSB is available on 1st BCLK1 rising                 |
|                     |     |            |         | edge after LRCLK1 rising edge (mode B)                   |
| R771 (0303h)        | 7:4 | AIF1_BCLK  | 0100    | BCLK1 Rate                                               |
| AIF1 BCLK           |     | _DIV [3:0] |         | 0000 = AIF1CLK                                           |
|                     |     |            |         | 0001 = AIF1CLK / 2                                       |
|                     |     |            |         | 0010 = AIF1CLK / 4                                       |
|                     |     |            |         | 0011 = AIF1CLK / 6                                       |
|                     |     |            |         | 0100 = AIF1CLK / 8                                       |
|                     |     |            |         | 0101 = AIF1CLK / 12                                      |
|                     |     |            |         | 0110 = AIF1CLK / 16                                      |
|                     |     |            |         | 0111 = AIF1CLK / 24                                      |
|                     |     |            |         | 1000 = AIF1CLK / 32                                      |
|                     |     |            |         | 1001 = AIF1CLK / 48                                      |
|                     |     |            |         | All other codes are Reserved                             |
| R772 (0304h)        | 11  | AIF1ADC_L  | 0       | Allows ADCLRCLK1 to be enabled in Slave                  |
| AIF1ADC             |     | RCLK_DIR   |         | mode                                                     |
| LRCLK               |     |            |         | 0 = Normal                                               |
|                     |     |            |         | 1 = ADCLRCLK1 enabled in Slave mode                      |

| REGISTER<br>ADDRESS              | BIT  | LABEL                   | DEFAULT | DESCRIPTION                                                                                         |
|----------------------------------|------|-------------------------|---------|-----------------------------------------------------------------------------------------------------|
|                                  | 10:0 | AIF1ADC_R<br>ATE [10:0] | 040h    | ADCLRCLK1 Rate  ADCLRCLK1 clock output =  BCLK1 / AIF1ADC_RATE  Integer (LSB = 1)  Valid from 82047 |
| R773 (0305h)<br>AIF1DAC<br>LRCLK | 11   | AIF1DAC_L<br>RCLK_DIR   | 0       | Allows LRCLK1 to be enabled in Slave mode 0 = Normal 1 = LRCLK1 enabled in Slave mode               |
|                                  | 10:0 | AIF1DAC_R<br>ATE [10:0] | 040h    | LRCLK1 Rate LRCLK1 clock output = BCLK1 / AIF1DAC_RATE  Integer (LSB = 1) Valid from 82047          |

Table 82 AIF1 BCLK and LRCLK Control

### **AIF1 - DIGITAL AUDIO DATA CONTROL**

The register bits controlling the audio data format, word length, left/right channel selection and TDM control for AIF1 are described in Table 83.

A digital gain function is available at the audio interface input path to boost the DAC volume when a small signal is received on DACDAT1. This is controlled using the AIF1DAC\_BOOST register. To prevent clipping, this function should not be used when the boosted data is expected to be greater than 0dBFS.

| REGISTER<br>ADDRESS | BIT | LABEL     | DEFAULT | DESCRIPTION                                                             |
|---------------------|-----|-----------|---------|-------------------------------------------------------------------------|
| R768 (0300h)        | 15  | AIF1ADCL_ | 0       | AIF1 Left Digital Audio interface source                                |
| AIF1 Control        |     | SRC       |         | 0 = Left ADC data is output on left channel                             |
| (1)                 |     |           |         | 1 = Right ADC data is output on left channel                            |
|                     | 14  | AIF1ADCR_ | 1       | AIF1 Right Digital Audio interface source                               |
|                     |     | SRC       |         | 0 = Left ADC data is output on right channel                            |
|                     |     |           |         | 1 = Right ADC data is output on right channel                           |
|                     | 13  | AIF1ADC_T | 0       | AIF1 transmit (ADC) TDM Enable                                          |
|                     |     | DM        |         | 0 = Normal ADCDAT1 operation                                            |
|                     |     |           |         | 1 = TDM enabled on ADCDAT1                                              |
|                     | 6:5 | AIF1_WL   | 10      | AIF1 Digital Audio Interface Word Length                                |
|                     |     | [1:0]     |         | 00 = 16 bits                                                            |
|                     |     |           |         | 01 = 20 bits                                                            |
|                     |     |           |         | 10 = 24 bits                                                            |
|                     |     |           |         | 11 = 32 bits                                                            |
|                     |     |           |         | Note - 8-bit modes can be selected using the "Companding" control bits. |
|                     | 4:3 | AIF1_FMT  | 10      | AIF1 Digital Audio Interface Format                                     |
|                     |     | [1:0]     |         | 00 = Right justified                                                    |
|                     |     |           |         | 01 = Left justified                                                     |
|                     |     |           |         | 10 = I <sup>2</sup> S Format                                            |
|                     |     |           |         | 11 = DSP Mode                                                           |
| R769 (0301h)        | 15  | AIF1DACL_ | 0       | AIF1 Left Receive Data Source Select                                    |
| AIF1 Control        |     | SRC       |         | 0 = Left DAC receives left interface data                               |
| (2)                 |     |           |         | 1 = Left DAC receives right interface data                              |
|                     | 14  | AIF1DACR_ | 1       | AIF1 Right Receive Data Source Select                                   |
|                     |     | SRC       |         | 0 = Right DAC receives left interface data                              |
|                     |     |           |         | 1 = Right DAC receives right interface data                             |



| REGISTER<br>ADDRESS              | BIT   | LABEL                   | DEFAULT | DESCRIPTION                                                             |
|----------------------------------|-------|-------------------------|---------|-------------------------------------------------------------------------|
|                                  | 11:10 | AIF1DAC_B<br>OOST [1:0] | 00      | AIF1 Input Path Boost<br>00 = 0dB<br>01 = +6dB<br>10 = +12dB            |
| R774 (0306h)<br>AIF1 DAC<br>Data | 1     | AIF1DACL_<br>DAT_INV    | 0       | 11 = +18dB  AIF1 Left Receive Data Invert 0 = Not inverted 1 = Inverted |
|                                  | 0     | AIF1DACR_<br>DAT_INV    | 0       | AIF1 Right Receive Data Invert  0 = Not inverted  1 = Inverted          |
| R775 (0307h)<br>AIF1 ADC<br>Data | 1     | AIF1ADCL_<br>DAT_INV    | 0       | AIF1 Left Transmit Data Invert 0 = Not inverted 1 = Inverted            |
|                                  | 0     | AIF1ADCR_<br>DAT_INV    | 0       | AIF1 Right Transmit Data Invert 0 = Not inverted 1 = Inverted           |

Table 83 AIF1 Digital Audio Data Control

### **AIF1 - COMPANDING**

The WM8994 supports A-law and  $\mu$ -law companding on both transmit (ADC) and receive (DAC) sides of AIF1. This is configured using the register bits described in Table 84.

| REGISTER<br>ADDRESS | BIT | LABEL     | DEFAULT | DESCRIPTION                     |
|---------------------|-----|-----------|---------|---------------------------------|
| R769 (0301h)        | 4   | AIF1DAC_C | 0       | AIF1 Receive Companding Enable  |
| AIF1 Control        |     | OMP       |         | 0 = disabled                    |
| (2)                 |     |           |         | 1 = enabled                     |
|                     | 3   | AIF1DAC_C | 0       | AIF1 Receive Companding Type    |
|                     |     | OMPMODE   |         | 0 = μ-law                       |
|                     |     |           |         | 1 = A-law                       |
|                     | 2   | AIF1ADC_C | 0       | AIF1 Transmit Companding Enable |
|                     |     | OMP       |         | 0 = disabled                    |
|                     |     |           |         | 1 = enabled                     |
|                     | 1   | AIF1ADC_C | 0       | AIF1 Transmit Companding Type   |
|                     |     | OMPMODE   |         | 0 = μ-law                       |
|                     |     |           |         | 1 = A-law                       |

Table 84 AIF1 Companding

Companding involves using a piecewise linear approximation of the following equations (as set out by ITU-T G.711 standard) for data compression:

 $\mu$ -law (where  $\mu$ =255 for the U.S. and Japan):

$$F(x) = \ln(\ 1 + \mu |x|) \ / \ \ln(\ 1 + \mu) \hspace{1cm} \big\} \ \ \text{for} \ -1 \le x \le 1$$

A-law (where A=87.6 for Europe):

$$F(x) = A|x| / (1 + InA)$$
 for  $x \le 1/A$  
$$F(x) = (1 + InA|x|) / (1 + InA)$$
 for  $1/A \le x \le 1$ 

The companded data is also inverted as recommended by the G.711 standard (all 8 bits are inverted for  $\mu$ -law, all even data bits are inverted for A-law). The data will be transmitted as the first 8 MSBs of data.



Companding converts 13 bits ( $\mu$ -law) or 12 bits (A-law) to 8 bits using non-linear quantization. This provides greater precision for low amplitude signals than for high amplitude signals, resulting in a greater usable dynamic range than 8 bit linear quantization. The companded signal is an 8-bit word comprising sign (1 bit), exponent (3 bits) and mantissa (4 bits).

AIF1 8-bit mode is selected whenever AIF1DAC\_COMP=1 or AIF1ADC\_COMP=1. The use of 8-bit data allows samples to be passed using as few as 8 BCLK1 cycles per LRCLK1 frame. When using DSP mode B, 8-bit data words may be transferred consecutively every 8 BCLK1 cycles.

AIF1 8-bit mode (without Companding) may be enabled by setting AIF1DAC\_COMPMODE=1 or AIF1ADC\_COMPMODE=1, when AIF1DAC\_COMP=0 and AIF1ADC\_COMP=0.

| BIT7 | BIT[6:4] | BIT[3:0] |
|------|----------|----------|
| SIGN | EXPONENT | MANTISSA |

Table 85 8-bit Companded Word Composition



Figure 56 µ-Law Companding



Figure 57 A-Law Companding



#### AIF1 - LOOPBACK

The AIF1 interface can provide a Loopback option. When the AIF1\_LOOPBACK bit is set, then AIF1 digital audio output is routed to the AIF1 digital audio input. The normal input (DACDAT1) is not used when AIF1 Loopback is enabled.

| REGISTER<br>ADDRESS          | BIT | LABEL             | DEFAULT | DESCRIPTION                                                                         |
|------------------------------|-----|-------------------|---------|-------------------------------------------------------------------------------------|
| R769 (0301h)<br>AIF1 Control | 0   | AIF1_LOOP<br>BACK | 0       | AIF1 Digital Loopback Function 0 = No loopback                                      |
| (2)                          |     |                   |         | 1 = Loopback enabled (ADCDAT1 data output is directly input to DACDAT1 data input). |

Table 86 AIF1 Loopback

### AIF2 - MASTER / SLAVE AND TRI-STATE CONTROL

The Digital Audio Interface AIF2 can operate in Master or Slave modes, selected by AIF2\_MSTR. In Master mode, the BCLK2 and LRCLK2 signals are generated by the WM8994 when one or more AIF2 channels is enabled.

When AIF2\_CLK\_FRC is set in Master mode, then BCLK2 is output at all times, including when none of the AIF2 audio channels is enabled.

When AIF2\_LRCLK\_FRC is set in Master mode, then LRCLK2 is output at all times, including when none of the AIF2 audio channels is enabled.

Note that the AIF2 pins are also GPIO pins, whose function is configurable. These pins must be configured as AIF functions when used as audio interface pins. See "General Purpose Input/Output".

The AIF2 interface can be tri-stated by setting the AIF2\_TRI register. When this bit is set, then all of the AIF2 outputs are un-driven (high-impedance). The AIF2\_TRI register only affects those pins which are configured for AIF2 functions; it does not affect pins which are configured for other functions.

| REGISTER<br>ADDRESS | BIT | LABEL              | DEFAULT | DESCRIPTION                                                                        |
|---------------------|-----|--------------------|---------|------------------------------------------------------------------------------------|
| R786 (0312h)        | 15  | AIF2_TRI           | 0       | AIF2 Audio Interface tri-state                                                     |
| AIF2                |     |                    |         | 0 = AIF2 pins operate normally                                                     |
| Master/Slave        |     |                    |         | 1 = Tri-state all AIF2 interface pins                                              |
|                     |     |                    |         | Note that pins not configured as AIF2 functions are not affected by this register. |
|                     | 14  | AIF2_MSTR          | 0       | AIF2 Audio Interface Master Mode Select                                            |
|                     |     |                    |         | 0 = Slave mode                                                                     |
|                     |     |                    |         | 1 = Master mode                                                                    |
|                     | 13  | AIF2_CLK_<br>FRC   | 0       | Forces BCLK2 to be enabled when all AIF2 audio channels are disabled.              |
|                     |     |                    |         | 0 = Normal                                                                         |
|                     |     |                    |         | 1 = BCLK2 always enabled in Master mode                                            |
|                     | 12  | AIF2_LRCL<br>K_FRC | 0       | Forces LRCLK2 to be enabled when all AIF2 audio channels are disabled.             |
|                     |     |                    |         | 0 = Normal                                                                         |
|                     |     |                    |         | 1 = LRCLK2 always enabled in Master mode                                           |

Table 87 AIF2 Master / Slave and Tri-state Control

#### **AIF2 - SIGNAL PATH ENABLE**

The AIF2 interface supports two input channels and two output channels. Each of the available channels can be enabled or disabled using the register bits defined in Table 88.

| REGISTER<br>ADDRESS | BIT | LABEL     | DEFAULT | DESCRIPTION                        |
|---------------------|-----|-----------|---------|------------------------------------|
| R4 (0004h)          | 13  | AIF2ADCL_ | 0       | Enable AIF2ADC (Left) output path  |
| Power               |     | ENA       |         | 0 = Disabled                       |
| Management          |     |           |         | 1 = Enabled                        |
| (4)                 | 12  | AIF2ADCR_ | 0       | Enable AIF2ADC (Right) output path |
|                     |     | ENA       |         | 0 = Disabled                       |
|                     |     |           |         | 1 = Enabled                        |
| R5 (0005h)          | 13  | AIF2DACL_ | 0       | Enable AIF2DAC (Left) input path   |
| Power               |     | ENA       |         | 0 = Disabled                       |
| Management          |     |           |         | 1 = Enabled                        |
| (5)                 | 12  | AIF2DACR_ | 0       | Enable AIF2DAC (Right) input path  |
|                     |     | ENA       |         | 0 = Disabled                       |
|                     |     |           |         | 1 = Enabled                        |

Table 88 AIF2 Signal Path Enable

#### AIF2 - BCLK AND LRCLK CONTROL

The BCLK2 frequency is controlled relative to AIF2CLK by the AIF2\_BCLK\_DIV divider. See "Clocking and Sample Rates" for details of the AIF2 clock, AIF2CLK.

The LRCLK2 frequency is controlled relative to BCLK2 by the AIF2DAC\_RATE divider.

When the GPIO6 pin is configured as ADCLRCLK2, then the ADCLRCLK2 frequency is controlled relative to BCLK2 by the AIF2ADC\_RATE divider. In this case, the ADCLRCLK2 is dedicated to AIF2 output, and the LRCLK2 pin is dedicated to AIF2 input, allowing different sample rates to be supported in the two paths. See "General Purpose Input/Output" for the configuration of GPIO6.

In Master mode, the LRCLK2 output is generated by the WM8994 when any of the AIF2 channels is enabled. In Slave mode, the LRCLK2 output is disabled by default to allow another digital audio interface to drive this pin. It is also possible to force the LRCLK2 signal to be output, using the AIF2DAC LRCLK DIR bit, allowing mixed master and slave modes.

When the GPIO6 pin is configured as ADCLRCLK2, then this output can be forced using the AIF2ADC LRCLK DIR bit.

The BCLK2 output can be inverted using the AIF2\_BCLK\_INV register bit. The LRCLK2 and ADCLRCLK2 output (when selected) can be inverted using the AIF2\_LRCLK\_INV register control.

The AIF2 clock generators are controlled as illustrated in Figure 58.





Figure 58 Audio Interface 2 - BCLK and LRCLK Control

| REGISTER<br>ADDRESS | BIT  | LABEL      | DEFAULT | DESCRIPTION                                                                     |
|---------------------|------|------------|---------|---------------------------------------------------------------------------------|
| R784 (0310h)        | 8    | AIF2_BCLK  | 0       | BCLK2 Invert                                                                    |
| AIF2 Control        |      | _INV       |         | 0 = BCLK2 not inverted                                                          |
| (1)                 |      |            |         | 1 = BCLK2 inverted                                                              |
|                     | 7    | AIF2_LRCL  | 0       | Right, left and I <sup>2</sup> S modes – LRCLK2 polarity                        |
|                     |      | K_INV      |         | 0 = normal LRCLK2 polarity                                                      |
|                     |      |            |         | 1 = invert LRCLK2 polarity                                                      |
|                     |      |            |         | DSP Mode – mode A/B select                                                      |
|                     |      |            |         | 0 = MSB is available on 2nd BCLK2 rising edge after LRCLK2 rising edge (mode A) |
|                     |      |            |         | 1 = MSB is available on 1st BCLK2 rising edge after LRCLK2 rising edge (mode B) |
| R787 (0313h)        | 7:4  | AIF2_BCLK  | 0100    | BCLK2 Rate                                                                      |
| AIF2 BCLK           |      | _DIV [3:0] |         | 0000 = AIF2CLK                                                                  |
|                     |      |            |         | 0001 = AIF2CLK / 2                                                              |
|                     |      |            |         | 0010 = AIF2CLK / 4                                                              |
|                     |      |            |         | 0011 = AIF2CLK / 6                                                              |
|                     |      |            |         | 0100 = AIF2CLK / 8                                                              |
|                     |      |            |         | 0101 = AIF2CLK / 12                                                             |
|                     |      |            |         | 0110 = AIF2CLK / 16                                                             |
|                     |      |            |         | 0111 = AIF2CLK / 24                                                             |
|                     |      |            |         | 1000 = AIF2CLK / 32                                                             |
|                     |      |            |         | 1001 = AIF2CLK / 48                                                             |
|                     |      |            |         | All other codes are Reserved                                                    |
| R788 (0314h)        | 11   | AIF2ADC_L  | 0       | Allows ADCLRCLK2 to be enabled in Slave                                         |
| AIF2ADC             |      | RCLK_DIR   |         | mode                                                                            |
| LRCLK               |      |            |         | 0 = Normal                                                                      |
|                     |      |            |         | 1 = ADCLRCLK2 enabled in Slave mode                                             |
|                     | 10:0 | AIF2ADC_R  | 040h    | ADCLRCLK2 Rate                                                                  |
|                     |      | ATE [10:0] |         | ADCLRCLK2 clock output =                                                        |
|                     |      |            |         | BCLK2 / AIF2ADC_RATE                                                            |
|                     |      |            |         | Integer (LSB = 1)                                                               |
|                     |      |            |         | Valid from 82047                                                                |

| REGISTER<br>ADDRESS              | BIT  | LABEL                   | DEFAULT | DESCRIPTION                                                                                |
|----------------------------------|------|-------------------------|---------|--------------------------------------------------------------------------------------------|
| R789 (0315h)<br>AIF2DAC<br>LRCLK | 11   | AIF2DAC_L<br>RCLK_DIR   | 0       | Allows LRCLK2 to be enabled in Slave mode 0 = Normal 1 = LRCLK2 enabled in Slave mode      |
|                                  | 10:0 | AIF2DAC_R<br>ATE [10:0] | 040h    | LRCLK2 Rate LRCLK2 clock output = BCLK2 / AIF2DAC_RATE  Integer (LSB = 1) Valid from 82047 |

Table 89 AIF2 BCLK and LRCLK Control

### **AIF2 - DIGITAL AUDIO DATA CONTROL**

The register bits controlling the audio data format, word length, left/right channel selection and TDM control for AIF1 are described in Table 90.

A digital gain function is available at the audio interface input path to boost the DAC volume when a small signal is received on DACDAT2. This is controlled using the AIF2DAC\_BOOST register. To prevent clipping, this function should not be used when the boosted data is expected to be greater than 0dBFS.

| REGISTER<br>ADDRESS                 | BIT | LABEL                | DEFAULT | DESCRIPTION                                                                                                                                                          |
|-------------------------------------|-----|----------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R784 (0310h)<br>AIF2 Control<br>(1) | 15  | AIF2ADCL_<br>SRC     | 0       | AIF2 Left Digital Audio interface source 0 = Left ADC data is output on left channel 1 = Right ADC data is output on left channel                                    |
|                                     | 14  | AIF2ADCR_<br>SRC     | 1       | AIF2 Right Digital Audio interface source  0 = Left ADC data is output on right channel  1 = Right ADC data is output on right channel                               |
|                                     | 13  | AIF2ADC_T<br>DM      | 0       | AIF2 transmit (ADC) TDM Enable 0 = Normal ADCDAT2 operation 1 = TDM enabled on ADCDAT2                                                                               |
|                                     | 12  | AIF2ADC_T<br>DM_CHAN | 0       | AIF2 transmit (ADC) TDM Slot Select<br>0 = Slot 0<br>1 = Slot 1                                                                                                      |
|                                     | 6:5 | AIF2_WL<br>[1:0]     | 10      | AIF2 Digital Audio Interface Word Length 00 = 16 bits 01 = 20 bits 10 = 24 bits 11 = 32 bits Note - 8-bit modes can be selected using the "Companding" control bits. |
|                                     | 4:3 | AIF2_FMT<br>[1:0]    | 10      | AIF2 Digital Audio Interface Format  00 = Right justified  01 = Left justified  10 = I <sup>2</sup> S Format  11 = DSP Mode                                          |
| R785 (0311h)<br>AIF2 Control<br>(2) | 15  | AIF2DACL_<br>SRC     | 0       | AIF2 Left Receive Data Source Select  0 = Left DAC receives left interface data  1 = Left DAC receives right interface data                                          |
|                                     | 14  | AIF2DACR_<br>SRC     | 1       | AIF2 Right Receive Data Source Select  0 = Right DAC receives left interface data  1 = Right DAC receives right interface data                                       |
|                                     | 13  | AIF2DAC_T<br>DM      | 0       | AIF2 receive (DAC) TDM Enable 0 = Normal DACDAT2 operation 1 = TDM enabled on DACDAT2                                                                                |



| REGISTER<br>ADDRESS              | BIT   | LABEL                   | DEFAULT | DESCRIPTION                                                                |
|----------------------------------|-------|-------------------------|---------|----------------------------------------------------------------------------|
|                                  | 12    | AIF2DAC_T<br>DM_CHAN    | 0       | AIF2 receive(DAC) TDM Slot Select<br>0 = Slot 0<br>1 = Slot 1              |
|                                  | 11:10 | AIF2DAC_B<br>OOST [1:0] | 00      | AIF2 Input Path Boost<br>00 = 0dB<br>01 = +6dB<br>10 = +12dB<br>11 = +18dB |
| R790 (0316h)<br>AIF2 DAC<br>Data | 1     | AIF2DACL_<br>DAT_INV    | 0       | AIF2 Left Receive Data Invert 0 = Not inverted 1 = Inverted                |
|                                  | 0     | AIF2DACR_<br>DAT_INV    | 0       | AIF2 Right Receive Data Invert 0 = Not inverted 1 = Inverted               |
| R791 (0317h)<br>AIF2 ADC<br>Data | 1     | AIF2ADCL_<br>DAT_INV    | 0       | AIF2 Left Transmit Data Invert  0 = Not inverted  1 = Inverted             |
|                                  | 0     | AIF2ADCR_<br>DAT_INV    | 0       | AIF2 Right Transmit Data Invert  0 = Not inverted  1 = Inverted            |

Table 90 AIF2 Digital Audio Data Control

## **AIF2 - COMPANDING**

The WM8994 supports A-law and  $\mu$ -law companding on both transmit (ADC) and receive (DAC) sides of AIF2. This is configured using the register bits described in Table 91.

For more details on Companding, see the Audio Interface AIF1 description above.

| REGISTER<br>ADDRESS | BIT | LABEL     | DEFAULT | DESCRIPTION                     |
|---------------------|-----|-----------|---------|---------------------------------|
| R785 (0311h)        | 4   | AIF2DAC_C | 0       | AIF2 Receive Companding Enable  |
| AIF2 Control        |     | OMP       |         | 0 = disabled                    |
| (2)                 |     |           |         | 1 = enabled                     |
|                     | 3   | AIF2DAC_C | 0       | AIF2 Receive Companding Type    |
|                     |     | OMPMODE   |         | 0 = μ-law                       |
|                     |     |           |         | 1 = A-law                       |
|                     | 2   | AIF2ADC_C | 0       | AIF2 Transmit Companding Enable |
|                     |     | OMP       |         | 0 = disabled                    |
|                     |     |           |         | 1 = enabled                     |
|                     | 1   | AIF2ADC_C | 0       | AIF2 Transmit Companding Type   |
|                     |     | OMPMODE   |         | 0 = μ-law                       |
|                     |     |           |         | 1 = A-law                       |

Table 91 AIF2 Companding

# AIF2 - LOOPBACK

The AIF2 interface can provide a Loopback option. When the AIF2\_LOOPBACK bit is set, then AIF2 digital audio output is routed to the AIF2 digital audio input. The normal input (DACDAT2) is not used when AIF2 Loopback is enabled.



| REGISTER<br>ADDRESS          | BIT | LABEL             | DEFAULT | DESCRIPTION                                                                         |
|------------------------------|-----|-------------------|---------|-------------------------------------------------------------------------------------|
| R785 (0311h)<br>AIF2 Control | 0   | AIF2_LOOP<br>BACK | 0       | AIF2 Digital Loopback Function 0 = No loopback                                      |
| (2)                          |     |                   |         | 1 = Loopback enabled (ADCDAT2 data output is directly input to DACDAT2 data input). |

Table 92 AIF2 Loopback

#### **AUDIO INTERFACE AIF3 CONFIGURATION**

The WM8994 provides two full audio interfaces, AIF1 and AIF2. A third interface, AIF3, is partially supported, using multiplexers to re-configure alternate connections to AIF1 or AIF2. The relevant multiplexers are illustrated in Figure 59.

Note that, in addition to providing alternate input / output pins to the audio interfaces AIF1 and AIF2, the multiplexers also provide the capability to link AIF3 pins directly to AIF2 pins, without involving the AIF2 interface processing resource.

All of the AIF3 connections are supported on pins which also provide GPIO functions. These pins must be configured as AIF functions when used as audio interface pins. See "General Purpose Input/Output".



Figure 59 Audio Interface AIF3 Configuration

The GPIO8 pin also supports the DACDAT3 function. When configured as DACDAT3, this pin may be used as an alternate data input pin to AIF1 or AIF2. The data input source for AIF1 is selected using the AIF1\_DACDAT\_SRC register. The data input source for AIF2 is selected using the AIF2\_DACDAT\_SRC register.

The GPIO9 pin also supports the ADCDAT3 function. When configured as ADCDAT3, this pin may be used as an alternate data output pin to AIF1 or AIF2. It is also possible to route the DACDAT2 input pin to the ADCDAT3 output. The ADCDAT3 source is selected using the AIF3\_ADCDAT\_SRC register.

The DACDAT3 input pin referenced above may also be routed to the ADCDAT2 output. The ADCDAT2 source is selected using the AIF2\_ADCDAT\_SRC register.



The GPIO10 pin also supports the LRCLK3 function. When configured as LRCLK3, this pin outputs the LRCLK signal from AIF1 or AIF2. The applicable AIF source is determined automatically as defined in Table 93. Note that the LRCLK3 signal is also controlled by the logic illustrated in Figure 55 (AIF1) or Figure 58 (AIF2), depending on the selected AIF source.

The GPIO11 pin also supports the BCLK3 function. When configured as BCLK3, this pin outputs the BCLK signal from AIF1 or AIF2. The applicable AIF source is determined automatically as defined in Table 93. Note that the BCLK3 signal is also controlled by the logic illustrated in Figure 55 (AIF1) or Figure 58 (AIF2), depending on the selected AIF source.

| CONDITION                              | DESCRIPTION                            |
|----------------------------------------|----------------------------------------|
| AIF1_DACDAT_SRC = 1                    | AIF1 selected as BCLK3 / LRCLK3 source |
| (DACDAT3 selected as AIF1 data input)  |                                        |
| AIF3_ADCDAT_SRC[1:0] = 00              | AIF1 selected as BCLK3 / LRCLK3 source |
| (AIF1 data output selected on ADCDAT3) |                                        |
| All other conditions                   | AIF2 selected as BCLK3 / LRCLK3 source |

Table 93 BCLK3 / LRCLK3 Configuration

AIF3 interface can be tri-stated by setting the AIF3\_TRIS register. When this bit is set, then all of the AIF3 outputs are un-driven (high-impedance). The AIF3\_TRIS register only affects those pins which are configured for AIF3 functions; it does not affect pins which are configured for other functions.

| REGISTER<br>ADDRESS | BIT | LABEL     | DEFAULT | DESCRIPTION                                                                                                        |
|---------------------|-----|-----------|---------|--------------------------------------------------------------------------------------------------------------------|
| R6 (0006h)          | 5   | AIF3_TRIS | 0       | AIF3 Audio Interface tri-state                                                                                     |
| Power               |     |           |         | 0 = AIF3 pins operate normally                                                                                     |
| Management          |     |           |         | 1 = Tri-state all AIF3 interface pins                                                                              |
| (6)                 |     |           |         | Note that pins not configured as AIF3 functions are not affected by this register.                                 |
|                     | 4:3 | AIF3_ADCD | 00      | GPIO9/ADCDAT3 Source select                                                                                        |
|                     |     | AT_SRC    |         | 00 = AIF1 ADCDAT1                                                                                                  |
|                     |     | [1:0]     |         | 01 = AIF2 ADCDAT2                                                                                                  |
|                     |     |           |         | 10 = GPIO5/DACDAT2                                                                                                 |
|                     |     |           |         | 11 = Reserved                                                                                                      |
|                     |     |           |         | Note that GPIO9 must be configured as ADCDAT3. For selection 11, the GPIO5 pin must also be configured as DACDAT2. |
|                     | 2   | AIF2_ADCD | 0       | GPIO7/ADCDAT2 Source select                                                                                        |
|                     |     | AT_SRC    |         | 0 = AIF2 ADCDAT2                                                                                                   |
|                     |     |           |         | 1 = GPIO8/DACDAT3                                                                                                  |
|                     |     |           |         | Note that GPIO7 must be configured as ADCDAT2. For selection 1, the GPIO8 pin must also be configured as DACDAT3.  |
|                     | 1   | AIF2_DACD | 0       | AIF2 DACDAT Source select                                                                                          |
|                     |     | AT_SRC    |         | 0 = GPIO5/DACDAT2                                                                                                  |
|                     |     |           |         | 1 = GPIO8/DACDAT3                                                                                                  |
|                     |     |           |         | Note that the selected source must be configured as DACDAT2 or DACDAT3.                                            |
|                     | 0   | AIF1_DACD | 0       | AIF1 DACDAT Source select                                                                                          |
|                     |     | AT_SRC    |         | 0 = DACDAT1                                                                                                        |
|                     |     |           |         | 1 = GPIO8/DACDAT3                                                                                                  |
|                     |     |           |         | Note that, for selection 1, the GPIO8 pin must be configured as DACDAT3.                                           |

Table 94 Audio Interface AIF3 Configuration

## **DIGITAL PULL-UP AND PULL-DOWN**

The WM8994 provides integrated pull-up and pull-down resistors on each of the DACDAT1, LRCLK1 and BCLK1 pins. This provides a flexible capability for interfacing with other devices. Each of the pull-up and pull-down resistors can be configured independently using the register bits described in Table 95.

| REGISTER<br>ADDRESS | BIT | LABEL      | DEFAULT | DESCRIPTION                       |
|---------------------|-----|------------|---------|-----------------------------------|
| R1824               | 5   | DACDAT1_PU | 0       | DACDAT1 pull-up resistor enable   |
| (0720h)             |     |            |         | 0 = pull-up disabled              |
| Digital Pulls       |     |            |         | 1 = pull-up enabled               |
|                     | 4   | DACDAT1_PD | 0       | DACDAT1 pull-down resistor enable |
|                     |     |            |         | 0 = pull-down disabled            |
|                     |     |            |         | 1 = pull-down enabled             |
|                     | 3   | DACLRCLK1_ | 0       | LRCLK1 pull-up resistor enable    |
|                     |     | PU         |         | 0 = pull-up disabled              |
|                     |     |            |         | 1 = pull-up enabled               |
|                     | 2   | DACLRCLK1_ | 0       | LRCLK1 pull-down resistor enable  |
|                     |     | PD         |         | 0 = pull-down disabled            |
|                     |     |            |         | 1 = pull-down enabled             |
|                     | 1   | BCLK1_PU   | 0       | BCLK1 pull-up resistor enable     |
|                     |     |            |         | 0 = pull-up disabled              |
|                     |     |            |         | 1 = pull-up enabled               |
|                     | 0   | BCLK1_PD   | 0       | BCLK1 pull-down resistor enable   |
|                     |     |            |         | 0 = pull-down disabled            |
|                     |     |            |         | 1 = pull-down enabled             |

Table 95 Digital Pull-Up and Pull-Down Control

### **CLOCKING AND SAMPLE RATES**

The WM8994 requires a clock for each of the Digital Audio Interfaces (AIF1 and AIF2). These may be derived from a common clock reference, or from independent references. Under typical clocking configurations, many commonly-used audio sample rates can be derived directly from the external reference; for additional flexibility, the WM8994 incorporates two Frequency Locked Loop (FLL) circuits perform frequency conversion and filtering.

External clock signals may be connected via MCLK1 and MCLK2. (Note that MCLK2 is an alternate function of the GPIO2 pin.) In AIF Slave modes, the BCLK or LRCLK signals may be used as a reference for the AIF clocks.

The clocks for the Audio Interfaces are referred to as AIF1CLK and AIF2CLK for AIF1 and AIF2 respectively. An additional internal clock, SYSCLK is derived from either AIF1CLK or AIF2CLK in order to support the DSP core functions, Class D switching amplifier, DC servo control, Control Write Sequencer and other internal functions.

The WM8994 provides integrated pull-up and pull-down resistors on the MCLK1 pin. This provides a flexible capability for interfacing with other devices. This is configured as described in Table 100.



Figure 60 Audio Interface Clock Control

#### **AIF1CLK ENABLE**

The AIF1CLK\_SRC register is used to select the AIF1CLK source. The source may be MCLK1, MCLK2, FLL1 or FLL2. If either of the Frequency Locked Loops is selected as the source, then the FLL(s) must be enabled and configured as described later.

The AIF1CLK clock may be adjusted by the AIF1CLK\_DIV divider, which provides a divide-by-two option. The selected source may also be inverted by setting the AIF1CLK\_INV bit.

The AIF1CLK is enabled by the register bit AIF1CLK\_ENA. This bit should be set to 0 when reconfiguring the clock sources. It is not recommended to change AIF1CLK\_SRC while the AIF1CLK\_ENA bit is set.

| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION              |
|---------------------|-----|-------------|---------|--------------------------|
| R512 (0200h)        | 4:3 | AIF1CLK_SR  | 00      | AIF1CLK Source Select    |
| AIF 1               |     | С           |         | 00 = MCLK1               |
| Clocking (1)        |     |             |         | 01 = MCLK2               |
|                     |     |             |         | 10 = FLL1                |
|                     |     |             |         | 11 = FLL2                |
|                     | 2   | AIF1CLK_INV | 0       | AIF1CLK Invert           |
|                     |     |             |         | 0 = AIF1CLK not inverted |
|                     |     |             |         | 1 = AIF1CLK inverted     |
|                     | 1   | AIF1CLK_DIV | 0       | AIF1CLK Divider          |
|                     |     |             |         | 0 = AIF1CLK              |
|                     |     |             |         | 1 = AIF1CLK / 2          |
|                     | 0   | AIF1CLK_EN  | 0       | AIF1CLK Enable           |
|                     |     | Α           |         | 0 = Disabled             |
|                     |     |             |         | 1 = Enabled              |

Table 96 AIF1 Clock Enable

#### **AIF1CLK CONFIGURATION**

The WM8994 supports a wide range of standard audio sample rates from 8kHz to 96kHz. The AIF1 clocking configuration is selected using 4 control fields, which are set according to the required AIF digital audio sample rate, and the ADC/DAC clocking rate.

The AIF1\_SR register is set according to the AIF1 sample rate. Note that 88.2kHz and 96kHz modes are supported for AIF1 input (DAC playback) only.

The AIF1CLK\_RATE register is set according to the ratio of AIF1CLK to the AIF1 sample rate. Note that minimum clocking ratios apply, as noted in Table 97.

The audio interface can support different sample rates for the input data (DAC path) and output data (ADC path) simultaneously. In the case, the AIF1\_SR and AIF1CLK\_RATE fields should be set according to the faster of the two sample rates.

When different sample rates are used for input data (DAC path) and output data (ADC path), the clocking of the slower path is set using AIF1DAC\_DIV (if the AIF input path has the slower sample rate) or AIF1ADC\_DIV (if the AIF output path has the slower sample rate). The appropriate divider is set according to the ratio of the two sample rates.

For example, if AIF1 input uses 48kHz sample rate, and AIF1 output uses 8kHz, then AIF1ADC\_DIV should be set to 110b (divide by 6).

Note that the audio interface cannot support every possible combination of input and output sample rate simultaneously, but only where the ratio of the sample rates matches the available AIF1ADC\_DIV or AIF1DAC\_DIV divider settings.

Note that the WM8994 performs sample rate conversion, where necessary, to provide digital mixing and interconnectivity between the Audio Interfaces and the DSP Core functions. One stereo Sample Rate Converter (SRC) is provided for audio input; a second stereo SRC is provided for audio output. Each SRC is automatically configured on AIF1 or AIF2, depending on the selected Clocking and Sample Rate settings. The WM8994 cannot support configurations that would require SRC on the input or output paths of both interfaces simultaneously. See "Sample Rate Conversion" for further details.



| REGISTER<br>ADDRESS                   | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                                      |
|---------------------------------------|-----|-------------|---------|--------------------------------------------------------------------------------------------------|
| R513 (0201h)<br>AIF 1<br>Clocking (2) | 5:3 | AIF1DAC_DIV | 000     | Selects the AIF1 input path sample rate relative to AIF1CLK.  000 = AIF1CLK  001 = AIF1CLK / 1.5 |
|                                       |     |             |         | 010 = AIF1CLK / 2<br>011 = AIF1CLK / 3                                                           |
|                                       |     |             |         | 100 = AIF1CLK / 4                                                                                |
|                                       |     |             |         | 101 = AIF1CLK / 5.5                                                                              |
|                                       |     |             |         | 110 = AIF1CLK / 6<br>111 = Reserved                                                              |
|                                       |     |             |         | Note that AIF1DAC_DIV must be set to 000 if AIF1ADC_DIV > 000.                                   |
|                                       | 2:0 | AIF1ADC_DIV | 000     | Selects the AIF1 output path sample rate relative to AIF1CLK.                                    |
|                                       |     |             |         | 000 = AIF1CLK                                                                                    |
|                                       |     |             |         | 001 = AIF1CLK / 1.5<br>010 = AIF1CLK / 2                                                         |
|                                       |     |             |         | 011 = AIF1CLK / 3                                                                                |
|                                       |     |             |         | 100 = AIF1CLK / 4                                                                                |
|                                       |     |             |         | 101 = AIF1CLK / 5.5                                                                              |
|                                       |     |             |         | 110 = AIF1CLK / 6                                                                                |
|                                       |     |             |         | 111 = Reserved                                                                                   |
|                                       |     |             |         | Note that AIF1ADC_DIV must be set to 000 if AIF1DAC_DIV > 000.                                   |
| R528 (0210h)                          | 7:4 | AIF1_SR     | 1000    | Selects the AIF1 Sample Rate (fs)                                                                |
| AIF1 Rate                             |     |             |         | 0000 = 8kHz                                                                                      |
|                                       |     |             |         | 0001 = 11.025kHz                                                                                 |
|                                       |     |             |         | 0010 = 12kHz                                                                                     |
|                                       |     |             |         | 0011 = 16kHz                                                                                     |
|                                       |     |             |         | 0100 = 22.05kHz<br>0101 = 24kHz                                                                  |
|                                       |     |             |         | 0110 = 32kHz                                                                                     |
|                                       |     |             |         | 0111 = 44.1kHz                                                                                   |
|                                       |     |             |         | 1000 = 48kHz                                                                                     |
|                                       |     |             |         | 1001 = 88.2kHz                                                                                   |
|                                       |     |             |         | 1010 = 96kHz                                                                                     |
|                                       |     |             |         | All other codes = Reserved                                                                       |
|                                       |     |             |         | Note that 88.2kHz and 96kHz modes are supported for AIF1 input (DAC playback) only.              |

| REGISTER<br>ADDRESS | BIT | LABEL      | DEFAULT | DESCRIPTION                                                             |
|---------------------|-----|------------|---------|-------------------------------------------------------------------------|
|                     | 3:0 | AIF1CLK_RA | 0011    | Selects the AIF1CLK / fs ratio                                          |
|                     |     | TE         |         | 0000 = 64                                                               |
|                     |     |            |         | 0001 = 128                                                              |
|                     |     |            |         | 0010 = 192                                                              |
|                     |     |            |         | 0011 = 256                                                              |
|                     |     |            |         | 0100 = 384                                                              |
|                     |     |            |         | 0101 = 512                                                              |
|                     |     |            |         | 0110 = 768                                                              |
|                     |     |            |         | 0111 = 1024                                                             |
|                     |     |            |         | 1000 = 1408                                                             |
|                     |     |            |         | 1001 = 1536                                                             |
|                     |     |            |         | All other codes = Reserved                                              |
|                     |     |            |         | For Stereo DAC (AIF1 input) modes, the rate must be 128 x fs or higher. |
|                     |     |            |         | For ADC (AIF1 output) modes, the rate must be 256 x fs or higher.       |

Table 97 AIF1 Clock Configuration

### **AIF2CLK ENABLE**

The AIF2CLK\_SRC register is used to select the AIF2CLK source. The source may be MCLK1, MCLK2, FLL1 or FLL2. If either of the Frequency Locked Loops is selected as the source, then the FLL(s) must be enabled and configured as described later.

The AIF2CLK clock may be adjusted by the AIF2CLK\_DIV divider, which provides a divide-by-two option. The selected source may also be inverted by setting the AIF2CLK\_INV bit.

The AIF2CLK is enabled by the register bit AIF2CLK\_ENA. This bit should be set to 0 when reconfiguring the clock sources. It is not recommended to change AIF2CLK\_SRC while the AIF2CLK\_ENA bit is set.

| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION              |
|---------------------|-----|-------------|---------|--------------------------|
| R516 (0204h)        | 4:3 | AIF2CLK_SR  | 00      | AIF2CLK Source Select    |
| AIF 2               |     | С           |         | 00 = MCLK1               |
| Clocking (1)        |     |             |         | 01 = MCLK2               |
|                     |     |             |         | 10 = FLL1                |
|                     |     |             |         | 11 = FLL2                |
|                     | 2   | AIF2CLK_INV | 0       | AIF2CLK Invert           |
|                     |     |             |         | 0 = AIF2CLK not inverted |
|                     |     |             |         | 1 = AIF2CLK inverted     |
|                     | 1   | AIF2CLK_DIV | 0       | AIF2CLK Divider          |
|                     |     |             |         | 0 = AIF2CLK              |
|                     |     |             |         | 1 = AIF2CLK / 2          |
|                     | 0   | AIF2CLK_EN  | 0       | AIF2CLK Enable           |
|                     |     | Α           |         | 0 = Disabled             |
|                     |     |             |         | 1 = Enabled              |

Table 98 AIF2 Clock Enable

### **AIF2CLK CONFIGURATION**

The WM8994 supports a wide range of standard audio sample rates from 8kHz to 96kHz. The AIF2 clocking configuration is selected using 4 control fields, which are set according to the required AIF digital audio sample rate, and the ADC/DAC clocking rate.

The AIF2\_SR register is set according to the AIF2 sample rate. Note that 88.2kHz and 96kHz modes are supported for AIF2 input (DAC playback) only.



The AIF2CLK\_RATE register is set according to the ratio of AIF2CLK to the AIF2 sample rate. Note that minimum clocking ratios apply, as noted in Table 99.

The audio interface can support different sample rates for the input data (DAC path) and output data (ADC path) simultaneously. In the case, the AIF2\_SR and AIF2CLK\_RATE fields should be set according to the faster of the two sample rates.

When different sample rates are used for input data (DAC path) and output data (ADC path), the clocking of the slower path is set using AIF2DAC\_DIV (if the AIF input path has the slower sample rate) or AIF2ADC\_DIV (if the AIF output path has the slower sample rate). The appropriate divider is set according to the ratio of the two sample rates.

For example, if AIF2 input uses 48kHz sample rate, and AIF2 output uses 8kHz, then AIF2ADC\_DIV should be set to 110b (divide by 6).

Note that the audio interface cannot support every possible combination of input and output sample rate simultaneously, but only where the ratio of the sample rates matches the available AIF2ADC\_DIV or AIF2DAC\_DIV divider settings.

Note that the WM8994 performs sample rate conversion, where necessary, to provide digital mixing and interconnectivity between the Audio Interfaces and the DSP Core functions. One stereo Sample Rate Converter (SRC) is provided for audio input; a second stereo SRC is provided for audio output. Each SRC is automatically configured on AIF1 or AIF2, depending on the selected Clocking and Sample Rate settings. The WM8994 cannot support configurations that would require SRC on the input or output paths of both interfaces simultaneously. See "Sample Rate Conversion" for further details.

| REGISTER                 | DIT | LAREL       | DEEALILT | DESCRIPTION                                                                  |
|--------------------------|-----|-------------|----------|------------------------------------------------------------------------------|
| ADDRESS                  | BIT | LABEL       | DEFAULT  | DESCRIPTION                                                                  |
| R517<br>(0205h)<br>AIF 2 | 5:3 | AIF2DAC_DIV | 000      | Selects the AIF2 input path sample rate relative to AIF2CLK.  000 = AIF2CLK  |
| Clocking                 |     |             |          | 001 = AIF2CLK / 1.5                                                          |
| (2)                      |     |             |          | 010 = AIF2CLK / 2                                                            |
|                          |     |             |          | 011 = AIF2CLK / 3                                                            |
|                          |     |             |          | 100 = AIF2CLK / 4<br>101 = AIF2CLK / 5.5                                     |
|                          |     |             |          | 110 = AIF2CLK / 6                                                            |
|                          |     |             |          | 111 = Reserved                                                               |
|                          |     |             |          | Note that AIF2DAC_DIV must be set to 000 if                                  |
|                          |     |             |          | AIF2ADC_DIV > 000.                                                           |
|                          | 2:0 | AIF2ADC_DIV | 000      | Selects the AIF2 output path sample rate relative to AIF2CLK.  000 = AIF2CLK |
|                          |     |             |          | 000 = AIF2CLK<br>001 = AIF2CLK / 1.5                                         |
|                          |     |             |          | 010 = AIF2CLK / 2                                                            |
|                          |     |             |          | 011 = AIF2CLK / 3                                                            |
|                          |     |             |          | 100 = AIF2CLK / 4                                                            |
|                          |     |             |          | 101 = AIF2CLK / 5.5                                                          |
|                          |     |             |          | 110 = AIF2CLK / 6                                                            |
|                          |     |             |          | 111 = Reserved                                                               |
|                          |     |             |          | Note that AIF2ADC_DIV must be set to 000 if AIF2DAC_DIV > 000.               |
| R529                     | 7:4 | AIF2_SR     | 1000     | Selects the AIF2 Sample Rate (fs)                                            |
| (0211h)<br>AIF2          |     |             |          | 0000 = 8kHz                                                                  |
| Rate                     |     |             |          | 0001 = 11.025kHz<br>0010 = 12kHz                                             |
|                          |     |             |          | 0010 = 12kHz<br>0011 = 16kHz                                                 |
|                          |     |             |          | 0100 = 22.05kHz                                                              |
|                          |     |             |          | 0101 = 24kHz                                                                 |
|                          |     |             |          | 0110 = 32kHz                                                                 |
|                          |     |             |          | 0111 = 44.1kHz                                                               |
|                          |     |             |          | 1000 = 48kHz                                                                 |
|                          |     |             |          | 1001 = 88.2kHz                                                               |
|                          |     |             |          | 1010 = 96kHz<br>All other codes = Reserved                                   |
|                          |     |             |          | Note that 88.2kHz and 96kHz modes are                                        |
|                          |     |             |          | supported for AIF2 input (DAC playback) only.                                |
|                          | 3:0 | AIF2CLK_RA  | 0011     | Selects the AIF2CLK / fs ratio                                               |
|                          |     | TE          |          | 0000 = 64                                                                    |
|                          |     |             |          | 0001 = 128                                                                   |
|                          |     |             |          | 0010 = 192<br>0011 = 256                                                     |
|                          |     |             |          | 0100 = 384                                                                   |
|                          |     |             |          | 0101 = 512                                                                   |
|                          |     |             |          | 0110 = 768                                                                   |
|                          |     |             |          | 0111 = 1024                                                                  |
|                          |     |             |          | 1000 = 1408                                                                  |
|                          |     |             |          | 1001 = 1536                                                                  |
|                          |     |             |          | All other codes = Reserved  For Stores DAC (ALE2 input) modes, the rate      |
|                          |     |             |          | For Stereo DAC (AIF2 input) modes, the rate must be 128 x fs or higher.      |
|                          |     |             |          | For ADC (AIF2 output) modes, the rate must be                                |
|                          |     |             |          | 256 x fs or higher.                                                          |

Table 99 AIF2 Clock Configuration



#### MISCELLANEOUS CLOCK CONTROLS

SYSCLK provides clocking for all the WM8994 that are not supported by either of the Audio Interface clocks. SYSCLK clock is required to support DSP Core functions and also the Class D switching amplifier, DC servo control, Control Write Sequencer and other internal functions.

The SYSCLK\_SRC register is used to select the SYSCLK source. The source may be AIF1CLK or AIF2CLK. It is recommended that DSP Core is clocked at the same rate as the active audio interface. If AIF1 and AIF2 are both active then, in most cases, the SYSCLK source should select the faster of the two AIF rates.

The clocking of the WM8994 digital mixer functions is enabled by setting DSP\_FSINTCLK\_ENA.

The clocking of the AIF1 DSP processing is enabled by setting DSP\_FS1CLK\_ENA.

The clocking of the AIF2 DSP processing is enabled by setting DSP\_FS2CLK\_ENA.

Two modes of ADC operation can be selected using the ADC\_OSR128 bit; in 48kHz sample mode, setting the ADC\_OSR128 bit results in 128x oversampling. This bit is enabled by default, giving best audio performance. De-selecting this bit gives 64x oversampling in 48kHz mode, resulting in decreased power consumption.

A high performance mode of DAC operation can be selected by setting the DAC\_OSR128 bit; in 48kHz sample mode, the DAC\_OSR128 feature results in 128x oversampling. Audio performance is improved, but power consumption is also increased.

A clock output (OPCLK) derived from SYSCLK may be output on a GPIO pin. This clock is enabled by register big OPCLK\_ENA, and its frequency of this clock is controlled by OPCLK\_DIV. See General Purpose Input/Output" to configure a GPIO pin for this function.

A slow clock (TOCLK) is derived internally in order to control volume update timeouts when the zerocross option is selected. This clock is enabled by register bit TOCLK\_ENA, and its frequency is controlled by TOCLK\_DIV.

A de-bounce control is provided for GPIO inputs and for other functions that may be selected as GPIO outputs. The de-bounced clock frequency is controlled by DBCLK\_DIV.

The WM8994 generates a 256kHz clock for internal functions; TOCLK and DBCLK are derived from this 256kHz clock. In order to generate this clock correctly when SYSCLK\_SRC = 0, valid settings are required for AIF1\_SR and AIF1CLK\_RATE. To generate this clock correctly when SYSCLK\_SRC = 1, valid settings are required for AIF2\_SR and AIF2CLK\_RATE.

The WM8994 Clocking is illustrated in Figure 61.



Figure 61 System Clocking

| REGISTER<br>ADDRESS                      | BIT | LABEL              | DEFAULT | DESCRIPTION                                                                                          |
|------------------------------------------|-----|--------------------|---------|------------------------------------------------------------------------------------------------------|
| R2 (0002h)<br>Power<br>Management<br>(2) | 11  | OPCLK_ENA          | 0       | GPIO Clock Output (OPCLK) Enable 0 = Disabled 1 = Enabled                                            |
| R520 (0208h)<br>Clocking (1)             | 4   | TOCLK_ENA          | 0       | Slow Clock (TOCLK) Enable  0 = Disabled  1 = Enabled  This clock is required for zero-cross timeout. |
|                                          | 3   | DSP_FS1CLK<br>_ENA | 0       | AIF1 Processing Clock Enable 0 = Disabled 1 = Enabled                                                |
|                                          | 2   | DSP_FS2CLK<br>_ENA | 0       | AIF2 Processing Clock Enable 0 = Disabled 1 = Enabled                                                |



| DECISTED            | ріт  | LADEL      | DEEAULT | DESCRIPTION                                   |  |  |
|---------------------|------|------------|---------|-----------------------------------------------|--|--|
| REGISTER<br>ADDRESS | BIT  | LABEL      | DEFAULT | DESCRIPTION                                   |  |  |
|                     | 1    | DSP_FSINTC | 0       | Digital Mixing Processor Clock Enable         |  |  |
|                     |      | LK_ENA     |         | 0 = Disabled                                  |  |  |
|                     |      |            |         | 1 = Enabled                                   |  |  |
|                     | 0    | SYSCLK_SR  | 0       | SYSCLK Source Select                          |  |  |
|                     |      | С          |         | 0 = AIF1CLK                                   |  |  |
|                     |      |            |         | 1 = AIF2CLK                                   |  |  |
| R521 (0209h)        | 10:8 | TOCLK_DIV  | 000     | Slow Clock (TOCLK ) Divider                   |  |  |
| Clocking (2)        |      |            |         | (Sets TOCLK rate relative to 256kHz.)         |  |  |
|                     |      |            |         | 000 = Divide by 256 (1kHz)                    |  |  |
|                     |      |            |         | 001 = Divide by 512 (500Hz)                   |  |  |
|                     |      |            |         | 010 = Divide by 1024 (250Hz)                  |  |  |
|                     |      |            |         | 011 = Divide by 2048 (125Hz)                  |  |  |
|                     |      |            |         | 100 = Divide by 4096 (62.5Hz)                 |  |  |
|                     |      |            |         | 101 = Divide by 8192 (31.2Hz)                 |  |  |
|                     |      |            |         | 110 = Divide by 16384 (15.6Hz)                |  |  |
|                     |      |            |         | 111 = Divide by 32768 (7.8Hz)                 |  |  |
|                     | 6:4  | DBCLK_DIV  | 000     | De-bounce Clock (DBCLK) Divider               |  |  |
|                     |      |            |         | (Sets DBCLK rate relative to 256kHz.)         |  |  |
|                     |      |            |         | 000 = Divide by 256 (1kHz)                    |  |  |
|                     |      |            |         | 001 = Divide by 2048 (125Hz)                  |  |  |
|                     |      |            |         | 010 = Divide by 4096 (62.5Hz)                 |  |  |
|                     |      |            |         | 011 = Divide by 8192 (31.2Hz)                 |  |  |
|                     |      |            |         | 100 = Divide by 16384 (15.6Hz)                |  |  |
|                     |      |            |         | 101 = Divide by 32768 (7.8Hz)                 |  |  |
|                     |      |            |         | 110 = Divide by 65536 (3.9Hz)                 |  |  |
|                     |      |            |         | 111 = Divide by 131072 (1.95Hz)               |  |  |
|                     | 2:0  | OPCLK_DIV  | 000     | GPIO Output Clock (OPCLK) Divider             |  |  |
|                     |      |            |         | 0000 = SYSCLK<br>0001 = SYSCLK / 2            |  |  |
|                     |      |            |         | 0010 = SYSCLK / 3                             |  |  |
|                     |      |            |         | 0010 = STSCLK / 3                             |  |  |
|                     |      |            |         | 0110 = SYSCLK / 5.5                           |  |  |
|                     |      |            |         | 0100 = STSCLK / 5.5                           |  |  |
|                     |      |            |         | 0110 = SYSCLK / 8                             |  |  |
|                     |      |            |         | 0111 = SYSCLK / 12                            |  |  |
|                     |      |            |         | 1000 = SYSCLK / 16                            |  |  |
|                     |      |            |         | 1000 = 313CER7 10                             |  |  |
| D1569               | 1    | ADC OSR128 | 1       |                                               |  |  |
| R1568<br>(0620h)    | '    | ADC_03K126 | 1       | ADC Oversample Rate Select  0 = Disabled      |  |  |
| Oversampling        |      |            |         | 1 = Enabled                                   |  |  |
| J                   |      |            |         | For 48kHz sample rate, the ADC                |  |  |
|                     |      |            |         | oversample rate is 128fs when                 |  |  |
|                     |      |            |         | ADC_OSR128 = 1.                               |  |  |
|                     |      |            |         | The ADC oversample rate is 64fs when          |  |  |
|                     |      |            |         | ADC_OSR128 = 0.                               |  |  |
|                     | 0    | DAC_OSR128 | 0       | DAC Oversample Rate Select                    |  |  |
|                     |      |            |         | 0 = Disabled                                  |  |  |
|                     |      |            |         | 1 = Enabled                                   |  |  |
|                     |      |            |         | For 48kHz sample rate, the DAC                |  |  |
|                     |      |            |         | oversample rate is 128fs when DAC OSR128 = 1. |  |  |
|                     |      |            |         | The DAC oversample rate is 64fs when          |  |  |
|                     |      |            |         | DAC_OSR128 = 0.                               |  |  |



| REGISTER<br>ADDRESS | BIT | LABEL    | DEFAULT | DESCRIPTION                     |
|---------------------|-----|----------|---------|---------------------------------|
| R1824               | 7   | MCLK1_PU | 0       | MCLK1 pull-up resistor enable   |
| (0720h)             |     |          |         | 0 = pull-up disabled            |
| Digital Pulls       |     |          |         | 1 = pull-up enabled             |
|                     | 6   | MCLK1_PD | 0       | MCLK1 pull-down resistor enable |
|                     |     |          |         | 0 = pull-down disabled          |
|                     |     |          |         | 1 = pull-down enabled           |

Table 100 System Clocking

### FREQUENCY LOCKED LOOP (FLL)

Two integrated FLLs are provided to support the clocking requirements of the WM8994. These can be enabled and configured independently according to the available reference clocks and the application requirements. The reference clock may be a high frequency (eg. 12.288MHz) or low frequency (eg. 32.768kHz).

The FLL is tolerant of jitter and may be used to generate a stable AIF clock from a less stable input reference. The FLL characteristics are summarised in "Electrical Characteristics". Note that the FLL can be used to generate a free-running clock in the absence of an external reference source. This is described in the "Free-Running FLL Clock" section below.

The input reference for FLL1 is selected using FLL1\_CLK\_REF\_SRC. The available options are MCLK1, MCLK2, BCLK1 or LRCLK1. The input reference for FLL2 is selected using FLL2\_CLK\_REF\_SRC. The available options are MCLK1, MCLK2, BCLK2 or LRCLK2. The FLL input reference configuration is illustrated in Figure 62.



Figure 62 FLL Input Reference Selection

The following description is applicable to FLL1 and FLL2. The associated register control fields are described in Table 103 for FLL1 and Table 104 for FLL2.

The FLL is enabled using the FLLn\_ENA register bit (where n = 1 for FLL1 and n = 2 for FLL2). Note that, when changing FLL settings, it is recommended that the digital circuit be disabled via FLLn\_ENA and then re-enabled after the other register settings have been updated. When changing the input reference frequency F<sub>REF</sub>, it is recommended that the FLL be reset by setting FLLn\_ENA to 0.

The field FLLn\_CLK\_REF\_DIV provides the option to divide the input reference (MCLK, BCLK or LRCLK) by 1, 2, 4 or 8. This field should be set to bring the reference down to 13.5MHz or below. For best performance, it is recommended that the highest possible frequency - within the 13.5MHz limit - should be selected.

The field FLLn\_CTRL\_RATE controls internal functions within the FLL; it is recommended that only the default setting be used for this parameter. FLLn\_GAIN controls the internal loop gain and should be set to the recommended value quoted in Table 103.



The FLL output frequency is directly determined from  $FLLn_FRATIO$ ,  $FLLn_OUTDIV$  and the real number represented by N.K. The integer value N is held in the  $FLL_N$  register field (LSB = 1), and is used in both Integer and Fractional Modes. The fractional portion, K, is only valid in Fractional Mode when enabled by the field  $FLLn_FRACN_ENA$ .

It is recommended that  $FLLn_FRACN_ENA$  is enabled at all times. Power consumption in the FLL is reduced in integer mode; however, the performance may also be reduced, with increased noise or jitter on the output.

If low power consumption is required, then FLL settings must be chosen where N.K is an integer (ie. FLLn K = 0). In this case, the fractional mode can be disabled by setting FLLn FRACN ENA = 0.

For best FLL performance, a non-integer value of N.K is required, and fractional mode must be enabled by setting  $FLL_n$ \_FRACN\_ENA = 1. The FLL settings must be adjusted, if necessary, to produce a non-integer value of N.K.

The FLL output frequency is generated according to the following equation:

$$F_{OUT} = (F_{VCO} / FLLn_OUTDIV)$$

The FLL operating frequency, F<sub>VCO</sub> is set according to the following equation:

$$F_{VCO} = (F_{REF} \times N.K \times FLLn_FRATIO)$$

F<sub>REF</sub> is the input frequency, as determined by FLL*n*\_CLK\_REF\_DIV.

F<sub>VCO</sub> must be in the range 90-100 MHz. Frequencies outside this range cannot be supported.

Note that the output frequencies that do not lie within the ranges quoted above cannot be guaranteed across the full range of device operating temperatures.

In order to follow the above requirements for  $F_{VCO}$ , the value of  $FLLn\_OUTDIV$  should be selected according to the desired output  $F_{OUT}$ . The divider,  $FLLn\_OUTDIV$ , must be set so that  $F_{VCO}$  is in the range 90-100MHz. The available divisions are integers from 4 to 64. Some typical settings of  $FLLn\_OUTDIV$  are noted in Table 101.

| OUTPUT FREQUENCY FOUT  | FLLn_OUTDIV           |
|------------------------|-----------------------|
| 2.8125 MHz - 3.125 MHz | 100000 (divide by 32) |
| 3.75 MHz - 4.1667 MHz  | 011000 (divide by 24) |
| 5.625 MHz - 6.25 MHz   | 001111 (divide by 16) |
| 11.25 MHz - 12.5 MHz   | 000111 (divide by 8)  |
| 18 MHz - 20 MHz        | 000100 (divide by 5)  |
| 22.5 MHz - 25 MHz      | 000011 (divide by 4)  |

Table 101 Selection of FLLn\_OUTDIV

The value of FLL\_FRATIO should be selected as described in Table 102.

| REFERENCE FREQUENCY F <sub>REF</sub> | FLLn_FRATIO       |
|--------------------------------------|-------------------|
| 1MHz - 13.5MHz                       | 0h (divide by 1)  |
| 256kHz - 1MHz                        | 1h (divide by 2)  |
| 128kHz - 256kHz                      | 2h (divide by 4)  |
| 64kHz - 128kHz                       | 3h (divide by 8)  |
| Less than 64kHz                      | 4h (divide by 16) |

Table 102 Selection of FLLn\_FRATIO



In order to determine the remaining FLL parameters, the FLL operating frequency,  $F_{VCO}$ , must be calculated, as given by the following equation:

$$F_{VCO} = (F_{OUT} \times FLLn_OUTDIV)$$

The value of FLLn\_N and FLLn\_K can then be determined as follows:

$$N.K = F_{VCO} / (FLLn_FRATIO x F_{REF})$$

Note that F<sub>REF</sub> is the input frequency, after division by FLLn\_CLK\_REF\_DIV, where applicable.

In FLL Fractional Mode, the fractional portion of the N.K multiplier is held in the  $FLLn_K$  register field. This field is coded as a fixed point quantity, where the MSB has a weighting of 0.5. Note that, if desired, the value of this field may be calculated by multiplying K by  $2^{16}$  and treating  $FLLn_K$  as an integer value, as illustrated in the following example:

If N.K = 8.192, then K = 0.192

Multiplying K by  $2^{16}$  gives 0.192 x 65536 = 12582.912 (decimal)

Apply rounding to the nearest integer = 12583 (decimal) = 3127 (hex)

For best performance, FLL Fractional Mode should always be used. Therefore, if the calculations yield an integer value of N.K, then it is recommended to adjust FLLn\_OUTDIV in order to obtain a non-integer value of N.K. Care must always be taken to ensure that the FLL operating frequency, F<sub>VCO</sub>, is within its recommended limits of 90-100 MHz.

The FLL1 control registers are described in Table 103. The FLL2 control registers are described in Table 104. Example settings for a variety of reference frequencies and output frequencies are shown in Table 106.

| REGISTER<br>ADDRESS | BIT  | LABEL        | DEFAULT | DESCRIPTION                                                          |
|---------------------|------|--------------|---------|----------------------------------------------------------------------|
| R544 (0220h)        | 2    | FLL1_FRACN_E | 0       | FLL1 Fractional enable                                               |
| FLL1 Control (1)    |      | NA           |         | 0 = Integer Mode                                                     |
|                     |      |              |         | 1 = Fractional Mode                                                  |
|                     |      |              |         | Fractional Mode<br>(FLL1_FRACN_ENA=1 is<br>recommended in all cases) |
|                     | 0    | FLL1_ENA     | 0       | FLL1 Enable                                                          |
|                     |      |              |         | 0 = Disabled                                                         |
|                     |      |              |         | 1 = Enabled                                                          |
| R545 (0221h)        | 13:8 | FLL1_OUTDIV  | 000000  | FLL1 F <sub>OUT</sub> clock divider                                  |
| FLL1 Control (2)    |      | [5:0]        |         | 000000 = Reserved                                                    |
|                     |      |              |         | 000001 = Reserved                                                    |
|                     |      |              |         | 000010 = Reserved                                                    |
|                     |      |              |         | 000011 = 4                                                           |
|                     |      |              |         | 000100 = 5                                                           |
|                     |      |              |         | 000101 = 6                                                           |
|                     |      |              |         |                                                                      |
|                     |      |              |         | 111110 = 63                                                          |
|                     |      |              |         | 111111 = 64                                                          |
|                     |      |              |         | (F <sub>OUT</sub> = F <sub>VCO</sub> / FLL1_OUTDIV)                  |

| DE CIOTET           | F :  |                      | DEE **** |                                                                    |  |  |
|---------------------|------|----------------------|----------|--------------------------------------------------------------------|--|--|
| REGISTER<br>ADDRESS | BIT  | LABEL                | DEFAULT  | DESCRIPTION                                                        |  |  |
|                     | 6:4  | FLL1_CTRL_RA         | 000      | Frequency of the FLL1 control block                                |  |  |
|                     |      | TE [2:0]             |          | $000 = F_{VCO} / 1$ (Recommended value)                            |  |  |
|                     |      |                      |          | 001 = F <sub>VCO</sub> / 2                                         |  |  |
|                     |      |                      |          | $010 = F_{VCO} / 3$                                                |  |  |
|                     |      |                      |          | 011 = F <sub>VCO</sub> / 4                                         |  |  |
|                     |      |                      |          | 100 = F <sub>VCO</sub> / 5                                         |  |  |
|                     |      |                      |          | 101 = F <sub>VCO</sub> / 6                                         |  |  |
|                     |      |                      |          | 110 = F <sub>VCO</sub> / 7                                         |  |  |
|                     |      |                      |          | 111 = F <sub>VCO</sub> / 8                                         |  |  |
|                     |      |                      |          | Recommended that these are not                                     |  |  |
|                     | 2.0  | FLI4 FDATIO          | 000      | changed from default.                                              |  |  |
|                     | 2:0  | FLL1_FRATIO<br>[2:0] | 000      | FLL1 F <sub>VCO</sub> clock divider                                |  |  |
|                     |      | [2.0]                |          | 000 = 1                                                            |  |  |
|                     |      |                      |          | 001 = 2                                                            |  |  |
|                     |      |                      |          | 010 = 4                                                            |  |  |
|                     |      |                      |          | 011 = 8                                                            |  |  |
|                     |      |                      |          | 1XX = 16                                                           |  |  |
|                     |      |                      |          | 000 recommended for high F <sub>REF</sub>                          |  |  |
|                     |      |                      |          | 011 recommended for low F <sub>REF</sub>                           |  |  |
| R546 (0222h)        | 15:0 | FLL1_K[15:0]         | 0000h    | FLL1 Fractional multiply for F <sub>REF</sub>                      |  |  |
| FLL1 Control (3)    |      |                      |          | (MSB = 0.5)                                                        |  |  |
| R547 (0223h)        | 14:5 | FLL1_N[9:0]          | 000h     | FLL1 Integer multiply for F <sub>REF</sub>                         |  |  |
| FLL1 Control (4)    |      |                      |          | (LSB = 1)                                                          |  |  |
|                     | 3:0  | FLL1_GAIN [3:0]      | 0000     | FLL1 Gain applied to error                                         |  |  |
|                     |      |                      |          | 0000 = x 1 (Recommended value)                                     |  |  |
|                     |      |                      |          | 0001 = x 2                                                         |  |  |
|                     |      |                      |          | 0010 = x 4                                                         |  |  |
|                     |      |                      |          | 0011 = x 8                                                         |  |  |
|                     |      |                      |          | 0100 = x 16                                                        |  |  |
|                     |      |                      |          | 0101 = x 32                                                        |  |  |
|                     |      |                      |          | 0110 = x 64                                                        |  |  |
|                     |      |                      |          | 0111 = x 128                                                       |  |  |
|                     |      |                      |          | 1000 = x 256                                                       |  |  |
|                     |      |                      |          | Recommended that these are not                                     |  |  |
|                     |      |                      |          | changed from default.                                              |  |  |
| R548 (0224h)        | 4:3  | FLL1_CLK_REF         | 00       | FLL1 Clock Reference Divider                                       |  |  |
| FLL1 Control (5)    |      | _DIV [1:0]           |          | 00 = MCLK / 1                                                      |  |  |
|                     |      |                      |          | 01 = MCLK / 2                                                      |  |  |
|                     |      |                      |          | 10 = MCLK / 4                                                      |  |  |
|                     |      |                      |          | 11 = MCLK / 8                                                      |  |  |
|                     |      |                      |          | MCLK (or other input reference) must                               |  |  |
|                     |      |                      |          | be divided down to <=13.5MHz.                                      |  |  |
|                     |      |                      |          | For lower power operation, the reference clock can be divided down |  |  |
|                     | 4.0  | FILA 0114 DE-        | 00       | further if desired.                                                |  |  |
|                     | 1:0  | FLL1_CLK_REF         | 00       | FLL1 Clock source                                                  |  |  |
|                     |      | _SRC [1:0]           |          | 00 = MCLK1                                                         |  |  |
|                     |      |                      |          | 01 = MCLK2                                                         |  |  |
|                     |      |                      |          | 10 = LRCLK1                                                        |  |  |
|                     |      |                      |          | 11 = BCLK1                                                         |  |  |

Table 103 FLL1 Register Map



| REGISTER<br>ADDRESS | BIT  | LABEL        | DEFAULT | DESCRIPTION                                          |
|---------------------|------|--------------|---------|------------------------------------------------------|
| R576 (0240h)        | 2    | FLL2_FRACN_E | 0       | FLL2 Fractional enable                               |
| FLL2 Control (1)    |      | NA _         |         | 0 = Integer Mode                                     |
| ( )                 |      |              |         | 1 = Fractional Mode                                  |
|                     |      |              |         |                                                      |
|                     |      |              |         | Fractional Mode                                      |
|                     |      |              |         | (FLL2_FRACN_ENA=1 is                                 |
|                     |      |              |         | recommended in all cases)                            |
|                     | 0    | FLL2_ENA     | 0       | FLL2 Enable                                          |
|                     |      |              |         | 0 = Disabled                                         |
|                     |      |              |         | 1 = Enabled                                          |
| R577 (0241h)        | 13:8 | FLL2_OUTDIV  | 000000  | FLL2 F <sub>OUT</sub> clock divider                  |
| FLL2 Control (2)    |      | [5:0]        |         | 000000 = Reserved                                    |
| , ,                 |      |              |         | 000001 = Reserved                                    |
|                     |      |              |         | 000010 = Reserved                                    |
|                     |      |              |         | 000011 = 4                                           |
|                     |      |              |         | 000100 = 5                                           |
|                     |      |              |         | 000101 = 6                                           |
|                     |      |              |         |                                                      |
|                     |      |              |         | 111110 = 63                                          |
|                     |      |              |         | 111111 = 64                                          |
|                     |      |              |         | (F <sub>OUT</sub> = F <sub>VCO</sub> / FLL2_OUTDIV)  |
|                     | 6:4  | FLL2 CTRL RA | 000     | Frequency of the FLL2 control block                  |
|                     | 0.4  | TE [2:0]     | 000     | 000 = F <sub>VCO</sub> / 1 (Recommended value)       |
|                     |      |              |         | 001 = F <sub>VCO</sub> / 2                           |
|                     |      |              |         | 010 = Fyco / 3                                       |
|                     |      |              |         | 011 = F <sub>VCO</sub> / 4                           |
|                     |      |              |         | 100 = Fyco / 5                                       |
|                     |      |              |         | 101 = F <sub>VCO</sub> / 6                           |
|                     |      |              |         | 110 = F <sub>VCO</sub> / 7                           |
|                     |      |              |         |                                                      |
|                     |      |              |         | 111 = F <sub>VCO</sub> / 8                           |
|                     |      |              |         | December and add that there are not                  |
|                     |      |              |         | Recommended that these are not changed from default. |
|                     | 2:0  | FLL2_FRATIO  | 000     | FLL2 Fyco clock divider                              |
|                     | 2.0  | [2:0]        | 000     | 000 = 1                                              |
|                     |      | ' '          |         | 000 = 1                                              |
|                     |      |              |         | 010 = 4                                              |
|                     |      |              |         | 010 - 4                                              |
|                     |      |              |         | 1XX = 16                                             |
|                     |      |              |         | 100                                                  |
|                     |      |              |         | 000 recommended for high F <sub>REF</sub>            |
|                     |      |              |         | 011 recommended for low F <sub>REF</sub>             |
| DE70 (0040h)        | 15:0 | ELLO KI4E-O  | 00005   |                                                      |
| R578 (0242h)        | 15:0 | FLL2_K[15:0] | 0000h   | FLL2 Fractional multiply for F <sub>REF</sub>        |
| FLL2 Control (3)    | 44.5 | ELLO NICO CI | 0001    | (MSB = 0.5)                                          |
| R579 (0243h)        | 14:5 | FLL2_N[9:0]  | 000h    | FLL2 Integer multiply for F <sub>REF</sub>           |
| FLL2 Control (4)    |      |              |         | (LSB = 1)                                            |



| REGISTER<br>ADDRESS | BIT | LABEL                      | DEFAULT | DESCRIPTION                                                        |
|---------------------|-----|----------------------------|---------|--------------------------------------------------------------------|
|                     | 3:0 | FLL2_GAIN [3:0]            | 0000    | FLL2 Gain applied to error                                         |
|                     |     |                            |         | 0000 = x 1 (Recommended value)                                     |
|                     |     |                            |         | 0001 = x 2                                                         |
|                     |     |                            |         | 0010 = x 4                                                         |
|                     |     |                            |         | 0011 = x 8                                                         |
|                     |     |                            |         | 0100 = x 16                                                        |
|                     |     |                            |         | 0101 = x 32                                                        |
|                     |     |                            |         | 0110 = x 64                                                        |
|                     |     |                            |         | 0111 = x 128                                                       |
|                     |     |                            |         | 1000 = x 256                                                       |
|                     |     |                            |         |                                                                    |
|                     |     |                            |         | Recommended that these are not                                     |
|                     |     |                            |         | changed from default.                                              |
| R580 (0244h)        | 4:3 | FLL2_CLK_REF               | 00      | FLL2 Clock Reference Divider                                       |
| FLL2 Control (5)    |     | _DIV [1:0]                 |         | 00 = MCLK / 1                                                      |
|                     |     |                            |         | 01 = MCLK / 2                                                      |
|                     |     |                            |         | 10 = MCLK / 4                                                      |
|                     |     |                            |         | 11 = MCLK / 8                                                      |
|                     |     |                            |         |                                                                    |
|                     |     |                            |         | MCLK (or other input reference) must be divided down to <=13.5MHz. |
|                     |     |                            |         | For lower power operation, the                                     |
|                     |     |                            |         | reference clock can be divided down                                |
|                     | 4.0 | FILE OLK DEE               | 00      | further if desired.                                                |
|                     | 1:0 | FLL2_CLK_REF<br>_SRC [1:0] | 00      | FLL2 Clock source                                                  |
|                     |     | _0.0 [1.0]                 |         | 00 = MCLK1                                                         |
|                     |     |                            |         | 01 = MCLK2                                                         |
|                     |     |                            |         | 10 = LRCLK2                                                        |
|                     |     |                            |         | 11 = BCLK2                                                         |

Table 104 FLL2 Register Map

#### FREE-RUNNING FLL CLOCK

The FLL can generate a clock signal even when no external reference is available. However, it should be noted that the accuracy of this clock is reduced, and a reference source should always be used where possible. Note that, in free-running modes, the FLL is not sufficiently accurate for hi-fi ADC or DAC applications. However, the free-running modes are suitable for clocking most other functions, including the Write Sequencer, Charge Pump, DC Servo and Class D loudspeaker driver.

If an accurate reference clock is initially available, then the FLL should be configured as described above. The FLL will continue to generate a stable output clock after the reference input is stopped or disconnected.

If no reference clock is available at the time of starting up the FLL, then an internal clock frequency of approximately 12MHz can be generated by implementing the following sequence:

- Enable the FLL Analogue Oscillator (FLLn OSC ENA = 1)
- Set the F<sub>OUT</sub> clock divider to divide by 8 (FLLn\_OUTDIV = 000111)
- Configure the oscillator frequency by setting FLLn\_FRC\_NCO = 1 and FLLn\_FRC\_NCO\_VAL = 19h

Note that the free-running FLL mode is not suitable for hi-fi CODEC applications. In the absence of any reference clock, the FLL output is subject to a very wide tolerance; see "Electrical Characteristics" for details of the FLL accuracy.

Note that the free-running FLL clock is selected as SYSCLK using the registers noted in Figure 62.



The free-running FLL clock may be used to support analogue functions, for which the digital audio interface is not used, and there is no applicable Sample Rate (fs). When SYSCLK is required for circuits such the Class D, DC Servo, Control Write Sequencer or Charge Pump, then valid Sample Rate register settings are still required, even though the digital audio interface is not active.

For correct functionality when SYSCLK\_SRC = 0, valid settings are required for AIF1\_SR and AIF1CLK\_RATE. In the case where SYSCLK\_SRC = 1, then valid settings are required for AIF2\_SR and AIF2CLK\_RATE.

The control registers applicable to FLL free-running modes are described in Table 105.

| REGISTER<br>ADDRESS | BIT  | LABEL                                   | DEFAULT | DESCRIPTION                                                             |
|---------------------|------|-----------------------------------------|---------|-------------------------------------------------------------------------|
| R544 (0220h)        | 1    | FLL1 OSC ENA                            | 0       | FLL1 Oscillator enable                                                  |
| FLL1 Control (1)    | •    | FLLI_USU_ENA                            | O       | 0 = Disabled                                                            |
| FLLT Control (1)    |      |                                         |         | 1 = Enabled                                                             |
|                     |      |                                         |         | (Note that this field is required for free-                             |
|                     |      |                                         |         | running FLL1 modes only)                                                |
| R548 (0224h)        | 12:7 | FLL1_FRC_NC                             | 19h     | FLL1 Forced oscillator value                                            |
| FLL1 Control (5)    |      | O_VAL                                   |         | Valid range is 000000 to 111111                                         |
|                     |      |                                         |         | 0x19h (011001) = 12MHz approx                                           |
|                     |      |                                         |         | (Note that this field is required for free-<br>running FLL modes only)  |
|                     | 6    | FLL1_FRC_NC                             | 0       | FLL1 Forced control select                                              |
|                     |      | 0                                       |         | 0 = Normal                                                              |
|                     |      |                                         |         | 1 = FLL1 oscillator controlled by                                       |
|                     |      |                                         |         | FLL1_FRC_NCO_VAL                                                        |
|                     |      |                                         |         | (Note that this field is required for free-                             |
| 7-7-2 (22 (21 )     |      | =:::::::::::::::::::::::::::::::::::::: |         | running FLL modes only)                                                 |
| R576 (0240h)        | 1    | FLL2_OSC_ENA                            | 0       | FLL2 Oscillator enable                                                  |
| FLL2 Control (1)    |      |                                         |         | 0 = Disabled                                                            |
|                     |      |                                         |         | 1 = Enabled                                                             |
|                     |      |                                         |         | (Note that this field is required for free-<br>running FLL2 modes only) |
|                     | 12:7 | FLL2_FRC_NC                             | 19h     | FLL2 Forced oscillator value                                            |
|                     |      | O_VAL                                   |         | Valid range is 000000 to 111111                                         |
|                     |      |                                         |         | 0x19h (011001) = 12MHz approx                                           |
|                     |      |                                         |         | (Note that this field is required for free-                             |
|                     |      |                                         |         | running FLL modes only)                                                 |
| R580 (0244h)        | 6    | FLL2_FRC_NC                             | 0       | FLL2 Forced control select                                              |
| FLL2 Control (5)    |      | 0                                       |         | 0 = Normal                                                              |
|                     |      |                                         |         | 1 = FLL2 oscillator controlled by                                       |
|                     |      |                                         |         | FLL2_FRC_NCO_VAL                                                        |
|                     |      |                                         |         | (Note that this field is required for free-<br>running FLL modes only)  |
|                     |      |                                         |         | running i LL modes only)                                                |

Table 105 FLL Free-Running Mode

## **EXAMPLE FLL CALCULATION**

The following example illustrates how to derive the FLL1 registers to generate 12.288 MHz output  $(F_{OUT})$  from a 12.000 MHz reference clock  $(F_{REF})$ :

- Set FLL1\_CLK\_REF\_DIV in order to generate F<sub>REF</sub> <=13.5MHz: FLL1\_CLK\_REF\_DIV = 00 (divide by 1)
- Set FLL1\_CTRL\_RATE to the recommended setting: FLL1\_CTRL\_RATE = 000 (divide by 1)
- Sett FLL1\_GAIN to the recommended setting: FLL1\_GAIN = 0000 (multiply by 1)



- Set FLL1\_OUTDIV for the required output frequency as shown in Table 101:-F<sub>OUT</sub> = 12.288 MHz, therefore FLL1\_OUTDIV = 17h (divide by 8)
- Set FLL1\_FRATIO for the given reference frequency as shown in Table 102:
   F<sub>REF</sub> = 12MHz, therefore FLL1\_FRATIO = 0h (divide by 1)
- Calculate F<sub>VCO</sub> as given by F<sub>VCO</sub> = F<sub>OUT</sub> x FLL1\_OUTDIV:-F<sub>VCO</sub> = 12.288 x 8 = 98.304MHz
- Calculate N.K as given by N.K = F<sub>VCO</sub> / (FLL1\_FRATIO x F<sub>REF</sub>):
   N.K = 98.304 / (1 x 12) = 8.192
- Determine FLL1\_N and FLL1\_K from the integer and fractional portions of N.K:-FLL1\_N is 8. FLL1\_K is 0.192
- Confirm that N.K is a fractional quantity and set FLL1\_FRACN\_ENA:
   N.K is fractional. Set FLL1\_FRACN\_ENA = 1.

   Note that, if N.K is an integer, then an alternative value of FLL1\_OUTDIV should be selected in order to produce a fractional value of N.K.
- Convert FLL1\_K into integer format:
   0.192 x 65536 = 12582.912 (decimal).
- Round off to 12583 (decimal) and convert to hex: 12583 (decimal) = 3127 (hex).
   FLL1\_K = 3127h



# **EXAMPLE FLL SETTINGS**

Table 106 provides example FLL settings for generating common SYSCLK frequencies from a variety of low and high frequency reference inputs.

| F <sub>REF</sub> | F <sub>OUT</sub> | FLLn_CLK_<br>REF_DIV | F <sub>vco</sub> | FLL <i>n</i> _N | FLL <i>n</i> _K | FLL <i>n</i> _<br>FRATIO | FLL <i>n</i> _<br>OUTDIV | FLL <i>n</i> _<br>FRACN_E<br>NA |
|------------------|------------------|----------------------|------------------|-----------------|-----------------|--------------------------|--------------------------|---------------------------------|
| 32.000           | 12.288           | Divide by 1          | 98.304           | 384             | 0               | 8                        | 8                        | 0                               |
| kHz              | MHz              | (0h)                 | MHz              | (180h)          | (0000h)         | (3h)                     | (17h)                    |                                 |
| 32.000           | 11.2896          | Divide by 1          | 90.3168          | 352             | 0.8             | 8                        | 8                        | 1                               |
| kHz              | MHz              | (0h)                 | MHz              | (160h)          | (CCCCh)         | (3h)                     | (17h)                    |                                 |
| 32.768           | 12.288           | Divide by 1          | 98.304           | 187             | 0.5             | 16                       | 8                        | 1                               |
| kHz              | MHz              | (0h)                 | MHz              | (0BBh)          | (8000h)         | (4h)                     | (17h)                    |                                 |
| 32.768           | 11.288576        | Divide by 1          | 90.308608        | 344             | 0.5             | 8                        | 8                        | 1                               |
| kHz              | MHz              | (0h)                 | MHz              | (158h)          | (8000h)         | (3h)                     | (17h)                    |                                 |
| 32.768           | 11.2896          | Divide by 1          | 90.3168          | 344             | 0.53125         | 8                        | 8                        | 1                               |
| kHz              | MHz              | (0h)                 | MHz              | (158h)          | (8800h)         | (3h)                     | (17h)                    |                                 |
| 48               | 12.288           | Divide by 1          | 98.304           | 256             | 0               | 8                        | 8                        | 0                               |
| kHz              | MHz              | (0h)                 | MHz              | (100h)          | (0000h)         | (3h)                     | (17h)                    |                                 |
| 11.3636          | 12.368544        | Divide by 1          | 98.948354        | 8               | 0.707483        | 1                        | 8                        | 1                               |
| MHz              | MHz              | (0h)                 | MHz              | (008h)          | (B51Dh)         | (0h)                     | (17h)                    |                                 |
| 12.000           | 12.288           | Divide by 1          | 98.3040          | 8               | 0.192           | 1                        | 8                        | 1                               |
| MHz              | MHz              | (0h)                 | MHz              | (008h)          | (3126h)         | (0h)                     | (17h)                    |                                 |
| 12.000           | 11.289597        | Divide by 1          | 90.3168          | 7               | 0.526398        | 1                        | 8                        | 1                               |
| MHz              | MHz              | (0h)                 | MHz              | (007h)          | (86C2h)         | (0h)                     | (17h)                    |                                 |
| 12.288           | 12.288           | Divide by 1          | 98.304           | 8               | 0               | 1                        | 8                        | 0                               |
| MHz              | MHz              | (0h)                 | MHz              | (008h)          | (0000h)         | (0h)                     | (17h)                    |                                 |
| 12.288           | 11.2896          | Divide by 1          | 90.3168          | 7               | 0.35            | 1                        | 8                        | 1                               |
| MHz              | MHz              | (0h)                 | MHz              | (007h)          | (599Ah)         | (0h)                     | (17h)                    |                                 |
| 13.000           | 12.287990        | Divide by 1          | 98.3040          | 7               | 0.56184         | 1                        | 8                        | 1                               |
| MHz              | MHz              | (0h)                 | MHz              | (007h)          | (8FD5h)         | (0h)                     | (17h)                    |                                 |
| 13.000           | 11.289606        | Divide by 1          | 90.3168          | 6               | 0.94745         | 1                        | 8                        | 1                               |
| MHz              | MHz              | (0h)                 | MHz              | (006h)          | (F28Ch)         | (0h)                     | (17h)                    |                                 |
| 19.200           | 12.287988        | Divide by 2          | 98.3039          | 10              | 0.23999         | 1                        | 8                        | 1                               |
| MHz              | MHz              | (1h)                 | MHz              | (00Ah)          | (3D70h)         | (0h)                     | (17h)                    |                                 |
| 19.200           | 11.289588        | Divide by 2          | 90.3168          | 9               | 0.40799         | 1                        | 8                        | 1                               |
| MHz              | MHz              | (1h)                 | MHz              | (009h)          | (6872h)         | (0h)                     | (17h)                    |                                 |

Table 106 Example FLL Settings

## **CONTROL INTERFACE**

The WM8994 is controlled by writing to its control registers. Readback is available for all registers. The Control Interface can operate as either a 2-, 3- or 4-wire interface:

- 2-wire (I2C) mode uses pins SCLK and SDA
- 3-wire (SPI) mode uses pins CS/ADDR, SCLK and SDA
- 4-wire (SPI) mode uses pins CS/ADDR, SCLK, SDA and SDOUT

Readback is provided on the bi-directional pin SDA in 2-/3-wire modes. In 4-wire mode, the SDOUT function must be enabled on one of the GPIO pins (see "General Purpose Input/Output").

The WM8994 uses 15-bit register addresses and 16-bit data in all Control Interface modes.

### **SELECTION OF CONTROL INTERFACE MODE**

The WM8994 Control Interface Mode is determined by the logic level on the CIFMODE pin, as shown in Table 107.

| CIFMODE | INTERFACE FORMAT          |  |
|---------|---------------------------|--|
| Low     | 2 wire (I2C) Mode         |  |
| High    | 3- or 4- wire (SPI) Modes |  |

Table 107 Control Interface Mode Selection

In 2-wire (I2C) Control Interface mode, Auto-Increment mode may be selected. This enables multiple write and multiple read operations to be scheduled faster than is possible with single register operations. The auto-increment option is enabled when the AUTO\_INC register bit is set. This bit is defined in Table 108. Auto-increment is disabled by default.

In SPI modes, 3-wire or 4-wire operation may be selected using the SPI\_4WIRE register bit.

In 3-wire (SPI) mode, register readback is provided using the bi-directional pin SDA. During data output, the SDA pin can be configured as CMOS or Open Drain, using the SPI\_CFG register bit.

In 4-wire (SPI) mode, register readback is provided using SDOUT. The SDOUT pin may be configured as CMOS or as 'Wired OR' using the SPI\_CFG bit. In CMOS mode, SDOUT is driven low when not outputting register data. In 'Wired OR' mode, SDOUT is undriven (high impedance) when not outputting register data bits.

The Control Interface configuration bits are described in Table 108.

| REGISTER<br>ADDRESS | BIT | LABEL     | DEFAULT | DESCRIPTION                        |
|---------------------|-----|-----------|---------|------------------------------------|
| R257 (0101h)        | 5   | SPI_4WIRE | 1       | SPI control mode select            |
| Control Interface   |     |           |         | 0 = 3-wire using bidirectional SDA |
|                     |     |           |         | 1 = 4-wire using SDOUT             |
|                     | 4   | SPI_CFG   | 0       | SDA/SDOUT pin configuration        |
|                     |     |           |         | 0 = CMOS                           |
|                     |     |           |         | 1 = Open Drain (SPI_4WIRE = 0)     |
|                     |     |           |         | 1 = Wired 'OR' (SPI_4WIRE = 1)     |
|                     | 2   | AUTO_INC  | 1       | Enables address auto-increment     |
|                     |     |           |         | (applies to 2-wire I2C mode only)  |
|                     |     |           |         | 0 = Disabled                       |
|                     |     |           |         | 1 = Enabled                        |

**Table 108 Control Interface Configuration** 



### 2-WIRE (I2C) CONTROL MODE

In 2-wire (I2C) mode, the WM8994 is a slave device on the control interface; SCLK is a clock input, while SDAT is a bi-directional data pin. To allow arbitration of multiple slaves (and/or multiple masters) on the same interface, the WM8994 transmits logic 1 by tri-stating the SDAT pin, rather than pulling it high. An external pull-up resistor is required to pull the SDAT line high so that the logic 1 can be recognised by the master.

In order to allow many devices to share a single 2-wire control bus, every device on the bus has a unique 7-bit device ID (this is not the same as the 8-bit address of each register in the WM8994). The device ID is selectable on the WM8994, using the CS/ADDR pin as shown in Table 109. The LSB of the Device ID is the Read/Write bit; this bit is set to logic 1 for "Read" and logic 0 for "Write".

| CS/ADDR | DEVICE ID       |  |  |
|---------|-----------------|--|--|
| Low     | 0011 0100 (34h) |  |  |
| High    | 0011 0110 (36h) |  |  |

Table 109 Control Interface Device ID Selection

The WM8994 operates as a slave device only. The controller indicates the start of data transfer with a high to low transition on SDAT while SCLK remains high. This indicates that a device ID, register address and data will follow. The WM8994 responds to the start condition and shifts in the next eight bits on SDAT (7-bit device ID + Read/Write bit, MSB first). If the device ID received matches the device ID of the WM8994, then the WM8994 responds by pulling SDAT low on the next clock pulse (ACK). If the device ID is not recognised or the R/W bit is '1' when operating in write only mode, the WM8994 returns to the idle condition and waits for a new start condition and valid address.

If the device ID matches the device ID of the WM8994, the data transfer continues as described below. The controller indicates the end of data transfer with a low to high transition on SDAT while SCKL remains high. After receiving a complete address and data sequence the WM8994 returns to the idle state and waits for another start condition. If a start or stop condition is detected out of sequence at any point during data transfer (i.e. SDAT changes while SCLK is high), the device returns to the idle condition.

The WM8994 supports the following read and write operations:

- Single write
- Single read
- Multiple write using auto-increment
- Multiple read using auto-increment

The sequence of signals associated with a single register write operation is illustrated in Figure 63.



Figure 63 Control Interface 2-wire (I2C) Register Write

The sequence of signals associated with a single register read operation is illustrated in Figure 64.



Figure 64 Control Interface 2-wire (I2C) Register Read

The Control Interface also supports other register operations, as listed above. The interface protocol for these operations is summarised below. The terminology used in the following figures is detailed in Table 110.

Note that, for multiple write and multiple read operations, the auto-increment option must be enabled. This feature is enabled by default, as noted in Table 108.

| TERMINOLOGY   | DESCRIPTION                         |           |  |
|---------------|-------------------------------------|-----------|--|
| S             | Start Condition                     |           |  |
| Sr            | Repeated start                      |           |  |
| Α             | Acknowledge                         |           |  |
| Р             | Stop Condition                      |           |  |
| R/W           | ReadNotWrite                        | 0 = Write |  |
|               |                                     | 1 = Read  |  |
| [White field] | Data flow from bus master to WM8994 |           |  |
| [Grey field]  | Data flow from WM8994 to bus master |           |  |

**Table 110 Control Interface Terminology** 



Figure 65 Single Register Write to Specified Address



Figure 66 Single Register Read from Specified Address



Figure 67 Multiple Register Write to Specified Address using Auto-increment



Figure 68 Multiple Register Read from Specified Address using Auto-increment



Figure 69 Multiple Register Read from Last Address using Auto-increment

Multiple Write and Multiple Read operations enable the host processor to access sequential blocks of the data in the WM8994 register map faster than is possible with single register operations. The auto-increment option is enabled when the AUTO\_INC register bit is set. This bit is defined in Table 108. Auto-increment is enabled by default.

## 3-WIRE (SPI) CONTROL MODE

The 3-wire control interface uses the CS, SCLK and SDA pins.

In 3-wire control mode, a control word consists of 32 bits. The first bit is the read/write bit (R/W), which is followed by 15 address bits (A14 to A0) that determine which control register is accessed. The remaining 16 bits (B15 to B0) are data bits, corresponding to the 16 bits in each control register.

In 3-wire mode, every rising edge of SCLK clocks in one data bit from the SDA pin. A rising edge on CS latches in a complete control word consisting of the last 32 bits.

In Write operations (R/W=0), all SDA bits are driven by the controlling device.

In Read operations (R/W=1), the SDA pin is driven by the controlling device to clock in the register address, after which the WM8994 drives the SDA pin to output the applicable data bits.

During data output, the SDA pin can be configured as CMOS or Open Drain, using the SPI\_CFG register bit, as described in Table 108. In Open Drain configuration, an external pull-up resistor is required to pull the SDA line high so that the logic 1 can be recognised by the master.

The 3-wire control mode timing is illustrated in Figure 70.



Figure 70 3-Wire Serial Control Interface

### 4-WIRE (SPI) CONTROL MODE

The 4-wire control interface uses the CS, SCLK, SDA and SDOUT pins.

The SDOUT function must be enabled on one of the GPIO pins (see "General Purpose Input/Output").

The Data Output pin, SDOUT, can be configured as CMOS or 'Wired OR', as described in Table 108. In CMOS mode, SDOUT is driven low when not outputting register data bits. In 'Wired OR' mode, SDOUT is undriven (high impedance) when not outputting register data bits.

In Write operations (R/W=0), this mode is the same as 3-wire mode described above.

In Read operations (R/W=1), the SDATA pin is ignored following receipt of the valid register address. SDOUT is driven by the WM8994.

The 4-wire control mode timing is illustrated in Figure 71 and Figure 72.



Figure 71 4-Wire Readback (CMOS)



Figure 72 4-Wire Readback (Wired-'OR')

## **CONTROL WRITE SEQUENCER**

The Control Write Sequencer is a programmable unit that forms part of the WM8994 control interface logic. It provides the ability to perform a sequence of register write operations with the minimum of demands on the host processor - the sequence may be initiated by a single operation from the host processor and then left to execute independently.

Default sequences for Start-Up of each output driver and Shut-Down are provided (see "Default Sequences" section). It is recommended that these default sequences are used unless changes become necessary.

When a sequence is initiated, the sequencer performs a series of pre-defined register writes. The host processor informs the sequencer of the start index of the required sequence within the sequencer's memory. At each step of the sequence, the contents of the selected register fields are read from the sequencer's memory and copied into the WM8994 control registers. This continues sequentially through the sequencer's memory until an "End of Sequence" bit is encountered; at this point, the sequencer stops and an Interrupt status flag is asserted. For cases where the timing of the write sequence is important, a programmable delay can be set for specific steps within the sequence.

Note that the Control Write Sequencer's internal clock is derived from the internal clock SYS\_CLK which must be enabled as described in "Clocking and Sample Rates". The clock division from SYS\_CLK is handled transparently by the WM8994 without user intervention, provided that SYS CLK is configured as specified in "Clocking and Sample Rates".

#### **INITIATING A SEQUENCE**

The Register fields associated with running the Control Write Sequencer are described in Table 111. Note that the operation of the Control Write Sequencer also requires the internal clock SYS\_CLK to be configured as described in "Clocking and Sample Rates".

The Write Sequencer is enabled by setting the WSEQ\_ENA bit. The start index of the required sequence must be written to the WSEQ\_START\_INDEX field.

The Write Sequencer stores up to 128 register write commands. These are defined in Registers R12288 to R12799. There are 4 registers used to define each of the 128 possible commands. The value of WSEQ\_START\_INDEX selects the registers applicable to the first write command in the selected sequence.

Setting the WSEQ\_START bit initiates the sequencer at the given start index. The Write Sequencer can be interrupted by writing a logic 1 to the WSEQ\_ABORT bit.

The current status of the Write Sequencer can be read using two further register fields - when the WSEQ\_BUSY bit is asserted, this indicates that the Write Sequencer is busy. Note that, whilst the Control Write Sequencer is running a sequence (indicated by the WSEQ\_BUSY bit), normal read/write operations to the Control Registers cannot be supported. The index of the current step in the Write Sequencer can be read from the WSEQ\_CURRENT\_INDEX field; this is an indicator of the sequencer's progress. On completion of a sequence, this field holds the index of the last step within the last commanded sequence.

When the Write Sequencer reaches the end of a sequence, it asserts the WSEQ\_DONE\_EINT flag in Register R1841 (see Table 79). This flag can be used to generate an Interrupt Event on completion of the sequence. Note that the WSEQ\_DONE\_EINT flag is asserted to indicate that the WSEQ is NOT Busy.



| REGISTER<br>ADDRESS                            | BIT | LABEL                                       | DEFAULT  | DESCRIPTION                                                                                                                                                                                                                                                                |
|------------------------------------------------|-----|---------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R272 (0110h)                                   | 15  | WSEQ_ENA                                    | 0        | Write Sequencer Enable.                                                                                                                                                                                                                                                    |
| Write                                          |     |                                             |          | 0 = Disabled                                                                                                                                                                                                                                                               |
| Sequencer                                      |     |                                             |          | 1 = Enabled                                                                                                                                                                                                                                                                |
| Ctrl (1)                                       | 9   | WSEQ_ABORT                                  | 0        | Writing a 1 to this bit aborts the current sequence and returns control of the device back to the serial control interface.                                                                                                                                                |
|                                                | 8   | WSEQ_START                                  | 0        | Writing a 1 to this bit starts the write sequencer at the index location selected by WSEQ_START_INDEX. The sequence continues until it reaches an "End of sequence" flag. At the end of the sequence, this bit will be reset by the Write Sequencer.                       |
|                                                | 6:0 | WSEQ_START_<br>INDEX [6:0]                  | 000_0000 | Sequence Start Index. This field determines the memory location of the first command in the selected sequence. There are 127 Write Sequencer RAM addresses:  00h = WSEQ_ADDR0 (R12288)  01h = WSEQ_ADDR1 (R12292)  02h = WSEQ_ADDR2 (R12296)   7Fh = WSEQ_ADDR127 (R12796) |
| R273 (0111h)<br>Write<br>Sequencer<br>Ctrl (2) | 8   | WSEQ_BUSY<br>(read only)                    | 0        | Sequencer Busy flag (Read Only).  0 = Sequencer idle  1 = Sequencer busy  Note: it is not possible to write to control registers via the control interface while the Sequencer is Busy.                                                                                    |
|                                                | 6:0 | WSEQ_CURRE<br>NT_INDEX [6:0]<br>(read only) | 000_0000 | Sequence Current Index. This indicates the memory location of the most recently accessed command in the write sequencer memory.  Coding is the same as WSEQ_START_INDEX.                                                                                                   |

Table 111 Write Sequencer Control - Initiating a Sequence

### **PROGRAMMING A SEQUENCE**

A sequence consists of write operations to data bits (or groups of bits) within the control registers. Each write operation is defined by a block of 4 registers, which contain 6 fields as described in this section.

The block of 4 registers is the same for up to 128 steps held in the sequencer memory. Multiple sequences can be held in the memory at the same time; each sequence occupies its own range within the 128 available registers.

The following 6 fields are replicated 128 times - one for each of the sequencer's 128 steps. In the following descriptions, the term 'n' is used to denote the step number, from 0 to 127.

 $WSEQ\_ADDRn$  is a 14-bit field containing the Control Register Address in which the data should be written.

WSEQ\_DATA*n* is an 8-bit field which contains the data to be written to the selected Control Register. The WSEQ\_DATA\_WIDTH*n* field determines how many of these bits are written to the selected register; the most significant bits (above the number indicated by WSEQ\_DATA\_WIDTH*n*) are ignored.



WSEQ\_DATA\_STARTn is a 4-bit field which identifies the LSB position within the selected Control Register to which the data should be written. For example, setting WSEQ\_DATA\_STARTn = 0100 will select bit 4 as the LSB position; in this case, 4-bit data would be written to bits 7:4.

WSEQ\_DATA\_WIDTH*n* is a 3-bit field which identifies the width of the data block to be written. This enables selected portions of a Control Register to be updated without any concern for other bits within the same register, eliminating the need for read-modify-write procedures. Values of 0 to 7 correspond to data widths of 1 to 8 respectively. For example, setting WSEQ\_DATA\_WIDTH*n* = 010 will cause a 3-bit data block to be written. Note that the maximum value of this field corresponds to an 8-bit data block; writing to register fields greater than 8 bits wide must be performed using two separate operations of the Control Write Sequencer.

WSEQ\_DELAYn is a 4-bit field which controls the waiting time between the current step and the next step in the sequence i.e. the delay occurs after the write in which it was called. The total delay time per step (including execution) is defined below, giving a useful range of execution/delay times from  $562\mu s$  up to 2.048s per step:

$$T = k \times (2^{WSEQ\_DELAY} + 8)$$

where  $k = 62.5 \mu s$  (under recommended operating conditions)

WSEQ\_EOSn is a 1-bit field which indicates the End of Sequence. If this bit is set, then the Control Write Sequencer will automatically stop after this step has been executed.

The register definitions for Step 0 are described in Table 112. The equivalent definitions also apply to Step 1 through to Step 127, in the subsequent register address locations.

| REGISTER<br>ADDRESS                       | BIT  | LABEL                         | DEFAULT | DESCRIPTION                                                                                                                                                                                             |
|-------------------------------------------|------|-------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R12288<br>(3000h)<br>Write<br>Sequencer 0 | 13:0 | WSEQ_ADDR<br>0 [13:0]         | 0000h   | Control Register Address to be written to in this sequence step.                                                                                                                                        |
| R12289<br>(3001h)<br>Write<br>Sequencer 1 | 7:0  | WSEQ_DATA<br>0 [7:0]          | 00h     | Data to be written in this sequence step. When the data width is less than 8 bits, then one or more of the MSBs of WSEQ_DATAn are ignored. It is recommended that unused bits be set to 0.              |
| R12290<br>(3002h)<br>Write<br>Sequencer 2 | 10:8 | WSEQ_DATA<br>_WIDTH0<br>[2:0] | 000     | Width of the data block written in this sequence step.  000 = 1 bit  001 = 2 bits  010 = 3 bits  011 = 4 bits  100 = 5 bits  101 = 6 bits  111 = 8 bits                                                 |
|                                           | 3:0  | WSEQ_DATA<br>_START0<br>[3:0] | 0000    | Bit position of the LSB of the data block written in this sequence step.  0000 = Bit 0  1111 = Bit 15                                                                                                   |
| R12291<br>(3003h)<br>Write<br>Sequencer 3 | 8    | WSEQ_EOS0                     | 0       | End of Sequence flag. This bit indicates whether the Control Write Sequencer should stop after executing this step.  0 = Not end of sequence  1 = End of sequence (Stop the sequencer after this step). |
|                                           | 3:0  | WSEQ_DELA<br>Y0 [3:0]         | 0000    | Time delay after executing this step.  Total time per step (including execution) = 62.5µs × (2 <sup>WSEQ_DELAY</sup> + 8)                                                                               |

Table 112 Write Sequencer Control - Programming a Sequence



Note that a 'Dummy' write can be inserted into a control sequence by commanding the sequencer to write a value of 0 to bit 0 of Register R255 (00FFh). This is effectively a write to a non-existent register location. This can be used in order to create placeholders ready for easy adaptation of a control sequence. For example, a sequence could be defined to power-up a mono signal path from DACL to headphone, with a 'dummy' write included to leave space for easy modification to a stereo signal path configuration. Dummy writes can also be used in order to implement additional time delays between register writes. Dummy writes are included in both of the Headphone start-up sequences - see Table 113 and Table 114.

In summary, the Control Register to be written is set by the WSEQ\_ADDR*n* field. The data bits that are written are determined by a combination of WSEQ\_DATA\_START*n*, WSEQ\_DATA\_WIDTH*n* and WSEQ\_DATA*n*. This is illustrated below for an example case of writing to the VMID\_SEL field within Register R1 (0001h).

In this example, the Start Position is bit 01 (WSEQ\_DATA\_START*n* = 0001b) and the Data width is 2 bits (WSEQ\_DATA\_WIDTH*n* = 0001b). With these settings, the Control Write Sequencer would update the Control Register R1 [2:1] with the contents of WSEQ\_DATA*n* [1:0].



Figure 73 Control Write Sequencer Example

#### **DEFAULT SEQUENCES**

When the WM8994 is powered up, a number of Control Write Sequences are available through default settings in the sequencer memory locations. The pre-programmed default settings include Start-Up and Shut-Down sequences for each of the output drivers. Note that the default sequences do not include audio signal path or gain setting configuration; this must be implemented prior to scheduling any of the default Start-Up sequences.

The entire sequencer memory may be programmed to users' own settings at any time, as described in "Programming a Sequence". Users' own settings remain in memory regardless of WSEQ\_ENA, and are not affected by software resets (i.e. writing to Register R0). However, any non-default sequences are lost when the device is powered down.

The following default control sequences are provided:

- Headphone Cold Start-Up This sequence powers up the headphone driver and charge pump.
  It commands the DC Servo to perform offset correction. It enables the master bias required for
  analogue functions. This sequence is intended for enabling the headphone output after initial
  power-on, when DC offset correction has not previously been run.
- Headphone Warm Start-Up This sequence is similar to the Headphone Cold Start-Up, but does not include the DC Servo operation. This sequence is intended for fast enabling of the



headphone output when DC offset correction has previously been scheduled and provided the analogue gain settings have not been updated since scheduling the DC offset correction.

- Speaker Start-Up This sequence powers up the stereo speaker driver. It also enables the master bias required for analogue functions.
- 4. Earpiece Start-Up This sequence powers up the earpiece driver. It also enables the master bias required for analogue functions. The soft-start VMID option is used in order to suppress pops when the driver is enabled. This sequence is intended for enabling the earpiece driver when the master bias has not previously been enabled.
- 5. Line Output Start-Up This sequence powers up the line outputs. Active discharge of the line outputs is selected, followed by the soft-start VMID enable, followed by selection of the master bias and un-muting of the line outputs. This sequence is intended for enabling the line drivers when the master bias has not previously been enabled.
- 6. Speaker and Headphone Fast Shut-Down This sequence implements a fast shutdown of the speaker and headphone drivers. It also disables the DC Servo and charge pump circuits, and disables the analogue bias circuits using the soft-start (ramp) feature. This sequence is intended as a shut-down sequence when only the speaker or headphone drivers are enabled.
- 7. Generic Shut-Down This sequence shuts down all of the WM8994 output drivers, DC Servo, charge pump and analogue bias circuits. It is similar to the Fast Shut-Down sequence, with the additional control of the earpiece and line output drivers. Active discharge of the line outputs is included and all drivers are disabled as part of this sequence.

Specific details of each of these sequences is provided below.

#### **Headphone Cold Start-Up**

The Headphone Cold Start-Up sequence is initiated by writing 8100h to Register 272 (0110h). This single operation starts the Control Write Sequencer at Index Address 0 (00h) and executes the sequence defined in Table 113.

This sequence takes approximately 296ms to run.

| WSEQ<br>INDEX | REGISTER<br>ADDRESS | WIDTH  | START  | DATA | DELAY | EOS | DESCRIPTION               |
|---------------|---------------------|--------|--------|------|-------|-----|---------------------------|
| 0 (00h)       | R57 (0039h)         | 5 bits | Bit 2  | 1Bh  | 0h    | 0b  | STARTUP_BIAS_ENA = 1      |
|               |                     |        |        |      |       |     | VMID_BUF_ENA = 1          |
|               |                     |        |        |      |       |     | VMID_RAMP[1:0] = 11b      |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)        |
| 1 (01h)       | R1 (0001h)          | 3 bits | Bit 0  | 03h  | 9h    | 0b  | BIAS_ENA = 1              |
|               |                     |        |        |      |       |     | VMID_SEL[1:0] = 01b       |
|               |                     |        |        |      |       |     | (delay = 32.5ms)          |
| 2 (02h)       | R76 (004Ch)         | 1 bit  | Bit 15 | 01h  | 6h    | 0b  | CP_ENA = 1                |
|               |                     |        |        |      |       |     | (delay = 4.5ms)           |
| 3 (03h)       | R1 (0001h)          | 2 bits | Bit 8  | 03h  | 0h    | 0b  | HPOUT1R_ENA = 1           |
|               |                     |        |        |      |       |     | HPOUT1L_ENA = 1           |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)        |
| 4 (04h)       | R96 (0060h)         | 5 bits | Bit 1  | 11h  | 0h    | 0b  | HPOUT1R_DLY = 1           |
|               |                     |        |        |      |       |     | HPOUT1L_DLY = 1           |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)        |
| 5 (05h)       | R84 (0054h)         | 6 bits | Bit 0  | 33h  | Ch    | 0b  | DCS_ENA_CHAN_0 = 1        |
|               |                     |        |        |      |       |     | DCS_ENA_CHAN_1 = 1        |
|               |                     |        |        |      |       |     | DCS_TRIG_STARTUP_0 = 1    |
|               |                     |        |        |      |       |     | DCS_TRIG_STARTUP_1 = 1    |
|               |                     |        |        |      |       |     | (delay = 256.5ms)         |
| 6 (06h)       | R255                | 1 bit  | Bit 0  | 00h  | 0h    | 0b  | Dummy Write for expansion |
|               | (00FFh)             |        |        |      |       |     | (delay = 0.5625ms)        |



| WSEQ<br>INDEX | REGISTER<br>ADDRESS | WIDTH  | START | DATA | DELAY | EOS | DESCRIPTION                                                           |
|---------------|---------------------|--------|-------|------|-------|-----|-----------------------------------------------------------------------|
| 7 (07h)       | R96 (0060h)         | 6 bits | Bit 2 | 3Bh  | 0h    | 1b  | HPOUT1R_OUTP = 1 HPOUT1R_RMV_SHORT =1 HPOUT1_DLY = 1 HPOUT1L_OUTP = 1 |
|               |                     |        |       |      |       |     | HPOUT1L_RMV_SHORT = 1<br>(delay = 0.5625ms)                           |

Table 113 Headphone Cold Start-Up Default Sequence

### Headphone Warm Start-Up

The Headphone Warm Start-Up sequence can be initiated by writing 0108h to Register 73 (49h). This single operation starts the Control Write Sequencer at Index Address 8 (08h) and executes the sequence defined in Table 114.

This sequence takes approximately 40ms to run.

| WSEQ<br>INDEX | REGISTER<br>ADDRESS | WIDTH  | START  | DATA | DELAY | EOS | DESCRIPTION               |
|---------------|---------------------|--------|--------|------|-------|-----|---------------------------|
| 8 (08h)       | R57 (0039h)         | 5 bits | Bit 2  | 1Bh  | 0h    | 0b  | STARTUP_BIAS_ENA = 1      |
|               |                     |        |        |      |       |     | VMID_BUF_ENA = 1          |
|               |                     |        |        |      |       |     | VMID_RAMP[1:0] = 11b      |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)        |
| 9 (09h)       | R1 (0001h)          | 3 bits | Bit 0  | 03h  | 9h    | 0b  | BIAS_ENA = 1              |
|               |                     |        |        |      |       |     | VMID_SEL[1:0] = 01b       |
|               |                     |        |        |      |       |     | (delay = 32.5ms)          |
| 10 (0Ah)      | R76 (004Ch)         | 1 bits | Bit 15 | 01h  | 6h    | 0b  | CP_ENA = 1                |
|               |                     |        |        |      |       |     | (delay = 4.5ms)           |
| 11 (0Bh)      | R1 (0001h)          | 2 bits | Bit 8  | 03h  | 0h    | 0b  | HPOUT1R_ENA = 1           |
|               |                     |        |        |      |       |     | HPOUT1L_ENA = 1           |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)        |
| 12 (0Ch)      | R96 (0060h)         | 5 bits | Bit 1  | 11h  | 0h    | 0b  | HPOUT1R_DLY = 1           |
|               |                     |        |        |      |       |     | HPOUT1L_DLY = 1           |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)        |
| 13 (0Dh)      | R84 (0054h)         | 2 bits | Bit 0  | 03h  | 0h    | 0b  | DCS_ENA_CHAN_0 = 1        |
|               |                     |        |        |      |       |     | DCS_ENA_CHAN_1 = 1        |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)        |
| 14 (0Eh)      | R255                | 1 bits | Bit 0  | 00h  | 0h    | 0b  | Dummy Write for expansion |
|               | (00FFh)             |        |        |      |       |     | (delay = 0.5625ms)        |
| 15 (0Fh)      | R96 (0060h)         | 6 bits | Bit 2  | 3Bh  | 0h    | 1b  | HPOUT1R_OUTP = 1          |
|               |                     |        |        |      |       |     | HPOUT1R_RMV_SHORT =1      |
|               |                     |        |        |      |       |     | HPOUT1_DLY = 1            |
|               |                     |        |        |      |       |     | HPOUT1L_OUTP = 1          |
|               |                     |        |        |      |       |     | HPOUT1L_RMV_SHORT = 1     |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)        |

Table 114 Headphone Warm Start-Up Default Sequence

## Speaker Start-Up

The Speaker Start-Up sequence can be initiated by writing 8110h to Register 272 (0110h). This single operation starts the Control Write Sequencer at Index Address 16 (10h) and executes the sequence defined in Table 115.

This sequence takes approximately 34ms to run.



| WSEQ<br>INDEX | REGISTER<br>ADDRESS | WIDTH  | START  | DATA | DELAY | EOS | DESCRIPTION          |
|---------------|---------------------|--------|--------|------|-------|-----|----------------------|
| 16 (10h)      | R57 (39h)           | 5 bits | Bit 2  | 1Bh  | 0h    | 0b  | STARTUP_BIAS_ENA = 1 |
|               |                     |        |        |      |       |     | VMID_BUF_ENA = 1     |
|               |                     |        |        |      |       |     | VMID_RAMP[1:0] = 11b |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)   |
| 17 (11h)      | R1 (01h)            | 3 bits | Bit 0  | 03h  | 9h    | 0b  | BIAS_ENA = 1         |
|               |                     |        |        |      |       |     | VMID_SEL[1:0] = 01b  |
|               |                     |        |        |      |       |     | (delay = 32.5ms)     |
| 18 (12h)      | R1 (01h)            | 2 bits | Bit 12 | 03h  | 0h    | 1b  | SPKOUTL_ENA = 1      |
|               |                     |        |        |      |       |     | SPKOUTR_ENE = 1      |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)   |

Table 115 Speaker Start-Up Default Sequence

## Earpiece Start-Up

The Earpiece Start-Up sequence can be initiated by writing 8113h to Register 272 (0110h). This single operation starts the Control Write Sequencer at Index Address 19 (13h) and executes the sequence defined in Table 116.

This sequence takes approximately 259ms to run.

| WSEQ<br>INDEX | REGISTER<br>ADDRESS | WIDTH  | START  | DATA | DELAY | EOS | DESCRIPTION          |
|---------------|---------------------|--------|--------|------|-------|-----|----------------------|
| 19 (13h)      | R57 (39h)           | 6 bits | Bit 1  | 27h  | 0h    | 0b  | BIAS_SRC = 1         |
|               |                     |        |        |      |       |     | STARTUP_BIAS_ENA = 1 |
|               |                     |        |        |      |       |     | VMID_BUF_ENA = 1     |
|               |                     |        |        |      |       |     | VMID_RAMP[1:0] = 10b |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)   |
| 20 (14h)      | R56 (38h)           | 1 bit  | Bit 6  | 01h  | 0h    | 0b  | HPOUT2_IN_ENA = 1    |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)   |
| 21 (15h)      | R31 (1Fh)           | 1 bit  | Bit 5  | 00h  | 0h    | 1b  | HPOUT2_MUTE = 0      |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)   |
| 22 (16h)      | R1 (01h)            | 1 bit  | Bit 11 | 01h  | 0h    | 0b  | HPOUT2_ENA = 1       |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)   |
| 23 (17h)      | R1 (01h)            | 3 bits | Bit 0  | 03h  | Ch    | 0b  | BIAS_ENA = 1         |
|               |                     |        |        |      |       |     | VMID_SEL[1:0] = 01b  |
|               |                     |        |        |      |       |     | (delay = 256.5ms)    |
| 24 (18h)      | R57 (39h)           | 1 bit  | Bit 1  | 00h  | 0h    | 0b  | BIAS_SRC = 0         |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)   |

Table 116 Earpiece Start-Up Default Sequence

## Line Output Start-Up

The Line Output Start-Up sequence can be initiated by writing 8119h to Register 272 (0110h). This single operation starts the Control Write Sequencer at Index Address 25 (19h) and executes the sequence defined in Table 117.

This sequence takes approximately 517ms to run.

| WSEQ<br>INDEX | REGISTER<br>ADDRESS | WIDTH  | START  | DATA | DELAY | EOS | DESCRIPTION              |
|---------------|---------------------|--------|--------|------|-------|-----|--------------------------|
| 25 (19h)      | R56 (38h)           | 2 bits | Bit 4  | 03h  | 0h    | 0b  | LINEOUT2_DISCH = 1       |
|               |                     |        |        |      |       |     | LINEOUT1_DISCH = 1       |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)       |
| 26 (1Ah)      | R57 (39h)           | 6 bits | Bit 1  | 27h  | 0h    | 0b  | BIAS_SRC = 1             |
|               |                     |        |        |      |       |     | STARTUP_BIAS_ENA = 1     |
|               |                     |        |        |      |       |     | VMID_BUF_ENA = 1         |
|               |                     |        |        |      |       |     | VMID_RAMP[1:0] = 10b     |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)       |
| 27 (1Bh)      | R56 (38h)           | 1 bit  | Bit 7  | 01h  | 0h    | 0b  | LINEOUT_VMID_BUF_ENA = 1 |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)       |
| 28 (1Ch)      | R3 (03h)            | 4 bits | Bit 10 | 0Fh  | 0h    | 0b  | LINEOUT2P_ENA = 1        |
|               |                     |        |        |      |       |     | LINEOUT2N_ENA = 1        |
|               |                     |        |        |      |       |     | LINEOUT1P_ENA = 1        |
|               |                     |        |        |      |       |     | LINEOUT1N_ENA = 1        |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)       |
| 29 (1Dh)      | R56 (38h)           | 2 bits | Bit 4  | 00h  | 0h    | 0b  | LINEOUT2_DISCH = 0       |
|               |                     |        |        |      |       |     | LINEOUT1_DISCH = 0       |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)       |
| 30 (1Eh)      | R1 (01h)            | 3 bits | Bit 0  | 03h  | Dh    | 0b  | BIAS_ENA = 1             |
|               |                     |        |        |      |       |     | VMID_SEL = 01b           |
|               |                     |        |        |      |       |     | (delay = 512.5ms)        |
| 31 (1Fh)      | R57 (39h)           | 1 bit  | Bit 1  | 00h  | 0h    | 0b  | BIAS_SRC = 0             |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)       |
| 32 (20h)      | R30 (1Eh)           | 2 bits | Bit 5  | 00h  | 0h    | 0b  | LINEOUT1P_MUTE = 0       |
|               |                     |        |        |      |       |     | LINEOUT1N_MUTE = 0       |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)       |
| 33 (21h)      | R30 (1Eh)           | 2 bits | Bit 1  | 00h  | 0h    | 1b  | LINEOUT2P_MUTE = 0       |
|               |                     |        |        |      |       |     | LINEOUT2N_MUTE = 0       |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)       |

Table 117 Line Output Start-Up Default Sequence

## Speaker and Headphone Fast Shut-Down

The Speaker and Headphone Fast Shut-Down sequence can be initiated by writing 8122h to Register 272 (0110h). This single operation starts the Control Write Sequencer at Index Address 34 (22h) and executes the sequence defined in Table 118.

This sequence takes approximately 37ms to run.

| WSEQ<br>INDEX | REGISTER<br>ADDRESS | WIDTH  | START  | DATA | DELAY | EOS | DESCRIPTION           |
|---------------|---------------------|--------|--------|------|-------|-----|-----------------------|
| 34 (22h)      | R96 (60h)           | 7 bits | Bit 1  | 00h  | 0h    | 0b  | HPOUT1R_DLY = 0       |
|               |                     |        |        |      |       |     | HPOUT1R_OUTP = 0      |
|               |                     |        |        |      |       |     | HPOUT1R_RMV_SHORT = 0 |
|               |                     |        |        |      |       |     | HPOUT1L_DLY = 0       |
|               |                     |        |        |      |       |     | HPOUT1L_OUTP = 0      |
|               |                     |        |        |      |       |     | HPOUT1L_RMV_SHORT = 0 |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)    |
| 35 (23h)      | R84 (54h)           | 2 bits | Bit 0  | 00h  | 0h    | 0b  | DCS_ENA_CHAN_0 = 0    |
|               |                     |        |        |      |       |     | DCS_ENA_CHAN_1 = 0    |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)    |
| 36 (24h)      | R1 (01h)            | 2 bits | Bit 8  | 00h  | 0h    | 0b  | HPOUT1R_ENA = 0       |
|               |                     |        |        |      |       |     | HPOUT1L_ENA = 0       |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)    |
| 37 (25h)      | R76 (4Ch)           | 1 bit  | Bit 15 | 00h  | 0h    | 0b  | CP_ENA = 0            |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)    |
| 38 (26h)      | R1 (01h)            | 2 bits | Bit 12 | 00h  | 0h    | 0b  | SPKOUTL_ENA = 0       |
|               |                     |        |        |      |       |     | SPKOUTR_ENA = 0       |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)    |
| 39 (27h)      | R57 (39h)           | 6 bits | Bit 1  | 37h  | 0h    | 0b  | BIAS_SRC = 1          |
|               |                     |        |        |      |       |     | STARTUP_BIAS_ENA = 1  |
|               |                     |        |        |      |       |     | VMID_BUF_ENA = 1      |
|               |                     |        |        |      |       |     | VMID_RAMP[1:0] = 11b  |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)    |
| 40 (28h)      | R1 (01h)            | 3 bits | Bit 0  | 00h  | 9h    | 0b  | BIAS_ENA = 0          |
|               |                     |        |        |      |       |     | VMID_SEL = 00b        |
|               |                     |        |        |      |       |     | (delay = 32.5ms)      |
| 41 (29h)      | R57 (39h)           | 6 bits | Bit 1  | 00h  | 0h    | 1b  | BIAS_SRC = 0          |
|               |                     |        |        |      |       |     | STARTUP_BIAS_ENA = 0  |
|               |                     |        |        |      |       |     | VMID_BUF_ENA = 0      |
|               |                     |        |        |      |       |     | VMID_RAMP[1:0] = 00b  |
|               |                     |        |        |      |       |     | (delay = 0.5625ms)    |

Table 118 Speaker and Headphone Fast Shut-Down Default Sequence

### Generic Shut-Down

The Generic Shut-Down sequence can be initiated by writing 812Ah to Register 272 (0110h). This single operation starts the Control Write Sequencer at Index Address 42 (2Ah) and executes the sequence defined in Table 119.

This sequence takes approximately 522ms to run.

| WSEQ<br>INDEX | REGISTER<br>ADDRESS | WIDTH  | START  | DATA | DELAY | EOS | DESCRIPTION                                                                                                                      |
|---------------|---------------------|--------|--------|------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------|
| 42 (2Ah)      | R31 (1Fh)           | 1 bit  | Bit 5  | 01h  | 0h    | 0b  | HPOUT2_MUTE = 1<br>(delay = 0.5625ms)                                                                                            |
| 43 (2Bh)      | R30 (1Eh)           | 6 bits | Bit 1  | 33h  | 0h    | 0b  | LINEOUT2P_MUTE = 1 LINEOUT2N_MUTE = 1 LINEOUT1P_MUTE = 1 LINEOUT1N_MUTE = 1 (delay = 0.5625ms)                                   |
| 44 (2Ch)      | R96 (60h)           | 7 bits | Bit 1  | 00h  | 0h    | 0b  | HPOUT1R_DLY = 0 HPOUT1R_OUTP = 0 HPOUT1R_RMV_SHORT = 0 HPOUT1L_DLY = 0 HPOUT1L_OUTP = 0 HPOUT1L_RMV_SHORT = 0 (delay = 0.5625ms) |
| 45 (2Dh)      | R84 (54h)           | 2 bits | Bit 0  | 00h  | 0h    | 0b  | DCS_ENA_CHAN_0 = 0<br>DCS_ENA_CHAN_1 = 0<br>(delay = 0.5625ms)                                                                   |
| 46 (2Eh)      | R1 (01h)            | 2 bits | Bit 8  | 00h  | 0h    | 0b  | HPOUT1R_ENA = 0<br>HPOUT1L_ENA = 0<br>(delay = 0.5625ms)                                                                         |
| 47 (2Fh)      | R76 (4Ch)           | 1 bit  | Bit 15 | 00h  | 0h    | 0b  | CP_ENA = 0<br>(delay = 0.5625ms)                                                                                                 |
| 48 (30h)      | R1 (01h)            | 2 bits | Bit 12 | 00h  | 0h    | 0b  | SPKOUTL_ENA = 0<br>SPKOUTR_ENA = 0<br>(delay = 0.5625ms)                                                                         |
| 49 (31h)      | R57 (39h)           | 6 bits | Bit 1  | 17h  | 0h    | 0b  | BIAS_SRC = 1 STARTUP_BIAS_ENA = 1 VMID_BUF_ENA = 1 VMID_RAMP[1:0] = 01b (delay = 0.5625ms)                                       |
| 50 (32h)      | R1 (01h)            | 3 bits | Bit 0  | 00h  | Dh    | 0b  | BIAS_ENA = 0<br>VMID_SEL = 00b<br>(delay = 512.5ms)                                                                              |
| 51 (33h)      | R1 (01h)            | 1 bit  | Bit 11 | 00h  | 0h    | 0b  | HPOUT2_ENA = 0<br>(delay = 0.5625ms)                                                                                             |
| 52 (34h)      | R56 (38h)           | 2 bits | Bit 4  | 03h  | 0h    | 0b  | LINEOUT2_DISCH = 1<br>LINEOUT1_DISCH = 1<br>(delay = 0.5625ms)                                                                   |
| 53 (35h)      | R55 (37h)           | 1 bit  | Bit 0  | 01h  | 0h    | 0b  | VROI = 1<br>(delay = 0.5625ms)                                                                                                   |
| 54 (36h)      | R56 (38h)           | 1 bit  | Bit 6  | 00h  | 0h    | 0b  | HPOUT2_IN_ENA =0<br>(delay = 0.5625ms)                                                                                           |
| 55 (37h)      | R3 (03h)            | 4 bits | Bit 10 | 00h  | 0h    | 0b  | LINEOUT2P_ENA = 0<br>LINEOUT2N_ENA = 0<br>LINEOUT1P_ENA = 0<br>LINEOUT1N_ENA = 0<br>(delay = 0.5625ms)                           |



| WSEQ<br>INDEX | REGISTER<br>ADDRESS | WIDTH  | START | DATA | DELAY | EOS | DESCRIPTION              |
|---------------|---------------------|--------|-------|------|-------|-----|--------------------------|
| 56 (38h)      | R56 (38h)           | 1 bit  | Bit 7 | 00h  | 0h    | 0b  | LINEOUT_VMID_BUF_ENA = 0 |
|               |                     |        |       |      |       |     | (delay = 0.5625ms)       |
| 57 (39h)      | R55 (37h)           | 1 bit  | Bit 0 | 00h  | 0h    | 0b  | VROI = 0                 |
|               |                     |        |       |      |       |     | (delay = 0.5625ms)       |
| 58 (3Ah)      | R57 (39h)           | 6 bits | Bit 1 | 00h  | 0h    | 1b  | BIAS_SRC = 0             |
|               |                     |        |       |      |       |     | STARTUP_BIAS_ENA = 0     |
|               |                     |        |       |      |       |     | VMID_BUF_ENA = 0         |
|               |                     |        |       |      |       |     | VMID_RAMP[1:0] = 00b     |
|               |                     |        |       |      |       |     | (delay = 0.5625ms)       |

Table 119 Generic Shut-Down Default Sequence

### POWER SEQUENCES AND POP SUPPRESSION CONTROL

The WM8994 incorporates a number of features, including Wolfson's SilentSwitch™ technology, designed to suppress pops normally associated with Start-Up, Shut-Down or signal path control. To achieve maximum benefit from these features, careful attention is required to the sequence and timing of these controls. Note that, under the recommended usage conditions of the WM8994, these features will be configured by running the default Start-Up and Shut-Down sequences as described in the "Control Write Sequencer" section. In these cases, the user does not need to set these register fields directly. Additional bias controls, also pre-programmed into Control Write Sequencer, are described in the "Reference Voltages and Master Bias" section.

#### **DISABLED LINE OUTPUT CONTROL**

The line outputs are biased to VMID in normal operation. In order to avoid audible pops caused by a disabled signal path dropping to AGND, the WM8994 can maintain these connections at VMID when the relevant output stage is disabled. This is achieved by connecting a buffered VMID reference to the output. The buffered VMID reference is enabled by setting VMID\_BUF\_ENA. The output resistance can be either  $500\Omega$  or  $20k\Omega$ , depending on the VROI register bit.

| REGISTER<br>ADDRESS       | BIT | LABEL        | DEFAULT | DESCRIPTION                                                         |
|---------------------------|-----|--------------|---------|---------------------------------------------------------------------|
| R55 (0037h)<br>Additional | 0   | VROI         | 0       | Buffered VMID to Analogue Line Output Resistance (Disabled Outputs) |
| Control                   |     |              |         | $0 = 20k\Omega$ from buffered VMID to output                        |
|                           |     |              |         | 1 = $500\Omega$ from buffered VMID to output                        |
| R57 (0039h)               | 3   | VMID_BUF_ENA | 0       | VMID Buffer Enable                                                  |
| AntiPOP2                  |     |              |         | 0 = Disabled                                                        |
|                           |     |              |         | 1 = Enabled                                                         |

Table 120 Disabled Line Output Control

### LINE OUTPUT DISCHARGE CONTROL

The line output paths can be actively discharged to AGND through internal resistors if desired. This is desirable at start-up in order to achieve a known output stage condition prior to enabling the soft-start VMID reference voltage. This is also desirable in shut-down to prevent the external connections from being affected by the internal circuits. The line outputs LINEOUT1P and LINEOUT1N are discharged to AGND by setting LINEOUT1\_DISCH. The line outputs LINEOUT2P and LINEOUT2N are discharged to AGND by setting LINEOUT2\_DISCH.

| REGISTER<br>ADDRESS     | BIT | LABEL              | DEFAULT | DESCRIPTION                                                                                                                        |
|-------------------------|-----|--------------------|---------|------------------------------------------------------------------------------------------------------------------------------------|
| R56 (0038h)<br>AntiPOP1 | ` ' |                    | 0       | Discharges LINEOUT1P and LINEOUT1N outputs via approx 4kΩ resistor 0 = Not active 1 = Actively discharging LINEOUT1P and LINEOUT1N |
|                         | 4   | LINEOUT2_DISC<br>H | 0       | Discharges LINEOUT2P and LINEOUT2N outputs via approx 4kΩ resistor 0 = Not active 1 = Actively discharging LINEOUT2P and LINEOUT2N |

**Table 121 Line Output Discharge Control** 



### VMID REFERENCE DISCHARGE CONTROL

The VMID reference can be actively discharged to AGND through internal resistors. This is desirable at start-up in order to achieve a known initial condition prior to enabling the soft-start VMID reference; this ensures maximum suppression of audible pops associated with start-up. VMID is discharged by setting VMID\_DISCH.

| REGISTER<br>ADDRESS | BIT | LABEL      | DEFAULT | DESCRIPTION             |
|---------------------|-----|------------|---------|-------------------------|
| R57 (0039h)         | 0   | VMID_DISCH | 0       | Connects VMID to ground |
| AntiPOP2            |     |            |         | 0 = Disabled            |
|                     |     |            |         | 1 = Enabled             |

Table 122 VMID Reference Discharge Control

#### **INPUT VMID CLAMPS**

The analogue inputs can be clamped to Vmid using the INPUTS\_CLAMP bit described below. This allows pre-charging of the input AC coupling capacitors during power-up, avoiding long delays when using headphone bypass paths. Note that all eight inputs are clamped using the same control bit.

| REGISTER<br>ADDRESS | BIT | LABEL        | DEFAULT | DESCRIPTION            |
|---------------------|-----|--------------|---------|------------------------|
| R21 (15h) Input     | 6   | INPUTS_CLAMP | 0       | Input pad VMID clamp   |
| Mixer (1)           |     |              |         | 0 = Clamp de-activated |
|                     |     |              |         | 1 = Clamp activated    |

Table 123 Input VMID Clamps

### **HEADPHONE ENABLE/DISABLE**

The ground-referenced headphone outputs implement Wolfson's SilentSwitch™ technology to minimise pop noise associated with enabling and disabling. HPOUT1L and HPOUT1R are shorted to AGND by default while the individual driver stages are enabled. As a final step the short circuit is then removed on each of these paths by setting the applicable fields HPOUT1L\_RMV\_SHORT and HPOUT1R\_RMV\_SHORT.

The ground-referenced Headphone output drivers are designed to suppress pops and clicks when enabled or disabled. However, it is necessary to control the drivers in accordance with a defined sequence in start-up and shut-down to achieve the pop suppression. It is also necessary to schedule the DC Servo offset correction at the appropriate point in the sequence (see "DC Servo"). Table 124 and Table 125 describe the recommended sequences for enabling and disabling these output drivers.

| SEQUENCE | HEADPHONE ENABLE      |
|----------|-----------------------|
| Step 1   | HPOUT1L_ENA = 1       |
|          | HPOUT1R_ENA = 1       |
| Step 2   | HPOUT1L_DLY = 1       |
|          | HPOUT1R_DLY = 1       |
| Step 3   | DC offset correction  |
| Step 4   | HPOUT1L_OUTP = 1      |
|          | HPOUT1L_RMV_SHORT = 1 |
|          | HPOUT1R_OUTP = 1      |
|          | HPOUT1R RMV SHORT = 1 |

Table 124 Headphone Output Enable Sequence

| SEQUENCE | HEADPHONE DISABLE     |
|----------|-----------------------|
| Step 1   | HPOUT1L_RMV_SHORT = 0 |
|          | HPOUT1L_DLY = 0       |
|          | HPOUT1L_OUTP = 0      |
|          | HPOUT1R_RMV_SHORT = 0 |
|          | HPOUT1R_DLY = 0       |
|          | HPOUT1R_OUTP = 0      |
| Step 2   | HPOUT1L_ENA = 0       |
|          | HPOUT1R_ENA = 0       |

Table 125 Headphone Output Disable Sequence

The register bits relating to pop suppression control are defined in Table 126.

| REGISTER<br>ADDRESS | BIT | LABEL        | DEFAULT | DESCRIPTION                                                                                                          |
|---------------------|-----|--------------|---------|----------------------------------------------------------------------------------------------------------------------|
| R1 (0001h)          | 9   | HPOUT1L ENA  | 0       | Enables HPOUT1L input stage                                                                                          |
| Power               |     | _            |         | 0 = Disabled                                                                                                         |
| Management          |     |              |         | 1 = Enabled                                                                                                          |
| (1)                 |     |              |         | Note: When HPOUT1_AUTO_PU is set, the HPOUT1L_ENA bit automatically enables all stages of the left headphone driver  |
|                     | 8   | HPOUT1R_ENA  | 0       | Enables HPOUT1R input stage                                                                                          |
|                     |     |              |         | 0 = Disabled                                                                                                         |
|                     |     |              |         | 1 = Enabled                                                                                                          |
|                     |     |              |         | Note: When HPOUT1_AUTO_PU is set, the HPOUT1R_ENA bit automatically enables all stages of the right headphone driver |
| R96 (0060h)         | 7   | HPOUT1L_RMV_ | 0       | Removes HPOUT1L short                                                                                                |
| Analogue HP         |     | SHORT        |         | 0 = HPOUT1L short enabled                                                                                            |
| (1)                 |     |              |         | 1 = HPOUT1L short removed                                                                                            |
|                     |     |              |         | Note: Remove short after output stage has been enabled.                                                              |
|                     | 6   | HPOUT1L OUTP | 0       | Enables HPOUT1L output stage                                                                                         |
|                     |     | _            |         | 0 = Disabled                                                                                                         |
|                     |     |              |         | 1 = Enabled                                                                                                          |
|                     |     |              |         | Note: Set after offset correction is complete                                                                        |
|                     | 5   | HPOUT1L_DLY  | 0       | Enables HPOUT1L intermediate stage                                                                                   |
|                     |     |              |         | 0 = Disabled                                                                                                         |
|                     |     |              |         | 1 = Enabled                                                                                                          |
|                     |     |              |         | Note: Set with at least 20us delay to HPOUT1L_ENA                                                                    |
|                     | 3   | HPOUT1R_RMV_ | 0       | Removes HPOUT1R short                                                                                                |
|                     |     | SHORT        |         | 0 = HPOUT1R short enabled                                                                                            |
|                     |     |              |         | 1 = HPOUT1R short removed                                                                                            |
|                     |     |              |         | Note: Remove short after output stage has been enabled.                                                              |
|                     | 2   | HPOUT1R_OUTP | 0       | Enables HPOUT1R output stage                                                                                         |
|                     |     |              |         | 0 = Disabled                                                                                                         |
|                     |     |              |         | 1 = Enabled                                                                                                          |
|                     |     |              |         | Note: Set after offset correction is complete                                                                        |

| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION                                       |
|---------------------|-----|-------------|---------|---------------------------------------------------|
|                     | 1   | HPOUT1R_DLY | 0       | Enables HPOUT1R intermediate stage                |
|                     |     |             |         | 0 = Disabled                                      |
|                     |     |             |         | 1 = Enabled                                       |
|                     |     |             |         | Note: Set with at least 20us delay to HPOUT1R_ENA |

**Table 126 Pop Suppression Control** 

#### **EXAMPLE CONTROL SEQUENCES**

The default control sequences (see "Control Write Sequencer") contain only the register writes necessary to enable or disable specific output drivers. It is therefore necessary to configure the signal path and gain settings before commanding any of the default start-up sequences.

Table 127 describes an example control sequence to enable the direct DAC to Headphone path. This involves DAC enable, signal path configuration and mute control, together with the default "Headphone Cold Start-Up" sequence. Table 128 describes an example control sequence to disable the direct DAC to Headphone path. Note that these sequences are provided for guidance only; Application software should be verified and tailored to ensure optimum performance.

| REGISTER      | VALUE | DESCRIPTION                                                                                                                                                                                       |
|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R5 (0005h)    | 0003h | Enable DAC1L and DAC1R                                                                                                                                                                            |
| R45 (002Dh)   | 0100h | Enable path from DAC1L to HPOUT1L                                                                                                                                                                 |
| R46 (002Eh)   | 0100h | Enable path from DAC1R to HPOUT1R                                                                                                                                                                 |
| R272 (0110h)  | 8100h | Initiate Control Write Sequencer                                                                                                                                                                  |
|               |       | (Headphone 'cold' Start-Up sequence)                                                                                                                                                              |
|               |       | Delay 300ms                                                                                                                                                                                       |
|               |       | Note: Delay must inserted in the sequence to allow the Control Write Sequencer to finish. Any control interface writes to the CODEC will be ignored while the Control Write Sequencer is running. |
| R1056 (0420h) | 0000h | Soft un-mute DAC1L and DAC1R                                                                                                                                                                      |

Table 127 DAC to Headphone Direct Start-Up Sequence

| REGISTER      | VALUE | DESCRIPTION                                                                                                                                                                                       |
|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1056 (0420h) | 0200h | Soft mute DAC1L and DAC1R                                                                                                                                                                         |
| R272 (0110h)  | 812Ah | Initiate Control Write Sequencer at Index Address 42 (Generic Shut-Down)                                                                                                                          |
|               |       | Delay 525ms                                                                                                                                                                                       |
|               |       | Note: Delay must inserted in the sequence to allow the Control Write Sequencer to finish. Any control interface writes to the CODEC will be ignored while the Control Write Sequencer is running. |
| R45 (002Dh)   | 0000h | Disable path from DAC1L to HPOUT1L                                                                                                                                                                |
| R46 (002Eh)   | 0000h | Disable path from DAC1R to HPOUT1R                                                                                                                                                                |
| R5 (0005h)    | 0000h | Disable DAC1L and DAC1R                                                                                                                                                                           |

Table 128 DAC to Headphone Direct Shut-Down Sequence

#### **CHARGE PUMP**

The WM8994 incorporates a dual-mode Charge Pump which generates the supply rails for the headphone output drivers, HPOUT1L and HPOUT1R. The Charge Pump has a single supply input, CPVDD, and generates split rails CPVOUTP and CPVOUTN according to the selected mode of operation. The Charge Pump connections are illustrated in Figure 74 (see "Electrical Characteristics" for external component values). An input decoupling capacitor may also be required at CPVDD, depending upon the system configuration.



Figure 74 Charge Pump External Connections

The Charge Pump is enabled by setting the CP\_ENA bit. When enabled, the charge pump adjusts the output voltages (VPOS and VNEG) as well as the switching frequency in order to optimise the power consumption according to the operating conditions. This can take two forms, which are selected using the CP\_DYN\_PWR register bit.

- Register control (CP DYN PWR = 0)
- Dynamic control (CP\_DYN\_PWR = 1)

Under Register control, the HPOUT1L\_VOL and HPOUT1R\_VOL register settings are used to control the charge pump mode of operation.

Under Dynamic control, the audio signal level in the digital audio interface is used to control the charge pump mode of operation. The CP\_DYN\_SRC\_SEL register determines which of the digital signal paths is used for this function - this may be AIF1 Timeslot 0, AIF Timeslot 1 or AIF2. The CP\_DYN\_SRC\_SEL should be set according to the active source for the HPOUT1L and HPOUT1R outputs.

The Dynamic Charge Pump Control mode is the Wolfson 'Class W' mode, which allows the power consumption to be optimised in real time, but can only be used if a single AIF source is the only signal source. The Class W mode should not be used if any of the bypass paths are used to feed analogue inputs into the output signal path, or if more than one AIF source is used to feed the headphone output via the Digital Mixers.

Under the recommended usage conditions of the WM8994, the Charge Pump will be enabled by running the default headphone Start-Up sequence as described in the "Control Write Sequence" section. (Similarly, it will be disabled by running the Shut-Down sequence.) In these cases, the user does not need to write to the CP\_ENA bit. The Charge Pump operating mode defaults to Register control; Dynamic control may be selected by setting the CP\_DYN\_PWR register bit, if appropriate.

Note that the charge pump clock is derived from internal clock SYSCLK; either MCLK or the FLL output selectable using the SYSCLK\_SRC bit. Under normal circumstances an external clock signal must be present for the charge pump to function. However, the FLL has a free-running mode that does not require an external clock but will generate an internal clock suitable for running the charge pump. The clock division from SYSCLK is handled transparently by the WM8994 without user intervention, as long as SYSCLK and sample rates are set correctly. Refer to the "Clocking and Sample Rates" section for more detail on the FLL and clocking configuration.



| The Charge Pump control fields are described in Ta | ble 129. |
|----------------------------------------------------|----------|
|----------------------------------------------------|----------|

| REGISTER<br>ADDRESS | BIT | LABEL         | DEFAULT | DESCRIPTION                                            |
|---------------------|-----|---------------|---------|--------------------------------------------------------|
| R76 (004Ch)         | 15  | CP_ENA        | 0       | Enable charge-pump digits                              |
| Charge Pump         |     |               |         | 0 = disable                                            |
| 1                   |     |               |         | 1 = enable                                             |
| R81 (0051h)         | 9:8 | CP_DYN_SRC_SE | 00      | Selects the digital audio source for                   |
| Class W (1)         |     | L             |         | envelope tracking                                      |
|                     |     |               |         | 00 = AIF1, DAC Timeslot 0                              |
|                     |     |               |         | 01 = AIF1, DAC Timeslot 1                              |
|                     |     |               |         | 10 = AIF2, DAC data                                    |
|                     |     |               |         | 11 = Reserved                                          |
|                     | 0   | CP_DYN_PWR    | 0       | Enable dynamic charge pump power control               |
|                     |     |               |         | 0 = charge pump controlled by volume register settings |
|                     |     |               |         | 1 = charge pump controlled by real-time audio level    |

**Table 129 Charge Pump Control** 

## **DC SERVO**

The WM8994 provides a DC servo circuit on the headphone outputs HPOUT1L and HPOUT1R in order to remove DC offset from these ground-referenced outputs. When enabled, the DC servo ensures that the DC level of these outputs remains within 1mV of ground. Removal of the DC offset is important because any deviation from GND at the output pin will cause current to flow through the load under quiescent conditions, resulting in increased power consumption. Additionally, the presence of DC offsets can result in audible pops and clicks at power up and power down.

The recommended usage of the DC Servo is initialised by running the default Start-Up sequence as described in the "Control Write Sequencer" section. The default Start-Up sequence executes a series of DC offset corrections, after which the measured offset correction is maintained on the headphone output channels. If a different usage is required, eg. if a periodic DC offset correction is required, then the default Start-Up sequence may be modified according to specific requirements. The relevant control fields are described in the following paragraphs and are defined in Table 130.

## DC SERVO ENABLE AND START-UP

The DC Servo circuit is enabled on HPOUT1L and HPOUT1R by setting DCS\_ENA\_CHAN\_1 and DCS\_ENA\_CHAN\_0 respectively. When the DC Servo is enabled, the DC offset correction can be commanded in a number of different ways, including single-shot and periodically recurring events.

Writing a logic 1 to DCS\_TRIG\_STARTUP\_n initiates a series of DC offset measurements and applies the necessary correction to the associated output; ('n' = 1 for Left channel, 0 for Right channel). On completion, the headphone output will be within 1mV of AGND. This is the DC Servo mode selected by the default Start-Up sequence. Completion of the DC offset correction triggered in this way is indicated by the DCS\_STARTUP\_COMPLETE field, as described in Table 130. Typically, this operation takes 86ms per channel.

Writing a logic 1 to DCS\_TRIG\_DAC\_WR\_n causes the DC offset correction to be set to the value contained in the DCS\_DAC\_WR\_VAL\_n fields in Register R87. This mode is useful if the required offset correction has already been determined and stored; it is faster than the DCS\_TRIG\_STARTUP\_n mode, but relies on the accuracy of the stored settings. Completion of the DC offset correction triggered in this way is indicated by the DCS\_DAC\_WR\_COMPLETE field, as described in Table 130. Typically, this operation takes 2ms per channel.

When using either of the DC Servo options above, the status of the DC offset correction process is indicated by the DCS\_CAL\_COMPLETE field; this is the logical OR of the DCS STARTUP COMPLETE and DCS\_DAC\_WR\_COMPLETE fields.



The DC Servo control fields associated with start-up operation are described in Table 130. It is important to note that, to minimise audible pops/clicks, the Start-Up and DAC Write modes of DC Servo operation should be commanded as part of a control sequence which includes muting and shorting of the headphone outputs; a suitable sequence is defined in the default Start-Up sequence.

| REGISTER<br>ADDRESS                 | BIT  | LABEL                      | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                                          |
|-------------------------------------|------|----------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R84 (0054h)<br>DC Servo (1)         | 5    | DCS_TRIG_START<br>UP_1     | 0       | Writing 1 to this bit selects Start-<br>Up DC Servo mode for<br>HPOUT1L.<br>In readback, a value of 1<br>indicates that the DC Servo<br>Start-Up correction is in<br>progress.                                                                                                                       |
|                                     | 4    | DCS_TRIG_START<br>UP_0     | 0       | Writing 1 to this bit selects Start-<br>Up DC Servo mode for<br>HPOUT1R.<br>In readback, a value of 1<br>indicates that the DC Servo<br>Start-Up correction is in<br>progress.                                                                                                                       |
|                                     | 3    | DCS_TRIG_DAC_W<br>R_0      | 0       | Writing 1 to this bit selects DAC Write DC Servo mode for HPOUT1L. In readback, a value of 1                                                                                                                                                                                                         |
|                                     |      | DOO TOLO DAO W             |         | indicates that the DC Servo DAC Write correction is in progress.                                                                                                                                                                                                                                     |
|                                     | 2    | DCS_TRIG_DAC_W<br>R_0      | 0       | Writing 1 to this bit selects DAC Write DC Servo mode for HPOUT1R.                                                                                                                                                                                                                                   |
|                                     |      |                            |         | In readback, a value of 1 indicates that the DC Servo DAC Write correction is in progress.                                                                                                                                                                                                           |
|                                     | 1    | DCS_ENA_CHAN_1             | 0       | DC Servo enable for HPOUT1L 0 = disabled 1 = enabled                                                                                                                                                                                                                                                 |
|                                     | 0    | DCS_ENA_CHAN_0             | 0       | DC Servo enable for HPOUT1R 0 = disabled 1 = enabled                                                                                                                                                                                                                                                 |
| R87 (0057h)<br>DC Servo (4)         | 15:8 | DCS_DAC_WR_VA<br>L_1 [7:0] | 00h     | DC Offset value for HPOUT1L in DAC Write DC Servo mode. Two's complement format. LSB is 0.25mV. Range is +/-32mV                                                                                                                                                                                     |
|                                     | 7:0  | DCS_DAC_WR_VA<br>L_0 [7:0] | 00h     | DC Offset value for HPOUT1R in DAC Write DC Servo mode. Two's complement format. LSB is 0.25mV. Range is +/-32mV                                                                                                                                                                                     |
| R88 (0058h)<br>DC Servo<br>Readback | 9:8  | DCS_CAL_COMPL<br>ETE [1:0] | 00      | DC Servo Complete status  00 = DAC Write or Start-Up DC Servo mode not completed.  01 = DAC Write or Start-Up DC Servo mode complete on HPOUT1R only.  10 = DAC Write or Start-Up DC Servo mode complete on HPOUT1L only.  11 = DAC Write or Start-Up DC Servo mode complete on HPOUT1L and HPOUT1R. |



| REGISTER<br>ADDRESS | BIT | LABEL                          | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                           |
|---------------------|-----|--------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | 5:4 | DCS_DAC_WR_CO<br>MPLETE [1:0]  | 00      | DC Servo DAC Write status  00 = DAC Write DC Servo mode not completed.  01 = DAC Write DC Servo mode complete on HPOUT1R only.  10 = DAC Write DC Servo mode complete on HPOUT1L only.  11 = DAC Write DC Servo mode complete on HPOUT1L and HPOUT1R. |
|                     | 1:0 | DCS_STARTUP_C<br>OMPLETE [1:0] | 00      | DC Servo Start-Up status  00 = Start-Up DC Servo mode not completed.  01 = Start-Up DC Servo mode complete on HPOUT1R only.  10 = Start-Up DC Servo mode complete on HPOUT1L only.  11 = Start-Up DC Servo mode complete on HPOUT1L and HPOUT1R.      |

Table 130 DC Servo Enable and Start-Up Modes

#### DC SERVO ACTIVE MODES

The DC Servo modes described above are suitable for initialising the DC offset correction circuit on the Headphone outputs as part of a controlled start-up sequence which is executed before the signal path is fully enabled. Additional modes are available for use whilst the signal path is active; these modes may be of benefit following a large change in signal gain, which can lead to a change in DC offset level. Periodic updates may also be desirable to remove slow drifts in DC offset caused by changes in parameters such as device temperature.

The DC Servo circuit is enabled on HPOUT1L and HPOUT1R by setting DCS\_ENA\_CHAN\_1 and DCS\_ENA\_CHAN\_0 respectively, as described earlier in Table 130.

Writing a logic 1 to DCS\_TRIG\_SINGLE\_n initiates a single DC offset measurement and adjustment to the associated output; ('n' = 1 for Left channel, 0 for Right channel). This will adjust the DC offset correction on the selected channel by no more than 1LSB (0.25mV).

Setting DCS\_TIMER\_PERIOD\_01 to a non-zero value will cause a single DC offset measurement and adjustment to be scheduled on a periodic basis. Periodic rates ranging from every 0.52s to in excess of 2hours can be selected.

Writing a logic 1 to DCS\_TRIG\_SERIES\_n initiates a series of DC offset measurements and applies the necessary correction to the associated output. The number of DC Servo operations performed is determined by DCS\_SERIES\_NO\_01. A maximum of 128 operations may be selected, though a much lower value will be sufficient in most applications.

The DC Servo control fields associated with active modes (suitable for use on a signal path that is in active use) are described in Table 131.

| REGISTER<br>ADDRESS         | BIT  | LABEL                         | DEFAULT  | DESCRIPTION                                                                                                                                                       |
|-----------------------------|------|-------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R84 (0054h)<br>DC Servo (1) | 13   | DCS_TRIG_SINGLE _1            | 0        | Writing 1 to this bit selects a single DC offset correction for HPOUT1L.  In readback, a value of 1 indicates that the DC Servo single correction is in progress. |
|                             | 12   | DCS_TRIG_SINGLE<br>_0         | 0        | Writing 1 to this bit selects a single DC offset correction for HPOUT1R.  In readback, a value of 1 indicates that the DC Servo single correction is in progress. |
|                             | 9    | DCS_TRIG_SERIES _1            | 0        | Writing 1 to this bit selects a series of DC offset corrections for HPOUT1L.                                                                                      |
|                             |      |                               |          | In readback, a value of 1 indicates that the DC Servo DAC Write correction is in progress.                                                                        |
|                             | 8    | DCS_TRIG_SERIES _0            | 0        | Writing 1 to this bit selects a series of DC offset corrections for HPOUT1R.                                                                                      |
|                             |      |                               |          | In readback, a value of 1 indicates that the DC Servo DAC Write correction is in progress.                                                                        |
| R85 (0055h)<br>DC Servo (2) | 11:5 | DCS_SERIES_NO_<br>01 [6:0]    | 010 1010 | Number of DC Servo updates to perform in a series event.  0 = 1 updates  1 = 2 updates  127 = 128 updates                                                         |
|                             | 3:0  | DCS_TIMER_PERI<br>OD_01 [3:0] | 1010     | Time between periodic updates. Time is calculated as 0.251s x (2^PERIOD) 0000 = Off 0001 = 0.502s 1010 = 257s (4min 17s) 1111 = 8224s (2hr 17ms)                  |

Table 131 DC Servo Active Modes

## DC SERVO READBACK

The current DC offset value for each Headphone output channel can be read from Registers R89 and R90, as described in Table 132. Note that these values may form the basis of settings that are subsequently used by the DC Servo in DAC Write mode.

| REGISTER<br>ADDRESS                | BIT | LABEL          | DEFAULT | DESCRIPTION                                                                          |
|------------------------------------|-----|----------------|---------|--------------------------------------------------------------------------------------|
| R91 (005Bh)<br>DC Servo<br>ANA (1) | 7:0 | DCS_IDAC_VAL_1 | 00h     | Readback value for HPOUT1L. Two's complement format. LSB is 0.25mV. Range is +/-32mV |
| R92 (005Ch)<br>DC Servo<br>ANA (2) | 7:0 | DCS_IDAC_VAL_0 | 00h     | Readback value for HPOUT1R. Two's complement format. LSB is 0.25mV. Range is +/-32mV |

Table 132 DC Servo Readback



## REFERENCE VOLTAGES AND MASTER BIAS

This section describes the analogue reference voltage and bias current controls. It also describes the VMID soft-start circuit for pop suppressed start-up and shut-down. Note that, under the recommended usage conditions of the WM8994, these features will be configured by running the default Start-Up and Shut-Down sequences as described in the "Control Write Sequencer" section. In these cases, the user does not need to set these register fields directly.

The analogue circuits in the WM8994 require a mid-rail analogue reference voltage, VMID. This reference is generated from AVDD1 via a programmable resistor chain. Together with the external VMID decoupling capacitor, the programmable resistor chain results in a slow, normal or fast charging characteristic on VMID. This is controlled by VMID\_SEL[1:0], and can be used to optimise the reference for normal operation, low power standby or for fast start-up as described in Table 133.

The analogue circuits in the WM8994 require a bias current. The normal bias current is enabled by setting BIAS\_ENA. Note that the normal bias current source requires VMID to be enabled also.

| REGISTER<br>ADDRESS                      | BIT | LABEL             | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                   |
|------------------------------------------|-----|-------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1 (0001h)<br>Power<br>Management<br>(1) | 2:1 | VMID_SEL<br>[1:0] | 00      | VMID Divider Enable and Select<br>00 = VMID disabled (for OFF mode)<br>$01 = 2 \times 40 \text{k}\Omega$ divider (for normal operation)<br>$10 = 2 \times 240 \text{k}\Omega$ divider (for low power standby)<br>$11 = 2 \times 5 \text{k}\Omega$ divider (for fast start-up) |
|                                          | 0   | BIAS_ENA          | 0       | Enables the Normal bias current generator (for all analogue functions)  0 = Disabled  1 = Enabled                                                                                                                                                                             |

Table 133 Reference Voltages and Master Bias Enable

A pop-suppressed start-up requires VMID to be enabled smoothly, without the step change normally associated with the initial stage of the VMID capacitor charging. A pop-suppressed start-up also requires the analogue bias current to be enabled throughout the signal path prior to the VMID reference voltage being applied. The WM8994 incorporates pop-suppression circuits which address these requirements.

An alternate bias current source (Start-Up Bias) is provided for pop-free start-up; this is enabled by the STARTUP\_BIAS\_ENA register bit. The start-up bias is selected (in place of the normal bias) using the BIAS\_SRC bit. It is recommended that the start-up bias is used during start-up, before switching back to the higher quality, normal bias.

A soft-start circuit is provided in order to control the switch-on of the VMID reference. The soft-start control circuit offers two slew rates for enabling the VMID reference; these are selected and enabled by VMID\_RAMP. When the soft-start circuit is enabled prior to enabling VMID\_SEL, the reference voltage rises smoothly, without the step change that would otherwise occur. It is recommended that the soft-start circuit and the output signal path be enabled before VMID is enabled by VMID\_SEL.

A soft shut-down is provided, using the soft-start control circuit and the start-up bias current generator. The soft shut-down of VMID is achieved by setting VMID\_RAMP, STARTUP\_BIAS\_ENA and BIAS\_SRC to select the start-up bias current and soft-start circuit prior to setting VMID\_SEL=00.

The VMID soft-start register controls are defined in Table 134.

| REGISTER<br>ADDRESS     | BIT | LABEL                | DEFAULT | DESCRIPTION                                 |
|-------------------------|-----|----------------------|---------|---------------------------------------------|
| R57 (0039h)<br>AntiPOP2 | 6:5 | VMID_RAMP [1:0]      | 10      | VMID soft start enable / slew rate control  |
|                         |     |                      |         | 00 = Normal slow start                      |
|                         |     |                      |         | 01 = Normal fast start                      |
|                         |     |                      |         | 10 = Soft slow start                        |
|                         |     |                      |         | 11 = Soft fast start                        |
|                         | 2   | STARTUP_BIAS_<br>ENA | 0       | Enables the Start-Up bias current generator |
|                         |     |                      |         | 0 = Disabled                                |
|                         |     |                      |         | 1 = Enabled                                 |
|                         | 1   | BIAS_SRC             | 1       | Selects the bias current source             |
|                         |     |                      |         | 0 = Normal bias                             |
|                         |     |                      |         | 1 = Start-Up bias                           |

Table 134 Soft Start Control

## **POWER MANAGEMENT**

The WM8994 has control registers that allow users to select which functions are active. For minimum power consumption, unused functions should be disabled. To minimise pop or click noise, it is important to enable or disable functions in the correct order. See "Power Sequences and Pop Suppression Control" for further details of recommended control sequences.

| REGISTER<br>ADDRESS | BIT | LABEL        | DEFAULT | DESCRIPTION                                                                                                                   |
|---------------------|-----|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------|
| R1 (0001h)<br>Power | 13  | SPKOUTR_ENA  | 0       | SPKMIXR Mixer, SPKRVOL PGA and SPKOUTR Output Enable                                                                          |
| Management          |     |              |         | 0 = Disabled                                                                                                                  |
| (1)                 |     |              |         | 1 = Enabled                                                                                                                   |
|                     | 12  | SPKOUTL_ENA  | 0       | SPKMIXL Mixer, SPKLVOL PGA and SPKOUTL Output Enable                                                                          |
|                     |     |              |         | 0 = Disabled                                                                                                                  |
|                     |     |              |         | 1 = Enabled                                                                                                                   |
|                     | 11  | HPOUT2_ENA   | 0       | HPOUT2 and HPOUT2MIX Enable                                                                                                   |
|                     |     |              |         | 0 = Disabled                                                                                                                  |
|                     |     |              |         | 1 = Enabled                                                                                                                   |
|                     | 9   | HPOUT1L_ENA  | 0       | Enables HPOUT1L input stage                                                                                                   |
|                     |     |              |         | 0 = Disabled                                                                                                                  |
|                     |     |              |         | 1 = Enabled                                                                                                                   |
|                     |     |              |         | Note: When HPOUT1_AUTO_PU is set,<br>the HPOUT1L_ENA bit automatically<br>enables all stages of the left headphone<br>driver  |
|                     | 8   | HPOUT1R_ENA  | 0       | Enables HPOUT1R input stage                                                                                                   |
|                     |     |              |         | 0 = Disabled                                                                                                                  |
|                     |     |              |         | 1 = Enabled                                                                                                                   |
|                     |     |              |         | Note: When HPOUT1_AUTO_PU is set,<br>the HPOUT1R_ENA bit automatically<br>enables all stages of the right headphone<br>driver |
|                     | 5   | MICB2_ENA    | 0       | Microphone Bias 2 Enable                                                                                                      |
|                     |     |              |         | 0 = OFF (high impedance output)                                                                                               |
|                     |     |              |         | 1 = ON                                                                                                                        |
|                     | 4   | MICB1_ENA    | 0       | Microphone Bias 1 Enable                                                                                                      |
|                     |     |              |         | 0 = OFF (high impedance output)                                                                                               |
|                     |     |              |         | 1 = ON                                                                                                                        |
|                     | 2:1 | VMID_SEL     | 00      | VMID Divider Enable and Select                                                                                                |
|                     |     | [1:0]        |         | 00 = VMID disabled (for OFF mode)                                                                                             |
|                     |     |              |         | 01 = 2 x 40kΩ divider (Normal mode)                                                                                           |
|                     |     |              |         | 10 = 2 x 240k $\Omega$ divider (Standby mode)                                                                                 |
|                     |     |              |         | 11 = 2 x 5kΩ divider (for fast start-up)                                                                                      |
|                     | 0   | BIAS_ENA     | 0       | Enables the Normal bias current generator (for all analogue functions)                                                        |
|                     |     |              |         | 0 = Disabled                                                                                                                  |
| 70 (0000)           |     |              |         | 1 = Enabled                                                                                                                   |
| R2 (0002h)          | 14  | TSHUT_ENA    | 0       | Thermal Sensor Enable                                                                                                         |
| Power<br>Management |     |              |         | 0 = Disabled                                                                                                                  |
| (2)                 | 10  | TOULIT OPDIC | 1       | 1 = Enabled Thermal Shutdown Control                                                                                          |
|                     | 13  | TSHUT_OPDIS  | '       | (Causes audio outputs to be disabled if                                                                                       |
|                     |     |              |         | an over-temperature occurs. The thermal sensor must also be enabled.)                                                         |
|                     |     |              |         | 0 = Disabled                                                                                                                  |
|                     |     | 00014 514    |         | 1 = Enabled                                                                                                                   |
|                     | 11  | OPCLK_ENA    | 0       | GPIO Clock Output (OPCLK) Enable                                                                                              |



| REGISTER            | BIT | LABEL            | DEFAULT  | DESCRIPTION                                   |
|---------------------|-----|------------------|----------|-----------------------------------------------|
| ADDRESS             |     |                  |          |                                               |
|                     |     |                  |          | 0 = Disabled                                  |
|                     |     | AAISZINII ENIA   | •        | 1 = Enabled                                   |
|                     | 9   | MIXINL_ENA       | 0        | Left Input Mixer Enable                       |
|                     |     |                  |          | (Enables MIXINL and RXVOICE input to MIXINL)  |
|                     |     |                  |          | 0 = Disabled                                  |
|                     |     |                  |          | 1 = Enabled                                   |
|                     | 8   | MIXINR_ENA       | 0        | Right Input Mixer Enable                      |
|                     |     |                  |          | (Enables MIXINR and RXVOICE input to MIXINR)  |
|                     |     |                  |          | 0 = Disabled                                  |
|                     |     |                  |          | 1 = Enabled                                   |
|                     | 7   | IN2L_ENA         | 0        | IN2L Input PGA Enable                         |
|                     |     |                  |          | 0 = Disabled                                  |
|                     |     |                  |          | 1 = Enabled                                   |
|                     | 6   | IN1L_ENA         | 0        | IN1L Input PGA Enable                         |
|                     |     |                  |          | 0 = Disabled                                  |
|                     |     |                  |          | 1 = Enabled                                   |
|                     | 5   | IN2R_ENA         | 0        | IN2R Input PGA Enable                         |
|                     |     |                  |          | 0 = Disabled                                  |
|                     |     |                  |          | 1 = Enabled                                   |
|                     | 4   | IN1R_ENA         | 0        | IN1R Input PGA Enable                         |
|                     |     |                  |          | 0 = Disabled                                  |
|                     |     |                  |          | 1 = Enabled                                   |
| R3 (0003h)          | 13  | LINEOUT1N_ENA    | 0        | LINEOUT1N Line Out and<br>LINEOUT1NMIX Enable |
| Power<br>Management |     |                  |          | 0 = Disabled                                  |
| (3)                 |     |                  |          | 1 = Enabled                                   |
|                     | 12  | LINEOUT1P ENA    | 0        | LINEOUT1P Line Out and                        |
|                     | 12  | LINEOUT II _LINA | U        | LINEOUT1PMIX Enable                           |
|                     |     |                  |          | 0 = Disabled                                  |
|                     |     |                  |          | 1 = Enabled                                   |
|                     | 11  | LINEOUT2N_ENA    | 0        | LINEOUT2N Line Out and LINEOUT2NMIX Enable    |
|                     |     |                  |          | 0 = Disabled                                  |
|                     |     |                  |          | 1 = Enabled                                   |
|                     | 10  | LINEOUT2P_ENA    | 0        | LINEOUT2P Line Out and LINEOUT2PMIX Enable    |
|                     |     |                  |          | 0 = Disabled                                  |
|                     |     |                  |          | 1 = Enabled                                   |
|                     | 9   | SPKRVOL_ENA      | 0        | SPKMIXR Mixer and SPKRVOL PGA                 |
|                     |     | _                |          | Enable                                        |
|                     |     |                  |          | 0 = Disabled                                  |
|                     |     |                  |          | 1 = Enabled                                   |
|                     |     |                  |          | Note that SPKMIXR and SPKRVOL are             |
|                     |     |                  |          | also enabled when SPKOUTR_ENA is set.         |
|                     | 8   | SPKLVOL_ENA      | 0        | SPKMIXL Mixer and SPKLVOL PGA Enable          |
|                     |     |                  |          | 0 = Disabled                                  |
|                     |     |                  |          | 1 = Enabled                                   |
|                     |     |                  |          | Note that SPKMIXL and SPKLVOL are             |
|                     |     |                  |          | also enabled when SPKOUTL_ENA is              |
|                     |     |                  | <u> </u> | set.                                          |
|                     | 7   | MIXOUTLVOL_E     | 0        | MIXOUTL Left Volume Control Enable            |
|                     |     | NA               |          | 0 = Disabled                                  |



|                     | ı   | ī             |         |                                                       |
|---------------------|-----|---------------|---------|-------------------------------------------------------|
| REGISTER<br>ADDRESS | BIT | LABEL         | DEFAULT | DESCRIPTION                                           |
|                     |     |               |         | 1 = Enabled                                           |
|                     | 6   | MIXOUTRVOL_E  | 0       | MIXOUTR Right Volume Control Enable                   |
|                     |     | NA            |         | 0 = Disabled                                          |
|                     |     |               |         | 1 = Enabled                                           |
|                     | 5   | MIXOUTL_ENA   | 0       | MIXOUTL Left Output Mixer Enable                      |
|                     |     |               |         | 0 = Disabled                                          |
|                     |     |               |         | 1 = Enabled                                           |
|                     | 4   | MIXOUTR_ENA   | 0       | MIXOUTR Right Output Mixer Enable                     |
|                     |     |               |         | 0 = Disabled                                          |
|                     |     |               |         | 1 = Enabled                                           |
| R4 (0004h)          | 13  | AIF2ADCL_ENA  | 0       | Enable AIF2ADC (Left) output path                     |
| Power               |     |               |         | 0 = Disabled                                          |
| Management          |     |               |         | 1 = Enabled                                           |
| (4)                 | 12  | AIF2ADCR_ENA  | 0       | Enable AIF2ADC (Right) output path                    |
|                     |     |               |         | 0 = Disabled                                          |
|                     |     |               |         | 1 = Enabled                                           |
|                     | 11  | AIF1ADC2L_ENA | 0       | Enable AIF1ADC2 (Left) output path                    |
|                     |     |               |         | (AIF1, Timeslot 1)                                    |
|                     |     |               |         | 0 = Disabled                                          |
|                     |     |               |         | 1 = Enabled                                           |
|                     | 10  | AIF1ADC2R_ENA | 0       | Enable AIF1ADC2 (Right) output path                   |
|                     |     |               |         | (AIF1, Timeslot 1)                                    |
|                     |     |               |         | 0 = Disabled                                          |
|                     |     | AIE4ADO4L ENA | 0       | 1 = Enabled                                           |
|                     | 9   | AIF1ADC1L_ENA | 0       | Enable AIF1ADC1 (Left) output path (AIF1, Timeslot 0) |
|                     |     |               |         | 0 = Disabled                                          |
|                     |     |               |         | 1 = Enabled                                           |
|                     | 8   | AIF1ADC1L ENA | 0       | Enable AIF1ADC1 (Right) output path                   |
|                     |     | _             |         | (AIF1, Timeslot 0)                                    |
|                     |     |               |         | 0 = Disabled                                          |
|                     |     |               |         | 1 = Enabled                                           |
|                     | 5   | DMIC2L_ENA    | 0       | Digital microphone DMICDAT2 Left                      |
|                     |     |               |         | channel enable                                        |
|                     |     |               |         | 0 = Disabled                                          |
|                     |     | _             |         | 1 = Enabled                                           |
|                     | 4   | DMIC2R_ENA    | 0       | Digital microphone DMICDAT2 Right channel enable      |
|                     |     |               |         | 0 = Disabled                                          |
|                     |     |               |         | 1 = Enabled                                           |
|                     | 3   | DMIC1L_ENA    | 0       | Digital microphone DMICDAT1 Left                      |
|                     | 3   | DIVITOTE_EINA | U       | channel enable                                        |
|                     |     |               |         | 0 = Disabled                                          |
|                     |     |               |         | 1 = Enabled                                           |
|                     | 2   | DMIC1R_ENA    | 0       | Digital microphone DMICDAT1 Right                     |
|                     |     |               |         | channel enable                                        |
|                     |     |               |         | 0 = Disabled                                          |
|                     |     |               |         | 1 = Enabled                                           |
|                     | 1   | ADCL_ENA      | 0       | Left ADC Enable                                       |
|                     |     |               |         | 0 = ADC disabled                                      |
|                     |     |               |         | 1 = ADC enabled                                       |
|                     | 0   | ADCR_ENA      | 0       | Right ADC Enable                                      |
|                     |     |               |         | 0 = ADC disabled                                      |
|                     |     |               |         | 1 = ADC enabled                                       |
| R5 (0005h)          | 13  | AIF2DACL_ENA  | 0       | Enable AIF2DAC (Left) input path                      |



| ſ | REGISTER         | BIT      | LABEL         | DEFAULT | DESCRIPTION                                                         |
|---|------------------|----------|---------------|---------|---------------------------------------------------------------------|
| ļ | ADDRESS          |          |               |         |                                                                     |
|   | Power            |          |               |         | 0 = Disabled                                                        |
|   | Management (5)   |          | _             |         | 1 = Enabled                                                         |
|   | (0)              | 12       | AIF2DACR_ENA  | 0       | Enable AIF2DAC (Right) input path                                   |
|   |                  |          |               |         | 0 = Disabled                                                        |
|   |                  |          | _             |         | 1 = Enabled                                                         |
|   |                  | 11       | AIF1DAC2L_ENA | 0       | Enable AIF1DAC2 (Left) input path (AIF1,                            |
|   |                  |          |               |         | Timeslot 1) 0 = Disabled                                            |
|   |                  |          |               |         | 1 = Enabled                                                         |
|   |                  | 10       | AIE1DAC2D ENA | 0       |                                                                     |
|   |                  | 10       | AIF1DAC2R_ENA | U       | Enable AIF1DAC2 (Right) input path (AIF1, Timeslot 1)               |
|   |                  |          |               |         | 0 = Disabled                                                        |
|   |                  |          |               |         | 1 = Enabled                                                         |
|   |                  | 9        | AIF1DAC1L ENA | 0       | Enable AIF1DAC1 (Left) input path (AIF1,                            |
|   |                  |          |               |         | Timeslot 0)                                                         |
|   |                  |          |               |         | 0 = Disabled                                                        |
|   |                  |          |               |         | 1 = Enabled                                                         |
|   |                  | 8        | AIF1DAC1R_ENA | 0       | Enable AIF1DAC1 (Right) input path                                  |
|   |                  |          |               |         | (AIF1, Timeslot 0)                                                  |
|   |                  |          |               |         | 0 = Disabled                                                        |
|   |                  |          |               |         | 1 = Enabled                                                         |
|   |                  | 3        | DAC2L_ENA     | 0       | Left DAC2 Enable                                                    |
|   |                  |          |               |         | 0 = DAC disabled                                                    |
|   |                  |          |               |         | 1 = DAC enabled                                                     |
|   |                  | 2        | DAC2R_ENA     | 0       | Right DAC2 Enable                                                   |
|   |                  |          |               |         | 0 = DAC disabled                                                    |
|   |                  |          |               |         | 1 = DAC enabled                                                     |
|   |                  | 1        | DAC1L_ENA     | 0       | Left DAC1 Enable                                                    |
|   |                  |          |               |         | 0 = DAC disabled                                                    |
|   |                  |          |               |         | 1 = DAC enabled                                                     |
|   |                  | 0        | DAC1R_ENA     | 0       | Right DAC1 Enable                                                   |
|   |                  |          |               |         | 0 = DAC disabled                                                    |
| ļ |                  |          | _             |         | 1 = DAC enabled                                                     |
|   | R76 (004Ch)      | 15       | CP_ENA        | 0       | Enable charge-pump digits                                           |
|   | Charge Pump<br>1 |          |               |         | 0 = disable                                                         |
|   | 1                |          |               |         | 1 = enable                                                          |
|   |                  |          |               |         | Note: Default value of R76[14:0] (0x1F25h) must not be changed when |
|   |                  |          |               |         | enabling/disabling the Charge Pump                                  |
| ŀ | R84 (0054h)      | 1        | DCS_ENA_CHAN  | 0       | DC Servo enable for HPOUT1L                                         |
|   | DC Servo 0       | <b>'</b> | _1            |         | 0 = disabled                                                        |
|   |                  |          |               |         | 1 = enabled                                                         |
|   |                  | 0        | DCS ENA CHAN  | 0       | DC Servo enable for HPOUT1R                                         |
|   |                  |          | _0            |         | 0 = disabled                                                        |
|   |                  |          |               |         | 1 = enabled                                                         |
| ŀ | R272 (0110h)     | 8        | WSEQ ENA      | 0       | Write Sequencer Enable.                                             |
|   | Write            |          | <u></u>       |         | 0 = Disabled                                                        |
|   | Sequencer        |          |               |         | 1 = Enabled                                                         |
| Ĺ | Ctrl (1)         |          |               |         |                                                                     |

Table 135 Power Management



## THERMAL SHUTDOWN

The WM8994 incorporates a temperature sensor which detects when the device temperature is within normal limits or if the device is approaching a hazardous temperature condition. The temperature sensor can be configured to automatically disable the audio outputs of the WM8994 in response to an overtemperature condition (approximately 150°C).

The temperature status can be output directly on a GPIO pin, as described in the "General Purpose Input/Output" section. The temperature sensor can also be used to generate Interrupt events, as described in the "Interrupts" section.

The temperature sensor is enabled by setting the TSHUT\_ENA register bit. When the TSHUT\_OPDIS is also set, then a device over-temperature condition will cause the speaker outputs (SPKOUTL and SPKOUTR) of the WM8994 to be disabled; this response is likely to prevent any damage to the device attributable to the large currents of the output drivers.

Note that, to prevent pops and clicks, TSHUT\_ENA and TSHUT\_OPDIS should only be updated whilst the speaker and headphone outputs are disabled.

| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                                                  |
|---------------------|-----|-------------|---------|--------------------------------------------------------------------------------------------------------------|
| R2 (0002h)          | 14  | TSHUT_ENA   | 1       | Thermal sensor enable                                                                                        |
| Power               |     |             |         | 0 = disabled                                                                                                 |
| Management          |     |             |         | 1 = enabled                                                                                                  |
| (2)                 | 13  | TSHUT_OPDIS | 1       | Thermal shutdown control                                                                                     |
|                     |     |             |         | (Causes audio outputs to be disabled if an overtemperature occurs. The thermal sensor must also be enabled.) |
|                     |     |             |         | 0 = disabled                                                                                                 |
|                     |     |             |         | 1 = enabled                                                                                                  |

Table 136 Thermal Shutdown

## **POWER ON RESET**

The WM8994 includes Power-On Reset (POR) circuits, which are used to reset the digital logic into a default state after power up. The POR circuits derive their output from AVDD1, AVDD2 and DCVDD. The internal POR signal is asserted low when AVDD1, AVDD2 and DCVDD are all below minimum thresholds.

The specific behaviour of the circuit will vary, depending on relative timing of the supply voltages. Typical scenarios are illustrated in Figure 75 and Figure 76.



Figure 75 Power On Reset timing - AVDD1/2 enabled first



Figure 76 Power On Reset timing - DCVDD enabled first

The POR signal is undefined until AVDD1 or AVDD2 has exceeded the minimum threshold, V<sub>pora\_on</sub> Once this threshold has been exceeded, POR is asserted low and the chip is held in reset. In this condition, all writes to the control interface are ignored. Once AVDD1, AVDD2 and DCVDD have all reached their respective power on thresholds, POR is released high, all registers are in their default state, and writes to the control interface may take place.

Note that a minimum power-on reset period, T<sub>POR</sub>, applies even if AVDD1, AVDD2 and DCVDD have zero rise time. (This specification is guaranteed by design rather than test.)

On power down, POR is asserted low when any of AVDD1, AVDD2 or DCVDD falls below their respective power-down thresholds.

Typical Power-On Reset parameters for the WM8994 are defined in Table 137.

| SYMBOL                | DESCRIPTION                          | MIN | TYP  | MAX | UNIT |
|-----------------------|--------------------------------------|-----|------|-----|------|
| V <sub>pora_on</sub>  | Power-On threshold (AVDD1 or AVDD2)  |     | 1.52 |     | V    |
| V <sub>pora_off</sub> | Power-Off threshold (AVDD1 or AVDD2) |     | 1.5  |     | V    |
| $V_{pord\_on}$        | Power-On threshold (DCVDD)           |     | 0.92 |     | V    |
| V <sub>pord_off</sub> | Power-Off threshold (DCVDD)          |     | 0.9  |     | V    |
| T <sub>POR</sub>      | Minimum Power-On Reset period        |     | TBD  |     | s    |

Table 137 Typical Power-On Reset parameters

## **SOFTWARE RESET AND DEVICE ID**

The device ID can be read back from register 0. Writing to this register will reset the device.

| REGISTER<br>ADDRESS | BIT  | LABEL    | DEFAULT | DESCRIPTION                              |
|---------------------|------|----------|---------|------------------------------------------|
| R0 (00h)            | 15:0 | SW_RESET | 8994h   | Writing to this register resets all      |
| Software            |      | [15:0]   |         | registers to their default state.        |
| Reset               |      |          |         | Reading from this register will indicate |
|                     |      |          |         | device family ID 8994h.                  |

Table 138 Chip Reset and ID

# **REGISTER MAP**

| REG       | NAME                           | 15 | 14            | 13                    | 12                    | 11                    | 10                    | 9                     | 8                          | 7                      | 6                             | 5                              | 4                             | 3                               | 2                             | 1                      | 0                    | DEFAULT |
|-----------|--------------------------------|----|---------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|----------------------------|------------------------|-------------------------------|--------------------------------|-------------------------------|---------------------------------|-------------------------------|------------------------|----------------------|---------|
| R0 (0h)   | Software Reset                 |    |               |                       |                       |                       |                       |                       | SW_RES                     | SET[15:0               | ]                             |                                |                               |                                 |                               |                        |                      | 8994h   |
| R1 (1h)   | Power Management (1)           | 0  | 0             | SPKO<br>UTR_E<br>NA   | SPKO<br>UTL_E<br>NA   | HPOU<br>T2_EN<br>A    | 0                     | HPOU<br>T1L_E<br>NA   | HPOU<br>T1R_E<br>NA        | 0                      | 0                             | MICB2<br>_ENA                  | MICB1<br>_ENA                 | 0                               | BIAS_<br>ENA                  | 0000h                  |                      |         |
| R2 (2h)   | Power Management (2)           | 0  | TSHUT<br>_ENA | TSHUT<br>_OPDI<br>S   | 0                     | OPCL<br>K_ENA         | 0                     | MIXINL<br>_ENA        | MIXIN<br>R_ENA             | _                      | IN1L_E<br>NA                  | IN2R_<br>ENA                   | IN1R_<br>ENA                  | 0                               | 0                             | 0                      | 0                    | 6000h   |
| R3 (3h)   | Power Management (3)           | 0  | 0             | LINEO<br>UT1N_<br>ENA | LINEO<br>UT1P_<br>ENA | LINEO<br>UT2N_<br>ENA | LINEO<br>UT2P_<br>ENA | SPKR<br>VOL_E<br>NA   |                            | MIXOU<br>TLVOL<br>_ENA |                               |                                | MIXOU<br>TR_EN<br>A           | 0                               | 0                             | 0                      | 0                    | 0000h   |
| R4 (4h)   | Power Management (4)           | 0  | 0             | AIF2A<br>DCL_E<br>NA  | AIF2A<br>DCR_<br>ENA  | AIF1A<br>DC2L_<br>ENA | AIF1A<br>DC2R_<br>ENA | AIF1A<br>DC1L_<br>ENA | AIF1A<br>DC1R_<br>ENA      | 0                      | 0                             | DMIC2<br>L_ENA                 | DMIC2<br>R_ENA                | DMIC1<br>L_ENA                  | DMIC1<br>R_ENA                | ADCL_<br>ENA           | ADCR<br>_ENA         | 0000h   |
| R5 (5h)   | Power Management (5)           | 0  | 0             | AIF2D<br>ACL_E<br>NA  | AIF2D<br>ACR_E<br>NA  | AIF1D<br>AC2L_<br>ENA | AIF1D<br>AC2R_<br>ENA | AIF1D<br>AC1L_<br>ENA | AIF1D<br>AC1R_<br>ENA      | 0                      | 0                             | 0                              | 0                             | DAC2L<br>_ENA                   | DAC2<br>R_ENA                 | DAC1L<br>_ENA          | DAC1<br>R_ENA        | 0000h   |
| R6 (6h)   | Power Management (6)           | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     | 0                          | 0                      | 0                             | AIF3_T<br>RIS                  | AIF3_A<br>_SR0                | AIF1_<br>DACD<br>AT_SR<br>C     | 0000h                         |                        |                      |         |
| R21 (15h) | Input Mixer (1)                | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     | 0                          | 0                      | INPUT<br>S_CLA<br>MP          | 0                              | 0                             | 0                               | 0                             | 0                      | 0                    | 0000h   |
| R24 (18h) | Left Line Input 1&2<br>Volume  | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     | IN1_V<br>U                 | IN1L_<br>MUTE          | IN1L_Z<br>C                   | 0                              |                               | 008Bh                           |                               |                        |                      |         |
| R25 (19h) | Left Line Input 3&4<br>Volume  | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     | IN2_V<br>U                 | IN2L_<br>MUTE          | IN2L_Z<br>C                   | 0                              |                               | 008Bh                           |                               |                        |                      |         |
| R26 (1Ah) | Right Line Input 1&2<br>Volume | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     | IN1_V<br>U                 | IN1R_<br>MUTE          | IN1R_<br>ZC                   | 0                              |                               | 008Bh                           |                               |                        |                      |         |
| R27 (1Bh) | Right Line Input 3&4<br>Volume | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     | IN2_V<br>U                 | IN2R_<br>MUTE          | IN2R_<br>ZC                   | 0                              |                               | 008Bh                           |                               |                        |                      |         |
| R28 (1Ch) | Left Output Volume             | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     | HPOU<br>T1_VU              | HPOU<br>T1L_Z<br>C     | HPOU<br>T1L_M<br>UTE_N        |                                | Н                             | 006Dh                           |                               |                        |                      |         |
| R29 (1Dh) | Right Output Volume            | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     | HPOU<br>T1_VU              | HPOU<br>T1R_Z<br>C     | HPOU<br>T1R_M<br>UTE_N        |                                | Н                             | POUT1F                          | R_VOL[5:                      | 0]                     |                      | 006Dh   |
| R30 (1Eh) | Line Outputs Volume            | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     | 0                          | 0                      | LINEO<br>UT1N_<br>MUTE        | LINEO<br>UT1P_<br>MUTE         | LINEO<br>UT1_V<br>OL          | 0                               | LINEO<br>UT2N_<br>MUTE        | LINEO<br>UT2P_<br>MUTE | LINEO<br>UT2_V<br>OL | 0066h   |
| R31 (1Fh) | HPOUT2 Volume                  | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     | 0                          | 0                      | 0                             | HPOU<br>T2_MU<br>TE            |                               | 0                               | 0                             | 0                      | 0                    | 0020h   |
| R32 (20h) | Left OPGA Volume               | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     |                            | MIXOU<br>TL_ZC         |                               |                                | N                             | 0079h                           |                               |                        |                      |         |
| R33 (21h) | Right OPGA Volume              | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     |                            | MIXOU<br>TR_ZC         |                               |                                | M                             | 0079h                           |                               |                        |                      |         |
| R34 (22h) | SPKMIXL<br>Attenuation         | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     | 0                          | 0                      | DAC2L<br>_SPK<br>MIXL_<br>VOL | _SPK<br>MIXL_<br>VOL           | SPKMI<br>XL_VO<br>L           | TL_SP<br>KMIXL<br>_VOL          | DAC1L<br>_SPK<br>MIXL_<br>VOL |                        | (L_VOL[<br>:0]       | 0003h   |
| R35 (23h) | SPKMIXR<br>Attenuation         | 0  | 0             | 0                     | 0                     | 0                     | 0                     | 0                     | SPKO<br>UT_CL<br>ASSA<br>B | 0                      | DAC2<br>R_SPK<br>MIXR_<br>VOL | MIXIN<br>R_SPK<br>MIXR_<br>VOL | IN1RP<br>_SPK<br>MIXR_<br>VOL | MIXOU<br>TR_SP<br>KMIXR<br>_VOL |                               |                        | KR_VOL<br>:0]        | 0003h   |



|             | TOUGHT FIEVIEW CONTIDENTIAL |    |    |    |    |           |                |         |                    |                |                 |                     |                  |                |                |                |                    |                |
|-------------|-----------------------------|----|----|----|----|-----------|----------------|---------|--------------------|----------------|-----------------|---------------------|------------------|----------------|----------------|----------------|--------------------|----------------|
| REG         | NAME                        | 15 | 14 | 13 | 12 | 11        | 10             | 9       | 8                  | 7              | 6               | 5                   | 4                | 3              | 2              | 1              | 0                  | DEFAULT        |
| R36 (24h)   | SPKOUT Mixers               | 0  | 0  | 0  | 0  | 0         | 0              | 0       | 0                  | 0              | 0               | IN2LP_              | SPKMI            | SPKMI          | IN2LP_         | SPKMI          | SPKMI              | 0011h          |
|             |                             |    |    |    |    |           |                |         |                    |                |                 | TO_SP               | XL_TO            | XR_TO          | TO_SP          |                |                    |                |
|             |                             |    |    |    |    |           |                |         |                    |                |                 | KOUTL               | I_               | _SPKO          |                |                | _SPKO              |                |
|             |                             |    |    |    |    |           | _              | _       |                    | _              |                 |                     | UTL              | UTL            | R              | UTR            | UTR                |                |
| R37 (25h)   | ClassD                      | 0  | 0  | 0  | 0  | 0         | 0              | 0       | 1                  | 0              | 1               | SPKOL               |                  | OST[2:0]       |                |                | )\$1[2:0]          | 0140h<br>0079h |
| R38 (26h)   | Speaker Volume Left         | 0  | 0  | 0  | 0  | 0         | 0              | 0       | SPKO               | SPKO<br>UTL_Z  | SPKO            |                     | SPKOUTL_VOL[5:0] |                |                |                |                    |                |
|             |                             |    |    |    |    |           |                |         | 01_00              | C C            | UTE_N           |                     |                  |                |                |                |                    |                |
| R39 (27h)   | Speaker Volume              | 0  | 0  | 0  | 0  | 0         | 0              | 0       | SPKO               | SPKO           | SPKO            |                     | S                | PKOUTE         | R_VOL[5:       | 0]             |                    | 0079h          |
|             | Right                       |    |    |    |    |           |                |         | UT_VU              | UTR_Z          | UTR_            |                     |                  |                |                |                |                    |                |
|             |                             |    |    |    |    |           |                |         |                    | С              | MUTE            |                     |                  |                |                |                |                    |                |
| 4>          |                             |    |    |    |    |           | _              | _       | _                  |                | _N              |                     | I                | I              | I              |                |                    |                |
| R40 (28h)   | Input Mixer (2)             | 0  | 0  | 0  | 0  | 0         | 0              | 0       | 0                  | IN2LP_         | IN2LN_<br>TO_IN | IN1LP_<br>TO_IN     | IN1LN_<br>TO_IN  | IN2RP<br>_TO_I | IN2RN<br>_TO_I | IN1RP<br>_TO_I | IN1RN<br>_TO_I     | 0000h          |
|             |                             |    |    |    |    |           |                |         |                    | 2L             | 2L              | 10_IN               | 10_iiv           | N2R            | N2R            | _10_1<br>N1R   | _10_1<br>N1R       |                |
| R41 (29h)   | Input Mixer (3)             | 0  | 0  | 0  | 0  | 0         | 0              | 0       | IN2L_T             | IN2L_          | 0               | IN1L_T              | IN1L_            | 0              |                | TL_MIXII       |                    | 0000h          |
| , ,         | , ,,                        |    |    |    |    |           |                |         |                    | MIXINL         |                 | _                   | MIXINL           |                |                | [2:0]          |                    |                |
|             |                             |    |    |    |    |           |                |         | INL                | _VOL           |                 | INL                 | _VOL             |                |                |                |                    |                |
| R42 (2Ah)   | Input Mixer (4)             | 0  | 0  | 0  | 0  | 0         | 0              | 0       | IN2R_              | IN2R_          | 0               | IN1R_               | IN1R_            | 0              | MIXOU          | TR_MIX         | NR_VO              | 0000h          |
|             |                             |    |    |    |    |           |                |         | TO_MI              | MIXIN<br>R_VOL |                 | TO_MI<br>XINR       | MIXIN<br>R_VOL   |                |                | L[2:0]         |                    |                |
| R43 (2Bh)   | Input Mixer (5)             | 0  | 0  | 0  | 0  | 0         | 0              | 0       |                    | MIXINL         | VOI [5:0        | 0                   | 0                | 0              | IN2LP I        | MIXINL_        | VOI [2·0           | 0000h          |
| K 10 (ZBII) | input winter (b)            | Ü  | o  | Ü  | Ů  |           |                |         |                    | ]              | , V O L ( Z . U |                     |                  |                |                | ]              | VOL(2.0            | 000011         |
| R44 (2Ch)   | Input Mixer (6)             | 0  | 0  | 0  | 0  | 0         | 0              | 0       | IN1RP_             | MIXINR         | _VOL[2:         | 0                   | 0                | 0              | IN2LP_I        | MIXINR_        | VOL[2:0            | 0000h          |
|             |                             |    |    |    |    |           |                |         |                    | 0]             |                 |                     |                  |                |                | ]              |                    |                |
| R45 (2Dh)   | Output Mixer (1)            | 0  | 0  | 0  | 0  | 0         | 0              | 0       |                    |                | MIXINL          |                     |                  | IN1R_          |                | IN2LP_         |                    | 0000h          |
|             |                             |    |    |    |    |           |                |         |                    | R_TO_          |                 |                     |                  | TO_MI          |                | _              |                    |                |
|             |                             |    |    |    |    |           |                |         | L                  | TL             | L               | L                   | XOUIL            | XOUTL          | OUIL           | XOUTL          | L                  |                |
| R46 (2Eh)   | Output Mixer (2)            | 0  | 0  | 0  | 0  | 0         | 0              | 0       | DAC1               | MIXINL         | <b>-</b>        | IN2LN               | IN2RN            | IN1L T         | IN1R_          | IN2RP          | DAC1               | 0000h          |
| (==,        |                             | -  |    | -  | _  |           |                |         | R_TO_              |                | R_TO_           | TO_MI               | 1                | O_MIX          |                | _TO_M          |                    |                |
|             |                             |    |    |    |    |           |                |         |                    |                | MIXOU           |                     |                  | OUTR           | XOUT           |                |                    |                |
|             |                             |    |    |    |    |           |                |         | T1R                | R              | TR              | R                   | R                |                | R              | R              | TR                 |                |
| R47 (2Fh)   | Output Mixer (3)            | 0  | 0  | 0  | 0  | IN2LP_    | MIXOUT<br>2:0] | L_VOL[  | IN2LN_             | MIXOUT<br>2:0] | [L_VOL[         | IN1R_N              | /IIXOUTL<br>0]   | _VOL[2:        | IN1L_M         | IXOUTL<br>0]   | _VOL[2:            | 0000h          |
| R48 (30h)   | Output Mixer (4)            | 0  | 0  | 0  | 0  | INIODD    |                | I ION G | IN2RN_MIXOUTR_VOL[ |                |                 | INI1I M             |                  | . VOI [3:      | INI1D M        | NOI 13         | 0000h              |                |
| 140 (301)   | Output Wilker (4)           | U  | U  | U  | U  | IINZIKI _ | 2:0]           | K_VOL[  | IIVZIXIV_          | 2:0]           | IK_VOLĮ         | IIVIL_IV            | 0]               | VOL(2.         | IIVIIX_IV      | :0]            | _vol <sub>[2</sub> | 000011         |
| R49 (31h)   | Output Mixer (5)            | 0  | 0  | 0  | 0  | DACL_I    | MIXOUT         | L_VOL[2 | IN2RN_MIXOUTL_VOL[ |                |                 | MIXINE              |                  | JTL_VO         | MIXINL         | 0000h          |                    |                |
|             |                             |    |    |    |    |           | :0]            |         |                    | 2:0]           |                 |                     | L[2:0]           |                |                | [2:0]          |                    |                |
| R50 (32h)   | Output Mixer (6)            | 0  | 0  | 0  | 0  | DACR_     | MIXOUT         | R_VOL[  | IN2LN_             | MIXOUT         | R_VOL[          | [ MIXINL_MIXOUTR_VC |                  |                | MIXINR         | 0000h          |                    |                |
|             |                             |    |    |    |    |           | 2:0]           | 1       |                    | 2:0]           | 1               |                     | L[2:0]           | 1              |                | L[2:0]         | 1                  |                |
| R51 (33h)   | HPOUT2 Mixer                | 0  | 0  | 0  | 0  | 0         | 0              | 0       | 0                  | 0              | 0               |                     |                  | MIXOU          | 0              | 0              | 0                  | 0000h          |
|             |                             |    |    |    |    |           |                |         |                    |                |                 | P_TO_<br>HPOU       |                  | TRVOL<br>_TO_H |                |                |                    |                |
|             |                             |    |    |    |    |           |                |         |                    |                |                 |                     |                  | POUT2          |                |                |                    |                |
| R52 (34h)   | Line Mixer (1)              | 0  | 0  | 0  | 0  | 0         | 0              | 0       | 0                  | 0              |                 |                     |                  |                | IN1R_          | IN1L_T         | MIXOU              | 0000h          |
|             |                             |    |    |    |    |           |                |         |                    |                |                 | TR_TO               |                  |                | TO_LI          |                | TL_TO              |                |
|             |                             |    |    |    |    |           |                |         |                    |                | _LINE           | _LINE               | ODE              |                |                | EOUT1          |                    |                |
|             |                             |    |    |    |    |           |                |         |                    |                | OUT1<br>N       | OUT1<br>N           |                  |                | T1P            | Р              | OUT1P              |                |
| R53 (35h)   | Line Mixer (2)              | 0  | 0  | 0  | 0  | 0         | 0              | 0       | 0                  | 0              | -               | MIXOU               | LINEO            | 0              | IN1L_T         | IN1R_          | MIXOU              | 0000h          |
| (3.2.)      |                             |    |    |    |    |           |                |         |                    |                |                 |                     |                  |                | O_LIN          |                | TR_TO              |                |
|             |                             |    |    |    |    |           |                |         |                    |                | _LINE           | _LINE               | ODE              |                |                | NEOU           | _                  |                |
|             |                             |    |    |    |    |           |                |         |                    |                | OUT2<br>N       | OUT2<br>N           |                  |                | Р              | T2P            | OUT2P              |                |
| R54 (36h)   | Speaker Mixer               | 0  | 0  | 0  | 0  | 0         | 0              | DAC2L   | DACO               | MIXINL         | -               | IN1LP_              | IN1DD            | MIXOU          | MIXUII         | DAC1L          | DAC1               | 0000h          |
| 1104 (3011) | Speaker Winter              | J  | 5  | J  | J  |           |                |         | R_TO_              |                | R_TO_           | TO_SP               |                  | TL_TO          | TR_TO          | _TO_S          |                    | 000011         |
|             |                             |    |    |    |    |           |                |         | SPKMI              |                | SPKMI           |                     | PKMIX            |                | _SPK           |                | SPKMI              |                |
|             |                             |    |    |    |    |           |                | L       | XR                 | L              | XR              |                     | R                | MIXL           | MIXR           | L              | XR                 |                |



|             | I                        |              |    |                               |        |        | 1      | וטודואול           | 1                             |                                      | l                    | l                      |                                               | 1                      | l                             |                     | 1                   | Teview  |
|-------------|--------------------------|--------------|----|-------------------------------|--------|--------|--------|--------------------|-------------------------------|--------------------------------------|----------------------|------------------------|-----------------------------------------------|------------------------|-------------------------------|---------------------|---------------------|---------|
| REG         | NAME                     | 15           | 14 | 13                            | 12     | 11     | 10     | 9                  | 8                             | 7                                    | 6                    | 5                      | 4                                             | 3                      | 2                             | 1                   | 0                   | DEFAULT |
| R55 (37h)   | Additional Control       | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             | LINEO<br>UT1_F<br>B                  |                      | 0                      | 0                                             | 0                      | 0                             | 0                   | VROI                | 0000h   |
| R56 (38h)   | AntiPOP (1)              | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             | LINEO<br>UT_V<br>MID_B<br>UF_EN<br>A | T2_IN_<br>ENA        | LINEO<br>UT1_D<br>ISCH | LINEO<br>UT2_D<br>ISCH                        | 0                      | 0                             | 0                   | 0                   | 0000h   |
| R57 (39h)   | AntiPOP (2)              | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             | 0                                    |                      | RAMP[1:<br>)]          | 0                                             | VMID_<br>BUF_E<br>NA   | START<br>UP_BI<br>AS_EN<br>A  | BIAS_<br>SRC        | VMID_<br>DISCH      | 0000h   |
| R58 (3Ah)   | MICBIAS                  | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             |                                      | SCTHR[<br>:0]        | MIC                    | D_THR                                         | [2:0]                  | MICD_<br>ENA                  | MICB2<br>_LVL       | MICB1<br>_LVL       | 0000h   |
| R59 (3Bh)   | LDO 1                    | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             | 0                                    | 0                    | 0                      | 0                                             | LDC                    | )1_VSEL                       | [2:0]               | LDO1_<br>DISCH      | 000Dh   |
| R60 (3Ch)   | LDO 2                    | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             | 0                                    | 0                    | 0                      | 0                                             | 0                      |                               | VSEL[1:<br>)]       | LDO2_<br>DISCH      | 0003h   |
| R76 (4Ch)   | Charge Pump (1)          | CP_EN<br>A   | 0  | 0                             | 1      | 1      | 1      | 1                  | 1                             | 0                                    | 0                    | 1                      | 0                                             | 0                      | 1                             | 0                   | 1                   | 1F25h   |
| R81 (51h)   | Class W (1)              | 0            | 0  | 0                             | 0      | 0      | 0      |                    | N_SRC<br>L[1:0]               | 0                                    | 0                    | 0                      | 0                                             | 0                      | 1                             | 0                   | CP_DY<br>N_PW<br>R  | 0004h   |
| R84 (54h)   | DC Servo (1)             | 0            | 0  | DCS_T<br>RIG_SI<br>NGLE_<br>1 | RIG_SI | 0      | 0      |                    | DCS_T<br>RIG_S<br>ERIES<br>_0 | 0                                    | 0                    | RIG_S                  |                                               | RIG_D                  | DCS_T<br>RIG_D<br>AC_W<br>R_0 | NA_C                | _                   | 0000h   |
| R85 (55h)   | DC Servo (2)             | 0            | 0  | 0                             | 0      |        |        | DCS_SE             | RIES_N                        | O_01[6:0                             | )]                   |                        | 0                                             | DCS_                   | TIMER_F                       | PERIOD_             | 01[3:0]             | 054Ah   |
| R87 (57h)   | DC Servo (4)             |              |    | DCS_                          | DAC_W  | R_VAL_ | 1[7:0] |                    |                               |                                      |                      | DCS_                   | DAC_W                                         | R_VAL_                 | 0[7:0]                        |                     |                     | 0000h   |
| R88 (58h)   | DC Servo Readback        | 0            | 0  | 0                             | 0      | 0      | 0      | DCS_C<br>MPLE      | AL_CO<br>TE[1:0]              | 0                                    | 0                    | _COMP                  | DAC_WR 0 0 DCS_STARTU   P_COMPLETE[1: 0] 1:0] |                        |                               |                     |                     | 0000h   |
| R91 (5Bh)   | DC Servo ANA (1)         | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             |                                      |                      | DC                     | S_IDAC                                        | _VAL_1[                | 7:0]                          |                     |                     | 0000h   |
| R92 (5Ch)   | DC Servo ANA (2)         | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             |                                      |                      | DC                     | S_IDAC                                        | _VAL_0[                | 7:0]                          |                     |                     | 0000h   |
| R96 (60h)   | Analogue HP (1)          | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             |                                      | HPOU<br>T1L_O<br>UTP | HPOU<br>T1L_D<br>LY    | 0                                             |                        | HPOU<br>T1R_O<br>UTP          | HPOU<br>T1R_D<br>LY | 0                   | 0000h   |
| R257 (101h) | Control Interface        | REG_<br>SYNC | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             | 0                                    | SPI_C<br>ONTR<br>D   | SPI_4<br>WIRE          | SPI_C<br>FG                                   | 0                      | AUTO_<br>INC                  | 0                   | 0                   | 8004h   |
| R272 (110h) | Write Sequencer Ctrl (1) | WSEQ<br>_ENA | 0  | 0                             | 0      | 0      | 0      | WSEQ<br>_ABO<br>RT | WSEQ<br>_STAR<br>T            | 0                                    |                      | V                      | VSEQ_S                                        | TART_II                | NDEX[6:0                      | 0]                  |                     | 0000h   |
| R273 (111h) | Write Sequencer Ctrl (2) | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | WSEQ<br>_BUSY                 | 0                                    |                      | WS                     | SEQ_CU                                        | RRENT_                 | _INDEX[6                      | 5:0]                |                     | 0000h   |
| R512 (200h) | AIF1 Clocking (1)        | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             | 0                                    | 0                    | 0                      |                                               | K_SRC[<br>:0]          | AIF1C<br>LK_IN<br>V           |                     | AIF1C<br>LK_EN<br>A | 0000h   |
| R513 (201h) | AIF1 Clocking (2)        | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             | 0                                    | 0                    | AIF1                   | DAC_DI                                        | V[2:0]                 | AIF1                          | ADC_DI              | V[2:0]              | 0000h   |
| R516 (204h) | AIF2 Clocking (1)        | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             | 0                                    | 0                    |                        |                                               |                        |                               |                     | 0000h               |         |
| R517 (205h) | AIF2 Clocking (2)        | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             | 0                                    | 0                    | AIF2                   | DAC_DI                                        |                        |                               | ADC_DI              | V[2:0]              | 0000h   |
| R520 (208h) | Clocking (1)             | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             | 0                                    | 0                    | 0                      |                                               | DSP_F<br>S1CLK<br>_ENA |                               | SINTC               | K_SRC               | 0000h   |
| R521 (209h) | Clocking (2)             | 0            | 0  | 0                             | 0      | 0      | TO     | CLK_DIV            | [2:0]                         | 0                                    | DBO                  | CLK_DIV                | [2:0]                                         | 0                      | OP                            | CLK_DIV             | [2:0]               | 0000h   |
| R528 (210h) | AIF1 Rate                | 0            | 0  | 0                             | 0      | 0      | 0      | 0                  | 0                             |                                      | AIF1_                | SR[3:0]                |                                               | А                      | IF1CLK_                       | RATE[3:             | 0]                  | 0083h   |



| REG         | NAME              | 15                   | 14                   | 13                   | 12                           | 11                                                                                                                                                                         | 10       | 9  | 8                     | 7                      | 6       | 5        | 4                    | 3                            | 2                      | 1                            | 0                            | DEFAULT |
|-------------|-------------------|----------------------|----------------------|----------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----|-----------------------|------------------------|---------|----------|----------------------|------------------------------|------------------------|------------------------------|------------------------------|---------|
| R529 (211h) | AIF2 Rate         | 0                    | 0                    | 0                    | 0                            | 0                                                                                                                                                                          | 0        | 0  | 0                     |                        | AIF2_S  | SR[3:0]  |                      | А                            | IF2CLK_                | RATE[3:                      | 0]                           | 0083h   |
| R530 (212h) | Rate Status       | 0                    | 0                    | 0                    | 0                            | 0                                                                                                                                                                          | 0        | 0  | 0                     | 0                      | 0       | 0        | 0                    |                              | SR_ERF                 | ROR[3:0]                     |                              | 0000h   |
| R544 (220h) | FLL1 Control (1)  | 0                    | 0                    | 0                    | 0                            | 0                                                                                                                                                                          | 0        | 0  | 0                     | 0                      | 0       | 0        | 0                    | 0                            | FLL1_<br>FRAC<br>N_ENA | FLL1_<br>OSC_<br>ENA         | FLL1_<br>ENA                 | 0000h   |
| R545 (221h) | FLL1 Control (2)  | 0                    | 0                    |                      | F                            | LL1_OU                                                                                                                                                                     | TDIV[5:0 | )] |                       | 0                      | FLL1_C  | TRL_RA   | TE[2:0]              | 0                            | FLL1                   | _FRATIO                      | 0[2:0]                       | 0000h   |
| R546 (222h) | FLL1 Control (3)  |                      |                      |                      | FLL1_K[15:0]                 |                                                                                                                                                                            |          |    |                       |                        |         |          |                      |                              |                        |                              |                              | 0000h   |
| R547 (223h) | FLL1 Control (4)  | 0                    |                      |                      | FLL1_N[9:0] 0 FLL1_GAIN[3:0] |                                                                                                                                                                            |          |    |                       |                        |         |          |                      |                              |                        |                              |                              | 0000h   |
| R548 (224h) | FLL1 Control (5)  | 0                    | 0                    | 0                    |                              | FLL1_FRC_NCO_VAL[5:0]         FLL1_ 0 FLL1_CLK_RE FRC_N F_DIV[1:0]         0 FLL1_CLK_ F_SRC[1:0]           FOR CO FLL1_CLK_RE F_DIV[1:0]         0 FLL1_CLK_RE F_SRC[1:0] |          |    |                       |                        |         |          |                      |                              |                        |                              |                              | 0C80h   |
| R576 (240h) | FLL2 Control (1)  | 0                    | 0                    | 0                    | 0                            | 0                                                                                                                                                                          | 0        | 0  | 0                     | 0                      | 0       | 0        | 0                    | 0                            | FLL2_<br>FRAC<br>N_ENA | FLL2_<br>OSC_<br>ENA         | FLL2_<br>ENA                 | 0000h   |
| R577 (241h) | FLL2 Control (2)  | 0                    | 0                    |                      | F                            | LL2_OU                                                                                                                                                                     | TDIV[5:0 | )] |                       | 0                      | FLL2_C  | TRL_RA   | TE[2:0]              | 0                            | FLL2                   | _FRATIO                      | 0[2:0]                       | 0000h   |
| R578 (242h) | FLL2 Control (3)  |                      |                      | FLL2_K[15:0]         |                              |                                                                                                                                                                            |          |    |                       |                        |         |          |                      |                              |                        |                              | 0000h                        |         |
| R579 (243h) | FLL2 Control (4)  | 0                    |                      |                      | FLL2_N[9:0] 0 FLL2_GAIN[3:0] |                                                                                                                                                                            |          |    |                       |                        |         |          |                      |                              |                        | 0000h                        |                              |         |
| R580 (244h) | FLL2 Control (5)  | 0                    | 0                    | 0                    |                              | FLL2_FRC_NCO_VAL[5:0]                                                                                                                                                      |          |    |                       |                        |         |          |                      |                              |                        | 0C80h                        |                              |         |
| R768 (300h) | AIF1 Control (1)  | AIF1A<br>DCL_S<br>RC | AIF1A<br>DCR_<br>SRC | AIF1A<br>DC_TD<br>M  | 0                            | 0                                                                                                                                                                          | 0        | 0  | AIF1_B<br>CLK_I<br>NV | AIF1_L<br>RCLK_<br>INV | AIF1_V  | VL[1:0]  | AIF1_F               | MT[1:0]                      | 0                      | 0                            | 0                            | 4050h   |
| R769 (301h) | AIF1 Control (2)  | AIF1D<br>ACL_S<br>RC | AIF1D<br>ACR_S<br>RC | 0                    | 0                            | AIF1DA<br>ST[                                                                                                                                                              |          | 0  | 0                     | 0                      | 0       | 0        | AIF1D<br>AC_C<br>OMP | AIF1D<br>AC_C<br>OMPM<br>ODE | AIF1A<br>DC_C<br>OMP   | AIF1A<br>DC_C<br>OMPM<br>ODE | AIF1_L<br>OOPB<br>ACK        | 4000h   |
| R770 (302h) | AIF1 Master/Slave | AIF1_T<br>RI         | AIF1_<br>MSTR        | AIF1_<br>CLK_F<br>RC | AIF1_L<br>RCLK_<br>FRC       | 0                                                                                                                                                                          | 0        | 0  | 0                     | 0                      | 0       | 0        | 0                    | 0                            | 0                      | 0                            | 0                            | 0000h   |
| R771 (303h) | AIF1 BCLK         | 0                    | 0                    | 0                    | 0                            | 0                                                                                                                                                                          | 0        | 0  | 0                     | А                      | IF1_BCL | K_DIV[3: | 0]                   | 0                            | 0                      | 0                            | 0                            | 0040h   |
| R772 (304h) | AIF1ADC LRCLK     | 0                    | 0                    | 0                    | 0                            | AIF1A<br>DC_LR<br>CLK_D<br>IR                                                                                                                                              |          |    |                       |                        | AIF1AI  | OC_RAT   | E[10:0]              |                              |                        |                              |                              | 0040h   |
| R773 (305h) | AIF1DAC LRCLK     | 0                    | 0                    | 0                    | 0                            | AIF1D<br>AC_LR<br>CLK_D<br>IR                                                                                                                                              |          |    |                       |                        | AIF1DA  | AC_RAT   | E[10:0]              |                              |                        |                              |                              | 0040h   |
| R774 (306h) | AIF1DAC Data      | 0                    | 0                    | 0                    | 0                            | 0                                                                                                                                                                          | 0        | 0  | 0                     | 0                      | 0       | 0        | 0                    | 0                            | 0                      | ACL_D                        | AIF1D<br>ACR_<br>DAT_I<br>NV | 0000h   |
| R775 (307h) | AIF1ADC Data      | 0                    | 0                    | 0                    | 0                            | 0                                                                                                                                                                          | 0        | 0  | 0                     | 0                      | 0       | 0        | 0                    | 0                            | 0                      | AIF1A<br>DCL_D<br>AT_IN<br>V |                              | 0000h   |
| R784 (310h) | AIF2 Control (1)  | AIF2A<br>DCL_S<br>RC | AIF2A<br>DCR_<br>SRC | AIF2A<br>DC_TD<br>M  |                              | 0                                                                                                                                                                          | 0        | 0  | AIF2_B<br>CLK_I<br>NV | _                      | AIF2_V  | VL[1:0]  | AIF2_F               | MT[1:0]                      | 0                      | 0                            | 0                            | 4050h   |
| R785 (311h) | AIF2 Control (2)  |                      | AIF2D<br>ACR_S<br>RC | AIF2D<br>AC_TD<br>M  |                              | AIF2DA<br>ST[                                                                                                                                                              | _        | 0  | 0                     | 0                      | 0       | 0        | AIF2D<br>AC_C<br>OMP | AIF2D<br>AC_C<br>OMPM<br>ODE | AIF2A<br>DC_C<br>OMP   | AIF2A<br>DC_C<br>OMPM<br>ODE | AIF2_L<br>OOPB<br>ACK        | 4000h   |
| R786 (312h) | AIF2 Master/Slave | AIF2_T<br>RI         | AIF2_<br>MSTR        | AIF2_<br>CLK_F<br>RC | AIF2_L<br>RCLK_<br>FRC       | 0                                                                                                                                                                          | 0        | 0  | 0                     | 0                      | 0       | 0        | 0                    | 0                            | 0                      | 0                            | 0                            | 0000h   |
| R787 (313h) | AIF2 BCLK         | 0                    | 0                    | 0                    | 0                            | 0                                                                                                                                                                          | 0        | 0  | 0                     | A                      | IF2_BCL | K_DIV[3: | 0]                   | 0                            | 0                      | 0                            | 0                            | 0040h   |



| REG         NAME         15         14         13         12         11         10         9         8         7         6         5         4         3         2         1         0 |                           |    |    |                   |                       |                               |          |                       |                         |                       |                      |        |                                      |         |      |                              |                              |         |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----|----|-------------------|-----------------------|-------------------------------|----------|-----------------------|-------------------------|-----------------------|----------------------|--------|--------------------------------------|---------|------|------------------------------|------------------------------|---------|--|
| REG                                                                                                                                                                                    | NAME                      | 15 | 14 | 13                | 12                    |                               | 10       | 9                     | 8                       | 7                     | 6                    | 5      | 4                                    | 3       | 2    | 1                            | 0                            | DEFAULT |  |
| R788 (314h)                                                                                                                                                                            | AIF2ADC LRCLK             | 0  | 0  | 0                 | 0                     | AIF2A<br>DC_LR<br>CLK_D<br>IR |          |                       |                         |                       | AIF2A                | DC_RAT | E[10:0]                              |         |      |                              |                              | 0040h   |  |
| R789 (315h)                                                                                                                                                                            | AIF2DAC LRCLK             | 0  | 0  | 0                 | 0                     | AIF2D<br>AC_LR<br>CLK_D<br>IR |          | AIF2DAC_RATE[10:0]    |                         |                       |                      |        |                                      |         |      |                              |                              |         |  |
| R790 (316h)                                                                                                                                                                            | AIF2DAC Data              | 0  | 0  | 0                 | 0                     | 0                             | 0        | 0                     | 0                       | 0                     | 0                    | 0      | 0                                    | 0       | 0    | AIF2D<br>ACL_D<br>AT_IN<br>V |                              | 0000h   |  |
| R791 (317h)                                                                                                                                                                            | AIF2ADC Data              | 0  | 0  | 0                 | 0                     | 0                             | 0        | 0                     | 0                       | 0                     | 0                    | 0      | 0                                    | 0       | 0    | AIF2A<br>DCL_D<br>AT_IN<br>V | AIF2A<br>DCR_<br>DAT_I<br>NV | 0000h   |  |
| R1024 (400h)                                                                                                                                                                           | AIF1 ADC1 Left<br>Volume  | 0  | 0  | 0                 | 0                     | 0                             | 0        | 0                     |                         |                       |                      |        |                                      |         |      |                              |                              | 00C0h   |  |
| R1025 (401h)                                                                                                                                                                           | AIF1 ADC1 Right<br>Volume | 0  | 0  | 0                 | 0                     | 0                             | 0        | 0                     | AIF1A<br>DC1_V<br>U     |                       | AIF1ADC1R_VOL[7:0]   |        |                                      |         |      |                              |                              |         |  |
| R1026 (402h)                                                                                                                                                                           | AIF1 DAC1 Left<br>Volume  | 0  | 0  | 0                 | 0                     | 0                             | 0        | 0                     | AIF1D<br>AC1_V<br>U     |                       | AIF1DAC1L_VOL[7:0]   |        |                                      |         |      |                              |                              |         |  |
| R1027 (403h)                                                                                                                                                                           | AIF1 DAC1 Right<br>Volume | 0  | 0  | 0                 | 0                     | 0                             | 0        | 0                     | AIF1D<br>AC1_V<br>U     |                       | AIF1DAC1R_VOL[7:0]   |        |                                      |         |      |                              |                              |         |  |
| R1028 (404h)                                                                                                                                                                           | AIF1 ADC2 Left<br>Volume  | 0  | 0  | 0                 | 0                     | 0                             | 0        | 0                     | AIF1A<br>DC2_V<br>U     |                       | 00C0h                |        |                                      |         |      |                              |                              |         |  |
| R1029 (405h)                                                                                                                                                                           | AIF1 ADC2 Right<br>Volume | 0  | 0  | 0                 | 0                     | 0                             | 0        | 0                     | AIF1A<br>DC2_V<br>U     | AIF1ADC2R_VOL[7:0]    |                      |        |                                      |         |      |                              |                              |         |  |
| R1030 (406h)                                                                                                                                                                           | AIF1 DAC2 Left<br>Volume  | 0  | 0  | 0                 | 0                     | 0                             | 0        | 0                     | AIF1D<br>AC2_V<br>U     | AIF1DAC2L_VOL[7:0]    |                      |        |                                      |         |      |                              |                              |         |  |
| R1031 (407h)                                                                                                                                                                           | AIF1 DAC2 Right<br>Volume | 0  | 0  | 0                 | 0                     | 0                             | 0        | 0                     | AIF1D<br>AC2_V<br>U     |                       |                      | Al     | F1DAC2                               | R_VOL[7 | 7:0] |                              |                              | 00C0h   |  |
| R1040 (410h)                                                                                                                                                                           | AIF1 ADC1 Filters         | 0  |    | DC1_HP<br>IT[1:0] | AIF1A<br>DC1L_<br>HPF |                               | 0        | 0                     | 0                       | 0                     | 0                    | 0      | 0                                    | 0       | 0    | 0                            | 0                            | 0000h   |  |
| R1041 (411h)                                                                                                                                                                           | AIF1 ADC2 Filters         | 0  |    | OC2_HP<br>IT[1:0] | AIF1A<br>DC2L_<br>HPF | AIF1A<br>DC2R_<br>HPF         | 0        | 0                     | 0                       | 0                     | 0                    | 0      | 0                                    | 0       | 0    | 0                            | 0                            | 0000h   |  |
| R1056 (420h)                                                                                                                                                                           | AIF1 DAC1 Filters (1)     | 0  | 0  | 0                 | 0                     | 0                             | 0        | AIF1D<br>AC1_M<br>UTE | 0                       | AIF1D<br>AC1_M<br>ONO | 0                    |        | AIF1D<br>AC1_U<br>NMUT<br>E_RA<br>MP | 0       |      | AC1_DE<br>P[1:0]             | 0                            | 0200h   |  |
| R1057 (421h)                                                                                                                                                                           | AIF1 DAC1 Filters<br>(2)  | 0  | 0  |                   | AIF1DA                | C1_3D_(                       | GAIN[4:0 |                       | AIF1D<br>AC1_3<br>D_ENA | 0                     | 0                    | 0      | 1                                    | 0       | 0    | 0                            | 0                            | 0010h   |  |
| R1058 (422h)                                                                                                                                                                           | AIF1 DAC2 Filters<br>(1)  | 0  | 0  | 0                 | 0                     | 0                             | 0        | AIF1D<br>AC2_M<br>UTE | 0                       | AIF1D<br>AC2_M<br>ONO | AC2_M AC2_U EMP[1:0] |        |                                      |         |      |                              |                              |         |  |
| R1059 (423h)                                                                                                                                                                           | AIF1 DAC2 Filters<br>(2)  | 0  | 0  |                   | AIF1DA                | C2_3D_(                       | GAIN[4:0 |                       | AIF1D<br>AC2_3<br>D_ENA | 0                     | 0                    | 0      | 1                                    | 0       | 0    | 0                            | 0                            | 0010h   |  |



| REG            | NAME                      | 15     | 14     | 13                  | 12        | 11      | 10               | 9       | 8                | 7          | 6                | 5          | 4             | 3             | 2            | 1           | 0                           | DEFAULT |
|----------------|---------------------------|--------|--------|---------------------|-----------|---------|------------------|---------|------------------|------------|------------------|------------|---------------|---------------|--------------|-------------|-----------------------------|---------|
| R1088 (440h)   | AIF1 DRC1 (1)             |        |        | SIG_DE              |           | 1       |                  | C1_SIG  |                  | AIF1D      |                  |            |               | AIF1D         | 1            | AIF1A       | AIF1A                       | 0098h   |
| 111000 (11011) | 7 5.1.6 . (.)             | 7      |        | .0.0_52             |           |         |                  | _       |                  |            |                  |            |               |               | AC1_D        | DC1L_       | DC1R_                       | 007011  |
|                |                           |        |        |                     |           |         |                  |         | G_EN             |            | IG_DE            |            | R             | NTICLI        |              | DRC_        | DRC_                        |         |
|                |                           |        |        |                     |           |         |                  |         | Α                | T_MO<br>DE | Т                | OP_E<br>NA |               | Р             | NA           | ENA         | ENA                         |         |
| R1089 (441h)   | AIF1 DRC1 (2)             | 0      | 0      | 0                   | A         | IF1DRC  | I_ATK[3:         | :0]     | A                | IF1DRC1    | I_DCY[3          | L          | AIF1DF        | RC1_MIN<br>0] | IGAIN[2:     |             | I<br>RC1_MA<br>IN[1:0]      | 0845h   |
| R1090 (442h)   | AIF1 DRC1 (3)             | AIF1DI | RC1_NG | _MINGA              | IN[3:0]   |         | RC1_NG<br>P[1:0] |         | RC1_QR<br>R[1:0] |            | RC1_QR<br>Y[1:0] | AIF1DR     | C1_HI_(<br>0] |               | AIF1DF       |             |                             | 0000h   |
| R1091 (443h)   | AIF1 DRC1 (4)             | 0      | 0      | 0                   | 0         | 0       |                  | AIF     | 1DRC1_I          |            |                  |            |               | AIF1DR        | I<br>C1_KNEE |             | )]                          | 0000h   |
| R1092 (444h)   | AIF1 DRC1 (5)             | 0      | 0      | 0                   | 0         | 0       | 0                |         | AIF1DRC          | 1_KNEE     | 2_IP[4:0         | )]         | ,             | AIF1DRC       | 1_KNEE       | 2_OP[4:     | 0]                          | 0000h   |
| R1104 (450h)   | AIF1 DRC2 (1)             | AIF    | 1DRC2_ | SIG_DE              | T_RMS[4   | 4:0]    |                  | C2_SIG  |                  |            |                  |            |               |               | AIF1D        | AIF1A       |                             | 0098h   |
|                |                           |        |        |                     |           |         | _DET_            | PK[1:0] |                  |            |                  |            |               | RC2_A         |              | DC2L_       | DC2R_                       |         |
|                |                           |        |        |                     |           |         |                  |         | G_EN<br>A        | T_MO       | IG_DE<br>T       | OP_E       | R             | NTICLI<br>P   | NA           | DRC_<br>ENA | DRC_<br>ENA                 |         |
|                |                           |        |        |                     |           |         |                  |         |                  | DE         |                  | NA         |               |               |              |             |                             |         |
| R1105 (451h)   | AIF1 DRC2 (2)             | 0      | 0      | 0                   | А         | IF1DRC2 | 2_ATK[3:         | [0]     | А                | IF1DRC2    | 2_DCY[3          | :0]        | AIF1DF        | RC2_MIN<br>0] | IGAIN[2:     |             | RC2_MA<br>IN[1:0]           | 0845h   |
| R1106 (452h)   | AIF1 DRC2 (3)             | AIF1DI | RC2_NG | _MINGA              | IN[3:0]   |         |                  |         |                  |            |                  | AIF1DR     |               | COMP[2:       | AIF1DF       |             | _COMP[                      | 0000h   |
|                |                           | _ [    |        |                     | _         |         | P[1:0]<br>I      |         | R[1:0]           |            | Y[1:0]           |            | 0]            |               | <u> </u>     | 2:0]        |                             |         |
| R1107 (453h)   | AIF1 DRC2 (4)             | 0      | 0      | 0                   | 0         | 0       |                  | 1       | 1DRC2_I          |            |                  | 1          |               |               | C2_KNEE      |             | <u> </u>                    | 0000h   |
| R1108 (454h)   | AIF1 DRC2 (5)             | 0      | 0      | 0                   | O CAINITA | 0       | 0                |         | AIF1DRO          |            |                  | i –        | l             |               | 2_KNEE       |             |                             | 0000h   |
| R1152 (480h)   | AIF1 DAC1 EQ<br>Gains (1) | All    | FIDACI | _EQ_B1 <sub>.</sub> | _GAIN[4   | :0]     | AI               | IF1DAC1 | _EQ_B2           | _GAIN[4    | :0]              | A          | IF IDAC       | I_EQ_B3       | B_GAIN[4     | :0]         | AIF1D<br>AC1_E<br>Q_EN<br>A | 6318h   |
| R1153 (481h)   | AIF1 DAC1 EQ<br>Gains (2) | All    | F1DAC1 | _EQ_B4              | _GAIN[4   | :0]     | Al               | IF1DAC1 | _EQ_B5           | _GAIN[4    | :0]              | 0          | 0             | 0             | 0            | 0           | 0                           | 6300h   |
| R1154 (482h)   | AIF1 DAC1 EQ Band<br>1 A  |        |        |                     |           |         | I.               | AIF1    | DAC1_E           | Q_B1_A     | [15:0]           |            |               | ı             |              | I           |                             | 0FCAh   |
| R1155 (483h)   | AIF1 DAC1 EQ Band<br>1 B  |        |        |                     |           |         |                  | AIF1    | DAC1_E           | Q_B1_B     | [15:0]           |            |               |               |              |             |                             | 0400h   |
| R1156 (484h)   | AIF1 DAC1 EQ Band<br>1 PG |        |        |                     |           |         |                  | AIF10   | OAC1_E           | )_B1_P0    | G[15:0]          |            |               |               |              |             |                             | 00D8h   |
| R1157 (485h)   | AIF1 DAC1 EQ Band<br>2 A  |        |        |                     |           |         |                  | AIF1    | DAC1_E           | Q_B2_A     | [15:0]           |            |               |               |              |             |                             | 1EB5h   |
| R1158 (486h)   | AIF1 DAC1 EQ Band<br>2 B  |        |        |                     |           |         |                  | AIF1    | DAC1_E           | Q_B2_B     | [15:0]           |            |               |               |              |             |                             | F145h   |
| R1159 (487h)   | AIF1 DAC1 EQ Band<br>2 C  |        |        |                     |           |         |                  | AIF1    | DAC1_E           | Q_B2_C     | [15:0]           |            |               |               |              |             |                             | 0B75h   |
| R1160 (488h)   | AIF1 DAC1 EQ Band<br>2 PG |        |        |                     |           |         |                  | AIF10   | AC1_EC           | )_B2_P0    | G[15:0]          |            |               |               |              |             |                             | 01C5h   |
| R1161 (489h)   | AIF1 DAC1 EQ Band<br>3 A  |        |        |                     |           |         |                  | AIF1    | DAC1_E           | Q_B3_A     | [15:0]           |            |               |               |              |             |                             | 1C58h   |
|                | AIF1 DAC1 EQ Band<br>3 B  |        |        |                     |           |         |                  | AIF1    | DAC1_E           | Q_B3_B     | [15:0]           |            |               |               |              |             |                             | F373h   |
|                | AIF1 DAC1 EQ Band<br>3 C  |        |        |                     |           |         |                  | AIF1    | DAC1_E           | Q_B3_C     | [15:0]           |            |               |               |              |             |                             | 0A54h   |
| R1164 (48Ch)   | AIF1 DAC1 EQ Band<br>3 PG |        |        |                     |           |         |                  | AIF10   | DAC1_EC          | )_B3_P0    | G[15:0]          |            |               |               |              |             |                             | 0558h   |
|                | AIF1 DAC1 EQ Band<br>4 A  |        |        |                     |           |         |                  | AIF1    | DAC1_E           | Q_B4_A     | [15:0]           |            |               |               |              |             |                             | 168Eh   |
|                | AIF1 DAC1 EQ Band<br>4 B  |        |        |                     |           |         |                  | AIF1    | DAC1_E           | Q_B4_B     | [15:0]           |            |               |               |              |             |                             | F829h   |
| R1167 (48Fh)   | AIF1 DAC1 EQ Band<br>4 C  |        |        |                     |           |         |                  | AIF1    | DAC1_E           | Q_B4_C     | [15:0]           |            |               |               |              |             |                             | 07ADh   |
| R1168 (490h)   | AIF1 DAC1 EQ Band<br>4 PG |        |        |                     |           |         |                  | AIF10   | OAC1_EC          | Q_B4_PG    | G[15:0]          |            |               |               |              |             |                             | 1103h   |
| R1169 (491h)   | AIF1 DAC1 EQ Band<br>5 A  |        |        |                     |           |         |                  | AIF1    | DAC1_E           | Q_B5_A     | [15:0]           |            |               |               |              |             |                             | 0564h   |



|              |                           |                     |        |                  |                      |                      |    |        | LIVITA             |             |         |   |         |         |        |       |                             | _       |
|--------------|---------------------------|---------------------|--------|------------------|----------------------|----------------------|----|--------|--------------------|-------------|---------|---|---------|---------|--------|-------|-----------------------------|---------|
| REG          | NAME                      | 15                  | 14     | 13               | 12                   | 11                   | 10 | 9      | 8                  | 7           | 6       | 5 | 4       | 3       | 2      | 1     | 0                           | DEFAULT |
| R1170 (492h) | AIF1 DAC1 EQ Band<br>5 B  |                     |        |                  |                      |                      |    | AIF1   | DAC1_E             | Q_B5_B      | [15:0]  |   |         | •       |        |       | •                           | 0559h   |
| R1171 (493h) | AIF1 DAC1 EQ Band<br>5 PG |                     |        |                  |                      |                      |    | AIF1   | DAC1_EC            | )_B5_P0     | G[15:0] |   |         |         |        |       |                             | 4000h   |
| R1184 (4A0h) | AIF1 DAC2 EQ<br>Gains (1) | Al                  | F1DAC2 | _EQ_B1           | _GAIN[4              | :0]                  | A  | F1DAC2 | ?_EQ_B2            | _GAIN[4     | :0]     | А | IF1DAC  | 2_EQ_B  | 3_GAIN | [4:0] | AIF1D<br>AC2_E<br>Q_EN<br>A | 6318h   |
| R1185 (4A1h) | AIF1 DAC2 EQ<br>Gains (2) | Al                  | F1DAC2 | _EQ_B4           | _GAIN[4              | :0]                  | A  | F1DAC2 | ?_EQ_B5            | _GAIN[4     | :0]     | 0 | 0       | 0       | 0      | 0     | 0                           | 6300h   |
| R1186 (4A2h) | AIF1 DAC2 EQ Band<br>1 A  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B1_A      | [15:0]  |   |         |         |        |       |                             | 0FCAh   |
| R1187 (4A3h) | AIF1 DAC2 EQ Band<br>1 B  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B1_B      | [15:0]  |   |         |         |        |       |                             | 0400h   |
| R1188 (4A4h) | AIF1 DAC2 EQ Band<br>1 PG |                     |        |                  |                      |                      |    | AIF1   | DAC2_EC            | )_B1_P(     | G[15:0] |   |         |         |        |       |                             | 00D8h   |
| R1189 (4A5h) | AIF1 DAC2 EQ Band<br>2 A  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B2_A      | [15:0]  |   |         |         |        |       |                             | 1EB5h   |
| R1190 (4A6h) | AIF1 DAC2 EQ Band<br>2 B  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B2_B      | [15:0]  |   |         |         |        |       |                             | F145h   |
| R1191 (4A7h) | AIF1 DAC2 EQ Band<br>2 C  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B2_C      | [15:0]  |   |         |         |        |       |                             | 0B75h   |
| R1192 (4A8h) | AIF1 DAC2 EQ Band<br>2 PG |                     |        |                  |                      |                      |    | AIF1[  | DAC2_EC            | )_B2_P(     | G[15:0] |   |         |         |        |       |                             | 01C5h   |
| R1193 (4A9h) | AIF1 DAC2 EQ Band<br>3 A  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B3_A      | [15:0]  |   |         |         |        |       |                             | 1C58h   |
| R1194 (4AAh) | AIF1 DAC2 EQ Band<br>3 B  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B3_B      | [15:0]  |   |         |         |        |       |                             | F373h   |
| R1195 (4ABh) | AIF1 DAC2 EQ Band<br>3 C  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B3_C      | [15:0]  |   |         |         |        |       |                             | 0A54h   |
| R1196 (4ACh) | AIF1 DAC2 EQ Band<br>3 PG |                     |        |                  |                      |                      |    | AIF1   | DAC2_EC            | 2_B3_P0     | G[15:0] |   |         |         |        |       |                             | 0558h   |
| R1197 (4ADh) | AIF1 DAC2 EQ Band<br>4 A  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B4_A      | [15:0]  |   |         |         |        |       |                             | 168Eh   |
| R1198 (4AEh) | AIF1 DAC2 EQ Band<br>4 B  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B4_B      | [15:0]  |   |         |         |        |       |                             | F829h   |
| R1199 (4AFh) | AIF1 DAC2 EQ Band<br>4 C  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B4_C      | [15:0]  |   |         |         |        |       |                             | 07ADh   |
| R1200 (4B0h) | AIF1 DAC2 EQ Band<br>4 PG |                     |        |                  |                      |                      |    | AIF1   | DAC2_EC            | )_B4_P(     | G[15:0] |   |         |         |        |       |                             | 1103h   |
| R1201 (4B1h) | AIF1 DAC2 EQ Band<br>5 A  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B5_A      | [15:0]  |   |         |         |        |       |                             | 0564h   |
| R1202 (4B2h) | AIF1 DAC2 EQ Band<br>5 B  |                     |        |                  |                      |                      |    | AIF1   | DAC2_E             | Q_B5_B      | [15:0]  |   |         |         |        |       |                             | 0559h   |
| R1203 (4B3h) | AIF1 DAC2 EQ Band<br>5 PG |                     |        |                  |                      |                      |    | AIF1   | DAC2_EC            | <br>Ω_B5_P0 | G[15:0] |   |         |         |        |       |                             | 4000h   |
| R1280 (500h) | AIF2 ADC Left<br>Volume   | 0                   | 0      | 0                | 0                    | 0                    | 0  | 0      | AIF2A<br>DC_V<br>U |             |         | P | AIF2ADC | L_VOL[7 | 7:0]   |       |                             | 00C0h   |
| R1281 (501h) | AIF2 ADC Right<br>Volume  | 0                   | 0      | 0                | 0                    | 0                    | 0  | 0      | AIF2A<br>DC_V<br>U |             |         | A | AIF2ADC | R_VOL[7 | 7:0]   |       |                             | 00C0h   |
| R1282 (502h) | AIF2 DAC Left<br>Volume   | 0                   | 0      | 0                | 0                    | 0                    | 0  | 0      | AIF2D<br>AC_VU     |             |         | P | AIF2DAC | L_VOL[7 | 7:0]   |       |                             | 00C0h   |
| R1283 (503h) | AIF2 DAC Right<br>Volume  | 0                   | 0      | 0                | 0                    | 0                    | 0  | 0      | AIF2D<br>AC_VU     |             |         | А | IF2DAC  | R_VOL[7 | 7:0]   |       |                             | 00C0h   |
| R1296 (510h) | AIF2 ADC Filters          | AIF2A<br>DC_4F<br>S |        | DC_HPF<br>T[1:0] | AIF2A<br>DCL_H<br>PF | AIF2A<br>DCR_<br>HPF | 0  | 0      | 0                  | 0           | 0       | 0 | 0       | 0       | 0      | 0     | 0                           | 0000h   |



|              | I                           |       |                  |                          |          | ı       | ı                |                      | ı                      |                      |                         |                              | ı                             | ı                            |                               | 1                              |                                |         |
|--------------|-----------------------------|-------|------------------|--------------------------|----------|---------|------------------|----------------------|------------------------|----------------------|-------------------------|------------------------------|-------------------------------|------------------------------|-------------------------------|--------------------------------|--------------------------------|---------|
| REG          | NAME                        | 15    | 14               | 13                       | 12       | 11      | 10               | 9                    | 8                      | 7                    | 6                       | 5                            | 4                             | 3                            | 2                             | 1                              | 0                              | DEFAULT |
| R1312 (520h) | AIF2 DAC Filters (1)        | 0     | 0                | 0                        | 0        | 0       | 0                | AIF2D<br>AC_M<br>UTE | 0                      | AIF2D<br>AC_M<br>ONO | 0                       | AIF2D<br>AC_M<br>UTER<br>ATE | AIF2D<br>AC_U<br>NMUT<br>E_RA | 0                            |                               | AC_DEE<br>[1:0]                | 0                              | 0200h   |
| R1313 (521h) | AIF2 DAC Filters (2)        | 0     | 0                |                          | AIF2DA   | AC_3D_G | GAIN[4:0]        |                      | AIF2D<br>AC_3D<br>_ENA | 0                    | 0                       | 0                            | MP<br>1                       | 0                            | 0                             | 0                              | 0                              | 0010h   |
| R1344 (540h) | AIF2 DRC (1)                | All   | F2DRC_           | I<br>SIG_DE <sup>T</sup> | Γ_RMS[4  | 1:0]    |                  | RC_SIG_<br>PK[1:0]   | AIF2D<br>RC_N<br>G_EN  |                      | AIF2D<br>RC_SI<br>G_DET |                              | AIF2D<br>RC_Q<br>R            | AIF2D<br>RC_A<br>NTICLI<br>P | AIF2D<br>AC_D<br>RC_E<br>NA   | AIF2A<br>DCL_D<br>RC_E<br>NA   | AIF2A<br>DCR_<br>DRC_<br>ENA   | 0098h   |
| R1345 (541h) | AIF2 DRC (2)                | 0     | 0                | 0                        | F        | AIF2DRC | C_ATK[3:         | 0]                   | ļ                      | AIF2DRC              | _DCY[3:                 | 0]                           | AIF2DR                        | C_MING                       | AIN[2:0]                      |                                | RC_MAX<br>N[1:0]               | 0845h   |
| R1346 (542h) | AIF2 DRC (3)                | AIF2D | )RC_NG           | _MINGA                   | IN[3:0]  |         | RC_NG_<br>P[1:0] |                      | RC_QR_<br>R[1:0]       |                      | RC_QR_<br>/[1:0]        | AIF2DR                       | C_HI_C                        | OMP[2:0                      | AIF2DF                        | 0]<br>0]                       | COMP[2:                        | 0000h   |
| R1347 (543h) | AIF2 DRC (4)                | 0     | 0                | 0                        | 0        | 0       |                  | AIF                  | 2DRC_K                 | (NEE_IP              | [5:0]                   |                              |                               | AIF2DR                       | C_KNEE                        | _OP[4:0                        |                                | 0000h   |
| R1348 (544h) | AIF2 DRC (5)                | 0     | 0                | 0                        | 0        | 0       | 0                |                      | AIF2DR                 | C_KNEE               | 2_IP[4:0                | ]                            | ,                             | AIF2DR0                      | _KNEE                         | 2_OP[4:0                       | )]                             | 0000h   |
| R1408 (580h) | AIF2 EQ Gains (1)           | А     | .if2dac <u>.</u> | _EQ_B1_                  | _GAIN[4: | 0]      | Į.               | aif2dac <sub>.</sub> | _EQ_B2                 | _GAIN[4:             | 0]                      | A                            | .if2dac <u>.</u>              | _EQ_B3_                      | _GAIN[4:                      | 0]                             | AIF2D<br>AC_E<br>Q_EN<br>A     | 6318h   |
| R1409 (581h) | AIF2 EQ Gains (2)           | А     | IF2DAC_          | EQ_B4                    | _GAIN[4: | :0]     | ρ                | IF2DAC               | _EQ_B5                 | _GAIN[4:             | :0]                     | 0                            | 0                             | 0                            | 0                             | 0                              | 0                              | 6300h   |
| R1410 (582h) | AIF2 EQ Band 1 A            |       |                  |                          |          |         |                  | AIF2                 | 2DAC_E                 | Q_B1_A[              | [15:0]                  |                              |                               |                              |                               |                                |                                | 0FCAh   |
| R1411 (583h) | AIF2 EQ Band 1 B            |       |                  |                          |          |         |                  | AIF2                 | 2DAC_E                 | Q_B1_B[              | 15:0]                   |                              |                               |                              |                               |                                |                                | 0400h   |
| R1412 (584h) | AIF2 EQ Band 1 PG           |       |                  |                          |          |         |                  | AIF2                 | DAC_EC                 | 2_B1_PG              | [15:0]                  |                              |                               |                              |                               |                                |                                | 00D8h   |
| R1413 (585h) | AIF2 EQ Band 2 A            |       |                  |                          |          |         |                  | AIF                  | 2DAC_E                 | Q_B2_A[              | [15:0]                  |                              |                               |                              |                               |                                |                                | 1EB5h   |
| R1414 (586h) | AIF2 EQ Band 2 B            |       |                  |                          |          |         |                  | AIF:                 | 2DAC_E                 | Q_B2_B[              | 15:0]                   |                              |                               |                              |                               |                                |                                | F145h   |
| R1415 (587h) | AIF2 EQ Band 2 C            |       |                  |                          |          |         |                  |                      | 2DAC_E                 |                      |                         |                              |                               |                              |                               |                                |                                | 0B75h   |
| R1416 (588h) | AIF2 EQ Band 2 PG           |       |                  |                          |          |         |                  |                      | DAC_EC                 |                      |                         |                              |                               |                              |                               |                                |                                | 01C5h   |
| R1417 (589h) | AIF2 EQ Band 3 A            |       |                  |                          |          |         |                  |                      | 2DAC_E                 |                      |                         |                              |                               |                              |                               |                                |                                | 1C58h   |
| R1418 (58Ah) | AIF2 EQ Band 3 B            |       |                  |                          |          |         |                  |                      | 2DAC_E                 |                      |                         |                              |                               |                              |                               |                                |                                | F373h   |
| R1419 (58Bh) | AIF2 EQ Band 3 C            |       |                  |                          |          |         |                  |                      | 2DAC_E                 |                      |                         |                              |                               |                              |                               |                                |                                | 0A54h   |
| R1420 (58Ch) | AIF2 EQ Band 3 PG           |       |                  |                          |          |         |                  |                      | DAC_EC                 |                      |                         |                              |                               |                              |                               |                                |                                | 0558h   |
| R1421 (58Dh) | AIF2 EQ Band 4 A            |       |                  |                          |          |         |                  |                      | 2DAC_E                 |                      |                         |                              |                               |                              |                               |                                |                                | 168Eh   |
| R1422 (58Eh) | AIF2 EQ Band 4 B            |       |                  |                          |          |         |                  |                      | 2DAC_E                 |                      |                         |                              |                               |                              |                               |                                |                                | F829h   |
| R1423 (58Fh) | AIF2 EQ Band 4 C            |       |                  |                          |          |         |                  |                      | 2DAC_E                 |                      |                         |                              |                               |                              |                               |                                |                                | 07ADh   |
| R1424 (590h) | AIF2 EQ Band 4 PG           |       |                  |                          |          |         |                  |                      | DAC_EC                 |                      |                         |                              |                               |                              |                               |                                |                                | 1103h   |
| R1425 (591h) | AIF2 EQ Band 5 A            |       |                  |                          |          |         |                  |                      | 2DAC_E                 |                      |                         |                              |                               |                              |                               |                                |                                | 0564h   |
| R1426 (592h) | AIF2 EQ Band 5 B            |       |                  |                          |          |         |                  |                      | 2DAC_E                 |                      |                         |                              |                               |                              |                               |                                |                                | 0559h   |
| R1427 (593h) | AIF2 EQ Band 5 PG           |       |                  |                          |          |         |                  |                      | DAC EC                 |                      |                         |                              |                               |                              |                               |                                |                                | 4000h   |
| R1536 (600h) | DAC1 Mixer<br>Volumes       | 0     | 0                | 0                        | 0        | 0       | 0                | 0                    |                        | DC2_DA               | <u> </u>                | 3:0]                         | 0                             | AD                           | C1_DAC                        | C1_VOL[                        | 3:0]                           | 0000h   |
| R1537 (601h) | DAC1 Left Mixer<br>Routing  | 0     | 0                | 0                        | 0        | 0       | 0                | 0                    | 0                      | 0                    | 0                       | ADC2_<br>TO_DA<br>C1L        | ADC1_<br>TO_DA<br>C1L         | 0                            | AIF2D<br>ACL_T<br>O_DA<br>C1L | AIF1D<br>AC2L_<br>TO_DA<br>C1L | AIF1D<br>AC1L_<br>TO_DA<br>C1L | 0000h   |
| R1538 (602h) | DAC1 Right Mixer<br>Routing | 0     | 0                | 0                        | 0        | 0       | 0                | 0                    | 0                      | 0                    | 0                       | ADC2_<br>TO_DA<br>C1R        | ADC1_<br>TO_DA<br>C1R         | 0                            | AIF2D<br>ACR_T                | AIF1D                          | AIF1D<br>AC1R_                 | 0000h   |
| R1539 (603h) | DAC2 Mixer<br>Volumes       | 0     | 0                | 0                        | 0        | 0       | 0                | 0                    | AΓ                     | DC2_DA               | C2_VOL[                 | 3:0]                         | 0                             | AD                           | C1_DAC                        | C2_VOL[                        | 3:0]                           | 0000h   |
| R1540 (604h) | DAC2 Left Mixer<br>Routing  | 0     | 0                | 0                        | 0        | 0       | 0                | 0                    | 0                      | 0                    | 0                       | ADC2_<br>TO_DA<br>C2L        | ADC1_<br>TO_DA<br>C2L         | 0                            | AIF2D<br>ACL_T<br>O_DA<br>C2L | AC2L_                          | AIF1D<br>AC1L_<br>TO_DA<br>C2L | 0000h   |



| REG          | NAME                             | 15          | 14         | 13         | 12 | 11 | 10          | 9                   | 8           | 7      | 6           | 5                     | 4                     | 3        | 2                             | 1                              | 0                                     | DEFAULT |
|--------------|----------------------------------|-------------|------------|------------|----|----|-------------|---------------------|-------------|--------|-------------|-----------------------|-----------------------|----------|-------------------------------|--------------------------------|---------------------------------------|---------|
| R1541 (605h) | DAC2 Right Mixer<br>Routing      | 0           | 0          | 0          | 0  | 0  | 0           | 0                   | 0           | 0      | 0           | ADC2_<br>TO_DA<br>C2R | ADC1_<br>TO_DA<br>C2R | 0        | AIF2D<br>ACR_T<br>O_DA<br>C2R | AIF1D<br>AC2R_                 | AIF1D<br>AC1R_<br>TO_DA<br>C2R        | 0000h   |
| R1542 (606h) | AIF1 ADC1 Left<br>Mixer Routing  | 0           | 0          | 0          | 0  | 0  | 0           | 0                   | 0           | 0      | 0           | 0                     | 0                     | 0        | 0                             | ADC1L<br>_TO_A<br>IF1AD<br>C1L | AIF2D<br>ACL_T<br>O_AIF<br>1ADC1<br>L | 0000h   |
| R1543 (607h) | AIF1 ADC1 Right<br>Mixer Routing | 0           | 0          | 0          | 0  | 0  | 0           | 0                   | 0           | 0      | 0           | 0                     | 0                     | 0        | 0                             | ADC1<br>R_TO_<br>AIF1A<br>DC1R | AIF2D<br>ACR_T<br>O_AIF<br>1ADC1<br>R | 0000h   |
| R1544 (608h) | AIF1 ADC2 Left<br>Mixer Routing  | 0           | 0          | 0          | 0  | 0  | 0           | 0                   | 0           | 0      | 0           | 0                     | 0                     | 0        | 0                             | ADC2L<br>_TO_A<br>IF1AD<br>C2L | AIF2D<br>ACL_T<br>O_AIF<br>1ADC2<br>L | 0000h   |
| R1545 (609h) | AIF1 ADC2 Right mixer Routing    | 0           | 0          | 0          | 0  | 0  | 0           | 0                   | 0           | 0      | 0           | 0                     | 0                     | 0        | 0                             | ADC2<br>R_TO_<br>AIF1A<br>DC2R | AIF2D<br>ACR_T<br>O_AIF<br>1ADC2<br>R | 0000h   |
| R1552 (610h) | DAC1 Left Volume                 | 0           | 0          | 0          | 0  | 0  | 0           | DAC1L<br>_MUT<br>_E | DAC1_<br>VU |        |             |                       | DAC1L_                | VOL[7:0] |                               |                                |                                       | 02C0h   |
| R1553 (611h) | DAC1 Right Volume                | 0           | 0          | 0          | 0  | 0  | 0           | DAC1<br>R_MU<br>TE  | DAC1_<br>VU |        |             |                       | DAC1R_                | VOL[7:0] | 1                             |                                |                                       | 02C0h   |
| R1554 (612h) | DAC2 Left Volume                 | 0           | 0          | 0          | 0  | 0  | 0           | DAC2L<br>_MUT<br>E  | DAC2_<br>VU |        |             |                       | DAC2L_                | VOL[7:0] |                               |                                |                                       | 02C0h   |
| R1555 (613h) | DAC2 Right Volume                | 0           | 0          | 0          | 0  | 0  | 0           | DAC2<br>R_MU<br>TE  | DAC2_<br>VU |        |             |                       | DAC2R_                | VOL[7:0] | l                             |                                |                                       | 02C0h   |
| R1556 (614h) | DAC Softmute                     | 0           | 0          | 0          | 0  | 0  | 0           | 0                   | 0           | 0      | 0           | 0                     | 0                     | 0        | 0                             | DAC_S<br>OFTM<br>UTEM<br>ODE   | DAC_<br>MUTE<br>RATE                  | 0000h   |
| R1568 (620h) | Oversampling                     | 0           | 0          | 0          | 0  | 0  | 0           | 0                   | 0           | 0      | 0           | 0                     | 0                     | 0        | 0                             | ADC_<br>OSR12<br>8             | DAC_<br>OSR12<br>8                    | 0002h   |
| R1569 (621h) | Sidetone                         | 0           | 0          | 0          | 0  | 0  | 0           | ST_I                | HPF_CU      | T[2:0] | ST_HP<br>F  | 0                     | 0                     | 0        | 0                             | ST2_S<br>EL                    | ST1_S<br>EL                           | 0000h   |
| R1792 (700h) | GPIO 1                           | GP1_D<br>IR | GP1_P<br>U | GP1_P<br>D | 0  | 0  |             | GP1_0<br>P_CFG      |             | 0      | GP1_L<br>VL | 0                     |                       | G        | P1_FN[4                       | :0]                            |                                       | A100h   |
| R1793 (701h) | GPIO 2                           | 1           | GP2_P<br>U | GP2_P<br>D | 0  | 0  | GP2_P       | GP2_O<br>P_CFG      | 1           | 0      | GP2_L<br>VL | 0                     |                       | G        | P2_FN[4                       | :0]                            |                                       | A101h   |
| R1794 (702h) | GPIO 3                           | GP3_D<br>IR | GP3_P<br>U | GP3_P<br>D | 0  | 0  | GP3_P       |                     | GP3_D       | 0      | GP3_L<br>VL | 0                     |                       | G        | P3_FN[4                       | :0]                            |                                       | A101h   |
| R1795 (703h) | GPIO 4                           | GP4_D<br>IR | GP4_P<br>U | GP4_P<br>D | 0  | 0  | GP4_P<br>OL | GP4_0<br>P_CFG      |             | 0      | GP4_L<br>VL | 0                     |                       | G        | P4_FN[4                       | :0]                            |                                       | A101h   |
| R1796 (704h) | GPIO 5                           | GP5_D<br>IR | GP5_P<br>U | GP5_P<br>D | 0  | 0  |             | GP5_0<br>P_CFG      |             | 0      | GP5_L<br>VL | 0                     |                       | G        | P5_FN[4                       | :0]                            |                                       | A101h   |
| R1797 (705h) | GPIO 6                           | IR          | U          | D          | 0  | 0  | OL          | GP6_O<br>P_CFG      | В           | 0      | GP6_L<br>VL | 0                     |                       | G        | P6_FN[4                       | :0]                            |                                       | A101h   |
| R1798 (706h) | GPIO 7                           | GP7_D<br>IR | U          | D          | 0  | 0  | OL          | GP7_O<br>P_CFG      | В           | 0      | GP7_L<br>VL | 0                     |                       | G        | P7_FN[4                       | :0]                            |                                       | A101h   |
| R1799 (707h) | GPIO 8                           | GP8_D<br>IR | GP8_P<br>U | GP8_P<br>D | 0  | 0  |             | GP8_0<br>P_CFG      |             | 0      | GP8_L<br>VL | 0                     |                       | G        | P8_FN[4                       | :0]                            |                                       | A101h   |



| REG          | NAME                       | 15           | 14          | 13                            | 12                            | 11                           | 10                           | 9                               | 8                      | 7                      | 6                      | 5                             | 4                             | 3                     | 2                             | 1                            | 0                             | DEFAULT |
|--------------|----------------------------|--------------|-------------|-------------------------------|-------------------------------|------------------------------|------------------------------|---------------------------------|------------------------|------------------------|------------------------|-------------------------------|-------------------------------|-----------------------|-------------------------------|------------------------------|-------------------------------|---------|
| R1800 (708h) | GPIO 9                     | GP9_D<br>IR  | GP9_P<br>U  | GP9_P<br>D                    | 0                             | 0                            | GP9_P<br>OL                  | GP9_O<br>P_CFG                  | GP9_D<br>B             | 0                      | GP9_L<br>VL            | 0                             |                               | G                     | P9_FN[4                       | :0]                          |                               | A101h   |
| R1801 (709h) | GPIO 10                    | GP10_<br>DIR | GP10_<br>PU | GP10_<br>PD                   | 0                             | 0                            | GP10_<br>POL                 | GP10_<br>OP_CF<br>G             | GP10_<br>DB            | 0                      | GP10_<br>LVL           | 0                             |                               | GF                    | P10_FN[4                      | 1:0]                         |                               | A101h   |
| R1802 (70Ah) | GPIO 11                    | GP11_<br>DIR | GP11_<br>PU | GP11_<br>PD                   | 0                             | 0                            | GP11_<br>POL                 | GP11_<br>OP_CF<br>G             | GP11_<br>DB            | 0                      | GP11_<br>LVL           | 0                             |                               | GF                    | P11_FN[4                      | 1:0]                         |                               | A101h   |
| R1824 (720h) | Digital Pulls              | 0            | 0           | 0                             | 0                             | DMICD<br>AT2_P<br>U          | DMICD<br>AT2_P<br>D          | DMICD<br>AT1_P<br>U             | DMICD<br>AT1_P<br>D    | MCLK1<br>_PU           | MCLK1<br>_PD           | DACD<br>AT1_P<br>U            | DACD<br>AT1_P<br>D            | DACL<br>RCLK1<br>_PU  | DACL<br>RCLK1<br>_PD          | BCLK1<br>_PU                 | BCLK1<br>_PD                  | 0000h   |
| R1840 (730h) | Interrupt Status 1         | 0            | 0           | 0                             | 0                             | 0                            | GP11_<br>EINT                | GP10_<br>EINT                   | GP9_E<br>INT           | GP8_E<br>INT           | GP7_E<br>INT           | GP6_E<br>INT                  | GP5_E<br>INT                  | GP4_E<br>INT          | GP3_E<br>INT                  | GP2_E<br>INT                 | GP1_E<br>INT                  | 0000h   |
| R1841 (731h) | Interrupt Status 2         | 0            | 0           | WSEQ<br>_DON<br>E_EIN<br>T    | FIFOS<br>_ERR_<br>EINT        | DRC3_<br>ACTD<br>ET_EI<br>NT | DRC2_<br>ACTD<br>ET_EI<br>NT | DRC1_<br>ACTD<br>ET_EI<br>NT    | SRC2_<br>LOCK_<br>EINT | SRC1_<br>LOCK_<br>EINT | FLL2_L<br>OCK_<br>EINT | FLL1_L<br>OCK_<br>EINT        | MIC2_<br>SHRT_<br>EINT        | MIC2_<br>DET_E<br>INT | MIC1_<br>SHRT_<br>EINT        | MIC1_<br>DET_E<br>INT        | TEMP_<br>SHUT_<br>EINT        | 0000h   |
| R1848 (738h) | Interrupt Status 1<br>Mask | 0            | 0           | 0                             | 0                             | 0                            | _                            | IM_GP<br>10_EIN<br>T            | _                      | IM_GP<br>8_EIN<br>T    | IM_GP<br>7_EIN<br>T    | IM_GP<br>6_EIN<br>T           | IM_GP<br>5_EIN<br>T           | _                     | IM_GP<br>3_EIN<br>T           | IM_GP<br>2_EIN<br>T          | IM_GP<br>1_EIN<br>T           | 07FFh   |
| R1849 (739h) | Interrupt Status 2<br>Mask | 0            | 0           | IM_WS<br>EQ_D<br>ONE_<br>EINT | IM_FIF<br>OS_E<br>RR_EI<br>NT | _                            | _                            | IM_DR<br>C1_AC<br>TDET_<br>EINT | C2_LO                  | C1_L0                  | L2_L0                  | IM_FL<br>L1_LO<br>CK_EI<br>NT | IM_MI<br>C2_SH<br>RT_EI<br>NT | _                     | IM_MI<br>C1_SH<br>RT_EI<br>NT | IM_MI<br>C1_DE<br>T_EIN<br>T | IM_TE<br>MP_S<br>HUT_E<br>INT | 3FFFh   |
| R1856 (740h) | Interrupt Control          | 0            | 0           | 0                             | 0                             | 0                            | 0                            | 0                               | 0                      | 0                      | 0                      | 0                             | 0                             | 0                     | 0                             | 0                            | IRQ_P<br>OL                   | 0000h   |
| R1864 (748h) | IRQ Debounce               | 0            | 0           | 0                             | 0                             | 0                            | 0                            | 0                               | 0                      | 0                      | 0                      | 0                             | MIC2_<br>SHRT_<br>DB          | MIC2_<br>DET_D<br>B   | MIC1_<br>SHRT_<br>DB          | MIC1_<br>DET_D<br>B          | TEMP_<br>SHUT_<br>DB          | 001Fh   |
| R1865 (749h) | IRQ Polarity               | 0            | 0           | WSEQ<br>_DON<br>E_POL         | FIFOS<br>_ERR_<br>POL         | DRC3_<br>ACTD<br>ET_PO<br>L  | DRC2_<br>ACTD<br>ET_PO<br>L  | DRC1_<br>ACTD<br>ET_PO<br>L     | SRC2_<br>LOCK_<br>POL  | SRC1_<br>LOCK_<br>POL  | FLL2_L<br>OCK_<br>POL  | FLL1_L<br>OCK_<br>POL         | MIC2_<br>SHRT_<br>POL         | MIC2_<br>DET_P<br>OL  | MIC1_<br>SHRT_<br>POL         | MIC1_<br>DET_P<br>OL         | TEMP_<br>SHUT_<br>POL         | 0000h   |



## **REGISTER BITS BY ADDRESS**

| REGISTER             | BIT  | LABEL              | DEFAULT | DESCRIPTION                                                           | REFER TO |
|----------------------|------|--------------------|---------|-----------------------------------------------------------------------|----------|
| ADDRESS              |      |                    |         |                                                                       |          |
| R0 (00h)<br>Software | 15:0 | SW_RESET[15<br>:0] | _       | Writing to this register resets all registers to their default state. |          |
| Reset                |      |                    | 0       | Reading from this register will indicate device family ID 8994h.      |          |

Register 00h Software Reset

| ADDRESS  R1 (01h) Power Managemen t (1)  13 SPKOUTR_EN O SPKMIXR Mixer, SPKRVOL PGA and SPKOUTR Output Enable 0 = Disabled 1 = Enabled  12 SPKOUTL_EN O SPKMIXL Mixer, SPKLVOL PGA and SPKOUTL Output Enable |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Power Managemen t (1)  A Output Enable 0 = Disabled 1 = Enabled  12 SPKOUTL_EN 0 SPKMIXL Mixer, SPKLVOL PGA and SPKOUTL                                                                                      |  |
| Managemen t (1)         0 = Disabled 1 = Enabled           12         SPKOUTL_EN 0         SPKMIXL Mixer, SPKLVOL PGA and SPKOUTL                                                                            |  |
| t (1)                                                                                                                                                                                                        |  |
| 12 SPKOUTL_EN 0 SPKMIXL Mixer, SPKLVOL PGA and SPKOUTL                                                                                                                                                       |  |
|                                                                                                                                                                                                              |  |
| Output Enable                                                                                                                                                                                                |  |
| 0 = Disabled                                                                                                                                                                                                 |  |
| 1 = Enabled                                                                                                                                                                                                  |  |
| 11 HPOUT2_ENA 0 HPOUT2 Output Stage Enable                                                                                                                                                                   |  |
| 0 = Disabled                                                                                                                                                                                                 |  |
| 1 = Enabled                                                                                                                                                                                                  |  |
| 9 HPOUT1L_EN 0 Enables HPOUT1L input stage                                                                                                                                                                   |  |
| A 0 = Disabled                                                                                                                                                                                               |  |
| 1 = Enabled                                                                                                                                                                                                  |  |
| Note: When HPOUT1_AUTO_PU is set, the                                                                                                                                                                        |  |
| HPOUT1L_ENA bit automatically enables all stages of the left headphone driver                                                                                                                                |  |
| 8 HPOUT1R_EN 0 Enables HPOUT1R input stage                                                                                                                                                                   |  |
| A 0 = Disabled                                                                                                                                                                                               |  |
| 1 = Enabled                                                                                                                                                                                                  |  |
| Note: When HPOUT1 AUTO PU is set, the                                                                                                                                                                        |  |
| HPOUT1R_ENA bit automatically enables all stages of                                                                                                                                                          |  |
| the right headphone driver                                                                                                                                                                                   |  |
| 5 MICB2_ENA 0 Microphone Bias 2 Enable                                                                                                                                                                       |  |
| 0 = OFF (high impedance output)                                                                                                                                                                              |  |
| 1 = ON                                                                                                                                                                                                       |  |
| 4 MICB1_ENA 0 Microphone Bias 1 Enable                                                                                                                                                                       |  |
| 0 = OFF (high impedance output)                                                                                                                                                                              |  |
| 1 = ON                                                                                                                                                                                                       |  |
| 2:1 VMID_SEL[1:0] 00 VMID Divider Enable and Select                                                                                                                                                          |  |
| 00 = VMID disabled (for OFF mode)                                                                                                                                                                            |  |
| 01 = 2 x 40kohm divider (for normal operation)                                                                                                                                                               |  |
| 10 = 2 x 240kohm divider (for low power standby)                                                                                                                                                             |  |
| 11 = 2 x 5kohm divider (for fast start-up)                                                                                                                                                                   |  |
| 0 BIAS_ENA 0 Enables the Normal bias current generator (for all analogue functions)                                                                                                                          |  |
| 0 = Disabled                                                                                                                                                                                                 |  |
| 1 = Enabled                                                                                                                                                                                                  |  |

Register 01h Power Management (1)



| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                                                  | REFER TO |
|---------------------|-----|-------------|---------|--------------------------------------------------------------------------------------------------------------|----------|
| R2 (02h)            | 14  | TSHUT_ENA   | 1       | Thermal sensor enable                                                                                        |          |
| Power               |     |             |         | 0 = disabled                                                                                                 |          |
| Managemen<br>t (2)  |     |             |         | 1 = enabled                                                                                                  |          |
| (2)                 | 13  | TSHUT_OPDIS | 1       | Thermal shutdown control                                                                                     |          |
|                     |     |             |         | (Causes audio outputs to be disabled if an overtemperature occurs. The thermal sensor must also be enabled.) |          |
|                     |     |             |         | 0 = disabled                                                                                                 |          |
|                     |     |             |         | 1 = enabled                                                                                                  |          |
|                     | 11  | OPCLK_ENA   | 0       | GPIO Clock Output (OPCLK) Enable                                                                             |          |
|                     |     |             |         | 0 = Disabled                                                                                                 |          |
|                     |     |             |         | 1 = Enabled                                                                                                  |          |
|                     | 9   | MIXINL_ENA  | 0       | Left Input Mixer Enable                                                                                      |          |
|                     |     |             |         | (Enables MIXINL and RXVOICE input to MIXINL)                                                                 |          |
|                     |     |             |         | 0 = Disabled                                                                                                 |          |
|                     |     |             |         | 1 = Enabled                                                                                                  |          |
|                     | 8   | MIXINR_ENA  | 0       | Right Input Mixer Enable                                                                                     |          |
|                     |     |             |         | (Enables MIXINR and RXVOICE input to MIXINR)                                                                 |          |
|                     |     |             |         | 0 = Disabled                                                                                                 |          |
|                     |     |             |         | 1 = Enabled                                                                                                  |          |
|                     | 7   | IN2L_ENA    | 0       | IN2L Input PGA Enable                                                                                        |          |
|                     |     |             |         | 0 = Disabled                                                                                                 |          |
|                     |     |             |         | 1 = Enabled                                                                                                  |          |
|                     | 6   | IN1L_ENA    | 0       | IN1L Input PGA Enable                                                                                        |          |
|                     |     |             |         | 0 = Disabled                                                                                                 |          |
|                     |     |             |         | 1 = Enabled                                                                                                  |          |
|                     | 5   | IN2R_ENA    | 0       | IN2R Input PGA Enable                                                                                        |          |
|                     |     |             |         | 0 = Disabled                                                                                                 |          |
|                     |     |             |         | 1 = Enabled                                                                                                  |          |
|                     | 4   | IN1R_ENA    | 0       | IN1R Input PGA Enable                                                                                        |          |
|                     |     |             |         | 0 = Disabled                                                                                                 |          |
|                     |     |             |         | 1 = Enabled                                                                                                  |          |

Register 02h Power Management (2)

| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION                                                             | REFER TO |
|---------------------|-----|-------------|---------|-------------------------------------------------------------------------|----------|
| R3 (03h)            | 13  | LINEOUT1N_E | 0       | LINEOUT1N Line Out and LINEOUT1NMIX Enable                              |          |
| Power               |     | NA          |         | 0 = Disabled                                                            |          |
| Managemen           |     |             |         | 1 = Enabled                                                             |          |
| t (3)               | 12  | LINEOUT1P_E | 0       | LINEOUT1P Line Out and LINEOUT1PMIX Enable                              |          |
|                     |     | NA          |         | 0 = Disabled                                                            |          |
|                     |     |             |         | 1 = Enabled                                                             |          |
|                     | 11  | LINEOUT2N_E | 0       | LINEOUT2N Line Out and LINEOUT2NMIX Enable                              |          |
|                     |     | NA          |         | 0 = Disabled                                                            |          |
|                     |     |             |         | 1 = Enabled                                                             |          |
|                     | 10  | LINEOUT2P_E | 0       | LINEOUT2P Line Out and LINEOUT2PMIX Enable                              |          |
|                     |     | NA          |         | 0 = Disabled                                                            |          |
|                     |     |             |         | 1 = Enabled                                                             |          |
|                     | 9   | SPKRVOL_EN  | 0       | SPKMIXR Mixer and SPKRVOL PGA Enable                                    |          |
|                     |     | Α           |         | 0 = Disabled                                                            |          |
|                     |     |             |         | 1 = Enabled                                                             |          |
|                     |     |             |         | Note that SPKMIXR and SPKRVOL are also enabled when SPKOUTR_ENA is set. |          |



| REGISTER<br>ADDRESS | BIT | LABEL           | DEFAULT | DESCRIPTION                                                             | REFER TO |
|---------------------|-----|-----------------|---------|-------------------------------------------------------------------------|----------|
|                     | 8   | SPKLVOL_EN<br>A | 0       | SPKMIXL Mixer and SPKLVOL PGA Enable 0 = Disabled                       |          |
|                     |     |                 |         | 1 = Enabled                                                             |          |
|                     |     |                 |         | Note that SPKMIXL and SPKLVOL are also enabled when SPKOUTL_ENA is set. |          |
|                     | 7   | MIXOUTLVOL_     | 0       | MIXOUTL Left Volume Control Enable                                      |          |
|                     |     | ENA             |         | 0 = Disabled                                                            |          |
|                     |     |                 |         | 1 = Enabled                                                             |          |
|                     | 6   | MIXOUTRVOL      | 0       | MIXOUTR Right Volume Control Enable                                     |          |
|                     |     | _ENA            |         | 0 = Disabled                                                            |          |
|                     |     |                 |         | 1 = Enabled                                                             |          |
|                     | 5   | MIXOUTL_EN      | 0       | MIXOUTL Left Output Mixer Enable                                        |          |
|                     |     | Α               |         | 0 = Disabled                                                            |          |
|                     |     |                 |         | 1 = Enabled                                                             |          |
|                     | 4   | MIXOUTR_EN      | 0       | MIXOUTR Right Output Mixer Enable                                       |          |
|                     |     | Α               |         | 0 = Disabled                                                            |          |
|                     |     |                 |         | 1 = Enabled                                                             |          |

Register 03h Power Management (3)

| REGISTER<br>ADDRESS | BIT | LABEL             | DEFAULT | DESCRIPTION                                            | REFER TO |
|---------------------|-----|-------------------|---------|--------------------------------------------------------|----------|
| R4 (04h)            | 13  | AIF2ADCL_EN       | 0       | Enable AIF2ADC (Left) output path                      |          |
| Power               |     | Α                 |         | 0 = Disabled                                           |          |
| Managemen           |     |                   |         | 1 = Enabled                                            |          |
| t (4)               | 12  | AIF2ADCR_EN       | 0       | Enable AIF2ADC (Right) output path                     |          |
|                     |     | Α                 |         | 0 = Disabled                                           |          |
|                     |     |                   |         | 1 = Enabled                                            |          |
|                     | 11  | AIF1ADC2L_E       | 0       | Enable AIF1ADC2 (Left) output path (AIF1, Timeslot 1)  |          |
|                     |     | NA                |         | 0 = Disabled                                           |          |
|                     |     |                   |         | 1 = Enabled                                            |          |
|                     | 10  | AIF1ADC2R_E<br>NA | 0       | Enable AIF1ADC2 (Right) output path (AIF1, Timeslot 1) |          |
|                     |     |                   |         | 0 = Disabled                                           |          |
|                     |     |                   |         | 1 = Enabled                                            |          |
|                     | 9   | AIF1ADC1L_E       | 0       | Enable AIF1ADC1 (Left) output path (AIF1, Timeslot 0)  |          |
|                     |     | NA                |         | 0 = Disabled                                           |          |
|                     |     |                   |         | 1 = Enabled                                            |          |
|                     | 8   | AIF1ADC1R_E<br>NA | 0       | Enable AIF1ADC1 (Right) output path (AIF1, Timeslot 0) |          |
|                     |     |                   |         | 0 = Disabled                                           |          |
|                     |     |                   |         | 1 = Enabled                                            |          |
|                     | 5   | DMIC2L_ENA        | 0       | Digital microphone DMICDAT2 Left channel enable        |          |
|                     |     |                   |         | 0 = Disabled                                           |          |
|                     |     |                   |         | 1 = Enabled                                            |          |
|                     | 4   | DMIC2R_ENA        | 0       | Digital microphone DMICDAT2 Right channel enable       |          |
|                     |     |                   |         | 0 = Disabled                                           |          |
|                     |     |                   |         | 1 = Enabled                                            |          |
|                     | 3   | DMIC1L_ENA        | 0       | Digital microphone DMICDAT1 Left channel enable        |          |
|                     |     |                   |         | 0 = Disabled                                           |          |
|                     |     |                   |         | 1 = Enabled                                            |          |
|                     | 2   | DMIC1R_ENA        | 0       | Digital microphone DMICDAT1 Right channel enable       |          |
|                     |     |                   |         | 0 = Disabled                                           |          |
|                     |     |                   |         | 1 = Enabled                                            |          |



| REGISTER<br>ADDRESS | BIT | LABEL    | DEFAULT | DESCRIPTION      | REFER TO |
|---------------------|-----|----------|---------|------------------|----------|
|                     | 1   | ADCL_ENA | 0       | Left ADC Enable  |          |
|                     |     |          |         | 0 = ADC disabled |          |
|                     |     |          |         | 1 = ADC enabled  |          |
|                     | 0   | ADCR_ENA | 0       | Right ADC Enable |          |
|                     |     |          |         | 0 = ADC disabled |          |
|                     |     |          |         | 1 = ADC enabled  |          |

Register 04h Power Management (4)

| REGISTER<br>ADDRESS | BIT | LABEL             | DEFAULT | DESCRIPTION                                           | REFER TO |
|---------------------|-----|-------------------|---------|-------------------------------------------------------|----------|
| R5 (05h)            | 13  | AIF2DACL_EN       | 0       | Enable AIF2DAC (Left) input path                      |          |
| Power               |     | Α                 |         | 0 = Disabled                                          |          |
| Managemen           |     |                   |         | 1 = Enabled                                           |          |
| t (5)               | 12  | AIF2DACR_EN       | 0       | Enable AIF2DAC (Right) input path                     |          |
|                     |     | Α                 |         | 0 = Disabled                                          |          |
|                     |     |                   |         | 1 = Enabled                                           |          |
|                     | 11  | AIF1DAC2L_E       | 0       | Enable AIF1DAC2 (Left) input path (AIF1, Timeslot 1)  |          |
|                     |     | NA                |         | 0 = Disabled                                          |          |
|                     |     |                   |         | 1 = Enabled                                           |          |
|                     | 10  | AIF1DAC2R_E       | 0       | Enable AIF1DAC2 (Right) input path (AIF1, Timeslot 1) |          |
|                     |     | NA                |         | 0 = Disabled                                          |          |
|                     |     |                   |         | 1 = Enabled                                           |          |
|                     | 9   | AIF1DAC1L_E<br>NA | 0       | Enable AIF1DAC1 (Left) input path (AIF1, Timeslot 0)  |          |
|                     |     |                   |         | 0 = Disabled                                          |          |
|                     |     |                   |         | 1 = Enabled                                           |          |
|                     | 8   | AIF1DAC1R_E<br>NA | 0       | Enable AIF1DAC1 (Right) input path (AIF1, Timeslot 0) |          |
|                     |     |                   |         | 0 = Disabled                                          |          |
|                     |     |                   |         | 1 = Enabled                                           |          |
|                     | 3   | DAC2L_ENA         | 0       | Left DAC2 Enable                                      |          |
|                     |     |                   |         | 0 = Disabled                                          |          |
|                     |     |                   |         | 1 = Enabled                                           |          |
|                     | 2   | DAC2R_ENA         | 0       | Right DAC2 Enable                                     |          |
|                     |     |                   |         | 0 = Disabled                                          |          |
|                     |     |                   |         | 1 = Enabled                                           |          |
|                     | 1   | DAC1L_ENA         | 0       | Left DAC1 Enable                                      |          |
|                     |     |                   |         | 0 = Disabled                                          |          |
|                     |     |                   |         | 1 = Enabled                                           |          |
|                     | 0   | DAC1R_ENA         | 0       | Right DAC1 Enable                                     |          |
|                     |     |                   |         | 0 = Disabled                                          |          |
|                     |     |                   |         | 1 = Enabled                                           |          |

Register 05h Power Management (5)

| REGISTER  | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                        | REFER TO |
|-----------|-----|-------------|---------|------------------------------------------------------------------------------------|----------|
| ADDRESS   |     |             |         |                                                                                    |          |
| R6 (06h)  | 5   | AIF3_TRIS   | 0       | AIF3 Audio Interface tri-state                                                     |          |
| Power     |     |             |         | 0 = AIF3 pins operate normally                                                     |          |
| Managemen |     |             |         | 1 = Tri-state all AIF3 interface pins                                              |          |
| t (6)     |     |             |         | Note that pins not configured as AIF3 functions are not affected by this register. |          |
|           | 4:3 | AIF3_ADCDAT | 00      | GPIO9/ADCDAT3 Source select                                                        |          |
|           |     | _SRC[1:0]   |         | 00 = AIF1 ADCDAT1                                                                  |          |
|           |     |             |         | 01 = AIF2 ADCDAT2                                                                  |          |



| REGISTER | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                                                        | REFER TO |
|----------|-----|-------------|---------|--------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS  |     |             |         |                                                                                                                    |          |
|          |     |             |         | 10 = GPIO5/DACDAT2                                                                                                 |          |
|          |     |             |         | 11 = Reserved                                                                                                      |          |
|          |     |             |         | Note that GPIO9 must be configured as ADCDAT3. For selection 11, the GPIO5 pin must also be configured as DACDAT2. |          |
|          | 2   | AIF2_ADCDAT | 0       | GPIO7/ADCDAT2 Source select                                                                                        |          |
|          |     | _SRC        |         | 0 = AIF2 ADCDAT2                                                                                                   |          |
|          |     |             |         | 1 = GPIO8/DACDAT3                                                                                                  |          |
|          |     |             |         | Note that GPIO7 must be configured as ADCDAT2. For selection 1, the GPIO8 pin must also be configured as DACDAT3.  |          |
|          | 1   | AIF2_DACDAT | 0       | AIF2 DACDAT Source select                                                                                          |          |
|          |     | _SRC        |         | 0 = GPIO5/DACDAT2                                                                                                  |          |
|          |     |             |         | 1 = GPIO8/DACDAT3                                                                                                  |          |
|          |     |             |         | Note that the selected source must be configured as DACDAT2 or DACDAT3.                                            |          |
|          | 0   | AIF1_DACDAT | 0       | AIF1 DACDAT Source select                                                                                          |          |
|          |     | _SRC        |         | 0 = DACDAT1                                                                                                        |          |
|          |     |             |         | 1 = GPIO8/DACDAT3                                                                                                  |          |
|          |     |             |         | Note that, for selection 1, the GPIO8 pin must be configured as DACDAT3.                                           |          |

Register 06h Power Management (6)

| REGISTER    | BIT | LABEL       | DEFAULT | DESCRIPTION            | REFER TO |
|-------------|-----|-------------|---------|------------------------|----------|
| ADDRESS     |     |             |         |                        |          |
| R21 (15h)   | 6   | INPUTS_CLAM | 0       | Input pad VMID clamp   |          |
| Input Mixer |     | Р           |         | 0 = Clamp de-activated |          |
| (1)         |     |             |         | 1 = Clamp activated    |          |

Register 15h Input Mixer (1)

| REGISTER               | BIT | LABEL         | DEFAULT | DESCRIPTION                                                                                     | REFER TO |
|------------------------|-----|---------------|---------|-------------------------------------------------------------------------------------------------|----------|
| ADDRESS                |     |               |         |                                                                                                 |          |
| R24 (18h)              | 8   | IN1_VU        | 0       | Input PGA Volume Update                                                                         |          |
| Left Line<br>Input 1&2 |     |               |         | Writing a 1 to this bit will cause IN1L and IN1R input PGA volumes to be updated simultaneously |          |
| Volume                 | 7   | IN1L_MUTE     | 1       | IN1L PGA Mute                                                                                   |          |
|                        |     |               |         | 0 = Disable Mute                                                                                |          |
|                        |     |               |         | 1 = Enable Mute                                                                                 |          |
|                        | 6   | IN1L_ZC       | 0       | IN1L PGA Zero Cross Detector                                                                    |          |
|                        |     |               |         | 0 = Change gain immediately                                                                     |          |
|                        |     |               |         | 1 = Change gain on zero cross only                                                              |          |
|                        | 4:0 | IN1L_VOL[4:0] | 0_1011  | IN1L Volume                                                                                     |          |
|                        |     |               |         | 00000 = -16.5dB                                                                                 |          |
|                        |     |               |         | 00001 = -15dB                                                                                   |          |
|                        |     |               |         |                                                                                                 |          |
|                        |     |               |         | 11110 = +28.5dB                                                                                 |          |
|                        |     |               |         | 11111 = +30dB                                                                                   |          |

Register 18h Left Line Input 1&2 Volume



| REGISTER               | BIT | LABEL         | DEFAULT | DESCRIPTION                                                                                     | REFER TO |
|------------------------|-----|---------------|---------|-------------------------------------------------------------------------------------------------|----------|
| ADDRESS                |     |               |         |                                                                                                 |          |
| R25 (19h)              | 8   | IN2_VU        | 0       | Input PGA Volume Update                                                                         |          |
| Left Line<br>Input 3&4 |     |               |         | Writing a 1 to this bit will cause IN2L and IN2R input PGA volumes to be updated simultaneously |          |
| Volume                 | 7   | IN2L_MUTE     | 1       | IN2L PGA Mute                                                                                   |          |
|                        |     |               |         | 0 = Disable Mute                                                                                |          |
|                        |     |               |         | 1 = Enable Mute                                                                                 |          |
|                        | 6   | IN2L_ZC       | 0       | IN2L PGA Zero Cross Detector                                                                    |          |
|                        |     |               |         | 0 = Change gain immediately                                                                     |          |
|                        |     |               |         | 1 = Change gain on zero cross only                                                              |          |
|                        | 4:0 | IN2L_VOL[4:0] | 0_1011  | IN2L Volume                                                                                     |          |
|                        |     |               |         | 00000 = -16.5dB                                                                                 |          |
|                        |     |               |         | 00001 = -15dB                                                                                   |          |
|                        |     |               |         |                                                                                                 |          |
|                        |     |               |         | 11110 = +28.5dB                                                                                 |          |
|                        |     |               |         | 11111 = +30dB                                                                                   |          |

Register 19h Left Line Input 3&4 Volume

| REGISTER                | BIT | LABEL         | DEFAULT | DESCRIPTION                                                                                     | REFER TO |
|-------------------------|-----|---------------|---------|-------------------------------------------------------------------------------------------------|----------|
| ADDRESS                 |     |               |         |                                                                                                 |          |
| R26 (1Ah)               | 8   | IN1_VU        | 0       | Input PGA Volume Update                                                                         |          |
| Right Line<br>Input 1&2 |     |               |         | Writing a 1 to this bit will cause IN1L and IN1R input PGA volumes to be updated simultaneously |          |
| Volume                  | 7   | IN1R_MUTE     | 1       | IN1R PGA Mute                                                                                   |          |
|                         |     |               |         | 0 = Disable Mute                                                                                |          |
|                         |     |               |         | 1 = Enable Mute                                                                                 |          |
|                         | 6   | IN1R_ZC       | 0       | IN1R PGA Zero Cross Detector                                                                    |          |
|                         |     |               |         | 0 = Change gain immediately                                                                     |          |
|                         |     |               |         | 1 = Change gain on zero cross only                                                              |          |
|                         | 4:0 | IN1R_VOL[4:0] | 0_1011  | IN1R Volume                                                                                     |          |
|                         |     |               |         | 00000 = -16.5dB                                                                                 |          |
|                         |     |               |         | 00001 = -15dB                                                                                   |          |
|                         |     |               |         |                                                                                                 |          |
|                         |     |               |         | 11110 = +28.5dB                                                                                 |          |
|                         |     |               |         | 11111 = +30dB                                                                                   |          |

Register 1Ah Right Line Input 1&2 Volume

| REGISTER                | BIT | LABEL     | DEFAULT | DESCRIPTION                                                                                     | REFER TO |
|-------------------------|-----|-----------|---------|-------------------------------------------------------------------------------------------------|----------|
| ADDRESS                 |     |           |         |                                                                                                 |          |
| R27 (1Bh)               | 8   | IN2_VU    | 0       | Input PGA Volume Update                                                                         |          |
| Right Line<br>Input 3&4 |     |           |         | Writing a 1 to this bit will cause IN2L and IN2R input PGA volumes to be updated simultaneously |          |
| Volume                  | 7   | IN2R_MUTE | 1       | IN2R PGA Mute                                                                                   |          |
|                         |     |           |         | 0 = Disable Mute                                                                                |          |
|                         |     |           |         | 1 = Enable Mute                                                                                 |          |
|                         | 6   | IN2R_ZC   | 0       | IN2R PGA Zero Cross Detector                                                                    |          |
|                         |     |           |         | 0 = Change gain immediately                                                                     |          |
|                         |     |           |         | 1 = Change gain on zero cross only                                                              |          |
|                         |     |           |         |                                                                                                 |          |
|                         |     |           |         |                                                                                                 |          |
|                         |     |           |         |                                                                                                 |          |
|                         |     |           |         |                                                                                                 |          |
|                         |     |           |         |                                                                                                 |          |

| REGISTER<br>ADDRESS | BIT | LABEL         | DEFAULT | DESCRIPTION     | REFER TO |
|---------------------|-----|---------------|---------|-----------------|----------|
|                     | 4:0 | IN2R_VOL[4:0] | 0_1011  | IN2R Volume     |          |
|                     |     |               |         | 00000 = -16.5dB |          |
|                     |     |               |         | 00001 = -15dB   |          |
|                     |     |               |         |                 |          |
|                     |     |               |         | 11110 = +28.5dB |          |
|                     |     |               |         | 11111 = +30dB   |          |

Register 1Bh Right Line Input 3&4 Volume

| REGISTER              | BIT | LABEL      | DEFAULT | DESCRIPTION                                                                           | REFER TO |
|-----------------------|-----|------------|---------|---------------------------------------------------------------------------------------|----------|
| ADDRESS               |     |            |         |                                                                                       |          |
| R28 (1Ch)             | 8   | HPOUT1_VU  | 0       | Headphone Output PGA Volume Update                                                    |          |
| Left Output<br>Volume |     |            |         | Writing a 1 to this bit will update HPOUT1LVOL and HPOUT1RVOL volumes simultaneously. |          |
|                       | 7   | HPOUT1L_ZC | 0       | HPOUT1LVOL (Left Headphone Output PGA) Zero Cross Enable                              |          |
|                       |     |            |         | 0 = Zero cross disabled                                                               |          |
|                       |     |            |         | 1 = Zero cross enabled                                                                |          |
|                       | 6   | HPOUT1L_MU | 1       | HPOUT1LVOL (Left Headphone Output PGA) Mute                                           |          |
|                       |     | TE_N       |         | 0 = Mute                                                                              |          |
|                       |     |            |         | 1 = Un-mute                                                                           |          |
|                       | 5:0 | HPOUT1L_VO | 10_1101 | HPOUT1LVOL (Left Headphone Output PGA) Volume                                         |          |
|                       |     | L[5:0]     |         | -57dB to +6dB in 1dB steps                                                            |          |
|                       |     |            |         | 00_0000 = -57dB                                                                       |          |
|                       |     |            |         | 00_0001 = -56dB                                                                       |          |
|                       |     |            |         | (1dB steps)                                                                           |          |
|                       |     |            |         | 11_1111 = +6dB                                                                        |          |

Register 1Ch Left Output Volume

| REGISTER               | BIT | LABEL                | DEFAULT | DESCRIPTION                                                                           | REFER TO |
|------------------------|-----|----------------------|---------|---------------------------------------------------------------------------------------|----------|
| ADDRESS                |     |                      |         |                                                                                       |          |
| R29 (1Dh)              | 8   | HPOUT1_VU            | 0       | Headphone Output PGA Volume Update                                                    |          |
| Right Output<br>Volume |     |                      |         | Writing a 1 to this bit will update HPOUT1LVOL and HPOUT1RVOL volumes simultaneously. |          |
|                        | 7   | HPOUT1R_ZC           | 0       | HPOUT1RVOL (Right Headphone Output PGA) Zero Cross Enable                             |          |
|                        |     |                      |         | 0 = Zero cross disabled                                                               |          |
|                        |     |                      |         | 1 = Zero cross enabled                                                                |          |
|                        | 6   | HPOUT1R_MU           | 1       | HPOUT1RVOL (Right Headphone Output PGA) Mute                                          |          |
|                        |     | TE_N                 |         | 0 = Mute                                                                              |          |
|                        |     |                      |         | 1 = Un-mute                                                                           |          |
|                        | 5:0 | HPOUT1R_VO<br>L[5:0] | 10_1101 | HPOUT1RVOL (Right Headphone Output PGA) Volume                                        |          |
|                        |     |                      |         | -57dB to +6dB in 1dB steps                                                            |          |
|                        |     |                      |         | 00_0000 = -57dB                                                                       |          |
|                        |     |                      |         | 00_0001 = -56dB                                                                       |          |
|                        |     |                      |         | (1dB steps)                                                                           |          |
|                        |     |                      |         | 11_1111 = +6dB                                                                        |          |

Register 1Dh Right Output Volume



| REGISTER     | BIT | LABEL              | DEFAULT | DESCRIPTION                             | REFER TO |
|--------------|-----|--------------------|---------|-----------------------------------------|----------|
| ADDRESS      |     |                    |         |                                         |          |
| R30 (1Eh)    | 6   | LINEOUT1N_M        | 1       | LINEOUT1N Line Output Mute              |          |
| Line Outputs |     | UTE                |         | 0 = Un-mute                             |          |
| Volume       |     |                    |         | 1 = Mute                                |          |
|              | 5   | LINEOUT1P_M        | 1       | LINEOUT1P Line Output Mute              |          |
|              |     | UTE                |         | 0 = Un-mute                             |          |
|              |     |                    |         | 1 = Mute                                |          |
|              | 4   | LINEOUT1_VO        | 0       | LINEOUT1 Line Output Volume             |          |
|              |     | L                  |         | 0 = 0dB                                 |          |
|              |     |                    |         | 1 = -6dB                                |          |
|              |     |                    |         | Applies to both LINEOUT1N and LINEOUT1P |          |
|              | 2   | LINEOUT2N_M<br>UTE | 1       | LINEOUT2N Line Output Mute              |          |
|              |     |                    |         | 0 = Un-mute                             |          |
|              |     |                    |         | 1 = Mute                                |          |
|              | 1   | LINEOUT2P_M        | 1       | LINEOUT2P Line Output Mute              |          |
|              |     | UTE                |         | 0 = Un-mute                             |          |
|              |     |                    |         | 1 = Mute                                |          |
|              | 0   | LINEOUT2_VO        | 0       | LINEOUT2 Line Output Volume             |          |
|              |     | L                  |         | 0 = 0dB                                 |          |
|              |     |                    |         | 1 = -6dB                                |          |
|              |     |                    |         | Applies to both LINEOUT2N and LINEOUT2P |          |

Register 1Eh Line Outputs Volume

| REGISTER  | BIT | LABEL      | DEFAULT | DESCRIPTION                     | REFER TO |
|-----------|-----|------------|---------|---------------------------------|----------|
| ADDRESS   |     |            |         |                                 |          |
| R31 (1Fh) | 5   | HPOUT2_MUT | 1       | HPOUT2 (Earpiece Driver) Mute   |          |
| HPOUT2    |     | E          |         | 0 = Un-mute                     |          |
| Volume    |     |            |         | 1 = Mute                        |          |
|           | 4   | HPOUT2_VOL | 0       | HPOUT2 (Earpiece Driver) Volume |          |
|           |     |            |         | 0 = 0dB                         |          |
|           |     |            |         | 1 = -6dB                        |          |

Register 1Fh HPOUT2 Volume

| REGISTER            | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                           | REFER TO |
|---------------------|-----|-------------|---------|---------------------------------------------------------------------------------------|----------|
| ADDRESS             |     |             |         |                                                                                       |          |
| R32 (20h)           | 8   | MIXOUT_VU   | 0       | Mixer Output PGA Volume Update                                                        |          |
| Left OPGA<br>Volume |     |             |         | Writing a 1 to this bit will update MIXOUTLVOL and MIXOUTRVOL volumes simultaneously. |          |
|                     | 7   | MIXOUTL_ZC  | 0       | MIXOUTLVOL (Left Mixer Output PGA) Zero Cross Enable                                  |          |
|                     |     |             |         | 0 = Zero cross disabled                                                               |          |
|                     |     |             |         | 1 = Zero cross enabled                                                                |          |
|                     | 6   | MIXOUTL_MU  | 1       | MIXOUTLVOL (Left Mixer Output PGA) Mute                                               |          |
|                     |     | TE_N        |         | 0 = Mute                                                                              |          |
|                     |     |             |         | 1 = Un-mute                                                                           |          |
|                     | 5:0 | MIXOUTL_VOL | 11_1001 | MIXOUTLVOL (Left Mixer Output PGA) Volume                                             |          |
|                     |     | [5:0]       |         | -57dB to +6dB in 1dB steps                                                            |          |
|                     |     |             |         | 00_0000 = -57dB                                                                       |          |
|                     |     |             |         | 00_0001 = -56dB                                                                       |          |
|                     |     |             |         | (1dB steps)                                                                           |          |
|                     |     |             |         | 11_1111 = +6dB                                                                        |          |

Register 20h Left OPGA Volume



| REGISTER             | BIT | LABEL      | DEFAULT | DESCRIPTION                                                                           | REFER TO |
|----------------------|-----|------------|---------|---------------------------------------------------------------------------------------|----------|
| ADDRESS              |     |            |         |                                                                                       |          |
| R33 (21h)            | 8   | MIXOUT_VU  | 0       | Mixer Output PGA Volume Update                                                        |          |
| Right OPGA<br>Volume |     |            |         | Writing a 1 to this bit will update MIXOUTLVOL and MIXOUTRVOL volumes simultaneously. |          |
|                      | 7   | MIXOUTR_ZC | 0       | MIXOUTRVOL (Right Mixer Output PGA) Zero Cross Enable                                 |          |
|                      |     |            |         | 0 = Zero cross disabled                                                               |          |
|                      |     |            |         | 1 = Zero cross enabled                                                                |          |
|                      | 6   | MIXOUTR_MU | 1       | MIXOUTLVOL (Right Mixer Output PGA) Mute                                              |          |
|                      |     | TE_N       |         | 0 = Mute                                                                              |          |
|                      |     |            |         | 1 = Un-mute                                                                           |          |
|                      | 5:0 | MIXOUTR_VO | 11_1001 | MIXOUTRVOL (Right Mixer Output PGA) Volume                                            |          |
|                      |     | L[5:0]     |         | -57dB to +6dB in 1dB steps                                                            |          |
|                      |     |            |         | 00_0000 = -57dB                                                                       |          |
|                      |     |            |         | 00_0001 = -56dB                                                                       |          |
|                      |     |            |         | (1dB steps)                                                                           |          |
|                      |     |            |         | 11_1111 = +6dB                                                                        |          |

Register 21h Right OPGA Volume

| REGISTER    | BIT | LABEL        | DEFAULT | DESCRIPTION                                      | REFER TO |
|-------------|-----|--------------|---------|--------------------------------------------------|----------|
| ADDRESS     |     |              |         |                                                  |          |
| R34 (22h)   | 6   | DAC2L_SPKMI  | 0       | Left DAC2 to SPKMIXL Fine Volume Control         |          |
| SPKMIXL     |     | XL_VOL       |         | 0 = 0dB                                          |          |
| Attenuation |     |              |         | 1 = -3dB                                         |          |
|             | 5   | MIXINL_SPKMI | 0       | MIXINL (Left ADC bypass) to SPKMIXL Fine Volume  |          |
|             |     | XL_VOL       |         | Control                                          |          |
|             |     |              |         | 0 = 0dB                                          |          |
|             |     |              |         | 1 = -3dB                                         |          |
|             | 4   | IN1LP_SPKMI  | 0       | IN1LP to SPKMIXL Fine Volume Control             |          |
|             |     | XL_VOL       |         | 0 = 0dB                                          |          |
|             |     |              |         | 1 = -3dB                                         |          |
|             | 3   | MIXOUTL_SPK  | 0       | Left Mixer Output to SPKMIXL Fine Volume Control |          |
|             |     | MIXL_VOL     |         | 0 = 0dB                                          |          |
|             |     |              |         | 1 = -3dB                                         |          |
|             | 2   | DAC1L_SPKMI  | 0       | Left DAC1 to SPKMIXL Fine Volume Control         |          |
|             |     | XL_VOL       |         | 0 = 0dB                                          |          |
|             |     |              |         | 1 = -3dB                                         |          |
|             | 1:0 | SPKMIXL_VOL  | 11      | Left Speaker Mixer Volume Control                |          |
|             |     | [1:0]        |         | 00 = 0dB                                         |          |
|             |     |              |         | 01 = -6dB                                        |          |
|             |     |              |         | 10 = -12dB                                       |          |
|             |     |              |         | 11 = mute                                        |          |

Register 22h SPKMIXL Attenuation

| REGISTER    | BIT | LABEL      | DEFAULT | DESCRIPTION                               | REFER TO |
|-------------|-----|------------|---------|-------------------------------------------|----------|
| ADDRESS     |     |            |         |                                           |          |
| R35 (23h)   | 8   | SPKOUT_CLA | 0       | Speaker Class AB Mode Enable              |          |
| SPKMIXR     |     | SSAB       |         | 0 = Class D mode                          |          |
| Attenuation |     |            |         | 1 = Class AB mode                         |          |
|             | 6   | DAC2R_SPKM | 0       | Right DAC2 to SPKMIXR Fine Volume Control |          |
|             |     | IXR_VOL    |         | 0 = 0dB                                   |          |
|             |     |            |         | 1 = -3dB                                  |          |



| REGISTER | BIT | LABEL                  | DEFAULT | DESCRIPTION                                              | REFER TO |
|----------|-----|------------------------|---------|----------------------------------------------------------|----------|
| ADDRESS  |     |                        |         |                                                          |          |
|          | 5   | MIXINR_SPKM<br>IXR_VOL | 0       | MIXINR (Right ADC bypass) to SPKMIXR Fine Volume Control |          |
|          |     |                        |         | 0 = 0dB                                                  |          |
|          |     |                        |         | 1 = -3dB                                                 |          |
|          | 4   | IN1RP_SPKMI            | 0       | IN1RP to SPKMIXR Fine Volume Control                     |          |
|          |     | XR_VOL                 |         | 0 = 0dB                                                  |          |
|          |     |                        |         | 1 = -3dB                                                 |          |
|          | 3   | MIXOUTR_SP             | 0       | Right Mixer Output to SPKMIXR Fine Volume Control        |          |
|          |     | KMIXR_VOL              |         | 0 = 0dB                                                  |          |
|          |     |                        |         | 1 = -3dB                                                 |          |
|          | 2   | DAC1R_SPKM             | 0       | Right DAC1 to SPKMIXR Fine Volume Control                |          |
|          |     | IXR_VOL                |         | 0 = 0dB                                                  |          |
|          |     |                        |         | 1 = -3dB                                                 |          |
|          | 1:0 | SPKMIXR_VO             | 11      | Right Speaker Mixer Volume Control                       |          |
|          |     | L[1:0]                 |         | 00 = 0dB                                                 |          |
|          |     |                        |         | 01 = -6dB                                                |          |
|          |     |                        |         | 10 = -12dB                                               |          |
|          |     |                        |         | 11 = mute                                                |          |

Register 23h SPKMIXR Attenuation

| REGISTER  | BIT | LABEL       | DEFAULT      | DESCRIPTION                                            | REFER TO |
|-----------|-----|-------------|--------------|--------------------------------------------------------|----------|
| ADDRESS   |     |             |              |                                                        |          |
| R36 (24h) | 5   | IN2LP_TO_SP | 0            | Differential Input (IN2RP/IN2LP) to Left Speaker Mute  |          |
| SPKOUT    |     | KOUTL       |              | 0 = Mute                                               |          |
| Mixers    |     |             |              | 1 = Un-mute                                            |          |
|           | 4   | SPKMIXL_TO_ | 1            | SPKMIXL Left Speaker Mixer to Left Speaker Mute        |          |
|           |     | SPKOUTL     |              | 0 = Mute                                               |          |
|           |     |             |              | 1 = Un-mute                                            |          |
|           | 3   | SPKMIXR_TO_ | SPKOUTL (    | SPKMIXR Right Speaker Mixer to Left Speaker Mute       |          |
|           |     | SPKOUTL     |              | 0 = Mute                                               |          |
|           |     |             |              | 1 = Un-mute                                            |          |
|           | 2   | IN2LP_TO_SP | N2LP_TO_SP 0 | Differential Input (IN2RP/IN2LP) to Right Speaker Mute |          |
|           |     | KOUTR       |              | 0 = Mute                                               |          |
|           |     |             |              | 1 = Un-mute                                            |          |
|           | 1   | SPKMIXL_TO_ | 0            | SPKMIXL Left Speaker Mixer to Right Speaker Mute       |          |
|           |     | SPKOUTR     |              | 0 = Mute                                               |          |
|           |     |             |              | 1 = Un-mute                                            |          |
|           | 0   | SPKMIXR_TO_ | 1            | SPKMIXR Right Speaker Mixer to Right Speaker Mute      |          |
|           |     | SPKOUTR _   |              | 0 = Mute                                               |          |
|           |     |             |              | 1 = Un-mute                                            |          |

Register 24h SPKOUT Mixers

| REGISTER  | BIT | LABEL      | DEFAULT | DESCRIPTION                 | REFER TO |
|-----------|-----|------------|---------|-----------------------------|----------|
| ADDRESS   |     |            |         |                             |          |
| R37 (25h) | 5:3 | SPKOUTL_BO | 000     | Left Speaker Gain Boost     |          |
| ClassD    |     | OST[2:0]   |         | 000 = 1.00x boost (+0dB)    |          |
|           |     |            |         | 001 = 1.19x boost (+1.5dB)  |          |
|           |     |            |         | 010 = 1.41x boost (+3.0dB)  |          |
|           |     |            |         | 011 = 1.68x boost (+4.5dB)  |          |
|           |     |            |         | 100 = 2.00x boost (+6.0dB)  |          |
|           |     |            |         | 101 = 2.37x boost (+7.5dB)  |          |
|           |     |            |         | 110 = 2.81x boost (+9.0dB)  |          |
|           |     |            |         | 111 = 3.98x boost (+12.0dB) |          |
|           | 2:0 | SPKOUTR_BO | 000     | Right Speaker Gain Boost    |          |
|           |     | OST[2:0]   |         | 000 = 1.00x boost (+0dB)    |          |
|           |     |            |         | 001 = 1.19x boost (+1.5dB)  |          |
|           |     |            |         | 010 = 1.41x boost (+3.0dB)  |          |
|           |     |            |         | 011 = 1.68x boost (+4.5dB)  |          |
|           |     |            |         | 100 = 2.00x boost (+6.0dB)  |          |
|           |     |            |         | 101 = 2.37x boost (+7.5dB)  |          |
|           |     |            |         | 110 = 2.81x boost (+9.0dB)  |          |
|           |     |            |         | 111 = 3.98x boost (+12.0dB) |          |

Register 25h ClassD

| REGISTER               | BIT | LABEL      | DEFAULT | DESCRIPTION                                                                     | REFER TO |
|------------------------|-----|------------|---------|---------------------------------------------------------------------------------|----------|
| ADDRESS                |     |            |         |                                                                                 |          |
| R38 (26h)              | 8   | SPKOUT_VU  | 0       | Speaker Output PGA Volume Update                                                |          |
| Speaker<br>Volume Left |     |            |         | Writing a 1 to this bit will update SPKLVOL and SPKRVOL volumes simultaneously. |          |
|                        | 7   | SPKOUTL_ZC | 0       | SPKLVOL (Left Speaker Output PGA) Zero Cross Enable                             |          |
|                        |     |            |         | 0 = Zero cross disabled                                                         |          |
|                        |     |            |         | 1 = Zero cross enabled                                                          |          |
|                        | 6   | SPKOUTL_MU | 1       | SPKLVOL (Left Speaker Output PGA) Mute                                          |          |
|                        |     | TE_N       |         | 0 = Mute                                                                        |          |
|                        |     |            |         | 1 = Un-mute                                                                     |          |
|                        | 5:0 | SPKOUTL_VO | 11_1001 | SPKLVOL (Left Speaker Output PGA) Volume                                        |          |
|                        |     | L[5:0]     |         | -57dB to +6dB in 1dB steps                                                      |          |
|                        |     |            |         | 00_0000 = -57dB                                                                 |          |
|                        |     |            |         | 00_0001 = -56dB                                                                 |          |
|                        |     |            |         | (1dB steps)                                                                     |          |
|                        |     |            |         | 11_1111 = +6dB                                                                  |          |

Register 26h Speaker Volume Left

| REGISTER<br>ADDRESS  | BIT | LABEL      | DEFAULT | DESCRIPTION                                                                     | REFER TO |
|----------------------|-----|------------|---------|---------------------------------------------------------------------------------|----------|
| R39 (27h)<br>Speaker | 8   | SPKOUT_VU  | 0       | Speaker PGA Volume Update                                                       |          |
| Volume               |     |            |         | Writing a 1 to this bit will update SPKLVOL and SPKRVOL volumes simultaneously. |          |
| Right                | 7   | SPKOUTR_ZC | 0       | SPKRVOL (Right Speaker Output PGA) Zero Cross                                   |          |
|                      |     |            |         | Enable                                                                          |          |
|                      |     |            |         | 0 = Zero cross disabled                                                         |          |
|                      |     |            |         | 1 = Zero cross enabled                                                          |          |
|                      | 6   | SPKOUTR_MU | 1       | SPKRVOL (Right Speaker Output PGA) Mute                                         |          |
|                      |     | TE_N       |         | 0 = Mute                                                                        |          |
|                      |     |            |         | 1 = Un-mute                                                                     |          |



| REGISTER<br>ADDRESS | BIT | LABEL                | DEFAULT | DESCRIPTION                                                                                                                     | REFER TO |
|---------------------|-----|----------------------|---------|---------------------------------------------------------------------------------------------------------------------------------|----------|
| 7.00                | 5:0 | SPKOUTR_VO<br>L[5:0] | 11_1001 | SPKRVOL (Right Speaker Output PGA) Volume -57dB to +6dB in 1dB steps 00_0000 = -57dB 00_0001 = -56dB (1dB steps) 11 1111 = +6dB |          |

Register 27h Speaker Volume Right

| REGISTER    | BIT | LABEL          | DEFAULT | DESCRIPTION                         | REFER TO |
|-------------|-----|----------------|---------|-------------------------------------|----------|
| ADDRESS     |     |                |         |                                     |          |
| R40 (28h)   | 7   | IN2LP_TO_IN2   | 0       | IN2L PGA Non-Inverting Input Select |          |
| Input Mixer |     | L              |         | 0 = Connected to VMID               |          |
| (2)         |     |                |         | 1 = Connected to IN2LP              |          |
|             | 6   | IN2LN_TO_IN2   | 0       | IN2L PGA Inverting Input Select     |          |
|             |     | L              |         | 0 = Not connected                   |          |
|             |     |                |         | 1 = Connected to IN2LN              |          |
|             | 5   | IN1LP_TO_IN1   | 0       | IN1L PGA Non-Inverting Input Select |          |
|             |     | L              |         | 0 = Connected to VMID               |          |
|             |     |                |         | 1 = Connected to IN1LP              |          |
|             | 4   | IN1LN_TO_IN1   | 0       | IN1L PGA Inverting Input Select     |          |
|             |     | L              |         | 0 = Not connected                   |          |
|             |     |                |         | 1 = Connected to IN1LN              |          |
|             | 3   | 3 IN2RP_TO_IN2 | 0       | IN2R PGA Non-Inverting Input Select |          |
|             |     | R              |         | 0 = Connected to VMID               |          |
|             |     |                |         | 1 = Connected to IN2RP              |          |
|             | 2   | IN2RN_TO_IN    | 0       | IN2R PGA Inverting Input Select     |          |
|             |     | 2R             |         | 0 = Not connected                   |          |
|             |     |                |         | 1 = Connected to IN2RN              |          |
|             | 1   | IN1RP_TO_IN1   | 0       | IN1R PGA Non-Inverting Input Select |          |
|             |     | R              |         | 0 = Connected to VMID               |          |
|             |     |                |         | 1 = Connected to IN1RP              |          |
|             | 0   | IN1RN_TO_IN    | 0       | IN1R PGA Inverting Input Select     |          |
|             |     | 1R             |         | 0 = Not connected                   |          |
|             |     |                |         | 1 = Connected to IN1RN              |          |

Register 28h Input Mixer (2)

| REGISTER<br>ADDRESS | BIT | LABEL        | DEFAULT | DESCRIPTION                    | REFER TO |
|---------------------|-----|--------------|---------|--------------------------------|----------|
| R41 (29h)           | 8   | IN2L_TO_MIXI | 0       | IN2L PGA Output to MIXINL Mute |          |
| Input Mixer         |     | NL           |         | 0 = Mute                       |          |
| (3)                 |     |              |         | 1 = Un-Mute                    |          |
|                     | 7   | IN2L_MIXINL_ | 0       | IN2L PGA Output to MIXINL Gain |          |
|                     |     | VOL          |         | 0 = 0dB                        |          |
|                     |     |              |         | 1 = +30dB                      |          |
|                     | 5   | IN1L_TO_MIXI | 0       | IN1L PGA Output to MIXINL Mute |          |
|                     |     | NL           |         | 0 = Mute                       |          |
|                     |     |              |         | 1 = Un-Mute                    |          |
|                     | 4   | IN1L_MIXINL_ | 0       | IN1L PGA Output to MIXINL Gain |          |
|                     |     | VOL          |         | 0 = 0dB                        |          |
|                     |     |              |         | 1 = +30dB                      |          |
|                     |     |              |         |                                |          |



| REGISTER<br>ADDRESS | BIT | LABEL                       | DEFAULT | DESCRIPTION                                                                                                                                 | REFER TO |
|---------------------|-----|-----------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                     | 2:0 | MIXOUTL_MIXI<br>NL_VOL[2:0] | 000     | Record Path MIXOUTL to MIXINL Gain and Mute  000 = Mute  001 = -12dB  010 = -9dB  011 = -6dB  100 = -3dB  101 = 0dB  110 = +3dB  111 = +6dB |          |

Register 29h Input Mixer (3)

| REGISTER    | BIT | LABEL        | DEFAULT | DESCRIPTION                                 | REFER TO |
|-------------|-----|--------------|---------|---------------------------------------------|----------|
| ADDRESS     |     |              |         |                                             |          |
| R42 (2Ah)   | 8   | IN2R_TO_MIXI | 0       | IN2R PGA Output to MIXINR Mute              |          |
| Input Mixer |     | NR           |         | 0 = Mute                                    |          |
| (4)         |     |              |         | 1 = Un-Mute                                 |          |
|             | 7   | IN2R_MIXINR_ | 0       | IN2R PGA Output to MIXINR Gain              |          |
|             |     | VOL          |         | 0 = 0dB                                     |          |
|             |     |              |         | 1 = +30dB                                   |          |
|             | 5   | IN1R_TO_MIXI | 0       | IN1R PGA Output to MIXINR Mute              |          |
|             |     | NR           |         | 0 = Mute                                    |          |
|             |     |              |         | 1 = Un-Mute                                 |          |
|             | 4   | IN1R_MIXINR_ | 0       | IN1R PGA Output to MIXINR Gain              |          |
|             |     | VOL          |         | 0 = 0dB                                     |          |
|             |     |              |         | 1 = +30dB                                   |          |
|             | 2:0 | MIXOUTR_MIX  | 000     | Record Path MIXOUTR to MIXINR Gain and Mute |          |
|             |     | INR_VOL[2:0] |         | 000 = Mute                                  |          |
|             |     |              |         | 001 = -12dB                                 |          |
|             |     |              |         | 010 = -9dB                                  |          |
|             |     |              |         | 011 = -6dB                                  |          |
|             |     |              |         | 100 = -3dB                                  |          |
|             |     |              |         | 101 = 0dB                                   |          |
|             |     |              |         | 110 = +3dB                                  |          |
|             |     |              |         | 111 = +6dB                                  |          |

Register 2Ah Input Mixer (4)

| REGISTER<br>ADDRESS             | BIT | LABEL                     | DEFAULT | DESCRIPTION                                                                                                                                    | REFER TO |
|---------------------------------|-----|---------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| R43 (2Bh)<br>Input Mixer<br>(5) | 8:6 | IN1LP_MIXINL<br>_VOL[2:0] | 000     | IN1LP Pin (PGA Bypass) to MIXINL Gain and Mute  000 = Mute  001 = -12dB  010 = -9dB  011 = -6dB  100 = -3dB  101 = 0dB  110 = +3dB  111 = +6dB |          |



| REGISTER | BIT | LABEL                     | DEFAULT | DESCRIPTION                                                    | REFER TO |
|----------|-----|---------------------------|---------|----------------------------------------------------------------|----------|
| ADDRESS  |     |                           |         |                                                                |          |
|          | 2:0 | IN2LP_MIXINL<br>_VOL[2:0] | 000     | RXVOICE (VRXN/VRXP) Differential Input to MIXINL Gain and Mute |          |
|          |     |                           |         | 000 = Mute                                                     |          |
|          |     |                           |         | 001 = -12dB                                                    |          |
|          |     |                           |         | 010 = -9dB                                                     |          |
|          |     |                           |         | 011 = -6dB                                                     |          |
|          |     |                           |         | 100 = -3dB                                                     |          |
|          |     |                           |         | 101 = 0dB                                                      |          |
|          |     |                           |         | 110 = +3dB                                                     |          |
|          |     |                           |         | 111 = +6dB                                                     |          |

Register 2Bh Input Mixer (5)

| REGISTER<br>ADDRESS      | BIT | LABEL                     | DEFAULT | DESCRIPTION                                                                | REFER TO |
|--------------------------|-----|---------------------------|---------|----------------------------------------------------------------------------|----------|
| R44 (2Ch)<br>Input Mixer | 8:6 | IN1RP_MIXINR<br>_VOL[2:0] | 000     | IN1RP Pin (PGA Bypass) to MIXINR Gain and Mute 000 = Mute                  |          |
| (6)                      |     |                           |         | 001 = -12dB<br>010 = -9dB                                                  |          |
|                          |     |                           |         | 011 = -6dB<br>100 = -3dB                                                   |          |
|                          |     |                           |         | 101 = 0dB<br>110 = +3dB                                                    |          |
|                          | 2:0 | IN2LP_MIXINR<br>_VOL[2:0] | 000     | 111 = +6dB  RXVOICE (VRXN/VRXP) Differential Input to MIXINR Gain and Mute |          |
|                          |     |                           |         | 000 = Mute<br>001 = -12dB<br>010 = -9dB                                    |          |
|                          |     |                           |         | 011 = -6dB<br>100 = -3dB                                                   |          |
|                          |     |                           |         | 101 = 0dB<br>110 = +3dB                                                    |          |
|                          |     |                           |         | 111 = +6dB                                                                 |          |

Register 2Ch Input Mixer (6)

| REGISTER                  | BIT | LABEL                | DEFAULT | DESCRIPTION                                         | REFER TO |
|---------------------------|-----|----------------------|---------|-----------------------------------------------------|----------|
| ADDRESS                   |     |                      |         |                                                     |          |
| R45 (2Dh)<br>Output Mixer | 8   | DAC1L_TO_H<br>POUT1L | 0       | HPOUT1LVOL (Left Headphone Output PGA) Input Select |          |
| (1)                       |     |                      |         | 0 = MIXOUTL                                         |          |
|                           |     |                      |         | 1 = DAC1L                                           |          |
|                           | 7   | MIXINR_TO_M          | 0       | MIXINR Output (Right ADC bypass) to MIXOUTL Mute    |          |
|                           |     | IXOUTL               |         | 0 = Mute                                            |          |
|                           |     |                      |         | 1 = Un-mute                                         |          |
|                           | 6   | MIXINL_TO_MI         | 0       | MIXINL Output (Left ADC bypass) to MIXOUTL Mute     |          |
|                           |     | XOUTL                |         | 0 = Mute                                            |          |
|                           |     |                      |         | 1 = Un-mute                                         |          |
|                           | 5   | IN2RN_TO_MI          | 0       | IN2RN to MIXOUTL Mute                               |          |
|                           |     | XOUTL                |         | 0 = Mute                                            |          |
|                           |     |                      |         | 1 = Un-mute                                         |          |
|                           |     |                      |         |                                                     |          |
|                           |     |                      |         |                                                     |          |



| REGISTER<br>ADDRESS | BIT | LABEL               | DEFAULT | DESCRIPTION                              | REFER TO |
|---------------------|-----|---------------------|---------|------------------------------------------|----------|
| ADDRESS             | 4   | IN2LN_TO_MI         | 0       | IN2LN to MIXOUTL Mute                    |          |
|                     |     | XOUTL               |         | 0 = Mute<br>1 = Un-mute                  |          |
|                     | 3   | IN1R_TO_MIX<br>OUTL | 0       | IN1R PGA Output to MIXOUTL Mute 0 = Mute |          |
|                     |     |                     |         | 1 = Un-mute                              |          |
|                     | 2   | IN1L_TO_MIX<br>OUTL | 0       | IN1L PGA Output to MIXOUTL Mute 0 = Mute |          |
|                     |     |                     |         | 1 = Un-mute                              |          |
|                     | 1   | IN2LP_TO_MI         | 0       | IN2LP to MIXOUTL Mute                    |          |
|                     |     | XOUTL               |         | 0 = Mute<br>1 = Un-mute                  |          |
|                     | 0   | DAC1L_TO_MI         | 0       | Left DAC1 to MIXOUTL Mute                |          |
|                     |     | XOUTL               |         | 0 = Mute                                 |          |
|                     |     |                     |         | 1 = Un-mute                              |          |

Register 2Dh Output Mixer (1)

| REGISTER<br>ADDRESS | BIT | LABEL                 | DEFAULT | DESCRIPTION                                      | REFER TO |
|---------------------|-----|-----------------------|---------|--------------------------------------------------|----------|
| R46 (2Eh)           | 8   | DAC1R_TO_H            | 0       | HPOUT1RVOL (Right Headphone Output PGA) Input    |          |
| Output Mixer        |     | POUT1R                |         | Select                                           |          |
| (2)                 |     |                       |         | 0 = MIXOUTR                                      |          |
|                     |     | _                     |         | 1 = DAC1R                                        |          |
|                     | 7   | MIXINL_TO_MI<br>XOUTR | 0       | MIXINL Output (Left ADC bypass) to MIXOUTR Mute  |          |
|                     |     | XOUTR                 |         | 0 = Mute                                         |          |
|                     |     |                       |         | 1 = Un-mute                                      |          |
|                     | 6   | MIXINR_TO_M           | 0       | MIXINR Output (Right ADC bypass) to MIXOUTR Mute |          |
|                     |     | IXOUTR                |         | 0 = Mute                                         |          |
|                     |     |                       |         | 1 = Un-mute                                      |          |
|                     | 5   | IN2LN_TO_MI<br>XOUTR  | 0       | IN2LN to MIXOUTR Mute                            |          |
|                     |     |                       |         | 0 = Mute                                         |          |
|                     |     |                       |         | 1 = Un-mute                                      |          |
|                     | 4   | IN2RN_TO_MI<br>XOUTR  | 0       | IN2RN to MIXOUTR Mute                            |          |
|                     |     |                       |         | 0 = Mute                                         |          |
|                     |     |                       |         | 1 = Un-mute                                      |          |
|                     | 3   | IN1L_TO_MIX           | 0       | IN1L PGA Output to MIXOUTR Mute                  |          |
|                     |     | OUTR                  |         | 0 = Mute                                         |          |
|                     |     |                       |         | 1 = Un-mute                                      |          |
|                     | 2   | IN1R_TO_MIX           | 0       | IN1R PGA Output to MIXOUTR Mute                  |          |
|                     |     | OUTR                  |         | 0 = Mute                                         |          |
|                     |     |                       |         | 1 = Un-mute                                      |          |
|                     | 1   | IN2RP_TO_MI           | 0       | IN2RP to MIXOUTR Mute                            |          |
|                     |     | XOUTR                 |         | 0 = Mute                                         |          |
|                     |     |                       |         | 1 = Un-mute                                      |          |
|                     | 0   | DAC1R_TO_MI           | 0       | Right DAC1 to MIXOUTR Mute                       | _        |
|                     |     | XOUTR                 |         | 0 = Mute                                         |          |
|                     |     |                       |         | 1 = Un-mute                                      |          |

Register 2Eh Output Mixer (2)



| REGISTER     | BIT  | LABEL       | DEFAULT | DESCRIPTION                       | REFER TO |
|--------------|------|-------------|---------|-----------------------------------|----------|
| ADDRESS      |      |             |         |                                   |          |
| R47 (2Fh)    | 11:9 | IN2LP_MIXOU | 000     | IN2LP to MIXOUTL Volume           |          |
| Output Mixer |      | TL_VOL[2:0] |         | 0dB to -21dB in 3dB steps         |          |
| (3)          |      |             |         | 000 = 0 dB                        |          |
|              |      |             |         | 001 = -3dB                        |          |
|              |      |             |         | (3dB steps)                       |          |
|              |      |             |         | 111 = -21dB                       |          |
|              | 8:6  | IN2LN_MIXOU | 000     | IN2LN to MIXOUTL Volume           |          |
|              |      | TL_VOL[2:0] |         | 0dB to -21dB in 3dB steps         |          |
|              |      |             |         | 000 = 0dB                         |          |
|              |      |             |         | 001 = -3dB                        |          |
|              |      |             |         | (3dB steps)                       |          |
|              |      |             |         | 111 = -21dB                       |          |
|              | 5:3  | IN1R_MIXOUT | 000     | IN1R PGA Output to MIXOUTL Volume |          |
|              |      | L_VOL[2:0]  |         | 0dB to -21dB in 3dB steps         |          |
|              |      |             |         | 000 = 0dB                         |          |
|              |      |             |         | 001 = -3dB                        |          |
|              |      |             |         | (3dB steps)                       |          |
|              |      |             |         | 111 = -21dB                       |          |
|              | 2:0  | IN1L_MIXOUT | 000     | IN1L PGA Output to MIXOUTL Volume |          |
|              |      | L_VOL[2:0]  |         | 0dB to -21dB in 3dB steps         |          |
|              |      |             |         | 000 = 0dB                         |          |
|              |      |             |         | 001 = -3dB                        |          |
|              |      |             |         | (3dB steps)                       |          |
|              |      |             |         | 111 = -21dB                       |          |

Register 2Fh Output Mixer (3)

| REGISTER     | BIT  | LABEL       | DEFAULT | DESCRIPTION                       | REFER TO |
|--------------|------|-------------|---------|-----------------------------------|----------|
| ADDRESS      |      |             |         |                                   |          |
| R48 (30h)    | 11:9 | IN2RP_MIXOU | 000     | IN2RP to MIXOUTR Volume           |          |
| Output Mixer |      | TR_VOL[2:0] |         | 0dB to -21dB in 3dB steps         |          |
| (4)          |      |             |         | 000 = 0dB                         |          |
|              |      |             |         | 001 = -3dB                        |          |
|              |      |             |         | (3dB steps)                       |          |
|              |      |             |         | 111 = -21dB                       |          |
|              | 8:6  | IN2RN_MIXOU | 000     | IN2RN to MIXOUTR Volume           |          |
|              |      | TR_VOL[2:0] |         | 0dB to -21dB in 3dB steps         |          |
|              |      |             |         | 000 = 0dB                         |          |
|              |      |             |         | 001 = -3dB                        |          |
|              |      |             |         | (3dB steps)                       |          |
|              |      |             |         | 111 = -21dB                       |          |
|              | 5:3  | IN1L_MIXOUT | 000     | IN1L PGA Output to MIXOUTR Volume |          |
|              |      | R_VOL[2:0]  |         | 0dB to -21dB in 3dB steps         |          |
|              |      |             |         | 000 = 0dB                         |          |
|              |      |             |         | 001 = -3dB                        |          |
|              |      |             |         | (3dB steps)                       |          |
|              |      |             |         | 111 = -21dB                       |          |
|              | 2:0  | IN1R_MIXOUT | 000     | IN1R PGA Output to MIXOUTR Volume |          |
|              |      | R_VOL[2:0]  |         | 0dB to -21dB in 3dB steps         |          |
|              |      |             |         | 000 = 0dB                         |          |
|              |      |             |         | 001 = -3dB                        |          |
|              |      |             |         | (3dB steps)                       |          |
|              |      |             |         | 111 = -21dB                       |          |

Register 30h Output Mixer (4)



| REGISTER<br>ADDRESS | BIT  | LABEL                    | DEFAULT | DESCRIPTION                                       | REFER TO |
|---------------------|------|--------------------------|---------|---------------------------------------------------|----------|
| R49 (31h)           | 11:9 | DACL_MIXOU               | 000     | Left DAC1 to MIXOUTL Volume                       |          |
| Output Mixer        |      | TL_VOL[2:0]              |         | 0dB to -21dB in 3dB steps                         |          |
| (5)                 |      |                          |         | 000 = 0dB                                         |          |
|                     |      |                          |         | 001 = -3dB                                        |          |
|                     |      |                          |         | (3dB steps)                                       |          |
|                     |      |                          |         | 111 = -21dB                                       |          |
|                     | 8:6  | IN2RN_MIXOU              | 000     | IN2RN to MIXOUTL Volume                           |          |
|                     |      | TL_VOL[2:0]              |         | 0dB to -21dB in 3dB steps                         |          |
|                     |      |                          |         | 000 = 0dB                                         |          |
|                     |      |                          |         | 001 = -3dB                                        |          |
|                     |      |                          |         | (3dB steps)                                       |          |
|                     |      |                          |         | 111 = -21dB                                       |          |
|                     | 5:3  | MIXINR_MIXO              | 000     | MIXINR Output (Right ADC bypass) to MIXOUTL       |          |
|                     |      | UTL_VOL[2:0]             |         | Volume                                            |          |
|                     |      |                          |         | 0dB to -21dB in 3dB steps                         |          |
|                     |      |                          |         | 000 = 0dB                                         |          |
|                     |      |                          |         | 001 = -3dB                                        |          |
|                     |      |                          |         | (3dB steps)                                       |          |
|                     | 0.0  | MUNIAH MINO              | 000     | 111 = -21dB                                       |          |
|                     | 2:0  | MIXINL_MIXO UTL VOL[2:0] | 000     | MIXINL Output (Left ADC bypass) to MIXOUTL Volume |          |
|                     |      | OTL_VOL[2.0]             |         | 0dB to -21dB in 3dB steps                         |          |
|                     |      |                          |         | 000 = 0dB                                         |          |
|                     |      |                          |         | 001 = -3dB                                        |          |
|                     |      |                          |         | (3dB steps)                                       |          |
|                     |      |                          |         | 111 = -21dB                                       |          |

Register 31h Output Mixer (5)

| REGISTER     | BIT  | LABEL        | DEFAULT | DESCRIPTION                                | REFER TO |
|--------------|------|--------------|---------|--------------------------------------------|----------|
| ADDRESS      |      |              |         |                                            |          |
| R50 (32h)    | 11:9 | DACR_MIXOU   | 000     | Right DAC1 to MIXOUTR Volume               |          |
| Output Mixer |      | TR_VOL[2:0]  |         | 0dB to -21dB in 3dB steps                  |          |
| (6)          |      |              |         | 000 = 0dB                                  |          |
|              |      |              |         | 001 = -3dB                                 |          |
|              |      |              |         | (3dB steps)                                |          |
|              |      |              |         | 111 = -21dB                                |          |
|              | 8:6  | IN2LN_MIXOU  | 000     | IN2LN to MIXOUTR Volume                    |          |
|              |      | TR_VOL[2:0]  |         | 0dB to -21dB in 3dB steps                  |          |
|              |      |              |         | 000 = 0dB                                  |          |
|              |      |              |         | 001 = -3dB                                 |          |
|              |      |              |         | (3dB steps)                                |          |
|              |      |              |         | 111 = -21dB                                |          |
|              | 5:3  | MIXINL_MIXO  | 000     | MIXINL Output (Left ADC bypass) to MIXOUTR |          |
|              |      | UTR_VOL[2:0] |         | Volume                                     |          |
|              |      |              |         | 0dB to -21dB in 3dB steps                  |          |
|              |      |              |         | 000 = 0dB                                  |          |
|              |      |              |         | 001 = -3dB                                 |          |
|              |      |              |         | (3dB steps)                                |          |
|              |      |              |         | 111 = -21dB                                |          |
|              |      |              |         |                                            |          |
|              |      |              |         |                                            |          |
|              |      |              |         |                                            |          |
|              |      |              |         |                                            |          |



| REGISTER | BIT | LABEL                       | DEFAULT | DESCRIPTION                                        | REFER TO |
|----------|-----|-----------------------------|---------|----------------------------------------------------|----------|
| ADDRESS  |     |                             |         |                                                    |          |
|          | 2:0 | MIXINR_MIXO<br>UTR_VOL[2:0] | 000     | MIXINR Output (Right ADC bypass) to MIXOUTR Volume |          |
|          |     |                             |         | 0dB to -21dB in 3dB steps                          |          |
|          |     |                             |         | 000 = 0dB                                          |          |
|          |     |                             |         | 001 = -3dB                                         |          |
|          |     |                             |         | (3dB steps)                                        |          |
|          |     |                             |         | 111 = -21dB                                        |          |

Register 32h Output Mixer (6)

| REGISTER  | BIT | LABEL       | DEFAULT | DESCRIPTION                                         | REFER TO |
|-----------|-----|-------------|---------|-----------------------------------------------------|----------|
| ADDRESS   |     |             |         |                                                     |          |
| R51 (33h) | 5   | IN2LRP_TO_H | 0       | Differential Input (IN2RP/IN2LP) to Earpiece Driver |          |
| HPOUT2    |     | POUT2       |         | 0 = Mute                                            |          |
| Mixer     |     |             |         | 1 = Un-mute                                         |          |
|           | 4   | MIXOUTLVOL_ | 0       | MIXOUTLVOL (Left Output Mixer PGA) to Earpiece      |          |
|           |     | TO_HPOUT2   |         | Driver                                              |          |
|           |     |             |         | 0 = Mute                                            |          |
|           |     |             |         | 1 = Un-mute                                         |          |
|           | 3   | MIXOUTRVOL  | 0       | MIXOUTRVOL (Right Output Mixer PGA) to Earpiece     |          |
|           |     | _TO_HPOUT2  |         | Driver                                              |          |
|           |     |             |         | 0 = Mute                                            |          |
|           |     |             |         | 1 = Un-mute                                         |          |

Register 33h HPOUT2 Mixer

| REGISTER   | BIT | LABEL                 | DEFAULT | DESCRIPTION                                            | REFER TO |
|------------|-----|-----------------------|---------|--------------------------------------------------------|----------|
| ADDRESS    |     |                       |         |                                                        |          |
| R52 (34h)  | 6   | MIXOUTL_TO_           | 0       | MIXOUTL to Single-Ended Line Output on LINEOUT1N       |          |
| Line Mixer |     | LINEOUT1N             |         | 0 = Mute                                               |          |
| (1)        |     |                       |         | 1 = Un-mute                                            |          |
|            |     |                       |         | (LINEOUT1_MODE = 1)                                    |          |
|            | 5   | MIXOUTR_TO            | 0       | MIXOUTR to Single-Ended Line Output on                 |          |
|            |     | _LINEOUT1N            |         | LINEOUT1N                                              |          |
|            |     |                       |         | 0 = Mute                                               |          |
|            |     |                       |         | 1 = Un-mute                                            |          |
|            |     |                       |         | (LINEOUT1_MODE = 1)                                    |          |
|            | 4   | LINEOUT1_M            | 0       | LINEOUT1 Mode Select                                   |          |
|            |     | ODE                   |         | 0 = Differential                                       |          |
|            |     |                       |         | 1 = Single-Ended                                       |          |
|            | 2   | IN1R_TO_LINE<br>OUT1P | 0       | IN1R Input PGA to Differential Line Output on LINEOUT1 |          |
|            |     |                       |         | 0 = Mute                                               |          |
|            |     |                       |         | 1 = Un-mute                                            |          |
|            |     |                       |         | (LINEOUT1_MODE = 0)                                    |          |
|            | 1   | IN1L_TO_LINE<br>OUT1P | 0       | IN1L Input PGA to Differential Line Output on LINEOUT1 |          |
|            |     |                       |         | 0 = Mute                                               |          |
|            |     |                       |         | 1 = Un-mute                                            |          |
|            |     |                       |         | (LINEOUT1_MODE = 0)                                    |          |
|            |     |                       |         |                                                        |          |
|            |     |                       |         |                                                        |          |
|            |     |                       |         |                                                        |          |
|            |     |                       |         |                                                        |          |
|            |     |                       |         |                                                        |          |

| REGISTER<br>ADDRESS | BIT | LABEL                    | DEFAULT | DESCRIPTION                                                                                                                                                                                                          | REFER TO |
|---------------------|-----|--------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDICEGO            | 0   | MIXOUTL_TO_<br>LINEOUT1P | 0       | Differential Mode (LINEOUT1_MODE = 0): MIXOUTL to Differential Output on LINEOUT1 0 = Mute 1 = Un-mute  Single Ended Mode (LINEOUT1_MODE = 1): MIXOUTL to Single-Ended Line Output on LINEOUT1P 0 = Mute 1 = Un-mute |          |

Register 34h Line Mixer (1)

| REGISTER                | BIT | LABEL                 | DEFAULT | DESCRIPTION                                            | REFER TO |
|-------------------------|-----|-----------------------|---------|--------------------------------------------------------|----------|
| ADDRESS                 |     |                       |         |                                                        |          |
| R53 (35h)<br>Line Mixer | 6   | MIXOUTR_TO _LINEOUT2N | 0       | MIXOUTR to Single-Ended Line Output on LINEOUT2N       |          |
| (2)                     |     |                       |         | 0 = Mute                                               |          |
|                         |     |                       |         | 1 = Un-mute                                            |          |
|                         |     |                       |         | (LINEOUT2_MODE = 1)                                    |          |
|                         | 5   | MIXOUTL_TO_           | 0       | MIXOUTL to Single-Ended Line Output on LINEOUT2N       |          |
|                         |     | LINEOUT2N             |         | 0 = Mute                                               |          |
|                         |     |                       |         | 1 = Un-mute                                            |          |
|                         |     |                       |         | (LINEOUT2_MODE = 1)                                    |          |
|                         | 4   | LINEOUT2_M            | 0       | LINEOUT2 Mode Select                                   |          |
|                         |     | ODE                   |         | 0 = Differential                                       |          |
|                         |     |                       |         | 1 = Single-Ended                                       |          |
|                         | 2   | IN1L_TO_LINE<br>OUT2P | 0       | IN1L Input PGA to Differential Line Output on LINEOUT2 |          |
|                         |     |                       |         | 0 = Mute                                               |          |
|                         |     |                       |         | 1 = Un-mute                                            |          |
|                         |     |                       |         | (LINEOUT2_MODE = 0)                                    |          |
|                         | 1   | IN1R_TO_LINE<br>OUT2P | 0       | IN1R Input PGA to Differential Line Output on LINEOUT2 |          |
|                         |     |                       |         | 0 = Mute                                               |          |
|                         |     |                       |         | 1 = Un-mute                                            |          |
|                         |     |                       |         | (LINEOUT2_MODE = 0)                                    |          |
|                         | 0   | MIXOUTR_TO            | 0       | Differential Mode (LINEOUT2_MODE = 0):                 |          |
|                         |     | _LINEOUT2P            |         | MIXOUTR to Differential Output on LINEOUT2             |          |
|                         |     |                       |         | 0 = Mute                                               |          |
|                         |     |                       |         | 1 = Un-mute                                            |          |
|                         |     |                       |         | Single-Ended Mode (LINEOUT2_MODE = 0):                 |          |
|                         |     |                       |         | MIXOUTR to Single-Ended Line Output on LINEOUT2P       |          |
|                         |     |                       |         | 0 = Mute                                               |          |
|                         |     |                       |         | 1 = Un-mute                                            |          |

Register 35h Line Mixer (2)

| REGISTER                      | BIT | LABEL                | DEFAULT | DESCRIPTION                                    | REFER TO |
|-------------------------------|-----|----------------------|---------|------------------------------------------------|----------|
| ADDRESS                       |     |                      |         |                                                |          |
| R54 (36h)<br>Speaker<br>Mixer | 9   | DAC2L_TO_S<br>PKMIXL | 0       | Left DAC2 to SPKMIXL Mute 0 = Mute 1 = Un-mute |          |



| REGISTER | BIT                    | LABEL                | DEFAULT                   | DESCRIPTION                               | REFER TO |
|----------|------------------------|----------------------|---------------------------|-------------------------------------------|----------|
| ADDRESS  | 8                      | DACOD TO S           | 0                         | Dight DAC2 to CDIANIVE Muto               |          |
|          | 8                      | DAC2R_TO_S<br>PKMIXR | U                         | Right DAC2 to SPKMIXR Mute                |          |
|          |                        | 1 INWIDAY            |                           | 0 = Mute                                  |          |
|          |                        | == 0                 |                           | 1 = Un-mute                               |          |
|          | 7                      | MIXINL_TO_S PKMIXL   | 0                         | MIXINL (Left ADC bypass) to SPKMIXL Mute  |          |
|          |                        | FRIVIIAL             |                           | 0 = Mute                                  |          |
|          |                        |                      |                           | 1 = Un-mute                               |          |
|          | 6                      | MIXINR_TO_S          | 0                         | MIXINR (Right ADC bypass) to SPKMIXR Mute |          |
|          |                        | PKMIXR               |                           | 0 = Mute                                  |          |
|          |                        |                      |                           | 1 = Un-mute                               |          |
|          | 5                      | IN1LP_TO_SP          | 0                         | IN1LP to SPKMIXL Mute                     |          |
|          |                        | KMIXL                |                           | 0 = Mute                                  |          |
|          |                        |                      |                           | 1 = Un-mute                               |          |
|          | 4                      | IN1RP_TO_SP 0        | IN1RP to SPKMIXR Mute     |                                           |          |
|          |                        | KMIXR                | KMIXR                     | 0 = Mute                                  |          |
|          |                        |                      |                           | 1 = Un-mute                               |          |
|          | 3                      | MIXOUTL_TO_          | 0                         | Left Mixer Output to SPKMIXL Mute         |          |
|          |                        | SPKMIXL              |                           | 0 = Mute                                  |          |
|          |                        |                      |                           | 1 = Un-mute                               |          |
|          | 2                      | MIXOUTR_TO           | 0                         | Right Mixer Output to SPKMIXR Mute        |          |
|          |                        | _SPKMIXR             |                           | 0 = Mute                                  |          |
|          |                        |                      |                           | 1 = Un-mute                               |          |
|          | 1 DAC1L_TO_S<br>PKMIXL | 0                    | Left DAC1 to SPKMIXL Mute |                                           |          |
|          |                        |                      | 0 = Mute                  |                                           |          |
|          |                        |                      |                           | 1 = Un-mute                               |          |
|          | 0                      | DAC1R_TO_S           | 0                         | Right DAC1 to SPKMIXR Mute                |          |
|          |                        | PKMIXR               |                           | 0 = Mute                                  |          |
|          |                        |                      |                           | 1 = Un-mute                               |          |

Register 36h Speaker Mixer

| REGISTER   | BIT | LABEL       | DEFAULT | DESCRIPTION                                      | REFER TO |
|------------|-----|-------------|---------|--------------------------------------------------|----------|
| ADDRESS    |     |             |         |                                                  |          |
| R55 (37h)  | 7   | LINEOUT1_FB | 0       | Enable ground loop noise feedback on LINEOUT1    |          |
| Additional |     |             |         | 0 = Disabled                                     |          |
| Control    |     |             |         | 1 = Enabled                                      |          |
|            | 6   | LINEOUT2_FB | 0       | Enable ground loop noise feedback on LINEOUT2    |          |
|            |     |             |         | 0 = Disabled                                     |          |
|            |     |             |         | 1 = Enabled                                      |          |
|            | 0   | VROI        | 0       | Buffered VMID to Analogue Line Output Resistance |          |
|            |     |             |         | (Disabled Outputs)                               |          |
|            |     |             |         | 0 = 20kohm from buffered VMID to output          |          |
|            |     |             |         | 1 = 500ohm from buffered VMID to output          |          |

Register 37h Additional Control

| REGISTER                 | BIT | LABEL                    | DEFAULT | DESCRIPTION                                                                      | REFER TO |
|--------------------------|-----|--------------------------|---------|----------------------------------------------------------------------------------|----------|
| ADDRESS                  |     |                          |         |                                                                                  |          |
| R56 (38h)<br>AntiPOP (1) | 7   | LINEOUT_VMI<br>D_BUF_ENA | 0       | Enables VMID reference for line outputs in single-<br>ended mode<br>0 = Disabled |          |
|                          |     |                          |         | 1 = Enabled                                                                      |          |
|                          | 6   | HPOUT2_IN_E              | 0       | HPOUT2MIX Mixer and Input Stage Enable                                           |          |
|                          |     | NA                       |         | 0 = Disabled                                                                     |          |
|                          |     |                          |         | 1 = Enabled                                                                      |          |



| REGISTER<br>ADDRESS | BIT | LABEL              | DEFAULT | DESCRIPTION                                                                                     | REFER TO |
|---------------------|-----|--------------------|---------|-------------------------------------------------------------------------------------------------|----------|
|                     | 5   | LINEOUT1_DI<br>SCH | 0       | Discharges LINEOUT1P and LINEOUT1N outputs via approx 4k□ resistor 0 = Not active               |          |
|                     | 4   | LINEOUT2 DI        | 0       | 1 = Actively discharging LINEOUT1P and LINEOUT1N Discharges LINEOUT2P and LINEOUT2N outputs via |          |
|                     | 4   | SCH                | U       | approx 4k□ resistor                                                                             |          |
|                     |     |                    |         | 0 = Not active                                                                                  |          |
|                     |     |                    |         | 1 = Actively discharging LINEOUT2P and LINEOUT2N                                                |          |

Register 38h AntiPOP (1)

| REGISTER    | BIT | LABEL       | DEFAULT | DESCRIPTION                                 | REFER TO |
|-------------|-----|-------------|---------|---------------------------------------------|----------|
| ADDRESS     |     |             |         |                                             |          |
| R57 (39h)   | 6:5 | VMID_RAMP[1 | 00      | VMID soft start enable / slew rate control  |          |
| AntiPOP (2) |     | :0]         |         | 00 = Normal slow start                      |          |
|             |     |             |         | 01 = Normal fast start                      |          |
|             |     |             |         | 10 = Soft slow start                        |          |
|             |     |             |         | 11 = Soft fast start                        |          |
|             | 3   | VMID_BUF_EN | 0       | VMID Buffer Enable                          |          |
|             |     | А           |         | 0 = Disabled                                |          |
|             |     |             |         | 1 = Enabled                                 |          |
|             | 2   | STARTUP_BIA | 0       | Enables the Start-Up bias current generator |          |
|             |     | S_ENA       |         | 0 = Disabled                                |          |
|             |     |             |         | 1 = Enabled                                 |          |
|             | 1   | BIAS_SRC    | 0       | Selects the bias current source             |          |
|             |     |             |         | 0 = Normal bias                             |          |
|             |     |             |         | 1 = Start-Up bias                           |          |
|             | 0   | VMID_DISCH  | 0       | Connects VMID to ground                     |          |
|             |     |             |         | 0 = Disabled                                |          |
|             |     |             |         | 1 = Enabled                                 |          |

Register 39h AntiPOP (2)

| REGISTER  | BIT | LABEL        | DEFAULT | DESCRIPTION                                                          | REFER TO |
|-----------|-----|--------------|---------|----------------------------------------------------------------------|----------|
| ADDRESS   |     |              |         |                                                                      |          |
| R58 (3Ah) | 7:6 | MICD_SCTHR[  | 00      | MICBIAS Short Circuit Current threshold                              |          |
| MICBIAS   |     | 1:0]         |         | 00 = 300uA                                                           |          |
|           |     |              |         | 01 = 600uA                                                           |          |
|           |     |              |         | 10 = 1200uA                                                          |          |
|           |     |              |         | 11 = 2400uA                                                          |          |
|           |     |              |         | These values are for AVDD1=3.0V and scale proportionally with AVDD1. |          |
|           | 5:3 | MICD_THR[2:0 | 000     | MICBIAS Current Detect threshold                                     |          |
|           |     | ]            |         | 00 = 150uA                                                           |          |
|           |     |              |         | 01 = 300uA                                                           |          |
|           |     |              |         | 10 = 600uA                                                           |          |
|           |     |              |         | 11 = 1200uA                                                          |          |
|           |     |              |         | These values are for AVDD1=3.0V and scale proportionally with AVDD1. |          |
|           | 2   | MICD_ENA     | 0       | MICBIAS Current Detect / Short Circuit Threshold enable              |          |
|           |     |              |         | 0 = disabled                                                         |          |
|           |     |              |         | 1 = enabled                                                          |          |



| REGISTER<br>ADDRESS | BIT | LABEL     | DEFAULT | DESCRIPTION                       | REFER TO |
|---------------------|-----|-----------|---------|-----------------------------------|----------|
|                     | 1   | MICB2_LVL | 0       | Microphone Bias 2 Voltage Control |          |
|                     |     |           |         | 0 = 0.9 * AVDD1                   |          |
|                     |     |           |         | 1 = 0.65 * AVDD1                  |          |
|                     | 0   | MICB1_LVL | 0       | Microphone Bias 1 Voltage Control |          |
|                     |     |           |         | 0 = 0.9 * AVDD1                   |          |
|                     |     |           |         | 1 = 0.65 * AVDD1                  |          |

Register 3Ah MICBIAS

| REGISTER  | BIT | LABEL        | DEFAULT | DESCRIPTION                       | REFER TO |
|-----------|-----|--------------|---------|-----------------------------------|----------|
| ADDRESS   |     |              |         |                                   |          |
| R59 (3Bh) | 3:1 | LDO1_VSEL[2: | 110     | LDO1 Output Voltage Select        |          |
| LDO 1     |     | 0]           |         | 2.4V to 3.1V in 100mV steps       |          |
|           |     |              |         | 000 = 2.4V                        |          |
|           |     |              |         | 001 = 2.5V                        |          |
|           |     |              |         | 010 = 2.6V                        |          |
|           |     |              |         | 011 = 2.7V                        |          |
|           |     |              |         | 100 = 2.8V                        |          |
|           |     |              |         | 101 = 2.9V                        |          |
|           |     |              |         | 110 = 3.0V                        |          |
|           |     |              |         | 111 = 3.1V                        |          |
|           | 0   | LDO1_DISCH   | 1       | LDO1 Discharge Select             |          |
|           |     |              |         | 0 = LDO1 floating when disabled   |          |
|           |     |              |         | 1 = LDO1 discharged when disabled |          |

Register 3Bh LDO 1

| REGISTER  | BIT | LABEL        | DEFAULT | DESCRIPTION                       | REFER TO |
|-----------|-----|--------------|---------|-----------------------------------|----------|
| ADDRESS   |     |              |         |                                   |          |
| R60 (3Ch) | 2:1 | LDO2_VSEL[1: | 01      | LDO2 Output Voltage Select        |          |
| LDO 2     |     | 0]           |         | 0.9V to 1.2V in 100mV steps       |          |
|           |     |              |         | 00 = 0.9V                         |          |
|           |     |              |         | 01 = 1.0V                         |          |
|           |     |              |         | 10 = 1.1V                         |          |
|           |     |              |         | 11 = 1.2V                         |          |
|           | 0   | LDO2_DISCH   | 1       | LDO2 Discharge Select             |          |
|           |     |              |         | 0 = LDO2 floating when disabled   |          |
|           |     |              |         | 1 = LDO2 discharged when disabled |          |

Register 3Ch LDO 2

| REGISTER<br>ADDRESS | BIT | LABEL  | DEFAULT | DESCRIPTION               | REFER TO |
|---------------------|-----|--------|---------|---------------------------|----------|
| R76 (4Ch)           | 15  | CP_ENA | 0       | Enable charge-pump digits |          |
| Charge              |     |        |         | 0 = disable               |          |
| Pump (1)            |     |        |         | 1 = enable                |          |

Register 4Ch Charge Pump (1)



| REGISTER<br>ADDRESS      | BIT | LABEL                   | DEFAULT | DESCRIPTION                                                                                                                                                        | REFER TO |
|--------------------------|-----|-------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| R81 (51h)<br>Class W (1) | 9:8 | CP_DYN_SRC<br>_SEL[1:0] | 00      | Selects the digital audio source for envelope tracking 00 = AIF1, DAC Timeslot 0 01 = AIF1, DAC Timeslot 1 10 = AIF2, DAC data                                     |          |
|                          | 0   | CP_DYN_PWR              | 0       | 11 = Reserved  Enable dynamic charge pump power control 0 = charge pump controlled by volume register settings 1 = charge pump controlled by real-time audio level |          |

Register 51h Class W (1)

| REGISTER<br>ADDRESS   | BIT | LABEL                  | DEFAULT | DESCRIPTION                                                                                | REFER TO |
|-----------------------|-----|------------------------|---------|--------------------------------------------------------------------------------------------|----------|
| R84 (54h)<br>DC Servo | 13  | DCS_TRIG_SI<br>NGLE_1  | 0       | Writing 1 to this bit selects a single DC offset correction for HPOUT1L.                   |          |
| (1)                   |     |                        |         | In readback, a value of 1 indicates that the DC Servo single correction is in progress.    |          |
|                       | 12  | DCS_TRIG_SI<br>NGLE_0  | 0       | Writing 1 to this bit selects a single DC offset correction for HPOUT1R.                   |          |
|                       |     |                        |         | In readback, a value of 1 indicates that the DC Servo single correction is in progress.    |          |
|                       | 9   | DCS_TRIG_SE<br>RIES_1  | 0       | Writing 1 to this bit selects a series of DC offset corrections for HPOUT1L.               |          |
|                       |     |                        |         | In readback, a value of 1 indicates that the DC Servo DAC Write correction is in progress. |          |
|                       | 8   | DCS_TRIG_SE<br>RIES_0  | 0       | Writing 1 to this bit selects a series of DC offset corrections for HPOUT1R.               |          |
|                       |     |                        |         | In readback, a value of 1 indicates that the DC Servo DAC Write correction is in progress. |          |
|                       | 5   | DCS_TRIG_ST<br>ARTUP_1 | 0       | Writing 1 to this bit selects Start-Up DC Servo mode for HPOUT1L.                          |          |
|                       |     |                        |         | In readback, a value of 1 indicates that the DC Servo Start-Up correction is in progress.  |          |
|                       | 4   | DCS_TRIG_ST<br>ARTUP_0 | 0       | Writing 1 to this bit selects Start-Up DC Servo mode for HPOUT1R.                          |          |
|                       |     |                        |         | In readback, a value of 1 indicates that the DC Servo Start-Up correction is in progress.  |          |
|                       | 3   | DCS_TRIG_DA<br>C_WR_1  | 0       | Writing 1 to this bit selects DAC Write DC Servo mode for HPOUT1L.                         |          |
|                       |     |                        |         | In readback, a value of 1 indicates that the DC Servo DAC Write correction is in progress. |          |
|                       | 2   | DCS_TRIG_DA<br>C_WR_0  | 0       | Writing 1 to this bit selects DAC Write DC Servo mode for HPOUT1R.                         |          |
|                       |     |                        |         | In readback, a value of 1 indicates that the DC Servo DAC Write correction is in progress. |          |
|                       | 1   | DCS_ENA_CH<br>AN 1     | 0       | DC Servo enable for HPOUT1L                                                                |          |
|                       |     | AN_1                   |         | 0 = disabled<br>1 = enabled                                                                |          |
|                       | 0   | DCS_ENA_CH             | 0       | DC Servo enable for HPOUT1R                                                                |          |
|                       |     | AN_0                   | -       | 0 = disabled                                                                               |          |
|                       |     |                        |         | 1 = enabled                                                                                |          |

Register 54h DC Servo (1)



| REGISTER              | BIT  | LABEL                        | DEFAULT  | DESCRIPTION                                                              | REFER TO |
|-----------------------|------|------------------------------|----------|--------------------------------------------------------------------------|----------|
| ADDRESS               |      |                              |          |                                                                          |          |
| R85 (55h)<br>DC Servo | 11:5 | DCS_SERIES_<br>NO_01[6:0]    | 010_1010 | Number of DC Servo updates to perform in a series event.                 |          |
| (2)                   |      |                              |          | 0 = 1 updates                                                            |          |
|                       |      |                              |          | 1 = 2 updates                                                            |          |
|                       |      |                              |          |                                                                          |          |
|                       |      |                              |          | 127 = 128 updates                                                        |          |
|                       | 3:0  | DCS_TIMER_P<br>ERIOD_01[3:0] | 1010     | Time between periodic updates. Time is calculated as 0.251s x (2^PERIOD) |          |
|                       |      |                              |          | 0000 = Off                                                               |          |
|                       |      |                              |          | 0001 = 0.502s                                                            |          |
|                       |      |                              |          | 1010 = 257s (4min 17s)                                                   |          |
|                       |      |                              |          | 1111 = 8224s (2hr 17ms)                                                  | ļ        |

Register 55h DC Servo (2)

| REGISTER              | BIT  | LABEL                     | DEFAULT   | DESCRIPTION                                             | REFER TO |
|-----------------------|------|---------------------------|-----------|---------------------------------------------------------|----------|
| ADDRESS               |      |                           |           |                                                         |          |
| R87 (57h)<br>DC Servo | 15:8 | DCS_DAC_W<br>R_VAL_1[7:0] | 0000_0000 | DC Offset value for HPOUT1L in DAC Write DC Servo mode. |          |
| (4)                   |      |                           |           | Two's complement format.                                |          |
|                       |      |                           |           | LSB is 0.25mV.                                          |          |
|                       |      |                           |           | Range is +/-32mV                                        |          |
|                       | 7:0  | DCS_DAC_W<br>R_VAL_0[7:0] | 0000_0000 | DC Offset value for HPOUT1R in DAC Write DC Servo mode. |          |
|                       |      |                           |           | Two's complement format.                                |          |
|                       |      |                           |           | LSB is 0.25mV.                                          |          |
|                       |      |                           |           | Range is +/-32mV                                        |          |

Register 57h DC Servo (4)

| REGISTER<br>ADDRESS               | BIT | LABEL                            | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                                          | REFER TO |
|-----------------------------------|-----|----------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| R88 (58h)<br>DC Servo<br>Readback | 9:8 | DCS_CAL_CO<br>MPLETE[1:0]        | 00      | DC Servo Complete status  00 = DAC Write or Start-Up DC Servo mode not completed.  01 = DAC Write or Start-Up DC Servo mode complete on HPOUT1R only.  10 = DAC Write or Start-Up DC Servo mode complete on HPOUT1L only.  11 = DAC Write or Start-Up DC Servo mode complete on HPOUT1L and HPOUT1R. |          |
|                                   | 5:4 | DCS_DAC_W<br>R_COMPLETE<br>[1:0] | 00      | DC Servo DAC Write status  00 = DAC Write DC Servo mode not completed.  01 = DAC Write DC Servo mode complete on HPOUT1R only.  10 = DAC Write DC Servo mode complete on HPOUT1L only.  11 = DAC Write DC Servo mode complete on HPOUT1L and HPOUT1R.                                                |          |



| REGISTER<br>ADDRESS | BIT | LABEL                             | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                      | REFER TO |
|---------------------|-----|-----------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                     | 1:0 | DCS_STARTU<br>P_COMPLETE[<br>1:0] | 00      | DC Servo Start-Up status  00 = Start-Up DC Servo mode not completed.  01 = Start-Up DC Servo mode complete on HPOUT1R only.  10 = Start-Up DC Servo mode complete on HPOUT1L only.  11 = Start-Up DC Servo mode complete on HPOUT1L and HPOUT1R. |          |

Register 58h DC Servo Readback

| REGISTER  | BIT | LABEL       | DEFAULT   | DESCRIPTION                 | REFER TO |
|-----------|-----|-------------|-----------|-----------------------------|----------|
| ADDRESS   |     |             |           |                             |          |
| R91 (5Bh) | 7:0 | DCS_IDAC_VA | 0000_0000 | Readback value for HPOUT1L. |          |
| DC Servo  |     | L_1[7:0]    |           | Two's complement format.    |          |
| ANA (1)   |     |             |           | LSB is 0.25mV.              |          |
|           |     |             |           | Range is +/-32mV            |          |

Register 5Bh DC Servo ANA (1)

| REGISTER  | BIT | LABEL       | DEFAULT   | DESCRIPTION                 | REFER TO |
|-----------|-----|-------------|-----------|-----------------------------|----------|
| ADDRESS   |     |             |           |                             |          |
| R92 (5Ch) | 7:0 | DCS_IDAC_VA | 0000_0000 | Readback value for HPOUT1R. |          |
| DC Servo  |     | L_0[7:0]    |           | Two's complement format.    |          |
| ANA (2)   |     |             |           | LSB is 0.25mV.              |          |
|           |     |             |           | Range is +/-32mV            |          |

Register 5Ch DC Servo ANA (2)

| REGISTER  | BIT | LABEL      | DEFAULT | DESCRIPTION                                       | REFER TO |
|-----------|-----|------------|---------|---------------------------------------------------|----------|
| ADDRESS   |     |            |         |                                                   |          |
| R96 (60h) | 7   | HPOUT1L_RM | 0       | Removes HPOUT1L short                             |          |
| Analogue  |     | V_SHORT    |         | 0 = HPOUT1L short enabled                         |          |
| HP (1)    |     |            |         | 1 = HPOUT1L short removed                         |          |
|           |     |            |         | Note: Remove short after output stage has been    |          |
|           |     |            |         | enabled.                                          |          |
|           | 6   | HPOUT1L_OU | 0       | Enables HPOUT1L output stage                      |          |
|           |     | TP         |         | 0 = Disabled                                      |          |
|           |     |            |         | 1 = Enabled                                       |          |
|           |     |            |         | Note: Set after offset correction is complete     |          |
|           | 5   | HPOUT1L_DL | 0       | Enables HPOUT1L intermediate stage                |          |
|           |     | Y          |         | 0 = Disabled                                      |          |
|           |     |            |         | 1 = Enabled                                       |          |
|           |     |            |         | Note: Set with at least 20us delay to HPOUT1L_ENA |          |
|           | 3   | HPOUT1R_RM | 0       | Removes HPOUT1R short                             |          |
|           |     | V_SHORT    |         | 0 = HPOUT1R short enabled                         |          |
|           |     |            |         | 1 = HPOUT1R short removed                         |          |
|           |     |            |         | Note: Remove short after output stage has been    |          |
|           |     |            |         | enabled.                                          |          |
|           | 2   | HPOUT1R_OU | 0       | Enables HPOUT1R output stage                      |          |
|           |     | TP         |         | 0 = Disabled                                      |          |
|           |     |            |         | 1 = Enabled                                       |          |
|           |     |            |         | Note: Set after offset correction is complete     |          |
|           |     |            |         |                                                   |          |



| REGISTER | BIT | LABEL      | DEFAULT | DESCRIPTION                                       | REFER TO |
|----------|-----|------------|---------|---------------------------------------------------|----------|
| ADDRESS  |     |            |         |                                                   |          |
|          | 1   | HPOUT1R_DL | 0       | Enables HPOUT1R intermediate stage                |          |
|          |     | Y          |         | 0 = Disabled                                      |          |
|          |     |            |         | 1 = Enabled                                       |          |
|          |     |            |         | Note: Set with at least 20us delay to HPOUT1R_ENA |          |

Register 60h Analogue HP (1)

| REGISTER                                | BIT | LABEL      | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                     | REFER TO |
|-----------------------------------------|-----|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                                 |     |            |         |                                                                                                                                                                                                                                                                                                                                                                                 |          |
| R257<br>(0101h)<br>Control<br>Interface | 15  | REG_SYNC   | 1       | Control whether control writes are internally synchronoused to SYS_CLK, thereby avoiding cross-clock domain issues for multi-bit registers, such as volume controls. Normally this is handled automatically by the state of SYS_CLK_ENA, bit this allows the synchroniser to be disabled manually.  0: Synchroniser always disabled  1: Synchroniser enabled when SYS_CLK_ENA=1 |          |
|                                         | 6   | SPI_CONTRD | 0       | Enable continuous read mode in SPI 3/4-wire 0: Disabled 1: Enabled                                                                                                                                                                                                                                                                                                              |          |
|                                         | 5   | SPI_4WIRE  | 0       | SPI control mode select 0 = 3-wire using bidirectional SDA 1 = 4-wire using SDOUT                                                                                                                                                                                                                                                                                               |          |
|                                         | 4   | SPI_CFG    | 0       | SDA/SDOUT pin configuration 0 = CMOS 1 = Open Drain (SPI_4WIRE = 0) 1 = Wired 'OR' (SPI_4WIRE = 1)                                                                                                                                                                                                                                                                              |          |
|                                         | 2   | AUTO_INC   | 1       | Enables address auto-increment (applies to 2-wire I2C mode only) 0 = Disabled 1 = Enabled                                                                                                                                                                                                                                                                                       |          |

Register 0101h Control Interface

| REGISTER<br>ADDRESS                               | BIT | LABEL          | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                          | REFER TO |
|---------------------------------------------------|-----|----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| R272<br>(0110h)<br>Write<br>Sequencer<br>Ctrl (1) | 15  | WSEQ_ENA       | 0       | Write Sequencer Enable. 0 = Disabled 1 = Enabled                                                                                                                                                                                                     |          |
|                                                   | 9   | WSEQ_ABOR<br>T | 0       | Writing a 1 to this bit aborts the current sequence and returns control of the device back to the serial control interface.                                                                                                                          |          |
|                                                   | 8   | WSEQ_START     | 0       | Writing a 1 to this bit starts the write sequencer at the index location selected by WSEQ_START_INDEX. The sequence continues until it reaches an "End of sequence" flag. At the end of the sequence, this bit will be reset by the Write Sequencer. |          |



| REGISTER | BIT | LABEL                     | DEFAULT  | DESCRIPTION                                                                                                                                                                                                                                                                | REFER TO |
|----------|-----|---------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS  |     |                           |          |                                                                                                                                                                                                                                                                            |          |
|          | 6:0 | WSEQ_START<br>_INDEX[6:0] | 000_0000 | Sequence Start Index. This field determines the memory location of the first command in the selected sequence. There are 127 Write Sequencer RAM addresses:  00h = WSEQ_ADDR0 (R12288)  01h = WSEQ_ADDR1 (R12292)  02h = WSEQ_ADDR2 (R12296)   7Fh = WSEQ_ADDR127 (R12796) |          |

Register 0110h Write Sequencer Ctrl (1)

| REGISTER              | BIT | LABEL        | DEFAULT  | DESCRIPTION                                                | REFER TO |
|-----------------------|-----|--------------|----------|------------------------------------------------------------|----------|
| ADDRESS               |     |              |          |                                                            |          |
| R273                  | 8   | WSEQ_BUSY    | 0        | Sequencer Busy flag (Read Only).                           |          |
| (0111h)               |     |              |          | 0 = Sequencer idle                                         |          |
| Write                 |     |              |          | 1 = Sequencer busy                                         |          |
| Sequencer<br>Ctrl (2) |     |              |          | Note: it is not possible to write to control registers via |          |
| ,                     |     |              |          | the control interface while the Sequencer is Busy.         |          |
|                       | 6:0 | WSEQ_CURR    | 000_0000 | Sequence Current Index. This indicates the memory          |          |
|                       |     | ENT_INDEX[6: |          | location of the most recently accessed command in the      |          |
|                       |     | 0]           |          | write sequencer memory.                                    |          |
|                       |     |              |          | Coding is the same as WSEQ_START_INDEX.                    |          |

Register 0111h Write Sequencer Ctrl (2)

| REGISTER<br>ADDRESS                     | BIT | LABEL                | DEFAULT | DESCRIPTION                                                    | REFER TO |
|-----------------------------------------|-----|----------------------|---------|----------------------------------------------------------------|----------|
| R512<br>(0200h)<br>AIF1<br>Clocking (1) | 4:3 | AIF1CLK_SRC[<br>1:0] | 00      | AIF1CLK Source Select<br>00 = MCLK1<br>01 = MCLK2<br>10 = FLL1 |          |
|                                         |     |                      |         | 11 = FLL2                                                      |          |
|                                         | 2   | AIF1CLK_INV          | 0       | AIF1CLK Invert                                                 |          |
|                                         |     |                      |         | 0 = AIF1CLK not inverted                                       |          |
|                                         |     |                      |         | 1 = AIF1CLK inverted                                           |          |
|                                         | 1   | AIF1CLK_DIV          | 0       | AIF1CLK Divider                                                |          |
|                                         |     |                      |         | 0 = AIF1CLK                                                    |          |
|                                         |     |                      |         | 1 = AIF1CLK / 2                                                |          |
|                                         | 0   | AIF1CLK_ENA          | 0       | AIF1CLK Enable                                                 |          |
|                                         |     |                      |         | 0 = Disabled                                                   |          |
|                                         |     |                      |         | 1 = Enabled                                                    |          |

Register 0200h AIF1 Clocking (1)

| REGISTER        | BIT | LABEL                | DEFAULT | DESCRIPTION                                                    | REFER TO |
|-----------------|-----|----------------------|---------|----------------------------------------------------------------|----------|
| ADDRESS         |     |                      |         |                                                                |          |
| R513<br>(0201h) | 5:3 | AIF1DAC_DIV[<br>2:0] | 000     | Selects the AIF1 input path sample rate relative to AIF1CLK.   |          |
| AIF1            |     |                      |         | 000 = AIF1CLK                                                  |          |
| Clocking (2)    |     |                      |         | 001 = AIF1CLK / 1.5                                            |          |
|                 |     |                      |         | 010 = AIF1CLK / 2                                              |          |
|                 |     |                      |         | 011 = AIF1CLK / 3                                              |          |
|                 |     |                      |         | 100 = AIF1CLK / 4                                              |          |
|                 |     |                      |         | 101 = AIF1CLK / 5.5                                            |          |
|                 |     |                      |         | 110 = AIF1CLK / 6                                              |          |
|                 |     |                      |         | 111 = Reserved                                                 |          |
|                 |     |                      |         | Note that AIF1DAC_DIV must be set to 000 if                    |          |
|                 |     | _                    |         | AIF1ADC_DIV > 000.                                             |          |
|                 | 2:0 | AIF1ADC_DIV[<br>2:0] | 000     | Selects the AIF1 output path sample rate relative to AIF1CLK.  |          |
|                 |     |                      |         | 000 = AIF1CLK                                                  |          |
|                 |     |                      |         | 001 = AIF1CLK / 1.5                                            |          |
|                 |     |                      |         | 010 = AIF1CLK / 2                                              |          |
|                 |     |                      |         | 011 = AIF1CLK / 3                                              |          |
|                 |     |                      |         | 100 = AIF1CLK / 4                                              |          |
|                 |     |                      |         | 101 = AIF1CLK / 5.5                                            |          |
|                 |     |                      |         | 110 = AIF1CLK / 6                                              |          |
|                 |     |                      |         | 111 = Reserved                                                 |          |
|                 |     |                      |         | Note that AIF1ADC_DIV must be set to 000 if AIF1DAC_DIV > 000. |          |

Register 0201h AIF1 Clocking (2)

| REGISTER     | BIT | LABEL        | DEFAULT | DESCRIPTION              | REFER TO |
|--------------|-----|--------------|---------|--------------------------|----------|
| ADDRESS      |     |              |         |                          |          |
| R516         | 4:3 | AIF2CLK_SRC[ | 00      | AIF2CLK Source Select    |          |
| (0204h)      |     | 1:0]         |         | 00 = MCLK1               |          |
| AIF2         |     |              |         | 01 = MCLK2               |          |
| Clocking (1) |     |              |         | 10 = FLL1                |          |
|              |     |              |         | 11 = FLL2                |          |
|              | 2   | AIF2CLK_INV  | 0       | AIF2CLK Invert           |          |
|              |     |              |         | 0 = AIF2CLK not inverted |          |
|              |     |              |         | 1 = AIF2CLK inverted     |          |
|              | 1   | AIF2CLK_DIV  | 0       | AIF2CLK Divider          |          |
|              |     |              |         | 0 = AIF2CLK              |          |
|              |     |              |         | 1 = AIF2CLK / 2          |          |
|              | 0   | AIF2CLK_ENA  | 0       | AIF2CLK Enable           |          |
|              |     |              |         | 0 = Disabled             |          |
|              |     |              |         | 1 = Enabled              |          |

Register 0204h AIF2 Clocking (1)

| REGISTER                                | BIT | LABEL                | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                        | REFER TO |
|-----------------------------------------|-----|----------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| R517<br>(0205h)<br>AIF2<br>Clocking (2) | 5:3 | AIF2DAC_DIV[<br>2:0] | 000     | Selects the AIF2 input path sample rate relative to AIF2CLK.  000 = AIF2CLK  001 = AIF2CLK / 1.5  010 = AIF2CLK / 2  011 = AIF2CLK / 3  100 = AIF2CLK / 4  101 = AIF2CLK / 5.5  110 = AIF2CLK / 6  111 = Reserved                                                                                                                                  |          |
|                                         | 2:0 | AIF2ADC_DIV[<br>2:0] | 000     | Note that AIF2DAC_DIV must be set to 000 if AIF2ADC_DIV > 000.  Selects the AIF2 output path sample rate relative to AIF2CLK.  000 = AIF2CLK  001 = AIF2CLK / 1.5  010 = AIF2CLK / 2  011 = AIF2CLK / 3  100 = AIF2CLK / 4  101 = AIF2CLK / 5.5  110 = AIF2CLK / 6  111 = Reserved  Note that AIF2ADC_DIV must be set to 000 if AIF2DAC_DIV > 000. |          |

Register 0205h AIF2 Clocking (2)

| REGISTER     | BIT | LABEL       | DEFAULT | DESCRIPTION                                    | REFER TO |
|--------------|-----|-------------|---------|------------------------------------------------|----------|
| ADDRESS      |     |             |         |                                                |          |
| R520         | 4   | TOCLK_ENA   | 0       | Slow Clock (TOCLK) Enable                      |          |
| (0208h)      |     |             |         | 0 = Disabled                                   |          |
| Clocking (1) |     |             |         | 1 = Enabled                                    |          |
|              |     |             |         | This clock is required for zero-cross timeout. |          |
|              | 3   | DSP_FS1CLK_ | 0       | AIF1 Processing Clock Enable                   |          |
|              |     | ENA         |         | 0 = Disabled                                   |          |
|              |     |             |         | 1 = Enabled                                    |          |
|              | 2   | DSP_FS2CLK_ | 0       | AIF2 Processing Clock Enable                   |          |
|              |     | ENA         |         | 0 = Disabled                                   |          |
|              |     |             |         | 1 = Enabled                                    |          |
|              | 1   | DSP_FSINTCL | 0       | Digital Mixing Processor Clock Enable          |          |
|              |     | K_ENA       |         | 0 = Disabled                                   |          |
|              |     |             |         | 1 = Enabled                                    |          |
|              | 0   | SYSCLK_SRC  | 0       | SYSCLK Source Select                           |          |
|              |     |             |         | 0 = AIF1CLK                                    |          |
|              |     |             |         | 1 = AIF2CLK                                    |          |

Register 0208h Clocking (1)

| REGISTER     | BIT  | LABEL        | DEFAULT | DESCRIPTION                           | REFER TO |
|--------------|------|--------------|---------|---------------------------------------|----------|
| ADDRESS      |      |              |         |                                       |          |
| R521         | 10:8 | TOCLK_DIV[2: | 000     | Slow Clock (TOCLK ) Divider           |          |
| (0209h)      |      | 0]           |         | (Sets TOCLK rate relative to 256kHz.) |          |
| Clocking (2) |      |              |         | 000 = Divide by 256 (1kHz)            |          |
|              |      |              |         | 001 = Divide by 512 (500Hz)           |          |
|              |      |              |         | 010 = Divide by 1024 (250Hz)          |          |
|              |      |              |         | 011 = Divide by 2048 (125Hz)          |          |
|              |      |              |         | 100 = Divide by 4096 (62.5Hz)         |          |
|              |      |              |         | 101 = Divide by 8192 (31.2Hz)         |          |
|              |      |              |         | 110 = Divide by 16384 (15.6Hz)        |          |
|              |      |              |         | 111 = Divide by 32768 (7.8Hz)         |          |
|              | 6:4  | DBCLK_DIV[2: | 000     | De-bounce Clock (DBCLK) Divider       |          |
|              |      | 0]           |         | (Sets DBCLK rate relative to 256kHz.) |          |
|              |      |              |         | 000 = Divide by 256 (1kHz)            |          |
|              |      |              |         | 001 = Divide by 2048 (125Hz)          |          |
|              |      |              |         | 010 = Divide by 4096 (62.5Hz)         |          |
|              |      |              |         | 011 = Divide by 8192 (31.2Hz)         |          |
|              |      |              |         | 100 = Divide by 16384 (15.6Hz)        |          |
|              |      |              |         | 101 = Divide by 32768 (7.8Hz)         |          |
|              |      |              |         | 110 = Divide by 65536 (3.9Hz)         |          |
|              |      |              |         | 111 = Divide by 131072 (1.95Hz)       |          |
|              | 2:0  | OPCLK_DIV[2: | 000     | GPIO Output Clock (OPCLK) Divider     |          |
|              |      | 0]           |         | 000 = SYSCLK                          |          |
|              |      |              |         | 001 = SYSCLK / 2                      |          |
|              |      |              |         | 010 = SYSCLK / 3                      |          |
|              |      |              |         | 011 = SYSCLK / 4                      |          |
|              |      |              |         | 100 = SYSCLK / 6                      |          |
|              |      |              |         | 101 = SYSCLK / 8                      |          |
|              |      |              |         | 110 = SYSCLK / 12                     |          |
|              |      |              |         | 111 = SYSCLK / 16                     |          |

Register 0209h Clocking (2)

| REGISTER<br>ADDRESS | BIT | LABEL        | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                                                            | REFER TO |
|---------------------|-----|--------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                     | 7:4 | AIF1_SR[3:0] | 1000    | Selects the AIF1 Sample Rate (fs)  0000 = 8kHz  0001 = 11.025kHz  0010 = 12kHz  0011 = 16kHz  0100 = 22.05kHz  0101 = 24kHz  0110 = 32kHz  0111 = 44.1kHz  1000 = 48kHz  1001 = 88.2kHz  1010 = 96kHz  All other codes = Reserved  Note that 88.2kHz and 96kHz modes are supported for AIF1 input (DAC playback) only. | REFER TO |
|                     |     |              |         | All Filiput (DAC playback) only.                                                                                                                                                                                                                                                                                       |          |



| REGISTER | BIT | LABEL       | DEFAULT | DESCRIPTION                                                       | REFER TO |
|----------|-----|-------------|---------|-------------------------------------------------------------------|----------|
| ADDRESS  |     |             |         |                                                                   |          |
|          | 3:0 | AIF1CLK_RAT | 0011    | Selects the AIF1CLK / fs ratio                                    |          |
|          |     | E[3:0]      |         | 0000 = 64                                                         |          |
|          |     |             |         | 0001 = 128                                                        |          |
|          |     |             |         | 0010 = 192                                                        |          |
|          |     |             |         | 0011 = 256                                                        |          |
|          |     |             |         | 0100 = 384                                                        |          |
|          |     |             |         | 0101 = 512                                                        |          |
|          |     |             |         | 0110 = 768                                                        |          |
|          |     |             |         | 0111 = 1024                                                       |          |
|          |     |             |         | 1000 = 1408                                                       |          |
|          |     |             |         | 1001 = 1536                                                       |          |
|          |     |             |         | All other codes = Reserved                                        |          |
|          |     |             |         | For Stereo DAC (AIF1 input) modes, the rate must be               |          |
|          |     |             |         | 128 x fs or higher.                                               |          |
|          |     |             |         | For ADC (AIF1 output) modes, the rate must be 256 x fs or higher. |          |

Register 0210h AIF1 Rate

| REGISTER<br>ADDRESS | BIT | LABEL        | DEFAULT | DESCRIPTION                                                       | REFER TO |
|---------------------|-----|--------------|---------|-------------------------------------------------------------------|----------|
| R529                | 7:4 | AIF2_SR[3:0] | 1000    | Selects the AIF2 Sample Rate (fs)                                 |          |
| (0211h)             |     |              |         | 0000 = 8kHz                                                       |          |
| AIF2 Rate           |     |              |         | 0001 = 11.025kHz                                                  |          |
|                     |     |              |         | 0010 = 12kHz                                                      |          |
|                     |     |              |         | 0011 = 16kHz                                                      |          |
|                     |     |              |         | 0100 = 22.05kHz                                                   |          |
|                     |     |              |         | 0101 = 24kHz                                                      |          |
|                     |     |              |         | 0110 = 32kHz                                                      |          |
|                     |     |              |         | 0111 = 44.1kHz                                                    |          |
|                     |     |              |         | 1000 = 48kHz                                                      |          |
|                     |     |              |         | 1001 = 88.2kHz                                                    |          |
|                     |     |              |         | 1010 = 96kHz                                                      |          |
|                     |     |              |         | All other codes = Reserved                                        |          |
|                     |     |              |         | Note that 88.2kHz and 96kHz modes are supported for               |          |
|                     |     |              |         | AIF2 input (DAC playback) only.                                   |          |
|                     | 3:0 | AIF2CLK_RAT  | 0011    | Selects the AIF2CLK / fs ratio                                    |          |
|                     |     | E[3:0]       |         | 0000 = 64                                                         |          |
|                     |     |              |         | 0001 = 128                                                        |          |
|                     |     |              |         | 0010 = 192                                                        |          |
|                     |     |              |         | 0011 = 256                                                        |          |
|                     |     |              |         | 0100 = 384                                                        |          |
|                     |     | !            |         | 0101 = 512                                                        |          |
|                     |     |              |         | 0110 = 768                                                        |          |
|                     |     |              |         | 0111 = 1024                                                       |          |
|                     |     |              |         | 1000 = 1408                                                       |          |
|                     |     |              |         | 1001 = 1536                                                       |          |
|                     |     |              |         | All other codes = Reserved                                        |          |
|                     |     |              |         | For Stereo DAC (AIF2 input) modes, the rate must be               |          |
|                     |     |              |         | 128 x fs or higher.                                               |          |
|                     |     |              |         | For ADC (AIF2 output) modes, the rate must be 256 x fs or higher. |          |

Register 0211h AIF2 Rate



| REGISTER               | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                              | REFER TO |
|------------------------|-----|-------------|---------|------------------------------------------------------------------------------------------|----------|
| ADDRESS                |     |             |         |                                                                                          |          |
| R530                   | 3:0 | SR_ERROR[3: | 0000    | Sample Rate Configuration status                                                         |          |
| (0212h)<br>Rate Status |     | 0]          |         | Indicates an error with the register settings related to sample rate configuration       |          |
|                        |     |             |         | 0000 = No errors                                                                         |          |
|                        |     |             |         | 0001 = Invalid sample rate                                                               |          |
|                        |     |             |         | 0010 = Invalid AIF divide                                                                |          |
|                        |     |             |         | 0011 = ADC and DAC divides both set in an interface                                      |          |
|                        |     |             |         | 0100 = Invalid combination of AIF divides and sample-<br>rate                            |          |
|                        |     |             |         | 0101 = Invalid set of enables for 96kHz mode                                             |          |
|                        |     |             |         | 0110 = Invalid SYSCLK rate (derived from AIF1CLK_RATE or AIF2CLK_RATE)                   |          |
|                        |     |             |         | 0111 = Mixed ADC and DAC rates in SYSCLK AIF when AIFs are asynchronous                  |          |
|                        |     |             |         | 1000 = Invalid combination of sample rates when both AIFs are from the same clock source |          |
|                        |     |             |         | 1001 = Invalid combination of mixed ADC/DAC AIFs when both from the same clock source    |          |
|                        |     |             |         | 1010 = AIF1DAC2 (Timeslot 1) ports enabled when SRCs connected to AIF1                   |          |

Register 0212h Rate Status

| REGISTER            | BIT | LABEL       | DEFAULT | DESCRIPTION                                                         | REFER TO |
|---------------------|-----|-------------|---------|---------------------------------------------------------------------|----------|
| ADDRESS             |     |             |         |                                                                     |          |
| R544                | 2   | FLL1_FRACN_ | 0       | FLL1 Fractional enable                                              |          |
| (0220h)             |     | ENA         |         | 0 = Integer Mode                                                    |          |
| FLL1<br>Control (1) |     |             |         | 1 = Fractional Mode                                                 |          |
|                     |     |             |         | Fractional Mode (FLL1_FRACN_ENA=1 is recommended in all cases)      |          |
|                     | 1   | FLL1_OSC_EN | 0       | FLL1 Oscillator enable                                              |          |
|                     |     | Α           |         | 0 = Disabled                                                        |          |
|                     |     |             |         | 1 = Enabled                                                         |          |
|                     |     |             |         | (Note that this field is required for free-running FLL1 modes only) |          |
|                     | 0   | FLL1_ENA    | 0       | FLL1 Enable                                                         |          |
|                     |     |             |         | 0 = Disabled                                                        |          |
|                     |     |             |         | 1 = Enabled                                                         |          |

Register 0220h FLL1 Control (1)

| REGISTER    | BIT  | LABEL        | DEFAULT | DESCRIPTION                 | REFER TO |
|-------------|------|--------------|---------|-----------------------------|----------|
| ADDRESS     |      |              |         |                             |          |
| R545        | 13:8 | FLL1_OUTDIV[ | 00_0000 | FLL1 FOUT clock divider     |          |
| (0221h)     |      | 5:0]         |         | 000000 = Reserved           |          |
| FLL1        |      |              |         | 000001 = Reserved           |          |
| Control (2) |      |              |         | 000010 = Reserved           |          |
|             |      |              |         | 000011 = 4                  |          |
|             |      |              |         | 000100 = 5                  |          |
|             |      |              |         | 000101 = 6                  |          |
|             |      |              |         |                             |          |
|             |      |              |         | 111110 = 63                 |          |
|             |      |              |         | 111111 = 64                 |          |
|             |      |              |         | (FOUT = FVCO / FLL1_OUTDIV) |          |



| REGISTER<br>ADDRESS | BIT | LABEL                | DEFAULT | DESCRIPTION                                 | REFER TO |
|---------------------|-----|----------------------|---------|---------------------------------------------|----------|
| 7.5511.200          | 6:4 | FLL1_CTRL_R          | 000     | Frequency of the FLL1 control block         |          |
|                     |     | ATE[2:0]             |         | 000 = FVCO / 1 (Recommended value)          |          |
|                     |     |                      |         | 001 = FVCO / 2                              |          |
|                     |     |                      |         | 010 = FVCO / 3                              |          |
|                     |     |                      |         | 011 = FVCO / 4                              |          |
|                     |     |                      |         | 100 = FVCO / 5                              |          |
|                     |     |                      |         | 101 = FVCO / 6                              |          |
|                     |     |                      |         | 110 = FVCO / 7                              |          |
|                     |     |                      |         | 111 = FVCO / 8                              |          |
|                     |     |                      |         |                                             |          |
|                     |     |                      |         | Recommended that these are not changed from |          |
|                     | 0.0 | FULL EDATION         | 000     | default.                                    |          |
|                     | 2:0 | FLL1_FRATIO[<br>2:0] | 000     | FLL1 FVCO clock divider                     |          |
|                     |     | 2.0]                 |         | 000 = 1<br>001 = 2                          |          |
|                     |     |                      |         | 010 = 4                                     |          |
|                     |     |                      |         | 011 = 8                                     |          |
|                     |     |                      |         | 1XX = 16                                    |          |
|                     |     |                      |         |                                             |          |
|                     |     |                      |         | 000 recommended for high FREF               |          |
|                     |     |                      |         | 011 recommended for low FREF                |          |

Register 0221h FLL1 Control (2)

| REGISTER    | BIT  | LABEL | DEFAULT   | DESCRIPTION                       | REFER TO |
|-------------|------|-------|-----------|-----------------------------------|----------|
| ADDRESS     |      |       |           |                                   |          |
| R546        | 15:0 |       |           | FLL1 Fractional multiply for FREF |          |
| (0222h)     |      |       | _0000_000 | (MSB = 0.5)                       |          |
| FLL1        |      |       | 0         | ,                                 |          |
| Control (3) |      |       |           |                                   |          |

Register 0222h FLL1 Control (3)

| REGISTER    | BIT  | LABEL         | DEFAULT   | DESCRIPTION                                 | REFER TO |
|-------------|------|---------------|-----------|---------------------------------------------|----------|
| ADDRESS     |      |               |           |                                             |          |
| R547        | 14:5 | FLL1_N[9:0]   | 00_0000_0 | FLL1 Integer multiply for FREF              |          |
| (0223h)     |      |               | 000       | (LSB = 1)                                   |          |
| FLL1        | 3:0  | FLL1_GAIN[3:0 | 0000      | FLL1 Gain applied to error                  |          |
| Control (4) |      | ]             |           | 0000 = x 1 (Recommended value)              |          |
|             |      |               |           | 0001 = x 2                                  |          |
|             |      |               |           | 0010 = x 4                                  |          |
|             |      |               |           | 0011 = x 8                                  |          |
|             |      |               |           | 0100 = x 16                                 |          |
|             |      |               |           | 0101 = x 32                                 |          |
|             |      |               |           | 0110 = x 64                                 |          |
|             |      |               |           | 0111 = x 128                                |          |
|             |      |               |           | 1000 = x 256                                |          |
|             |      |               |           |                                             |          |
|             |      |               |           | Recommended that these are not changed from |          |
|             |      |               |           | default.                                    |          |

Register 0223h FLL1 Control (4)



| REGISTER            | BIT  | LABEL       | DEFAULT | DESCRIPTION                                                                            | REFER TO |
|---------------------|------|-------------|---------|----------------------------------------------------------------------------------------|----------|
| ADDRESS             |      |             |         |                                                                                        |          |
| R548                | 12:7 | FLL1_FRC_NC | 01_1001 | FLL1 Forced oscillator value                                                           |          |
| (0224h)             |      | O_VAL[5:0]  |         | Valid range is 000000 to 111111                                                        |          |
| FLL1<br>Control (5) |      |             |         | 0x19h (011001) = 12MHz approx                                                          |          |
| Control (5)         |      |             |         | (Note that this field is required for free-running FLL modes only)                     |          |
|                     | 6    | FLL1_FRC_NC | 0       | FLL1 Forced control select                                                             |          |
|                     |      | 0           |         | 0 = Normal                                                                             |          |
|                     |      |             |         | 1 = FLL1 oscillator controlled by FLL1_FRC_NCO_VAL                                     |          |
|                     |      |             |         | (Note that this field is required for free-running FLL modes only)                     |          |
|                     | 4:3  | FLL1_CLK_RE | 00      | FLL1 Clock Reference Divider                                                           |          |
|                     |      | F_DIV[1:0]  |         | 00 = MCLK / 1                                                                          |          |
|                     |      |             |         | 01 = MCLK / 2                                                                          |          |
|                     |      |             |         | 10 = MCLK / 4                                                                          |          |
|                     |      |             |         | 11 = MCLK / 8                                                                          |          |
|                     |      |             |         | MCLK (or other input reference) must be divided down to <=13.5MHz.                     |          |
|                     |      |             |         | For lower power operation, the reference clock can be divided down further if desired. |          |
|                     | 1:0  | FLL1_CLK_RE | 00      | FLL1 Clock source                                                                      |          |
|                     |      | F_SRC[1:0]  |         | 00 = MCLK1                                                                             |          |
|                     |      |             |         | 01 = MCLK2                                                                             |          |
|                     |      |             |         | 10 = LRCLK1                                                                            |          |
|                     |      |             |         | 11 = BCLK1                                                                             |          |

Register 0224h FLL1 Control (5)

| REGISTER<br>ADDRESS                    | BIT | LABEL              | DEFAULT | DESCRIPTION                                                         | REFER TO |
|----------------------------------------|-----|--------------------|---------|---------------------------------------------------------------------|----------|
| R576<br>(0240h)<br>FLL2<br>Control (1) | 2   | FLL2_FRACN_<br>ENA | 0       | FLL2 Fractional enable 0 = Integer Mode 1 = Fractional Mode         |          |
| Control (1)                            |     |                    |         | Fractional Mode (FLL2_FRACN_ENA=1 is recommended in all cases)      |          |
|                                        | 1   | FLL2_OSC_EN        | 0       | FLL2 Oscillator enable                                              |          |
|                                        |     | Α                  |         | 0 = Disabled                                                        |          |
|                                        |     |                    |         | 1 = Enabled                                                         |          |
|                                        |     |                    |         | (Note that this field is required for free-running FLL2 modes only) |          |
|                                        | 0   | FLL2_ENA           | 0       | FLL2 Enable                                                         |          |
|                                        |     |                    |         | 0 = Disabled                                                        |          |
|                                        |     |                    |         | 1 = Enabled                                                         |          |

Register 0240h FLL2 Control (1)

| REGISTER<br>ADDRESS | BIT  | LABEL        | DEFAULT | DESCRIPTION                                 | REFER TO |
|---------------------|------|--------------|---------|---------------------------------------------|----------|
| R577                | 13:8 | FLL2_OUTDIV[ | 00_0000 | FLL2 FOUT clock divider                     |          |
| (0241h)             |      | 5:0]         | _       | 000000 = Reserved                           |          |
| FLL2                |      |              |         | 000001 = Reserved                           |          |
| Control (2)         |      |              |         | 000010 = Reserved                           |          |
|                     |      |              |         | 000011 = 4                                  |          |
|                     |      |              |         | 000100 = 5                                  |          |
|                     |      |              |         | 000101 = 6                                  |          |
|                     |      |              |         |                                             |          |
|                     |      |              |         | 111110 = 63                                 |          |
|                     |      |              |         | 111111 = 64                                 |          |
|                     |      |              |         | (FOUT = FVCO / FLL2 OUTDIV)                 |          |
|                     | 6:4  | FLL2 CTRL R  | 000     | Frequency of the FLL2 control block         |          |
|                     |      | ATE[2:0]     |         | 000 = FVCO / 1 (Recommended value)          |          |
|                     |      |              |         | 001 = FVCO / 2                              |          |
|                     |      |              |         | 010 = FVCO / 3                              |          |
|                     |      |              |         | 011 = FVCO / 4                              |          |
|                     |      |              |         | 100 = FVCO / 5                              |          |
|                     |      |              |         | 101 = FVCO / 6                              |          |
|                     |      |              |         | 110 = FVCO / 7                              |          |
|                     |      |              |         | 111 = FVCO / 8                              |          |
|                     |      |              |         |                                             |          |
|                     |      |              |         | Recommended that these are not changed from |          |
|                     |      |              |         | default.                                    |          |
|                     | 2:0  | FLL2_FRATIO[ | 000     | FLL2 FVCO clock divider                     |          |
|                     |      | 2:0]         |         | 000 = 1                                     |          |
|                     |      |              |         | 001 = 2                                     |          |
|                     |      |              |         | 010 = 4                                     |          |
|                     |      |              |         | 011 = 8                                     |          |
|                     |      |              |         | 1XX = 16                                    |          |
|                     |      |              |         | 000 recommended for high FREF               |          |
|                     |      |              |         | 011 recommended for low FREF                |          |

Register 0241h FLL2 Control (2)

| REGISTER    | BIT  | LABEL        | DEFAULT   | DESCRIPTION                       | REFER TO |
|-------------|------|--------------|-----------|-----------------------------------|----------|
| ADDRESS     |      |              |           |                                   |          |
| R578        | 15:0 | FLL2_K[15:0] | 0000_0000 | FLL2 Fractional multiply for FREF |          |
| (0242h)     |      |              | _0000_000 | (MSB = 0.5)                       |          |
| FLL2        |      |              | 0         |                                   |          |
| Control (3) |      |              |           |                                   |          |

Register 0242h FLL2 Control (3)

| REGISTER<br>ADDRESS                    | BIT  | LABEL       | DEFAULT          | DESCRIPTION                              | REFER TO |
|----------------------------------------|------|-------------|------------------|------------------------------------------|----------|
| R579<br>(0243h)<br>FLL2<br>Control (4) | 14:5 | FLL2_N[9:0] | 00_0000_0<br>000 | FLL2 Integer multiply for FREF (LSB = 1) |          |



| REGISTER | BIT | LABEL         | DEFAULT | DESCRIPTION                                 | REFER TO |
|----------|-----|---------------|---------|---------------------------------------------|----------|
| ADDRESS  |     |               |         |                                             |          |
|          | 3:0 | FLL2_GAIN[3:0 | 0000    | FLL2 Gain applied to error                  |          |
|          |     | ]             |         | 0000 = x 1 (Recommended value)              |          |
|          |     |               |         | 0001 = x 2                                  |          |
|          |     |               |         | 0010 = x 4                                  |          |
|          |     |               |         | 0011 = x 8                                  |          |
|          |     |               |         | 0100 = x 16                                 |          |
|          |     |               |         | 0101 = x 32                                 |          |
|          |     |               |         | 0110 = x 64                                 |          |
|          |     |               |         | 0111 = x 128                                |          |
|          |     |               |         | 1000 = x 256                                |          |
|          |     |               |         |                                             |          |
|          |     |               |         | Recommended that these are not changed from |          |
|          |     |               |         | default.                                    |          |

Register 0243h FLL2 Control (4)

| REGISTER            | BIT  | LABEL       | DEFAULT | DESCRIPTION                                                                            | REFER TO |
|---------------------|------|-------------|---------|----------------------------------------------------------------------------------------|----------|
| ADDRESS             |      |             |         |                                                                                        |          |
| R580                | 12:7 | FLL2_FRC_NC | 01_1001 | FLL2 Forced oscillator value                                                           |          |
| (0244h)             |      | O_VAL[5:0]  |         | Valid range is 000000 to 111111                                                        |          |
| FLL2<br>Control (5) |      |             |         | 0x19h (011001) = 12MHz approx                                                          |          |
| Control (3)         |      |             |         | (Note that this field is required for free-running FLL                                 |          |
|                     |      |             |         | modes only)                                                                            |          |
|                     | 6    | FLL2_FRC_NC | 0       | FLL2 Forced control select                                                             |          |
|                     |      | 0           |         | 0 = Normal                                                                             |          |
|                     |      |             |         | 1 = FLL2 oscillator controlled by FLL2_FRC_NCO_VAL                                     |          |
|                     |      |             |         | (Note that this field is required for free-running FLL                                 |          |
|                     |      |             |         | modes only)                                                                            |          |
|                     | 4:3  | FLL2_CLK_RE | 00      | FLL2 Clock Reference Divider                                                           |          |
|                     |      | F_DIV[1:0]  |         | 00 = MCLK / 1                                                                          |          |
|                     |      |             |         | 01 = MCLK / 2                                                                          |          |
|                     |      |             |         | 10 = MCLK / 4                                                                          |          |
|                     |      |             |         | 11 = MCLK / 8                                                                          |          |
|                     |      |             |         | MCLK (or other input reference) must be divided down to <=13.5MHz.                     |          |
|                     |      |             |         | For lower power operation, the reference clock can be divided down further if desired. |          |
|                     | 1:0  | FLL2_CLK_RE | 00      | FLL2 Clock source                                                                      |          |
|                     |      | F_SRC[1:0]  |         | 00 = MCLK1                                                                             |          |
|                     |      |             |         | 01 = MCLK2                                                                             |          |
|                     |      |             |         | 10 = LRCLK2                                                                            |          |
|                     |      |             |         | 11 = BCLK2                                                                             |          |

Register 0244h FLL2 Control (5)

| REGISTER     | BIT | LABEL       | DEFAULT | DESCRIPTION                                   | REFER TO |
|--------------|-----|-------------|---------|-----------------------------------------------|----------|
| ADDRESS      |     |             |         |                                               |          |
| R768         | 15  | AIF1ADCL_SR | 0       | AIF1 Left Digital Audio interface source      |          |
| (0300h)      |     | С           |         | 0 = Left ADC data is output on left channel   |          |
| AIF1 Control |     |             |         | 1 = Right ADC data is output on left channel  |          |
| (1)          | 14  | AIF1ADCR_SR | 1       | AIF1 Right Digital Audio interface source     |          |
|              |     | С           |         | 0 = Left ADC data is output on right channel  |          |
|              |     |             |         | 1 = Right ADC data is output on right channel |          |



| REGISTER<br>ADDRESS | BIT | LABEL             | DEFAULT | DESCRIPTION                                                                     | REFER TO |
|---------------------|-----|-------------------|---------|---------------------------------------------------------------------------------|----------|
| ADDRESS             | 13  | AIE1ADC TDM       | 0       | AIE1 transmit (ADC) TDM Enable                                                  |          |
|                     | 13  | AIF1ADC_TDM       | U       | AIF1 transmit (ADC) TDM Enable                                                  |          |
|                     |     |                   |         | 0 = Normal ADCDAT1 operation                                                    |          |
|                     |     | AUE A DOUG IN     |         | 1 = TDM enabled on ADCDAT1                                                      |          |
|                     | 8   | AIF1_BCLK_IN<br>V | 0       | BCLK1 Invert                                                                    |          |
|                     |     | V                 |         | 0 = BCLK1 not inverted                                                          |          |
|                     |     |                   |         | 1 = BCLK1 inverted                                                              |          |
|                     | 7   | AIF1_LRCLK_I      | 0       | Right, left and I2S modes – LRCLK1 polarity                                     |          |
|                     |     | NV                |         | 0 = normal LRCLK1 polarity                                                      |          |
|                     |     |                   |         | 1 = invert LRCLK1 polarity                                                      |          |
|                     |     |                   |         |                                                                                 |          |
|                     |     |                   |         | DSP Mode – mode A/B select                                                      |          |
|                     |     |                   |         | 0 = MSB is available on 2nd BCLK1 rising edge after                             |          |
|                     |     |                   |         | LRCLK1 rising edge (mode A)                                                     |          |
|                     |     |                   |         | 1 = MSB is available on 1st BCLK1 rising edge after LRCLK1 rising edge (mode B) |          |
|                     | 6:5 | AIF1_WL[1:0]      | 10      | AIF1 Digital Audio Interface Word Length                                        |          |
|                     |     |                   |         | 00 = 16 bits                                                                    |          |
|                     |     |                   |         | 01 = 20 bits                                                                    |          |
|                     |     |                   |         | 10 = 24 bits                                                                    |          |
|                     |     |                   |         | 11 = 32 bits                                                                    |          |
|                     |     |                   |         | Note - 8-bit modes can be selected using the                                    |          |
|                     |     |                   |         | "Companding" control bits.                                                      |          |
|                     | 4:3 | AIF1_FMT[1:0]     | 10      | AIF1 Digital Audio Interface Format                                             |          |
|                     |     |                   |         | 00 = Right justified                                                            |          |
|                     |     |                   |         | 01 = Left justified                                                             |          |
|                     |     |                   |         | 10 = I2S Format                                                                 |          |
|                     |     |                   |         | 11 = DSP Mode                                                                   |          |

Register 0300h AIF1 Control (1)

| REGISTER     | BIT   | LABEL            | DEFAULT | DESCRIPTION                                 | REFER TO |
|--------------|-------|------------------|---------|---------------------------------------------|----------|
| ADDRESS      |       |                  |         |                                             |          |
| R769         | 15    | AIF1DACL_SR      | 0       | AIF1 Left Receive Data Source Select        |          |
| (0301h)      |       | С                |         | 0 = Left DAC receives left interface data   |          |
| AIF1 Control |       |                  |         | 1 = Left DAC receives right interface data  |          |
| (2)          | 14    | AIF1DACR_SR      | 1       | AIF1 Right Receive Data Source Select       |          |
|              |       | С                |         | 0 = Right DAC receives left interface data  |          |
|              |       |                  |         | 1 = Right DAC receives right interface data |          |
|              | 11:10 | AIF1DAC_BOO      | 00      | AIF1 Input Path Boost                       |          |
|              |       | ST[1:0]          |         | 00 = 0dB                                    |          |
|              |       |                  |         | 01 = +6dB                                   |          |
|              |       |                  |         | 10 = +12dB                                  |          |
|              |       |                  |         | 11 = +18dB                                  |          |
|              | 4     | AIF1DAC_CO<br>MP | 0       | AIF1 Receive Companding Enable              |          |
|              |       |                  |         | 0 = disabled                                |          |
|              |       |                  |         | 1 = enabled                                 |          |
|              | 3     | AIF1DAC_CO       | 0       | AIF1 Receive Companding Type                |          |
|              |       | MPMODE           |         | $0 = \mu$ -law                              |          |
|              |       |                  |         | 1 = A-law                                   |          |
|              | 2     | AIF1ADC_CO       | 0       | AIF1 Transmit Companding Enable             |          |
|              |       | MP               |         | 0 = disabled                                |          |
|              |       |                  |         | 1 = enabled                                 |          |
|              |       |                  |         |                                             |          |
|              |       |                  |         |                                             |          |



| REGISTER | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                         | REFER TO |
|----------|-----|-------------|---------|-------------------------------------------------------------------------------------|----------|
| ADDRESS  |     |             |         |                                                                                     |          |
|          |     |             |         |                                                                                     |          |
|          | 1   | AIF1ADC_CO  | 0       | AIF1 Transmit Companding Type                                                       |          |
|          |     | MPMODE      |         | $0 = \mu$ -law                                                                      |          |
|          |     |             |         | 1 = A-law                                                                           |          |
|          | 0   | AIF1_LOOPBA | 0       | AIF1 Digital Loopback Function                                                      |          |
|          |     | CK          |         | 0 = No loopback                                                                     |          |
|          |     |             |         | 1 = Loopback enabled (ADCDAT1 data output is directly input to DACDAT1 data input). |          |

Register 0301h AIF1 Control (2)

| REGISTER            | BIT | LABEL              | DEFAULT | DESCRIPTION                                                                               | REFER TO |
|---------------------|-----|--------------------|---------|-------------------------------------------------------------------------------------------|----------|
| ADDRESS             |     |                    |         |                                                                                           |          |
| R770                | 15  | AIF1_TRI           | 0       | AIF1 Audio Interface tri-state                                                            |          |
| (0302h)             |     |                    |         | 0 = AIF1 pins operate normally                                                            |          |
| AIF1<br>Master/Slav |     |                    |         | 1 = Tri-state all AIF1 interface pins                                                     |          |
| e                   |     |                    |         | Note that the GPIO1 pin is controlled by this register only when configured as ADCLRCLK1. |          |
|                     | 14  | AIF1_MSTR          | 0       | AIF1 Audio Interface Master Mode Select                                                   |          |
|                     |     |                    |         | 0 = Slave mode                                                                            |          |
|                     |     |                    |         | 1 = Master mode                                                                           |          |
|                     | 13  | AIF1_CLK_FR<br>C   | 0       | Forces BCLK1 to be enabled when all AIF1 audio channels are disabled.                     |          |
|                     |     |                    |         | 0 = Normal                                                                                |          |
|                     |     |                    |         | 1 = BCLK1 always enabled in Master mode                                                   |          |
|                     | 12  | AIF1_LRCLK_<br>FRC | 0       | Forces LRCLK1 to be enabled when all AIF1 audio channels are disabled.                    |          |
|                     |     |                    |         | 0 = Normal                                                                                |          |
|                     |     |                    |         | 1 = LRCLK1 always enabled in Master mode                                                  |          |

Register 0302h AIF1 Master/Slave

| REGISTER  | BIT | LABEL        | DEFAULT | DESCRIPTION                  | REFER TO |
|-----------|-----|--------------|---------|------------------------------|----------|
| ADDRESS   |     |              |         |                              |          |
| R771      | 7:4 | AIF1_BCLK_DI | 0100    | BCLK1 Rate                   |          |
| (0303h)   |     | V[3:0]       |         | 0000 = AIF1CLK               |          |
| AIF1 BCLK |     |              |         | 0001 = AIF1CLK / 2           |          |
|           |     |              |         | 0010 = AIF1CLK / 4           |          |
|           |     |              |         | 0011 = AIF1CLK / 6           |          |
|           |     |              |         | 0100 = AIF1CLK / 8           |          |
|           |     |              |         | 0101 = AIF1CLK / 12          |          |
|           |     |              |         | 0110 = AIF1CLK / 16          |          |
|           |     |              |         | 0111 = AIF1CLK / 24          |          |
|           |     |              |         | 1000 = AIF1CLK / 32          |          |
|           |     |              |         | 1001 = AIF1CLK / 48          |          |
|           |     |              |         | All other codes are Reserved |          |

Register 0303h AIF1 BCLK

| REGISTER<br>ADDRESS        | BIT  | LABEL                  | DEFAULT           | DESCRIPTION                                                                                      | REFER TO |
|----------------------------|------|------------------------|-------------------|--------------------------------------------------------------------------------------------------|----------|
| R772<br>(0304h)<br>AIF1ADC | 11   | AIF1ADC_LRC<br>LK_DIR  | 0                 | Allows ADCLRCLK1 to be enabled in Slave mode 0 = Normal 1 = ADCLRCLK1 enabled in Slave mode      |          |
| LRCLK                      | 10:0 | AIF1ADC_RAT<br>E[10:0] | 000_0100_<br>0000 | ADCLRCLK1 Rate ADCLRCLK1 clock output = BCLK1 / AIF1ADC_RATE  Integer (LSB = 1) Valid from 82047 |          |

Register 0304h AIF1ADC LRCLK

| REGISTER<br>ADDRESS        | BIT  | LABEL                  | DEFAULT           | DESCRIPTION                                                                                   | REFER TO |
|----------------------------|------|------------------------|-------------------|-----------------------------------------------------------------------------------------------|----------|
| R773<br>(0305h)<br>AIF1DAC | 11   | AIF1DAC_LRC<br>LK_DIR  | 0                 | Allows LRCLK1 to be enabled in Slave mode 0 = Normal 1 = LRCLK1 enabled in Slave mode         |          |
| LRCLK                      | 10:0 | AIF1DAC_RAT<br>E[10:0] | 000_0100_<br>0000 | LRCLK1 Rate  LRCLK1 clock output =  BCLK1 / AIF1DAC_RATE  Integer (LSB = 1)  Valid from 82047 |          |

Register 0305h AIF1DAC LRCLK

| REGISTER | BIT | LABEL       | DEFAULT | DESCRIPTION                    | REFER TO |
|----------|-----|-------------|---------|--------------------------------|----------|
| ADDRESS  |     |             |         |                                |          |
| R774     | 1   | AIF1DACL_DA | 0       | AIF1 Left Receive Data Invert  |          |
| (0306h)  |     | T_INV       |         | 0 = Not inverted               |          |
| AIF1DAC  |     |             |         | 1 = Inverted                   |          |
| Data     | 0   | AIF1DACR_DA | 0       | AIF1 Right Receive Data Invert |          |
|          |     | T_INV       |         | 0 = Not inverted               |          |
|          |     |             |         | 1 = Inverted                   |          |

Register 0306h AIF1DAC Data

| REGISTER        | BIT | LABEL       | DEFAULT | DESCRIPTION                     | REFER TO |
|-----------------|-----|-------------|---------|---------------------------------|----------|
| ADDRESS         |     |             |         |                                 |          |
| R775            | 1   | AIF1ADCL_DA | 0       | AIF1 Left Transmit Data Invert  |          |
| (0307h)         |     | T_INV       |         | 0 = Not inverted                |          |
| AIF1ADC<br>Data |     |             |         | 1 = Inverted                    |          |
| Dala            | 0   | AIF1ADCR_DA | 0       | AIF1 Right Transmit Data Invert |          |
|                 |     | T_INV       |         | 0 = Not inverted                |          |
|                 |     |             |         | 1 = Inverted                    |          |

Register 0307h AIF1ADC Data



| REGISTER<br>ADDRESS | BIT | LABEL         | DEFAULT | DESCRIPTION                                                                     | REFER TO |
|---------------------|-----|---------------|---------|---------------------------------------------------------------------------------|----------|
| R784                | 15  | AIF2ADCL_SR   | 0       | AIF2 Left Digital Audio interface source                                        |          |
| (0310h)             |     | C _           |         | 0 = Left ADC data is output on left channel                                     |          |
| AIF2 Control        |     |               |         | 1 = Right ADC data is output on left channel                                    |          |
| (1)                 | 14  | AIF2ADCR_SR   | 1       | AIF2 Right Digital Audio interface source                                       |          |
|                     |     | С             |         | 0 = Left ADC data is output on right channel                                    |          |
|                     |     |               |         | 1 = Right ADC data is output on right channel                                   |          |
|                     | 13  | AIF2ADC_TDM   | 0       | AIF2 transmit (ADC) TDM Enable                                                  |          |
|                     |     |               |         | 0 = Normal ADCDAT2 operation                                                    |          |
|                     |     |               |         | 1 = TDM enabled on ADCDAT2                                                      |          |
|                     | 12  | AIF2ADC_TDM   | 0       | AIF2 transmit (ADC) TDM Slot Select                                             |          |
|                     |     | _CHAN         |         | 0 = Slot 0                                                                      |          |
|                     |     |               |         | 1 = Slot 1                                                                      |          |
|                     | 8   | AIF2_BCLK_IN  | 0       | BCLK2 Invert                                                                    |          |
|                     |     | V             |         | 0 = BCLK2 not inverted                                                          |          |
|                     |     |               |         | 1 = BCLK2 inverted                                                              |          |
|                     | 7   | AIF2_LRCLK_I  | 0       | Right, left and I2S modes – LRCLK2 polarity                                     |          |
|                     |     | NV            |         | 0 = normal LRCLK2 polarity                                                      |          |
|                     |     |               |         | 1 = invert LRCLK2 polarity                                                      |          |
|                     |     |               |         | DSP Mode – mode A/B select                                                      |          |
|                     |     |               |         | 0 = MSB is available on 2nd BCLK2 rising edge after LRCLK2 rising edge (mode A) |          |
|                     |     |               |         | 1 = MSB is available on 1st BCLK2 rising edge after                             |          |
|                     |     |               |         | LRCLK2 rising edge (mode B)                                                     |          |
|                     | 6:5 | AIF2_WL[1:0]  | 10      | AIF2 Digital Audio Interface Word Length                                        |          |
|                     |     |               |         | 00 = 16 bits                                                                    |          |
|                     |     |               |         | 01 = 20 bits                                                                    |          |
|                     |     |               |         | 10 = 24 bits                                                                    |          |
|                     |     |               |         | 11 = 32 bits                                                                    |          |
|                     |     |               |         | Note - 8-bit modes can be selected using the "Companding" control bits.         |          |
|                     | 4:3 | AIF2_FMT[1:0] | 10      | AIF2 Digital Audio Interface Format                                             |          |
|                     |     |               |         | 00 = Right justified                                                            |          |
|                     |     |               |         | 01 = Left justified                                                             |          |
|                     |     |               |         | 10 = I2S Format                                                                 |          |
|                     |     |               |         | 11 = DSP Mode                                                                   |          |

Register 0310h AIF2 Control (1)

| REGISTER     | BIT | LABEL       | DEFAULT | DESCRIPTION                                 | REFER TO |
|--------------|-----|-------------|---------|---------------------------------------------|----------|
| ADDRESS      |     |             |         |                                             |          |
| R785         | 15  | AIF2DACL_SR | 0       | AIF2 Left Receive Data Source Select        |          |
| (0311h)      |     | С           |         | 0 = Left DAC receives left interface data   |          |
| AIF2 Control |     |             |         | 1 = Left DAC receives right interface data  |          |
| (2)          | 14  | AIF2DACR_SR | 1       | AIF2 Right Receive Data Source Select       |          |
|              |     | С           |         | 0 = Right DAC receives left interface data  |          |
|              |     |             |         | 1 = Right DAC receives right interface data |          |
|              | 13  | AIF2DAC_TDM | 0       | AIF2 receive (DAC) TDM Enable               |          |
|              |     |             |         | 0 = Normal DACDAT2 operation                |          |
|              |     |             |         | 1 = TDM enabled on DACDAT2                  |          |
|              | 12  | AIF2DAC_TDM | 0       | AIF2 receive(DAC) TDM Slot Select           |          |
|              |     | _CHAN       |         | 0 = Slot 0                                  |          |
|              |     |             |         | 1 = Slot 1                                  |          |
|              |     |             |         |                                             |          |



| REGISTER | BIT           | LABEL       | DEFAULT                        | DESCRIPTION                                                                         | REFER TO  |
|----------|---------------|-------------|--------------------------------|-------------------------------------------------------------------------------------|-----------|
|          | D11           | LABEL       | DLI AGLI                       | DESCRIPTION                                                                         | KLI LK 10 |
| ADDRESS  |               |             |                                |                                                                                     |           |
|          | 11:10         | AIF2DAC_BOO | 00                             | AIF2 Input Path Boost                                                               |           |
|          |               | ST[1:0]     |                                | 00 = 0dB                                                                            |           |
|          |               |             |                                | 01 = +6dB                                                                           |           |
|          |               |             |                                | 10 = +12dB                                                                          |           |
|          |               |             |                                | 11 = +18dB                                                                          |           |
|          | 4             | AIF2DAC_CO  | 0                              | AIF2 Receive Companding Enable                                                      |           |
|          |               | MP          |                                | 0 = disabled                                                                        |           |
|          |               |             |                                | 1 = enabled                                                                         |           |
|          | 3             | AIF2DAC_CO  | AIF2DAC_CO 0<br>MPMODE         | AIF2 Receive Companding Type                                                        |           |
|          |               | MPMODE      |                                | 0 = μ-law                                                                           |           |
|          |               |             |                                | 1 = A-law                                                                           |           |
|          | 2             | AIF2ADC_CO  | 0                              | AIF2 Transmit Companding Enable                                                     |           |
|          |               | MP          |                                | 0 = disabled                                                                        |           |
|          |               |             |                                | 1 = enabled                                                                         |           |
|          | 1             | AIF2ADC_CO  | 0                              | AIF2 Transmit Companding Type                                                       |           |
|          |               | MPMODE      |                                | $0 = \mu$ -law                                                                      |           |
|          |               |             |                                | 1 = A-law                                                                           |           |
|          | 0 AIF2_LOOPBA | 0           | AIF2 Digital Loopback Function |                                                                                     |           |
|          |               | СК          |                                | 0 = No loopback                                                                     |           |
|          |               |             |                                | 1 = Loopback enabled (ADCDAT2 data output is directly input to DACDAT2 data input). |           |

Register 0311h AIF2 Control (2)

| REGISTER            | BIT | LABEL              | DEFAULT | DESCRIPTION                                                                        | REFER TO |
|---------------------|-----|--------------------|---------|------------------------------------------------------------------------------------|----------|
| ADDRESS             |     |                    |         |                                                                                    |          |
| R786                | 15  | AIF2_TRI           | 0       | AIF2 Audio Interface tri-state                                                     |          |
| (0312h)             |     |                    |         | 0 = AIF2 pins operate normally                                                     |          |
| AIF2<br>Master/Slav |     |                    |         | 1 = Tri-state all AIF2 interface pins                                              |          |
| e<br>e              |     |                    |         | Note that pins not configured as AIF2 functions are not affected by this register. |          |
|                     | 14  | AIF2_MSTR          | 0       | AIF2 Audio Interface Master Mode Select                                            |          |
|                     |     |                    |         | 0 = Slave mode                                                                     |          |
|                     |     |                    |         | 1 = Master mode                                                                    |          |
|                     | 13  | AIF2_CLK_FR        | 0       | Forces BCLK2 to be enabled when all AIF2 audio                                     |          |
|                     |     | С                  |         | channels are disabled.                                                             |          |
|                     |     |                    |         | 0 = Normal                                                                         |          |
|                     |     |                    |         | 1 = BCLK2 always enabled in Master mode                                            |          |
|                     | 12  | AIF2_LRCLK_<br>FRC | 0       | Forces LRCLK2 to be enabled when all AIF2 audio channels are disabled.             |          |
|                     |     |                    |         | 0 = Normal                                                                         |          |
|                     |     |                    |         | 1 = LRCLK2 always enabled in Master mode                                           |          |

Register 0312h AIF2 Master/Slave

| REGISTER  | BIT | LABEL        | DEFAULT | DESCRIPTION                  | REFER TO |
|-----------|-----|--------------|---------|------------------------------|----------|
| ADDRESS   |     |              |         |                              |          |
| R787      | 7:4 | AIF2_BCLK_DI | 0100    | BCLK2 Rate                   |          |
| (0313h)   |     | V[3:0]       |         | 0000 = AIF2CLK               |          |
| AIF2 BCLK |     |              |         | 0001 = AIF2CLK / 2           |          |
|           |     |              |         | 0010 = AIF2CLK / 4           |          |
|           |     |              |         | 0011 = AIF2CLK / 6           |          |
|           |     |              |         | 0100 = AIF2CLK / 8           |          |
|           |     |              |         | 0101 = AIF2CLK / 12          |          |
|           |     |              |         | 0110 = AIF2CLK / 16          |          |
|           |     |              |         | 0111 = AIF2CLK / 24          |          |
|           |     |              |         | 1000 = AIF2CLK / 32          |          |
|           |     |              |         | 1001 = AIF2CLK / 48          |          |
|           |     |              |         | All other codes are Reserved |          |

Register 0313h AIF2 BCLK

| REGISTER         | BIT  | LABEL       | DEFAULT   | DESCRIPTION                                  | REFER TO |
|------------------|------|-------------|-----------|----------------------------------------------|----------|
| ADDRESS          |      |             |           |                                              |          |
| R788             | 11   | AIF2ADC_LRC | 0         | Allows ADCLRCLK2 to be enabled in Slave mode |          |
| (0314h)          |      | LK_DIR      |           | 0 = Normal                                   |          |
| AIF2ADC<br>LRCLK |      |             |           | 1 = ADCLRCLK2 enabled in Slave mode          |          |
| LRCLK            | 10:0 | AIF2ADC_RAT | 000_0100_ | ADCLRCLK2 Rate                               |          |
|                  |      | E[10:0]     | 0000      | ADCLRCLK2 clock output =                     |          |
|                  |      |             |           | BCLK2 / AIF2ADC_RATE                         |          |
|                  |      |             |           |                                              |          |
|                  |      |             |           | Integer (LSB = 1)                            |          |
|                  |      |             |           | Valid from 82047                             |          |

Register 0314h AIF2ADC LRCLK

| REGISTER | BIT  | LABEL       | DEFAULT   | DESCRIPTION                               | REFER TO |
|----------|------|-------------|-----------|-------------------------------------------|----------|
| ADDRESS  |      |             |           |                                           |          |
| R789     | 11   | AIF2DAC_LRC | 0         | Allows LRCLK2 to be enabled in Slave mode |          |
| (0315h)  |      | LK_DIR      |           | 0 = Normal                                |          |
| AIF2DAC  |      |             |           | 1 = LRCLK2 enabled in Slave mode          |          |
| LRCLK    | 10:0 | AIF2DAC_RAT | 000_0100_ | LRCLK2 Rate                               |          |
|          |      | E[10:0]     | 0000      | LRCLK2 clock output =                     |          |
|          |      |             |           | BCLK2 / AIF2DAC_RATE                      |          |
|          |      |             |           |                                           |          |
|          |      |             |           | Integer (LSB = 1)                         |          |
|          |      |             |           | Valid from 82047                          |          |

Register 0315h AIF2DAC LRCLK

| REGISTER        | BIT | LABEL       | DEFAULT | DESCRIPTION                    | REFER TO |
|-----------------|-----|-------------|---------|--------------------------------|----------|
| ADDRESS         |     |             |         |                                |          |
| R790            | 1   | AIF2DACL_DA | 0       | AIF2 Left Receive Data Invert  |          |
| (0316h)         |     | T_INV       |         | 0 = Not inverted               |          |
| AIF2DAC<br>Data |     |             |         | 1 = Inverted                   |          |
| Dala            | 0   | AIF2DACR_DA | 0       | AIF2 Right Receive Data Invert |          |
|                 |     | T_INV       |         | 0 = Not inverted               |          |
|                 |     |             |         | 1 = Inverted                   |          |

Register 0316h AIF2DAC Data



| REGISTER | BIT | LABEL       | DEFAULT | DESCRIPTION                     | REFER TO |
|----------|-----|-------------|---------|---------------------------------|----------|
| ADDRESS  |     |             |         |                                 |          |
| R791     | 1   | AIF2ADCL_DA | 0       | AIF2 Left Transmit Data Invert  |          |
| (0317h)  |     | T_INV       |         | 0 = Not inverted                |          |
| AIF2ADC  |     |             |         | 1 = Inverted                    |          |
| Data     | 0   | AIF2ADCR_DA | 0       | AIF2 Right Transmit Data Invert |          |
|          |     | T_INV       |         | 0 = Not inverted                |          |
|          |     |             |         | 1 = Inverted                    |          |

Register 0317h AIF2ADC Data

| REGISTER                 | BIT | LABEL                  | DEFAULT   | DESCRIPTION                                                                                        | REFER TO |
|--------------------------|-----|------------------------|-----------|----------------------------------------------------------------------------------------------------|----------|
| ADDRESS                  |     |                        |           |                                                                                                    |          |
| R1024<br>(0400h)         | 8   | AIF1ADC1_VU            | 0         | AIF1ADC1 output path (AIF1, Timeslot 0) Volume Update                                              |          |
| AIF1 ADC1<br>Left Volume |     |                        |           | Writing a 1 to this bit will cause the AIF1ADC1L and AIF1ADC1R volume to be updated simultaneously |          |
|                          | 7:0 | AIF1ADC1L_V<br>OL[7:0] | 1100_0000 | AIF1ADC1 (Left) output path (AIF1, Timeslot 0) Digital Volume                                      |          |
|                          |     |                        |           | 00h = MUTE                                                                                         |          |
|                          |     |                        |           | 01h = -71.625dB                                                                                    |          |
|                          |     |                        |           | (0.375dB steps)                                                                                    |          |
|                          |     |                        |           | EFh = +17.625dB                                                                                    |          |

Register 0400h AIF1 ADC1 Left Volume

| REGISTER                               | BIT | LABEL                  | DEFAULT   | DESCRIPTION                                                                                                                                              | REFER TO |
|----------------------------------------|-----|------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                                |     |                        |           |                                                                                                                                                          |          |
| R1025<br>(0401h)<br>AIF1 ADC1<br>Right | 8   | AIF1ADC1_VU            | 0         | AIF1ADC1 output path (AIF1, Timeslot 0) Volume Update Writing a 1 to this bit will cause the AIF1ADC1L and AIF1ADC1R volume to be updated simultaneously |          |
| Volume                                 | 7:0 | AIF1ADC1R_V<br>OL[7:0] | 1100_0000 | AIF1ADC1 (Right) output path (AIF1, Timeslot 0) Digital Volume 00h = MUTE 01h = -71.625dB (0.375dB steps)                                                |          |
|                                        |     |                        |           | EFh = +17.625dB                                                                                                                                          |          |

Register 0401h AIF1 ADC1 Right Volume

| REGISTER                 | BIT | LABEL       | DEFAULT   | DESCRIPTION                                                                                        | REFER TO |
|--------------------------|-----|-------------|-----------|----------------------------------------------------------------------------------------------------|----------|
| ADDRESS                  |     |             |           |                                                                                                    |          |
| R1026<br>(0402h)         | 8   | AIF1DAC1_VU | 0         | AIF1DAC1 input path (AIF1, Timeslot 0) Volume Update                                               |          |
| AIF1 DAC1<br>Left Volume |     |             |           | Writing a 1 to this bit will cause the AIF1DAC1L and AIF1DAC1R volume to be updated simultaneously |          |
|                          | 7:0 | AIF1DAC1L_V | 1100_0000 | AIF1DAC1 (Left) input path (AIF1, Timeslot 0) Digital                                              |          |
|                          |     | OL[7:0]     |           | Volume                                                                                             |          |
|                          |     |             |           | 00h = MUTE                                                                                         |          |
|                          |     |             |           | 01h = -71.625dB                                                                                    |          |
|                          |     |             |           | (0.375dB steps)                                                                                    |          |
|                          |     |             |           | C0h = 0dB                                                                                          |          |
|                          |     |             |           | FFh = 0dB                                                                                          |          |

Register 0402h AIF1 DAC1 Left Volume



| REGISTER           | BIT | LABEL                  | DEFAULT   | DESCRIPTION                                                                                        | REFER TO |
|--------------------|-----|------------------------|-----------|----------------------------------------------------------------------------------------------------|----------|
| ADDRESS            |     |                        |           |                                                                                                    |          |
| R1027<br>(0403h)   | 8   | AIF1DAC1_VU            | 0         | AIF1DAC1 input path (AIF1, Timeslot 0) Volume Update                                               |          |
| AIF1 DAC1<br>Right |     |                        |           | Writing a 1 to this bit will cause the AIF1DAC1L and AIF1DAC1R volume to be updated simultaneously |          |
| Volume             | 7:0 | AIF1DAC1R_V<br>OL[7:0] | 1100_0000 | AIF1DAC1 (Right) input path (AIF1, Timeslot 0) Digital Volume                                      |          |
|                    |     |                        |           | 00h = MUTE                                                                                         |          |
|                    |     |                        |           | 01h = -71.625dB                                                                                    |          |
|                    |     |                        |           | (0.375dB steps)                                                                                    |          |
|                    |     |                        |           | C0h = 0dB                                                                                          |          |
|                    |     |                        |           | FFh = 0dB                                                                                          |          |

Register 0403h AIF1 DAC1 Right Volume

| REGISTER<br>ADDRESS                          | BIT | LABEL                  | DEFAULT   | DESCRIPTION                                                                                                                                              | REFER TO |
|----------------------------------------------|-----|------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| R1028<br>(0404h)<br>AIF1 ADC2<br>Left Volume | 8   | AIF1ADC2_VU            | 0         | AIF1ADC2 output path (AIF1, Timeslot 1) Volume Update Writing a 1 to this bit will cause the AIF1ADC2L and AIF1ADC2R volume to be updated simultaneously |          |
|                                              | 7:0 | AIF1ADC2L_V<br>OL[7:0] | 1100_0000 | AIF1ADC2 (Left) output path (AIF1, Timeslot 1) Digital Volume  00h = MUTE  01h = -71.625dB  (0.375dB steps)  EFh = +17.625dB                             |          |

Register 0404h AIF1 ADC2 Left Volume

| REGISTER           | BIT | LABEL                  | DEFAULT   | DESCRIPTION                                                                                        | REFER TO |
|--------------------|-----|------------------------|-----------|----------------------------------------------------------------------------------------------------|----------|
| ADDRESS            |     |                        |           |                                                                                                    |          |
| R1029<br>(0405h)   | 8   | AIF1ADC2_VU            | 0         | AIF1ADC2 output path (AIF1, Timeslot 1) Volume Update                                              |          |
| AIF1 ADC2<br>Right |     |                        |           | Writing a 1 to this bit will cause the AIF1ADC2L and AIF1ADC2R volume to be updated simultaneously |          |
| Volume             | 7:0 | AIF1ADC2R_V<br>OL[7:0] | 1100_0000 | AIF1ADC2 (Right) output path (AIF1, Timeslot 1) Digital Volume                                     |          |
|                    |     |                        |           | 00h = MUTE                                                                                         |          |
|                    |     |                        |           | 01h = -71.625dB                                                                                    |          |
|                    |     |                        |           | (0.375dB steps)                                                                                    |          |
|                    |     |                        |           | EFh = +17.625dB                                                                                    |          |

Register 0405h AIF1 ADC2 Right Volume

| REGISTER<br>ADDRESS                          | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                                                                                             | REFER TO |
|----------------------------------------------|-----|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| R1030<br>(0406h)<br>AIF1 DAC2<br>Left Volume | 8   | AIF1DAC2_VU | 0       | AIF1DAC2 input path (AIF1, Timeslot 1) Volume Update Writing a 1 to this bit will cause the AIF1DAC2L and AIF1DAC2R volume to be updated simultaneously |          |



| REGISTER<br>ADDRESS | BIT | LABEL                  | DEFAULT   | DESCRIPTION                                                  | REFER TO |
|---------------------|-----|------------------------|-----------|--------------------------------------------------------------|----------|
|                     | 7:0 | AIF1DAC2L_V<br>OL[7:0] | 1100_0000 | AIF1DAC2 (Left) input path (AIF1, Timeslot 1) Digital Volume |          |
|                     |     | 02[1.0]                |           | 00h = MUTE                                                   |          |
|                     |     |                        |           | 01h = -71.625dB                                              |          |
|                     |     |                        |           | (0.375dB steps)                                              |          |
|                     |     |                        |           | C0h = 0dB                                                    |          |
|                     |     |                        |           | FFh = 0dB                                                    |          |

Register 0406h AIF1 DAC2 Left Volume

| REGISTER           | BIT | LABEL                  | DEFAULT   | DESCRIPTION                                                                                        | REFER TO |
|--------------------|-----|------------------------|-----------|----------------------------------------------------------------------------------------------------|----------|
| ADDRESS            |     |                        |           |                                                                                                    |          |
| R1031<br>(0407h)   | 8   | AIF1DAC2_VU            | 0         | AIF1DAC2 input path (AIF1, Timeslot 1) Volume Update                                               |          |
| AIF1 DAC2<br>Right |     |                        |           | Writing a 1 to this bit will cause the AIF1DAC2L and AIF1DAC2R volume to be updated simultaneously |          |
| Volume             | 7:0 | AIF1DAC2R_V<br>OL[7:0] | 1100_0000 | AIF1DAC2 (Right) input path (AIF1, Timeslot 1) Digital Volume                                      |          |
|                    |     |                        |           | 00h = MUTE                                                                                         |          |
|                    |     |                        |           | 01h = -71.625dB                                                                                    |          |
|                    |     |                        |           | (0.375dB steps)                                                                                    |          |
|                    |     |                        |           | C0h = 0dB                                                                                          |          |
|                    |     |                        |           | FFh = 0dB                                                                                          |          |

Register 0407h AIF1 DAC2 Right Volume

| REGISTER         | BIT   | LABEL                     | DEFAULT | DESCRIPTION                                                                | REFER TO |
|------------------|-------|---------------------------|---------|----------------------------------------------------------------------------|----------|
| ADDRESS          |       |                           |         |                                                                            |          |
| R1040<br>(0410h) | 14:13 | AIF1ADC1_HP<br>F_CUT[1:0] | 00      | AIF1ADC1 output path (AIF1, Timeslot 0) Digital HPF cut-off frequency (fc) |          |
| AIF1 ADC1        |       |                           |         | 00 = Hi-fi mode (fc = 4Hz at fs = 48kHz)                                   |          |
| Filters          |       |                           |         | 01 = Voice mode 1 (fc = 127Hz at fs = 8kHz)                                |          |
|                  |       |                           |         | 10 = Voice mode 2 (fc = 130Hz at fs = 8kHz)                                |          |
|                  |       |                           |         | 11 = Voice mode 3 (fc = 267Hz at fs = 8kHz)                                |          |
|                  | 12    | AIF1ADC1L_H<br>PF         | 0       | AIF1ADC1 (Left) output path (AIF1, Timeslot 0) Digital HPF Enable          |          |
|                  |       |                           |         | 0 = Disabled                                                               |          |
|                  |       |                           |         | 1 = Enabled                                                                |          |
|                  | 11    | AIF1ADC1R_H<br>PF         | 0       | AIF1ADC1 (Right) output path (AIF1, Timeslot 0) Digital HPF Enable         |          |
|                  |       |                           |         | 0 = Disabled                                                               |          |
|                  |       |                           |         | 1 = Enabled                                                                |          |

Register 0410h AIF1 ADC1 Filters

| REGISTER         | BIT   | LABEL                     | DEFAULT | DESCRIPTION                                                                | REFER TO |
|------------------|-------|---------------------------|---------|----------------------------------------------------------------------------|----------|
| ADDRESS          |       |                           |         |                                                                            |          |
| R1041<br>(0411h) | 14:13 | AIF1ADC2_HP<br>F_CUT[1:0] | 00      | AIF1ADC2 output path (AIF1, Timeslot 1) Digital HPF cut-off frequency (fc) |          |
| AIF1 ADC2        |       |                           |         | 00 = Hi-fi mode (fc = 4Hz at fs = 48kHz)                                   |          |
| Filters          |       |                           |         | 01 = Voice mode 1 (fc = 127Hz at fs = 8kHz)                                |          |
|                  |       |                           |         | 10 = Voice mode 2 (fc = 130Hz at fs = 8kHz)                                |          |
|                  |       |                           |         | 11 = Voice mode 3 (fc = 267Hz at fs = 8kHz)                                |          |
|                  |       |                           |         |                                                                            |          |
|                  |       |                           |         |                                                                            |          |



| REGISTER<br>ADDRESS | BIT | LABEL             | DEFAULT | DESCRIPTION                                                        | REFER TO |
|---------------------|-----|-------------------|---------|--------------------------------------------------------------------|----------|
|                     | 12  | AIF1ADC2L_H<br>PF | 0       | AIF1ADC2 (Left) output path (AIF1, Timeslot 1) Digital HPF Enable  |          |
|                     |     |                   |         | 0 = Disabled<br>1 = Enabled                                        |          |
|                     | 11  | AIF1ADC2R_H<br>PF | 0       | AIF1ADC2 (Right) output path (AIF1, Timeslot 1) Digital HPF Enable |          |
|                     |     |                   |         | 0 = Disabled                                                       |          |
|                     |     |                   |         | 1 = Enabled                                                        |          |

Register 0411h AIF1 ADC2 Filters

| REGISTER         | BIT | LABEL                    | DEFAULT | DESCRIPTION                                                                                                                              | REFER TO |
|------------------|-----|--------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS          |     |                          |         |                                                                                                                                          |          |
| R1056<br>(0420h) | 9   | AIF1DAC1_MU<br>TE        | 1       | AIF1DAC1 input path (AIF1, Timeslot 0) Soft Mute Control                                                                                 |          |
| AIF1 DAC1        |     |                          |         | 0 = Un-mute                                                                                                                              |          |
| Filters (1)      |     |                          |         | 1 = Mute                                                                                                                                 |          |
|                  | 7   | AIF1DAC1_MO<br>NO        | 0       | AIF1DAC1 input path (AIF1, Timeslot 0) Mono Mix Control                                                                                  |          |
|                  |     |                          |         | 0 = Disabled                                                                                                                             |          |
|                  |     |                          |         | 1 = Enabled                                                                                                                              |          |
|                  | 5   | AIF1DAC1_MU<br>TERATE    | 0       | AIF1DAC1 input path (AIF1, Timeslot 0) Soft Mute Ramp Rate                                                                               |          |
|                  |     |                          |         | 0 = Fast ramp (fs/2, maximum ramp time is 10.7ms at fs=48k)                                                                              |          |
|                  |     |                          |         | 1 = Slow ramp (fs/32, maximum ramp time is 171ms at fs=48k)                                                                              |          |
|                  |     |                          |         | (Note: ramp rate scales with sample rate.)                                                                                               |          |
|                  | 4   | AIF1DAC1_UN<br>MUTE_RAMP | 0       | AIF1DAC1 input path (AIF1, Timeslot 0) Unmute Ramp select                                                                                |          |
|                  |     |                          |         | 0 = Disabling soft-mute (AIF1DAC1_MUTE=0) will cause the volume to change immediately to AIF1DAC1L_VOL and AIF1DAC1R_VOL settings        |          |
|                  |     |                          |         | 1 = Disabling soft-mute (AIF1DAC1_MUTE=0) will cause the DAC volume to ramp up gradually to the AIF1DAC1L_VOL and AIF1DAC1R_VOL settings |          |
|                  | 2:1 | AIF1DAC1_DE<br>EMP[1:0]  | 00      | AIF1DAC1 input path (AIF1, Timeslot 0) De-Emphasis Control                                                                               |          |
|                  |     |                          |         | 00 = No de-emphasis                                                                                                                      |          |
|                  |     |                          |         | 01 = 32kHz sample rate                                                                                                                   |          |
|                  |     |                          |         | 10 = 44.1kHz sample rate                                                                                                                 |          |
|                  |     |                          |         | 11 = 48kHz sample rate                                                                                                                   |          |

Register 0420h AIF1 DAC1 Filters (1)

| REGISTER                                     | BIT  | LABEL                     | DEFAULT | DESCRIPTION                                                                                                                                | REFER TO |
|----------------------------------------------|------|---------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                                      |      |                           |         |                                                                                                                                            |          |
| R1057<br>(0421h)<br>AIF1 DAC1<br>Filters (2) | 13:9 | AIF1DAC1_3D<br>_GAIN[4:0] | 0_0000  | AIF1DAC1 playback path (AIF1, Timeslot 0) 3D Stereo depth  00000 = Off  00001 = Minimum (-16dB) (0.915dB steps)  11111 = Maximum (+11.5dB) |          |



| REGISTER<br>ADDRESS | BIT | LABEL               | DEFAULT | DESCRIPTION                                                                              | REFER TO |
|---------------------|-----|---------------------|---------|------------------------------------------------------------------------------------------|----------|
|                     | 8   | AIF1DAC1_3D<br>_ENA | 0       | Enable 3D Stereo in AIF1DAC1 playback path (AIF1, Timeslot 0)  0 = Disabled  1 = Enabled |          |

Register 0421h AIF1 DAC1 Filters (2)

| REGISTER<br>ADDRESS                          | BIT | LABEL                    | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                                                                          | REFER TO |
|----------------------------------------------|-----|--------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| R1058<br>(0422h)<br>AIF1 DAC2<br>Filters (1) | 9   | AIF1DAC2_MU<br>TE        | 1       | AIF1DAC2 input path (AIF1, Timeslot 1) Soft Mute Control 0 = Un-mute 1 = Mute                                                                                                                                                                                                                                                        |          |
|                                              | 7   | AIF1DAC2_MO<br>NO        | 0       | AIF1DAC2 input path (AIF1, Timeslot 1) Mono Mix Control 0 = Disabled 1 = Enabled                                                                                                                                                                                                                                                     |          |
|                                              | 5   | AIF1DAC2_MU<br>TERATE    | 0       | AIF1DAC2 input path (AIF1, Timeslot 1) Soft Mute Ramp Rate 0 = Fast ramp (fs/2, maximum ramp time is 10.7ms at fs=48k) 1 = Slow ramp (fs/32, maximum ramp time is 171ms at fs=48k) (Note: ramp rate scales with sample rate.)                                                                                                        |          |
|                                              | 4   | AIF1DAC2_UN<br>MUTE_RAMP | 0       | AIF1DAC2 input path (AIF1, Timeslot 1) Unmute Ramp select 0 = Disabling soft-mute (AIF1DAC2_MUTE=0) will cause the volume to change immediately to AIF1DAC2L_VOL and AIF1DAC2R_VOL settings 1 = Disabling soft-mute (AIF1DAC2_MUTE=0) will cause the DAC volume to ramp up gradually to the AIF1DAC2L_VOL and AIF1DAC2R_VOL settings |          |
|                                              | 2:1 | AIF1DAC2_DE<br>EMP[1:0]  | 00      | AIF1DAC2 input path (AIF1, Timeslot 1) De-Emphasis Control 00 = No de-emphasis 01 = 32kHz sample rate 10 = 44.1kHz sample rate 11 = 48kHz sample rate                                                                                                                                                                                |          |

Register 0422h AIF1 DAC2 Filters (1)

| REGISTER    | BIT  | LABEL       | DEFAULT | DESCRIPTION                                         | REFER TO |
|-------------|------|-------------|---------|-----------------------------------------------------|----------|
| ADDRESS     |      |             |         |                                                     |          |
| R1059       | 13:9 | AIF1DAC2_3D | 0_0000  | AIF1DAC2 playback path (AIF1, Timeslot 1) 3D Stereo |          |
| (0423h)     |      | _GAIN[4:0]  |         | depth                                               |          |
| AIF1 DAC2   |      |             |         | 00000 = Off                                         |          |
| Filters (2) |      |             |         | 00001 = Minimum (-16dB)                             |          |
|             |      |             |         | (0.915dB steps)                                     |          |
|             |      |             |         | 11111 = Maximum (+11.5dB)                           |          |
|             | 8    | AIF1DAC2_3D | 0       | Enable 3D Stereo in AIF1DAC2 playback path (AIF1,   |          |
|             |      | _ENA        |         | Timeslot 1)                                         |          |
|             |      |             |         | 0 = Disabled                                        |          |
|             |      |             |         | 1 = Enabled                                         |          |

Register 0423h AIF1 DAC2 Filters (2)



| REGISTER<br>ADDRESS | BIT   | LABEL                 | DEFAULT | DESCRIPTION                                                   | REFER TO |
|---------------------|-------|-----------------------|---------|---------------------------------------------------------------|----------|
| R1088               | 15:11 | AIF1DRC1 SI           | 0 0000  | AIF1 DRC1 Signal Detect RMS Threshold.                        |          |
| (0440h)             | 13.11 | G_DET_RMS[4           | 0_0000  | This is the RMS signal level for signal detect to be          |          |
| AIF1 DRC1           |       | :0]                   |         | indicated when AIF1DRC1_SIG_DET_MODE=0.                       |          |
| (1)                 |       |                       |         | 00000 = -30dB                                                 |          |
|                     |       |                       |         | 00001 = -31.5dB                                               |          |
|                     |       |                       |         | (1.5dB steps)                                                 |          |
|                     |       |                       |         | 11110 = -75dB                                                 |          |
|                     |       |                       |         | 11111 = -76.5dB                                               |          |
|                     | 10:9  | AIF1DRC1 SI           | 00      | AIF1 DRC1 Signal Detect Peak Threshold.                       |          |
|                     |       | G_DET_PK[1:0          |         | This is the Peak/RMS ratio, or Crest Factor, level for        |          |
|                     |       | ]                     |         | signal detect to be indicated when                            |          |
|                     |       |                       |         | AIF1DRC1_SIG_DET_MODE=1.                                      |          |
|                     |       |                       |         | 00 = 12dB                                                     |          |
|                     |       |                       |         | 01 = 18dB                                                     |          |
|                     |       |                       |         | 10 = 24dB                                                     |          |
|                     |       |                       |         | 11 = 30dB                                                     |          |
|                     | 8     | AIF1DRC1_NG           | 0       | AIF1 DRC1 Noise Gate Enable                                   |          |
|                     |       | _ENA                  |         | 0 = Disabled                                                  |          |
|                     |       |                       |         | 1 = Enabled                                                   |          |
|                     | 7     | AIF1DRC1_SI           | 1       | AIF1 DRC1 Signal Detect Mode                                  |          |
|                     |       | G_DET_MODE            |         | 0 = RMS threshold mode                                        |          |
|                     |       |                       |         | 1 = Peak threshold mode                                       |          |
|                     | 6     | AIF1DRC1_SI           | 0       | AIF1 DRC1 Signal Detect Enable                                |          |
|                     |       | G_DET                 |         | 0 = Disabled                                                  |          |
|                     |       |                       |         | 1 = Enabled                                                   |          |
|                     | 5     | AIF1DRC1_KN           | 0       | AIF1 DRC1 KNEE2_OP Enable                                     |          |
|                     |       | EE2_OP_ENA            |         | 0 = Disabled                                                  |          |
|                     |       |                       |         | 1 = Enabled                                                   |          |
|                     | 4     | AIF1DRC1_QR           | 1       | AIF1 DRC1 Quick-release Enable                                |          |
|                     |       | _                     |         | 0 = Disabled                                                  |          |
|                     |       |                       |         | 1 = Enabled                                                   |          |
|                     | 3     | AIF1DRC1_AN           | 1       | AIF1 DRC1 Anti-clip Enable                                    |          |
|                     |       | TICLIP                |         | 0 = Disabled                                                  |          |
|                     |       |                       |         | 1 = Enabled                                                   |          |
|                     | 2     | AIF1DAC1_DR           | 0       | Enable DRC in AIF1DAC1 playback path (AIF1,                   |          |
|                     |       | C_ENA                 |         | Timeslot 0)                                                   |          |
|                     |       |                       |         | 0 = Disabled                                                  |          |
|                     |       |                       |         | 1 = Enabled                                                   |          |
|                     | 1     | AIF1ADC1L_D           | 0       | Enable DRC in AIF1ADC1 (Left) record path (AIF1,              |          |
|                     |       | RC_ENA                |         | Timeslot 0)                                                   |          |
|                     |       |                       |         | 0 = Disabled                                                  |          |
|                     |       |                       |         | 1 = Enabled                                                   |          |
|                     | 0     | AIF1ADC1R_D<br>RC_ENA | 0       | Enable DRC in AIF1ADC1 (Right) record path (AIF1, Timeslot 0) |          |
|                     |       |                       |         | 0 = Disabled                                                  |          |
|                     |       |                       |         | 1 = Enabled                                                   |          |

Register 0440h AIF1 DRC1 (1)

| REGISTER<br>ADDRESS | BIT  | LABEL       | DEFAULT | DESCRIPTION                                        | REFER TO |
|---------------------|------|-------------|---------|----------------------------------------------------|----------|
| R1089               | 12:9 | AIF1DRC1_AT | 0100    | AIF1 DRC1 Gain attack rate (seconds/6dB)           |          |
| (0441h)             | 12.0 | K[3:0]      | 0100    | 0000 = Reserved                                    |          |
| AIF1 DRC1           |      |             |         | 0001 = 181us                                       |          |
| (2)                 |      |             |         | 0010 = 363us                                       |          |
|                     |      |             |         | 0011 = 726us                                       |          |
|                     |      |             |         | 0100 = 1.45ms                                      |          |
|                     |      |             |         | 0101 = 2.9ms                                       |          |
|                     |      |             |         | 0110 = 5.8ms                                       |          |
|                     |      |             |         | 0111 = 11.6ms                                      |          |
|                     |      |             |         | 1000 = 23.2ms                                      |          |
|                     |      |             |         | 1001 = 46.4ms                                      |          |
|                     |      |             |         | 1010 = 92.8ms                                      |          |
|                     |      |             |         | 1010 = 92.0ms                                      |          |
|                     |      |             |         | 1100-1111 = Reserved                               |          |
|                     | 8:5  | AIF1DRC1_DC | 0010    | AIF1 DRC1 Gain decay rate (seconds/6dB)            |          |
|                     | 0.5  | Y[3:0]      | 0010    | 0000 = 186ms                                       |          |
|                     |      | 1 [0.0]     |         | 0000 - 166ffs<br>0001 = 372ms                      |          |
|                     |      |             |         |                                                    |          |
|                     |      |             |         | 0010 = 743ms<br>0011 = 1.49s                       |          |
|                     |      |             |         |                                                    |          |
|                     |      |             |         | 0100 = 2.97s                                       |          |
|                     |      |             |         | 0101 = 5.94s                                       |          |
|                     |      |             |         | 0110 = 11.89s                                      |          |
|                     |      |             |         | 0111 = 23.78s                                      |          |
|                     |      |             |         | 1000 = 47.56s                                      |          |
|                     |      | _           |         | 1001-1111 = Reserved                               |          |
|                     | 4:2  | AIF1DRC1_MI | 001     | AIF1 DRC1 Minimum gain to attenuate audio signals  |          |
|                     |      | NGAIN[2:0]  |         | 000 = 0dB                                          |          |
|                     |      |             |         | 001 = -12dB (default)                              |          |
|                     |      |             |         | 010 = -18dB                                        |          |
|                     |      |             |         | 011 = -24dB                                        |          |
|                     |      |             |         | 100 = -36dB                                        |          |
|                     |      |             |         | 101 = Reserved                                     |          |
|                     |      |             |         | 11X = Reserved                                     |          |
|                     | 1:0  | AIF1DRC1_MA | 01      | AIF1 DRC1 Maximum gain to boost audio signals (dB) |          |
|                     |      | XGAIN[1:0]  |         | 00 = 12dB                                          |          |
|                     |      |             |         | 01 = 18dB                                          |          |
|                     |      |             |         | 10 = 24dB                                          |          |
|                     |      |             |         | 11 = 36dB                                          |          |

Register 0441h AIF1 DRC1 (2)

| REGISTER<br>ADDRESS | BIT   | LABEL                        | DEFAULT | DESCRIPTION                                                                      | REFER TO |
|---------------------|-------|------------------------------|---------|----------------------------------------------------------------------------------|----------|
| R1090<br>(0442h)    | 15:12 | AIF1DRC1_NG<br>_MINGAIN[3:0] | 0000    | AIF1 DRC1 Minimum gain to attenuate audio signals when the noise gate is active. |          |
| AIF1 DRC1           |       |                              |         | 0000 = -36dB                                                                     |          |
| (3)                 |       |                              |         | 0001 = -30dB                                                                     |          |
|                     |       |                              |         | 0010 = -24dB                                                                     |          |
|                     |       |                              |         | 0011 = -18dB                                                                     |          |
|                     |       |                              |         | 0100 = -12dB                                                                     |          |
|                     |       |                              |         | 0101 = -6dB                                                                      |          |
|                     |       |                              |         | 0110 = 0dB                                                                       |          |
|                     |       |                              |         | 0111 = 6dB                                                                       |          |
|                     |       |                              |         | 1000 = 12dB                                                                      |          |
|                     |       |                              |         | 1001 = 18dB                                                                      |          |
|                     |       |                              |         | 1010 = 24dB                                                                      |          |
|                     |       |                              |         | 1011 = 30dB                                                                      |          |
|                     |       |                              |         | 1100 = 36dB                                                                      |          |
|                     |       |                              |         | 1101 to 1111 = Reserved                                                          |          |
|                     | 11:10 | AIF1DRC1_NG                  | 00      | AIF1 DRC1 Noise Gate slope                                                       |          |
|                     |       | _EXP[1:0]                    |         | 00 = 1 (no expansion)                                                            |          |
|                     |       |                              |         | 01 = 2                                                                           |          |
|                     |       |                              |         | 10 = 4                                                                           |          |
|                     |       |                              |         | 11 = 8                                                                           |          |
|                     | 9:8   | AIF1DRC1_QR                  | 00      | AIF1 DRC1 Quick-release threshold (crest factor in dB)                           |          |
|                     |       | _THR[1:0]                    |         | 00 = 12dB                                                                        |          |
|                     |       |                              |         | 01 = 18dB                                                                        |          |
|                     |       |                              |         | 10 = 24dB                                                                        |          |
|                     | 7.6   | AIEADDOA OD                  | 00      | 11 = 30dB                                                                        |          |
|                     | 7:6   | AIF1DRC1_QR<br>_DCY[1:0]     | 00      | AIF1 DRC1 Quick-release decay rate (seconds/6dB)  00 = 0.725ms                   |          |
|                     |       | _50.[0]                      |         | 01 = 1.45ms                                                                      |          |
|                     |       |                              |         | 10 = 5.8ms                                                                       |          |
|                     |       |                              |         | 11 = reserved                                                                    |          |
|                     | 5:3   | AIF1DRC1_HI_                 | 000     | AIF1 DRC1 Compressor slope (upper region)                                        |          |
|                     | 0.0   | COMP[2:0]                    | 000     | 000 = 1 (no compression)                                                         |          |
|                     |       |                              |         | 001 = 1/2                                                                        |          |
|                     |       |                              |         | 010 = 1/4                                                                        |          |
|                     |       |                              |         | 011 = 1/8                                                                        |          |
|                     |       |                              |         | 100 = 1/16                                                                       |          |
|                     |       |                              |         | 101 = 0                                                                          |          |
|                     |       |                              |         | 110 = Reserved                                                                   |          |
|                     |       |                              |         | 111 = Reserved                                                                   |          |
|                     | 2:0   | AIF1DRC1_LO                  | 000     | AIF1 DRC1 Compressor slope (lower region)                                        |          |
|                     |       | _COMP[2:0]                   |         | 000 = 1 (no compression)                                                         |          |
|                     |       |                              |         | 001 = 1/2                                                                        |          |
|                     |       |                              |         | 010 = 1/4                                                                        |          |
|                     |       |                              |         | 011 = 1/8                                                                        |          |
|                     |       |                              |         | 100 = 0                                                                          |          |
|                     |       |                              |         | 101 = Reserved                                                                   |          |
|                     |       |                              |         | 11X = Reserved                                                                   |          |

Register 0442h AIF1 DRC1 (3)



| REGISTER  | BIT  | LABEL       | DEFAULT | DESCRIPTION                                       | REFER TO |
|-----------|------|-------------|---------|---------------------------------------------------|----------|
| ADDRESS   |      |             |         |                                                   |          |
| R1091     | 10:5 | AIF1DRC1_KN | 00_0000 | AIF1 DRC1 Input signal level at the Compressor    |          |
| (0443h)   |      | EE_IP[5:0]  |         | 'Knee'.                                           |          |
| AIF1 DRC1 |      |             |         | 000000 = 0dB                                      |          |
| (4)       |      |             |         | 000001 = -0.75dB                                  |          |
|           |      |             |         | 000010 = -1.5dB                                   |          |
|           |      |             |         | (-0.75dB steps)                                   |          |
|           |      |             |         | 111100 = -45dB                                    |          |
|           |      |             |         | 111101 = Reserved                                 |          |
|           |      |             |         | 11111X = Reserved                                 |          |
|           | 4:0  | AIF1DRC1_KN | 0_0000  | AIF1 DRC1 Output signal at the Compressor 'Knee'. |          |
|           |      | EE_OP[4:0]  |         | 00000 = 0dB                                       |          |
|           |      |             |         | 00001 = -0.75dB                                   |          |
|           |      |             |         | 00010 = -1.5dB                                    |          |
|           |      |             |         | (-0.75dB steps)                                   |          |
|           |      |             |         | 11110 = -22.5dB                                   |          |
|           |      |             |         | 11111 = Reserved                                  |          |

Register 0443h AIF1 DRC1 (4)

| REGISTER                             | BIT | LABEL                      | DEFAULT | DESCRIPTION                                                                                                                                                                                             | REFER TO |
|--------------------------------------|-----|----------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                              |     |                            |         |                                                                                                                                                                                                         |          |
| R1092<br>(0444h)<br>AIF1 DRC1<br>(5) | 9:5 | AIF1DRC1_KN<br>EE2_IP[4:0] | 0_0000  | AIF1 DRC1 Input signal level at the Noise Gate threshold 'Knee2'.  00000 = -36dB  00001 = -37.5dB  00010 = -39dB  (-1.5dB steps)  11110 = -81dB                                                         |          |
|                                      |     |                            |         | 11111 = -82.5dB  Only applicable when DRC_NG_ENA = 1.                                                                                                                                                   |          |
|                                      | 4:0 | AIF1DRC1_KN<br>EE2_OP[4:0] | 0_0000  | AIF1 DRC1 Output signal at the Noise Gate threshold 'Knee2'.  00000 = -30dB  00001 = -31.5dB  00010 = -33dB  (-1.5dB steps)  11110 = -75dB  11111 = -76.5dB  Only applicable when DRC KNEE2 OP ENA = 1. |          |

Register 0444h AIF1 DRC1 (5)

| REGISTER                             | BIT   | LABEL                             | DEFAULT | DESCRIPTION                                                                                                                                                                                                    | REFER TO |
|--------------------------------------|-------|-----------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                              |       |                                   |         |                                                                                                                                                                                                                |          |
| R1104<br>(0450h)<br>AIF1 DRC2<br>(1) | 15:11 | AIF1DRC2_SI<br>G_DET_RMS[4<br>:0] | 0_0000  | AIF1 DRC2 Signal Detect RMS Threshold. This is the RMS signal level for signal detect to be indicated when AIF1DRC2_SIG_DET_MODE=0.  00000 = -30dB 00001 = -31.5dB (1.5dB steps) 11110 = -75dB 11111 = -76.5dB |          |
|                                      |       |                                   |         |                                                                                                                                                                                                                |          |



| REGISTER<br>ADDRESS | BIT  | LABEL                            | DEFAULT | DESCRIPTION                                                                                                                                                                                             | REFER TO |
|---------------------|------|----------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                     | 10:9 | AIF1DRC2_SI<br>G_DET_PK[1:0<br>] | 00      | AIF1 DRC2 Signal Detect Peak Threshold.  This is the Peak/RMS ratio, or Crest Factor, level for signal detect to be indicated when AIF1DRC2_SIG_DET_MODE=1.  00 = 12dB  01 = 18dB  10 = 24dB  11 = 30dB |          |
|                     | 8    | AIF1DRC2_NG<br>_ENA              | 0       | AIF1 DRC2 Noise Gate Enable 0 = Disabled 1 = Enabled                                                                                                                                                    |          |
|                     | 7    | AIF1DRC2_SI<br>G_DET_MODE        | 1       | AIF1 DRC2 Signal Detect Mode 0 = RMS threshold mode 1 = Peak threshold mode                                                                                                                             |          |
|                     | 6    | AIF1DRC2_SI<br>G_DET             | 0       | AIF1 DRC2 Signal Detect Enable 0 = Disabled 1 = Enabled                                                                                                                                                 |          |
|                     | 5    | AIF1DRC2_KN<br>EE2_OP_ENA        | 0       | AIF1 DRC2 KNEE2_OP Enable 0 = Disabled 1 = Enabled                                                                                                                                                      |          |
|                     | 4    | AIF1DRC2_QR                      | 1       | AIF1 DRC2 Quick-release Enable 0 = Disabled 1 = Enabled                                                                                                                                                 |          |
|                     | 3    | AIF1DRC2_AN<br>TICLIP            | 1       | AIF1 DRC2 Anti-clip Enable 0 = Disabled 1 = Enabled                                                                                                                                                     |          |
|                     | 2    | AIF1DAC2_DR<br>C_ENA             | 0       | Enable DRC in AIF1DAC2 playback path (AIF1, Timeslot 1) 0 = Disabled 1 = Enabled                                                                                                                        |          |
|                     | 1    | AIF1ADC2L_D<br>RC_ENA            | 0       | Enable DRC in AIF1ADC2 (Left) record path (AIF1, Timeslot 1) 0 = Disabled 1 = Enabled                                                                                                                   |          |
|                     | 0    | AIF1ADC2R_D<br>RC_ENA            | 0       | Enable DRC in AIF1ADC2 (Right) record path (AIF1, Timeslot 1) 0 = Disabled 1 = Enabled                                                                                                                  |          |

Register 0450h AIF1 DRC2 (1)

| REGISTER<br>ADDRESS | BIT  | LABEL       | DEFAULT | DESCRIPTION                                        | REFER TO |
|---------------------|------|-------------|---------|----------------------------------------------------|----------|
| R1105               | 12:9 | AIF1DRC2_AT | 0100    | AIF1 DRC2 Gain attack rate (seconds/6dB)           |          |
| (0451h)             |      | K[3:0]      |         | 0000 = Reserved                                    |          |
| AIF1 DRC2           |      |             |         | 0001 = 181us                                       |          |
| (2)                 |      |             |         | 0010 = 363us                                       |          |
|                     |      |             |         | 0011 = 726us                                       |          |
|                     |      |             |         | 0100 = 1.45ms                                      |          |
|                     |      |             |         | 0101 = 2.9ms                                       |          |
|                     |      |             |         | 0110 = 5.8ms                                       |          |
|                     |      |             |         | 0111 = 11.6ms                                      |          |
|                     |      |             |         | 1000 = 23.2ms                                      |          |
|                     |      |             |         | 1001 = 46.4ms                                      |          |
|                     |      |             |         | 1010 = 92.8ms                                      |          |
|                     |      |             |         | 1011 = 185.6ms                                     |          |
|                     |      |             |         | 1100-1111 = Reserved                               |          |
|                     | 8:5  | AIF1DRC2_DC | 0010    | AIF1 DRC2 Gain decay rate (seconds/6dB)            |          |
|                     |      | Y[3:0]      |         | 0000 = 186ms                                       |          |
|                     |      |             |         | 0001 = 372ms                                       |          |
|                     |      |             |         | 0010 = 743ms                                       |          |
|                     |      |             |         | 0011 = 1.49s                                       |          |
|                     |      |             |         | 0100 = 2.97s                                       |          |
|                     |      |             |         | 0101 = 5.94s                                       |          |
|                     |      |             |         | 0110 = 11.89s                                      |          |
|                     |      |             |         | 0111 = 23.78s                                      |          |
|                     |      |             |         | 1000 = 47.56s                                      |          |
|                     |      |             |         | 1001-1111 = Reserved                               |          |
|                     | 4:2  | AIF1DRC2 MI | 001     | AIF1 DRC2 Minimum gain to attenuate audio signals  |          |
|                     |      | NGAIN[2:0]  |         | 000 = 0dB                                          |          |
|                     |      |             |         | 001 = -12dB (default)                              |          |
|                     |      |             |         | 010 = -18dB                                        |          |
|                     |      |             |         | 011 = -24dB                                        |          |
|                     |      |             |         | 100 = -36dB                                        |          |
|                     |      |             |         | 101 = Reserved                                     |          |
|                     |      |             |         | 11X = Reserved                                     |          |
|                     | 1:0  | AIF1DRC2_MA | 01      | AIF1 DRC2 Maximum gain to boost audio signals (dB) |          |
|                     |      | XGAIN[1:0]  |         | 00 = 12dB                                          |          |
|                     |      |             |         | 01 = 18dB                                          |          |
|                     |      |             |         | 10 = 24dB                                          |          |
|                     |      |             |         | 11 = 36dB                                          |          |

Register 0451h AIF1 DRC2 (2)

| REGISTER<br>ADDRESS | BIT   | LABEL                        | DEFAULT | DESCRIPTION                                                                      | REFER TO |
|---------------------|-------|------------------------------|---------|----------------------------------------------------------------------------------|----------|
| R1106<br>(0452h)    | 15:12 | AIF1DRC2_NG<br>_MINGAIN[3:0] | 0000    | AIF1 DRC2 Minimum gain to attenuate audio signals when the noise gate is active. |          |
| AIF1 DRC2           |       |                              |         | 0000 = -36dB                                                                     |          |
| (3)                 |       |                              |         | 0001 = -30dB                                                                     |          |
|                     |       |                              |         | 0010 = -24dB                                                                     |          |
|                     |       |                              |         | 0011 = -18dB                                                                     |          |
|                     |       |                              |         | 0100 = -12dB                                                                     |          |
|                     |       |                              |         | 0101 = -6dB                                                                      |          |
|                     |       |                              |         | 0110 = 0dB                                                                       |          |
|                     |       |                              |         | 0111 = 6dB                                                                       |          |
|                     |       |                              |         | 1000 = 12dB                                                                      |          |
|                     |       |                              |         | 1001 = 18dB                                                                      |          |
|                     |       |                              |         | 1010 = 24dB<br>1011 = 30dB                                                       |          |
|                     |       |                              |         | 1100 = 36dB                                                                      |          |
|                     |       |                              |         | 1101 = 360B<br>1101 to 1111 = Reserved                                           |          |
|                     | 11:10 | AIF1DRC2_NG                  | 00      | AIF1 DRC2 Noise Gate slope                                                       |          |
|                     | 11.10 | _EXP[1:0]                    | 00      | 00 = 1 (no expansion)                                                            |          |
|                     |       |                              |         | 01 = 2                                                                           |          |
|                     |       |                              |         | 10 = 4                                                                           |          |
|                     |       |                              |         | 11 = 8                                                                           |          |
|                     | 9:8   | AIF1DRC2_QR                  | 00      | AIF1 DRC2 Quick-release threshold (crest factor in dB)                           |          |
|                     |       | _THR[1:0]                    |         | 00 = 12dB                                                                        |          |
|                     |       |                              |         | 01 = 18dB                                                                        |          |
|                     |       |                              |         | 10 = 24dB                                                                        |          |
|                     |       |                              |         | 11 = 30dB                                                                        |          |
|                     | 7:6   | AIF1DRC2_QR                  | 00      | AIF1 DRC2 Quick-release decay rate (seconds/6dB)                                 |          |
|                     |       | _DCY[1:0]                    |         | 00 = 0.725ms                                                                     |          |
|                     |       |                              |         | 01 = 1.45ms                                                                      |          |
|                     |       |                              |         | 10 = 5.8ms                                                                       |          |
|                     |       |                              |         | 11 = reserved                                                                    |          |
|                     | 5:3   | AIF1DRC2_HI_<br>COMP[2:0]    | 000     | AIF1 DRC2 Compressor slope (upper region)                                        |          |
|                     |       | CONF[2.0]                    |         | 000 = 1 (no compression)                                                         |          |
|                     |       |                              |         | 001 = 1/2<br>010 = 1/4                                                           |          |
|                     |       |                              |         | 010 - 1/4                                                                        |          |
|                     |       |                              |         | 100 = 1/16                                                                       |          |
|                     |       |                              |         | 101 = 0                                                                          |          |
|                     |       |                              |         | 110 = Reserved                                                                   |          |
|                     |       |                              |         | 111 = Reserved                                                                   |          |
|                     | 2:0   | AIF1DRC2_LO                  | 000     | AIF1 DRC2 Compressor slope (lower region)                                        |          |
|                     |       | _COMP[2:0]                   |         | 000 = 1 (no compression)                                                         |          |
|                     |       |                              |         | 001 = 1/2                                                                        |          |
|                     |       |                              |         | 010 = 1/4                                                                        |          |
|                     |       |                              |         | 011 = 1/8                                                                        |          |
|                     |       |                              |         | 100 = 0                                                                          |          |
|                     |       |                              |         | 101 = Reserved                                                                   |          |
|                     |       |                              |         | 11X = Reserved                                                                   |          |

Register 0452h AIF1 DRC2 (3)



| REGISTER  | BIT  | LABEL       | DEFAULT | DESCRIPTION                                       | REFER TO |
|-----------|------|-------------|---------|---------------------------------------------------|----------|
| ADDRESS   |      |             |         |                                                   |          |
| R1107     | 10:5 | AIF1DRC2_KN | 00_0000 | AIF1 DRC2 Input signal level at the Compressor    |          |
| (0453h)   |      | EE_IP[5:0]  |         | 'Knee'.                                           |          |
| AIF1 DRC2 |      |             |         | 000000 = 0dB                                      |          |
| (4)       |      |             |         | 000001 = -0.75dB                                  |          |
|           |      |             |         | 000010 = -1.5dB                                   |          |
|           |      |             |         | (-0.75dB steps)                                   |          |
|           |      |             |         | 111100 = -45dB                                    |          |
|           |      |             |         | 111101 = Reserved                                 |          |
|           |      |             |         | 11111X = Reserved                                 |          |
|           | 4:0  | AIF1DRC2_KN | 0_0000  | AIF1 DRC2 Output signal at the Compressor 'Knee'. |          |
|           |      | EE_OP[4:0]  |         | 00000 = 0dB                                       |          |
|           |      |             |         | 00001 = -0.75dB                                   |          |
|           |      |             |         | 00010 = -1.5dB                                    |          |
|           |      |             |         | (-0.75dB steps)                                   |          |
|           |      |             |         | 11110 = -22.5dB                                   |          |
|           |      |             |         | 11111 = Reserved                                  |          |

Register 0453h AIF1 DRC2 (4)

| REGISTER                             | BIT | LABEL                      | DEFAULT | DESCRIPTION                                                                                                                                                      | REFER TO |
|--------------------------------------|-----|----------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                              |     |                            |         |                                                                                                                                                                  |          |
| R1108<br>(0454h)<br>AIF1 DRC2<br>(5) | 9:5 | AIF1DRC2_KN<br>EE2_IP[4:0] | 0_0000  | AIF1 DRC2 Input signal level at the Noise Gate threshold 'Knee2'.  00000 = -36dB  00001 = -37.5dB  00010 = -39dB  (-1.5dB steps)  11110 = -81dB  11111 = -82.5dB |          |
|                                      |     |                            |         | Only applicable when DRC_NG_ENA = 1.                                                                                                                             |          |
|                                      | 4:0 | AIF1DRC2_KN<br>EE2_OP[4:0] | 0_0000  | AIF1 DRC2 Output signal at the Noise Gate threshold 'Knee2'.                                                                                                     |          |
|                                      |     |                            |         | 00000 = -30dB                                                                                                                                                    |          |
|                                      |     |                            |         | 00001 = -31.5dB                                                                                                                                                  |          |
|                                      |     |                            |         | 00010 = -33dB                                                                                                                                                    |          |
|                                      |     |                            |         | (-1.5dB steps)                                                                                                                                                   |          |
|                                      |     |                            |         | 11110 = -75dB                                                                                                                                                    |          |
|                                      |     |                            |         | 11111 = -76.5dB                                                                                                                                                  |          |
|                                      |     |                            |         | Only applicable when DRC_KNEE2_OP_ENA = 1.                                                                                                                       |          |

Register 0454h AIF1 DRC2 (5)

| REGISTER        | BIT   | LABEL         | DEFAULT | DESCRIPTION                                | REFER TO |
|-----------------|-------|---------------|---------|--------------------------------------------|----------|
| ADDRESS         |       |               |         |                                            |          |
| R1152           | 15:11 | AIF1DAC1_EQ   | 0_1100  | AIF1DAC1 (AIF1, Timeslot 0) EQ Band 1 Gain |          |
| (0480h)         |       | _B1_GAIN[4:0] |         | 00000 = -12dB                              |          |
| AIF1 DAC1       |       |               |         | 00001 = -11dB                              |          |
| EQ Gains<br>(1) |       |               |         |                                            |          |
| (1)             |       |               |         | 10111 = +11dB                              |          |
|                 |       |               |         | 11000 = +12dB                              |          |
|                 |       |               |         | 11001 to 11111 Reserved                    |          |
|                 |       |               |         |                                            |          |
|                 |       |               |         |                                            |          |
|                 |       |               |         |                                            |          |



| REGISTER | BIT  | LABEL         | DEFAULT | DESCRIPTION                                         | REFER TO |
|----------|------|---------------|---------|-----------------------------------------------------|----------|
| ADDRESS  |      |               |         |                                                     |          |
|          |      |               |         |                                                     |          |
|          | 10:6 | AIF1DAC1_EQ   | 0_1100  | AIF1DAC1 (AIF1, Timeslot 0) EQ Band 2 Gain          |          |
|          |      | _B2_GAIN[4:0] |         | 00000 = -12dB                                       |          |
|          |      |               |         | 00001 = -11dB                                       |          |
|          |      |               |         |                                                     |          |
|          |      |               |         | 10111 = +11dB                                       |          |
|          |      |               |         | 11000 = +12dB                                       |          |
|          |      |               |         | 11001 to 11111 Reserved                             |          |
|          | 5:1  | AIF1DAC1_EQ   | 0_1100  | AIF1DAC1 (AIF1, Timeslot 0) EQ Band 3 Gain          |          |
|          |      | _B3_GAIN[4:0] |         | 00000 = -12dB                                       |          |
|          |      |               |         | 00001 = -11dB                                       |          |
|          |      |               |         |                                                     |          |
|          |      |               |         | 10111 = +11dB                                       |          |
|          |      |               |         | 11000 = +12dB                                       |          |
|          |      |               |         | 11001 to 11111 Reserved                             |          |
|          | 0    | AIF1DAC1_EQ   | 0       | Enable EQ in AIF1DAC1 playback path (AIF1, Timeslot |          |
|          |      | _ENA          |         | 0)                                                  |          |
|          |      |               |         | 0 = Disabled                                        |          |
|          |      |               |         | 1 = Enabled                                         |          |

Register 0480h AIF1 DAC1 EQ Gains (1)

| REGISTER                                         | BIT   | LABEL                        | DEFAULT | DESCRIPTION                                                                                                                                   | REFER TO |
|--------------------------------------------------|-------|------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                                          |       |                              |         |                                                                                                                                               |          |
| R1153<br>(0481h)<br>AIF1 DAC1<br>EQ Gains<br>(2) | 15:11 | AIF1DAC1_EQ<br>_B4_GAIN[4:0] | 0_1100  | AIF1DAC1 (AIF1, Timeslot 0) EQ Band 4 Gain<br>00000 = -12dB<br>00001 = -11dB<br><br>10111 = +11dB<br>11000 = +12dB                            |          |
|                                                  |       |                              |         | 11001 to 11111 Reserved                                                                                                                       |          |
|                                                  | 10:6  | AIF1DAC1_EQ<br>_B5_GAIN[4:0] | 0_1100  | AIF1DAC1 (AIF1, Timeslot 0) EQ Band 5 Gain<br>00000 = -12dB<br>00001 = -11dB<br><br>10111 = +11dB<br>11000 = +12dB<br>11001 to 11111 Reserved |          |

Register 0481h AIF1 DAC1 EQ Gains (2)

| REGISTER  | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|-----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS   |      |             |           |                         |          |
| R1154     | 15:0 | AIF1DAC1_EQ | 0000_1111 | EQ Band 1 Coefficient A |          |
| (0482h)   |      | _B1_A[15:0] | _1100_101 |                         |          |
| AIF1 DAC1 |      |             | 0         |                         |          |
| EQ Band 1 |      |             |           |                         |          |
| Α         |      |             |           |                         |          |

Register 0482h AIF1 DAC1 EQ Band 1 A



| REGISTER                                        | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                             |                         |          |
| R1155<br>(0483h)<br>AIF1 DAC1<br>EQ Band 1<br>B | 15:0 | AIF1DAC1_EQ<br>_B1_B[15:0] | 0000_0100<br>_0000_000<br>0 | EQ Band 1 Coefficient B |          |

Register 0483h AIF1 DAC1 EQ Band 1 B

| REGISTER  | BIT  | LABEL        | DEFAULT   | DESCRIPTION              | REFER TO |
|-----------|------|--------------|-----------|--------------------------|----------|
| ADDRESS   |      |              |           |                          |          |
| R1156     | 15:0 | AIF1DAC1_EQ  | 0000_0000 | EQ Band 1 Coefficient PG |          |
| (0484h)   |      | _B1_PG[15:0] | _1101_100 |                          |          |
| AIF1 DAC1 |      |              | 0         |                          |          |
| EQ Band 1 |      |              |           |                          |          |
| PG        |      |              |           |                          |          |

Register 0484h AIF1 DAC1 EQ Band 1 PG

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                      | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|------------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                              |                         |          |
| R1157<br>(0485h)<br>AIF1 DAC1<br>EQ Band 2<br>A | 15:0 | AIF1DAC1_EQ<br>_B2_A[15:0] | 0001_1110<br>_1011_010<br>_1 | EQ Band 2 Coefficient A |          |

Register 0485h AIF1 DAC1 EQ Band 2 A

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                      | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|------------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                              |                         |          |
| R1158<br>(0486h)<br>AIF1 DAC1<br>EQ Band 2<br>B | 15:0 | AIF1DAC1_EQ<br>_B2_B[15:0] | 1111_0001<br>_0100_010<br>_1 | EQ Band 2 Coefficient B |          |

Register 0486h AIF1 DAC1 EQ Band 2 B

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                             |                         |          |
| R1159<br>(0487h)<br>AIF1 DAC1<br>EQ Band 2<br>C | 15:0 | AIF1DAC1_EQ<br>_B2_C[15:0] | 0000_1011<br>_0111_010<br>1 | EQ Band 2 Coefficient C |          |

Register 0487h AIF1 DAC1 EQ Band 2 C

| REGISTER  | BIT  | LABEL        | DEFAULT   | DESCRIPTION              | REFER TO |
|-----------|------|--------------|-----------|--------------------------|----------|
| ADDRESS   |      |              |           |                          |          |
| R1160     | 15:0 | AIF1DAC1_EQ  | 0000_0001 | EQ Band 2 Coefficient PG |          |
| (0488h)   |      | _B2_PG[15:0] | _1100_010 |                          |          |
| AIF1 DAC1 |      |              | 1         |                          |          |
| EQ Band 2 |      |              |           |                          |          |
| PG        |      |              |           |                          |          |

Register 0488h AIF1 DAC1 EQ Band 2 PG



| REGISTER<br>ADDRESS                             | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------------------|----------|
| R1161<br>(0489h)<br>AIF1 DAC1<br>EQ Band 3<br>A | 15:0 | AIF1DAC1_EQ<br>_B3_A[15:0] | 0001_1100<br>_0101_100<br>0 | EQ Band 3 Coefficient A |          |

Register 0489h AIF1 DAC1 EQ Band 3 A

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                             |                         |          |
| R1162<br>(048Ah)<br>AIF1 DAC1<br>EQ Band 3<br>B | 15:0 | AIF1DAC1_EQ<br>_B3_B[15:0] | 1111_0011<br>_0111_001<br>1 | EQ Band 3 Coefficient B |          |

Register 048Ah AIF1 DAC1 EQ Band 3 B

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                      | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|------------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                              |                         |          |
| R1163<br>(048Bh)<br>AIF1 DAC1<br>EQ Band 3<br>C | 15:0 | AIF1DAC1_EQ<br>_B3_C[15:0] | 0000_1010<br>_0101_010<br>_0 | EQ Band 3 Coefficient C |          |

Register 048Bh AIF1 DAC1 EQ Band 3 C

| REGISTER  | BIT  | LABEL        | DEFAULT   | DESCRIPTION              | REFER TO |
|-----------|------|--------------|-----------|--------------------------|----------|
| ADDRESS   |      |              |           |                          |          |
| R1164     | 15:0 | AIF1DAC1_EQ  | 0000_0101 | EQ Band 3 Coefficient PG |          |
| (048Ch)   |      | _B3_PG[15:0] | _0101_100 |                          |          |
| AIF1 DAC1 |      |              | 0         |                          |          |
| EQ Band 3 |      |              |           |                          |          |
| PG        |      |              |           |                          |          |

Register 048Ch AIF1 DAC1 EQ Band 3 PG

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                             |                         |          |
| R1165<br>(048Dh)<br>AIF1 DAC1<br>EQ Band 4<br>A | 15:0 | AIF1DAC1_EQ<br>_B4_A[15:0] | 0001_0110<br>_1000_111<br>0 | EQ Band 4 Coefficient A |          |

Register 048Dh AIF1 DAC1 EQ Band 4 A

| REGISTER  | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|-----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS   |      |             |           |                         |          |
| R1166     | 15:0 | AIF1DAC1_EQ | 1111_1000 | EQ Band 4 Coefficient B |          |
| (048Eh)   |      | _B4_B[15:0] | _0010_100 |                         |          |
| AIF1 DAC1 |      |             | 1         |                         |          |
| EQ Band 4 |      |             |           |                         |          |
| В         |      |             |           |                         |          |

Register 048Eh AIF1 DAC1 EQ Band 4 B



| REGISTER                                        | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                             |                         |          |
| R1167<br>(048Fh)<br>AIF1 DAC1<br>EQ Band 4<br>C | 15:0 | AIF1DAC1_EQ<br>_B4_C[15:0] | 0000_0111<br>_1010_110<br>1 | EQ Band 4 Coefficient C |          |

Register 048Fh AIF1 DAC1 EQ Band 4 C

| REGISTER                                         | BIT  | LABEL                       | DEFAULT                     | DESCRIPTION             | REFER TO |
|--------------------------------------------------|------|-----------------------------|-----------------------------|-------------------------|----------|
| ADDRESS                                          |      |                             |                             |                         |          |
| R1168<br>(0490h)<br>AIF1 DAC1<br>EQ Band 4<br>PG | 15:0 | AIF1DAC1_EQ<br>_B4_PG[15:0] | 0001_0001<br>_0000_001<br>1 | EQ Band 4 Coefficient C |          |

Register 0490h AIF1 DAC1 EQ Band 4 PG

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                             |                         |          |
| R1169<br>(0491h)<br>AIF1 DAC1<br>EQ Band 5<br>A | 15:0 | AIF1DAC1_EQ<br>_B5_A[15:0] | 0000_0101<br>_0110_010<br>0 | EQ Band 5 Coefficient A |          |

Register 0491h AIF1 DAC1 EQ Band 5 A

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                      | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|------------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                              |                         |          |
| R1170<br>(0492h)<br>AIF1 DAC1<br>EQ Band 5<br>B | 15:0 | AIF1DAC1_EQ<br>_B5_B[15:0] | 0000_0101<br>_0101_100<br>_1 | EQ Band 5 Coefficient B |          |

Register 0492h AIF1 DAC1 EQ Band 5 B

| REGISTER                                         | BIT  | LABEL                       | DEFAULT                     | DESCRIPTION              | REFER TO |
|--------------------------------------------------|------|-----------------------------|-----------------------------|--------------------------|----------|
| ADDRESS                                          |      |                             |                             |                          |          |
| R1171<br>(0493h)<br>AIF1 DAC1<br>EQ Band 5<br>PG | 15:0 | AIF1DAC1_EQ<br>_B5_PG[15:0] | 0100_0000<br>_0000_000<br>0 | EQ Band 5 Coefficient PG |          |

Register 0493h AIF1 DAC1 EQ Band 5 PG

| REGISTER              | BIT   | LABEL         | DEFAULT | DESCRIPTION                                         | REFER TO |
|-----------------------|-------|---------------|---------|-----------------------------------------------------|----------|
| ADDRESS               |       |               |         |                                                     |          |
| R1184                 | 15:11 | AIF1DAC2_EQ   | 0_1100  | AIF1DAC2 (AIF1, Timeslot 1) EQ Band 1 Gain          |          |
| (04A0h)               |       | _B1_GAIN[4:0] |         | 00000 = -12dB                                       |          |
| AIF1 DAC2<br>EQ Gains |       |               |         | 00001 = -11dB                                       |          |
| (1)                   |       |               |         |                                                     |          |
| (1)                   |       |               |         | 10111 = +11dB                                       |          |
|                       |       |               |         | 11000 = +12dB                                       |          |
|                       |       |               |         | 11001 to 11111 Reserved                             |          |
|                       | 10:6  | AIF1DAC2_EQ   | 0_1100  | AIF1DAC2 (AIF1, Timeslot 1) EQ Band 2 Gain          |          |
|                       |       | _B2_GAIN[4:0] |         | 00000 = -12dB                                       |          |
|                       |       |               |         | 00001 = -11dB                                       |          |
|                       |       |               |         |                                                     |          |
|                       |       |               |         | 10111 = +11dB                                       |          |
|                       |       |               |         | 11000 = +12dB                                       |          |
|                       |       |               |         | 11001 to 11111 Reserved                             |          |
|                       | 5:1   | AIF1DAC2_EQ   | 0_1100  | AIF1DAC2 (AIF1, Timeslot 1) EQ Band 3 Gain          |          |
|                       |       | _B3_GAIN[4:0] |         | 00000 = -12dB                                       |          |
|                       |       |               |         | 00001 = -11dB                                       |          |
|                       |       |               |         |                                                     |          |
|                       |       |               |         | 10111 = +11dB                                       |          |
|                       |       |               |         | 11000 = +12dB                                       |          |
|                       |       |               |         | 11001 to 11111 Reserved                             |          |
|                       | 0     | AIF1DAC2_EQ   | 0       | Enable EQ in AIF1DAC2 playback path (AIF1, Timeslot |          |
|                       |       | _ENA          |         | 1)                                                  |          |
|                       |       |               |         | 0 = Disabled                                        |          |
|                       |       |               |         | 1 = Enabled                                         |          |

Register 04A0h AIF1 DAC2 EQ Gains (1)

| REGISTER                                         | BIT   | LABEL                        | DEFAULT | DESCRIPTION                                                                                                                                   | REFER TO |
|--------------------------------------------------|-------|------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                                          |       |                              |         |                                                                                                                                               |          |
| R1185<br>(04A1h)<br>AIF1 DAC2<br>EQ Gains<br>(2) | 15:11 | AIF1DAC2_EQ<br>_B4_GAIN[4:0] | 0_1100  | AIF1DAC2 (AIF1, Timeslot 1) EQ Band 4 Gain<br>00000 = -12dB<br>00001 = -11dB<br><br>10111 = +11dB<br>11000 = +12dB<br>11001 to 11111 Reserved |          |
|                                                  | 10:6  | AIF1DAC2_EQ<br>_B5_GAIN[4:0] | 0_1100  | AIF1DAC2 (AIF1, Timeslot 1) EQ Band 5 Gain<br>00000 = -12dB<br>00001 = -11dB<br><br>10111 = +11dB<br>11000 = +12dB<br>11001 to 11111 Reserved |          |

Register 04A1h AIF1 DAC2 EQ Gains (2)

| REGISTER  | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|-----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS   |      |             |           |                         |          |
| R1186     | 15:0 | AIF1DAC2_EQ | _         | EQ Band 1 Coefficient A |          |
| (04A2h)   |      | _B1_A[15:0] | _1100_101 |                         |          |
| AIF1 DAC2 |      |             | 0         |                         |          |
| EQ Band 1 |      |             |           |                         |          |
| Α         |      |             |           |                         |          |

Register 04A2h AIF1 DAC2 EQ Band 1 A

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                             |                         |          |
| R1187<br>(04A3h)<br>AIF1 DAC2<br>EQ Band 1<br>B | 15:0 | AIF1DAC2_EQ<br>_B1_B[15:0] | 0000_0100<br>_0000_000<br>0 | EQ Band 1 Coefficient B |          |

Register 04A3h AIF1 DAC2 EQ Band 1 B

| REGISTER                                         | BIT  | LABEL                       | DEFAULT                    | DESCRIPTION              | REFER TO |
|--------------------------------------------------|------|-----------------------------|----------------------------|--------------------------|----------|
| ADDRESS                                          |      |                             |                            |                          |          |
| R1188<br>(04A4h)<br>AIF1 DAC2<br>EQ Band 1<br>PG | 15:0 | AIF1DAC2_EQ<br>_B1_PG[15:0] | 0000_0000<br>_1101_100<br> | EQ Band 1 Coefficient PG |          |

Register 04A4h AIF1 DAC2 EQ Band 1 PG

| REGISTER  | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|-----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS   |      |             |           |                         |          |
| R1189     | 15:0 | AIF1DAC2_EQ | 0001_1110 | EQ Band 2 Coefficient A |          |
| (04A5h)   |      | _B2_A[15:0] | _1011_010 |                         |          |
| AIF1 DAC2 |      |             | 1         |                         |          |
| EQ Band 2 |      |             |           |                         |          |
| Α         |      |             |           |                         |          |

Register 04A5h AIF1 DAC2 EQ Band 2 A

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------|----------|
| ADDRESS                                         |      |                            |                             |             |          |
| R1190<br>(04A6h)<br>AIF1 DAC2<br>EQ Band 2<br>B | 15:0 | AIF1DAC2_EQ<br>_B2_B[15:0] | 1111_0001<br>_0100_010<br>1 |             |          |

Register 04A6h AIF1 DAC2 EQ Band 2 B

| REGISTER  | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|-----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS   |      |             |           |                         |          |
| R1191     | 15:0 | AIF1DAC2_EQ | 0000_1011 | EQ Band 2 Coefficient C |          |
| (04A7h)   |      | _B2_C[15:0] | _0111_010 |                         |          |
| AIF1 DAC2 |      |             | 1         |                         |          |
| EQ Band 2 |      |             |           |                         |          |
| С         |      |             |           |                         |          |

Register 04A7h AIF1 DAC2 EQ Band 2 C



| REGISTER<br>ADDRESS                              | BIT  | LABEL                       | DEFAULT                      | DESCRIPTION              | REFER TO |
|--------------------------------------------------|------|-----------------------------|------------------------------|--------------------------|----------|
| R1192<br>(04A8h)<br>AIF1 DAC2<br>EQ Band 2<br>PG | 15:0 | AIF1DAC2_EQ<br>_B2_PG[15:0] | 0000_0001<br>_1100_010<br>_1 | EQ Band 2 Coefficient PG |          |

Register 04A8h AIF1 DAC2 EQ Band 2 PG

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                             |                         |          |
| R1193<br>(04A9h)<br>AIF1 DAC2<br>EQ Band 3<br>A | 15:0 | AIF1DAC2_EQ<br>_B3_A[15:0] | 0001_1100<br>_0101_100<br>0 | EQ Band 3 Coefficient A |          |

Register 04A9h AIF1 DAC2 EQ Band 3 A

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                             |                         |          |
| R1194<br>(04AAh)<br>AIF1 DAC2<br>EQ Band 3<br>B | 15:0 | AIF1DAC2_EQ<br>_B3_B[15:0] | 1111_0011<br>_0111_001<br>1 | EQ Band 3 Coefficient B |          |

Register 04AAh AIF1 DAC2 EQ Band 3 B

| REGISTER  | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|-----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS   |      |             |           |                         |          |
| R1195     | 15:0 | AIF1DAC2_EQ | 0000_1010 | EQ Band 3 Coefficient C |          |
| (04ABh)   |      | _B3_C[15:0] | _0101_010 |                         |          |
| AIF1 DAC2 |      |             | 0         |                         |          |
| EQ Band 3 |      |             |           |                         |          |
| С         |      |             |           |                         |          |

Register 04ABh AIF1 DAC2 EQ Band 3 C

| REGISTER                                   | BIT  | LABEL                       | DEFAULT                     | DESCRIPTION              | REFER TO |
|--------------------------------------------|------|-----------------------------|-----------------------------|--------------------------|----------|
| ADDRESS                                    |      |                             |                             |                          |          |
| R1196<br>(04ACh)<br>AIF1 DAC2<br>EQ Band 3 | 15:0 | AIF1DAC2_EQ<br>_B3_PG[15:0] | 0000_0101<br>_0101_100<br>0 | EQ Band 3 Coefficient PG |          |
| PG                                         |      |                             |                             |                          |          |

Register 04ACh AIF1 DAC2 EQ Band 3 PG

| REGISTER  | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|-----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS   |      |             |           |                         |          |
| R1197     | 15:0 | AIF1DAC2_EQ | 0001_0110 | EQ Band 4 Coefficient A |          |
| (04ADh)   |      | _B4_A[15:0] | _1000_111 |                         |          |
| AIF1 DAC2 |      |             | 0         |                         |          |
| EQ Band 4 |      |             |           |                         |          |
| Α         |      |             |           |                         |          |

Register 04ADh AIF1 DAC2 EQ Band 4 A



| REGISTER                                        | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                             |                         |          |
| R1198<br>(04AEh)<br>AIF1 DAC2<br>EQ Band 4<br>B | 15:0 | AIF1DAC2_EQ<br>_B4_B[15:0] | 1111_1000<br>_0010_100<br>1 | EQ Band 4 Coefficient B |          |

Register 04AEh AIF1 DAC2 EQ Band 4 B

| REGISTER  | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|-----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS   |      |             |           |                         |          |
| R1199     | 15:0 | AIF1DAC2_EQ | 0000_0111 | EQ Band 4 Coefficient C |          |
| (04AFh)   |      | _B4_C[15:0] | _1010_110 |                         |          |
| AIF1 DAC2 |      |             | 1         |                         |          |
| EQ Band 4 |      |             |           |                         |          |
| С         |      |             |           |                         |          |

Register 04AFh AIF1 DAC2 EQ Band 4 C

| REGISTER                                         | BIT  | LABEL                       | DEFAULT                      | DESCRIPTION             | REFER TO |
|--------------------------------------------------|------|-----------------------------|------------------------------|-------------------------|----------|
| ADDRESS                                          |      |                             |                              |                         |          |
| R1200<br>(04B0h)<br>AIF1 DAC2<br>EQ Band 4<br>PG | 15:0 | AIF1DAC2_EQ<br>_B4_PG[15:0] | 0001_0001<br>_0000_001<br>_1 | EQ Band 4 Coefficient C |          |

Register 04B0h AIF1 DAC2 EQ Band 4 PG

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                     | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|-----------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                             |                         |          |
| R1201<br>(04B1h)<br>AIF1 DAC2<br>EQ Band 5<br>A | 15:0 | AIF1DAC2_EQ<br>_B5_A[15:0] | 0000_0101<br>_0110_010<br>0 | EQ Band 5 Coefficient A |          |

Register 04B1h AIF1 DAC2 EQ Band 5 A

| REGISTER                                        | BIT  | LABEL                      | DEFAULT                      | DESCRIPTION             | REFER TO |
|-------------------------------------------------|------|----------------------------|------------------------------|-------------------------|----------|
| ADDRESS                                         |      |                            |                              |                         |          |
| R1202<br>(04B2h)<br>AIF1 DAC2<br>EQ Band 5<br>B | 15:0 | AIF1DAC2_EQ<br>_B5_B[15:0] | 0000_0101<br>_0101_100<br>_1 | EQ Band 5 Coefficient B |          |

Register 04B2h AIF1 DAC2 EQ Band 5 B

| REGISTER                                         | BIT  | LABEL                       | DEFAULT                     | DESCRIPTION              | REFER TO |
|--------------------------------------------------|------|-----------------------------|-----------------------------|--------------------------|----------|
| ADDRESS                                          |      |                             |                             |                          |          |
| R1203<br>(04B3h)<br>AIF1 DAC2<br>EQ Band 5<br>PG | 15:0 | AIF1DAC2_EQ<br>_B5_PG[15:0] | 0100_0000<br>_0000_000<br>0 | EQ Band 5 Coefficient PG |          |

Register 04B3h AIF1 DAC2 EQ Band 5 PG



| REGISTER<br>ADDRESS          | BIT | LABEL                 | DEFAULT   | DESCRIPTION                                                                                                                        | REFER TO |
|------------------------------|-----|-----------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------|----------|
| R1280<br>(0500h)<br>AIF2 ADC | 8   | AIF2ADC_VU            | 0         | AIF2ADC output path Volume Update Writing a 1 to this bit will cause the AIF2ADCL and AIF2ADCR volume to be updated simultaneously |          |
| Left Volume                  | 7:0 | AIF2ADCL_VO<br>L[7:0] | 1100_0000 | AIF2ADC (Left) output path Digital Volume  00h = MUTE  01h = -71.625dB  (0.375dB steps)  EFh = +17.625dB                           |          |

Register 0500h AIF2 ADC Left Volume

| REGISTER            | BIT | LABEL       | DEFAULT   | DESCRIPTION                                                                                      | REFER TO |
|---------------------|-----|-------------|-----------|--------------------------------------------------------------------------------------------------|----------|
| ADDRESS             |     |             |           |                                                                                                  |          |
| R1281               | 8   | AIF2ADC_VU  | 0         | AIF2ADC output path Volume Update                                                                |          |
| (0501h)<br>AIF2 ADC |     |             |           | Writing a 1 to this bit will cause the AIF2ADCL and AIF2ADCR volume to be updated simultaneously |          |
| Right<br>Volume     | 7:0 | AIF2ADCR_VO | 1100_0000 | AIF2ADC (Right) output path Digital Volume                                                       |          |
| Volume              |     | L[7:0]      |           | 00h = MUTE                                                                                       |          |
|                     |     |             |           | 01h = -71.625dB                                                                                  |          |
|                     |     |             |           | (0.375dB steps)                                                                                  |          |
|                     |     |             |           | EFh = +17.625dB                                                                                  |          |

Register 0501h AIF2 ADC Right Volume

| REGISTER    | BIT | LABEL       | DEFAULT   | DESCRIPTION                                         | REFER TO |
|-------------|-----|-------------|-----------|-----------------------------------------------------|----------|
| ADDRESS     |     |             |           |                                                     |          |
| R1282       | 8   | AIF2DAC_VU  | 0         | AIF2DAC input path Volume Update                    |          |
| (0502h)     |     |             |           | Writing a 1 to this bit will cause the AIF2DACL and |          |
| AIF2 DAC    |     |             |           | AIF2DACR volume to be updated simultaneously        |          |
| Left Volume | 7:0 | AIF2DACL_VO | 1100_0000 | AIF2DAC (Left) input path Digital Volume            |          |
|             |     | L[7:0]      |           | 00h = MUTE                                          |          |
|             |     |             |           | 01h = -71.625dB                                     |          |
|             |     |             |           | (0.375dB steps)                                     |          |
|             |     |             |           | C0h = 0dB                                           |          |
|             |     |             |           | FFh = 0dB                                           |          |

Register 0502h AIF2 DAC Left Volume

| REGISTER<br>ADDRESS          | BIT | LABEL                 | DEFAULT   | DESCRIPTION                                                                                                                       | REFER TO |
|------------------------------|-----|-----------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------|----------|
| R1283<br>(0503h)<br>AIF2 DAC | 8   | AIF2DAC_VU            | 0         | AIF2DAC input path Volume Update Writing a 1 to this bit will cause the AIF2DACL and AIF2DACR volume to be updated simultaneously |          |
| Right<br>Volume              | 7:0 | AIF2DACR_VO<br>L[7:0] | 1100_0000 | AIF2DAC (Right) input path Digital Volume  00h = MUTE  01h = -71.625dB  (0.375dB steps)  C0h = 0dB  FFh = 0dB                     |          |

Register 0503h AIF2 DAC Right Volume



| REGISTER            | BIT   | LABEL                    | DEFAULT | DESCRIPTION                                            | REFER TO |
|---------------------|-------|--------------------------|---------|--------------------------------------------------------|----------|
| ADDRESS             |       |                          |         |                                                        |          |
| R1296 (0510h)       | 15    | AIF2ADC_4FS              | 0       | [No description available]                             |          |
| AIF2 ADC<br>Filters | 14:13 | AIF2ADC_HPF_C<br>UT[1:0] | 00      | AIF2ADC output path Digital HPF Cut-Off Frequency (fc) |          |
|                     |       |                          |         | 00 = Hi-fi mode (fc = 4Hz at fs = 48kHz)               |          |
|                     |       |                          |         | 01 = Voice mode 1 (fc = 127Hz at fs = 8kHz)            |          |
|                     |       |                          |         | 10 = Voice mode 2 (fc = 130Hz at fs = 8kHz)            |          |
|                     |       |                          |         | 11 = Voice mode 3 (fc = 267Hz at fs = 8kHz)            |          |
|                     | 12    | AIF2ADCL_HPF             | 0       | AIF2ADC (Left) output path Digital HPF Enable          |          |
|                     |       |                          |         | 0 = Disabled                                           |          |
|                     |       |                          |         | 1 = Enabled                                            |          |
|                     | 11    | AIF2ADCR_HPF             | 0       | AIF2ADC (Right) output path Digital HPF Enable         |          |
|                     |       |                          |         | 0 = Disabled                                           |          |
|                     |       |                          |         | 1 = Enabled                                            |          |

Register 0510h AIF2 ADC Filters

| REGISTER                | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                                                                                 | REFER TO |
|-------------------------|-----|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                 |     |             |         |                                                                                                                                             |          |
| R1312                   | 9   | AIF2DAC_MUT | 1       | AIF2DAC input path Soft Mute Control                                                                                                        |          |
| (0520h)                 |     | E           |         | 0 = Un-mute                                                                                                                                 |          |
| AIF2 DAC<br>Filters (1) |     |             |         | 1 = Mute                                                                                                                                    |          |
| Fillers (1)             | 7   | AIF2DAC_MO  | 0       | AIF2DAC input path Mono Mix Control                                                                                                         |          |
|                         |     | NO          |         | 0 = Disabled                                                                                                                                |          |
|                         |     |             |         | 1 = Enabled                                                                                                                                 |          |
|                         | 5   | AIF2DAC_MUT | 0       | AIF2DAC input path Soft Mute Ramp Rate                                                                                                      |          |
|                         |     | ERATE       |         | 0 = Fast ramp (fs/2, maximum ramp time is 10.7ms at fs=48k)                                                                                 |          |
|                         |     |             |         | 1 = Slow ramp (fs/32, maximum ramp time is 171ms at fs=48k)                                                                                 |          |
|                         |     |             |         | (Note: ramp rate scales with sample rate.)                                                                                                  |          |
|                         | 4   | AIF2DAC_UN  | 0       | AIF2DAC input path Unmute Ramp select                                                                                                       |          |
|                         |     | MUTE_RAMP   |         | 0 = Disabling soft-mute (AIF2DAC_MUTE=0) will cause<br>the volume to change immediately to AIF2DACL_VOL<br>and AIF2DACR_VOL settings        |          |
|                         |     |             |         | 1 = Disabling soft-mute (AIF2DAC_MUTE=0) will cause<br>the DAC volume to ramp up gradually to the<br>AIF2DACL_VOL and AIF2DACR_VOL settings |          |
|                         | 2:1 | AIF2DAC_DEE | 00      | AIF2DAC input path De-Emphasis Control                                                                                                      |          |
|                         |     | MP[1:0]     |         | 00 = No de-emphasis                                                                                                                         |          |
|                         |     |             |         | 01 = 32kHz sample rate                                                                                                                      |          |
|                         |     |             |         | 10 = 44.1kHz sample rate                                                                                                                    |          |
|                         |     |             |         | 11 = 48kHz sample rate                                                                                                                      |          |

Register 0520h AIF2 DAC Filters (1)

| REGISTER                                    | BIT  | LABEL                    | DEFAULT | DESCRIPTION                                                                                                         | REFER TO |
|---------------------------------------------|------|--------------------------|---------|---------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                                     |      |                          |         |                                                                                                                     |          |
| R1313<br>(0521h)<br>AIF2 DAC<br>Filters (2) | 13:9 | AIF2DAC_3D_<br>GAIN[4:0] | 0_0000  | AIF2DAC playback path 3D Stereo depth 00000 = Off 00001 = Minimum (-16dB)(0.915dB steps) 111111 = Maximum (+11.5dB) |          |



| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION                               | REFER TO |
|---------------------|-----|-------------|---------|-------------------------------------------|----------|
| ADDICEGO            | 8   | AIF2DAC_3D_ | 0       | Enable 3D Stereo in AIF2DAC playback path |          |
|                     |     | ENA         |         | 0 = Disabled                              |          |
|                     |     |             |         | 1 = Enabled                               |          |

Register 0521h AIF2 DAC Filters (2)

| REGISTER<br>ADDRESS        | BIT   | LABEL                    | DEFAULT | DESCRIPTION                                                                                 | REFER TO |
|----------------------------|-------|--------------------------|---------|---------------------------------------------------------------------------------------------|----------|
| R1344                      | 15:11 | AIF2DRC_SIG              | 0_0000  | AIF2 DRC Signal Detect RMS Threshold.                                                       |          |
| (0540h)<br>AIF2 DRC<br>(1) |       | _DET_RMS[4:0             |         | This is the RMS signal level for signal detect to be indicated when AIF2DRC_SIG_DET_MODE=0. |          |
|                            |       |                          |         | 00000 = -30dB                                                                               |          |
|                            |       |                          |         | 00001 = -31.5dB                                                                             |          |
|                            |       |                          |         | (1.5dB steps)                                                                               |          |
|                            |       |                          |         | 11110 = -75dB                                                                               |          |
|                            |       |                          |         | 11111 = -76.5dB                                                                             |          |
|                            | 10:9  | AIF2DRC_SIG              | 00      | AIF2 DRC Signal Detect Peak Threshold.                                                      |          |
|                            |       | _DET_PK[1:0]             |         | This is the Peak/RMS ratio, or Crest Factor, level for                                      |          |
|                            |       |                          |         | signal detect to be indicated when                                                          |          |
|                            |       |                          |         | AIF2DRC_SIG_DET_MODE=1.                                                                     |          |
|                            |       |                          |         | 00 = 12dB                                                                                   |          |
|                            |       |                          |         | 01 = 18dB                                                                                   |          |
|                            |       |                          |         | 10 = 24dB                                                                                   |          |
|                            | 0     | ALEODDO NO               | 0       | 11 = 30dB                                                                                   |          |
|                            | 8     | AIF2DRC_NG_<br>ENA       | 0       | AIF2 DRC Noise Gate Enable                                                                  |          |
|                            |       | LIVI                     |         | 0 = Disabled                                                                                |          |
|                            | 7     | ALESTIDE SIC             | 1       | 1 = Enabled AIF2 DRC Signal Detect Mode                                                     |          |
|                            | 7     | AIF2DRC_SIG<br>_DET_MODE | 1       | 0 = RMS threshold mode                                                                      |          |
|                            |       | _52:652                  |         | 1 = Peak threshold mode                                                                     |          |
|                            | 6     | AIF2DRC_SIG              | 0       | AIF2 DRC Signal Detect Enable                                                               |          |
|                            | 0     | _DET                     | O       | 0 = Disabled                                                                                |          |
|                            |       |                          |         | 1 = Enabled                                                                                 |          |
|                            | 5     | AIF2DRC_KNE              | 0       | AIF2 DRC KNEE2_OP Enable                                                                    |          |
|                            | · ·   | E2_OP_ENA                | O       | 0 = Disabled                                                                                |          |
|                            |       |                          |         | 1 = Enabled                                                                                 |          |
|                            | 4     | AIF2DRC_QR               | 1       | AIF2 DRC Quick-release Enable                                                               |          |
|                            | -     |                          |         | 0 = Disabled                                                                                |          |
|                            |       |                          |         | 1 = Enabled                                                                                 |          |
|                            | 3     | AIF2DRC_ANT              | 1       | AIF2 DRC Anti-clip Enable                                                                   |          |
|                            |       | ICLIP                    |         | 0 = Disabled                                                                                |          |
|                            |       |                          |         | 1 = Enabled                                                                                 |          |
|                            | 2     | AIF2DAC_DRC              | 0       | Enable DRC in AIF2DAC playback path                                                         |          |
|                            |       | _ENA                     |         | 0 = Disabled                                                                                |          |
|                            |       |                          |         | 1 = Enabled                                                                                 |          |
|                            | 1     | AIF2ADCL_DR              | 0       | Enable DRC in AIF2ADC (Left) record path                                                    |          |
|                            |       | C_ENA                    |         | 0 = Disabled                                                                                |          |
|                            |       |                          |         | 1 = Enabled                                                                                 |          |
|                            | 0     | AIF2ADCR_DR              | 0       | Enable DRC in AIF2ADC (Right) record path                                                   |          |
|                            |       | C_ENA                    |         | 0 = Disabled                                                                                |          |
|                            |       |                          |         | 1 = Enabled                                                                                 |          |

Register 0540h AIF2 DRC (1)



| REGISTER<br>ADDRESS | BIT  | LABEL       | DEFAULT | DESCRIPTION                                       | REFER TO |
|---------------------|------|-------------|---------|---------------------------------------------------|----------|
| R1345               | 12:9 | AIF2DRC_ATK | 0100    | AIF2 DRC Gain attack rate (seconds/6dB)           |          |
| (0541h)             |      | [3:0]       |         | 0000 = Reserved                                   |          |
| AIF2 DRC            |      |             |         | 0001 = 181us                                      |          |
| (2)                 |      |             |         | 0010 = 363us                                      |          |
|                     |      |             |         | 0011 = 726us                                      |          |
|                     |      |             |         | 0100 = 1.45ms                                     |          |
|                     |      |             |         | 0101 = 2.9ms                                      |          |
|                     |      |             |         | 0110 = 5.8ms                                      |          |
|                     |      |             |         | 0111 = 11.6ms                                     |          |
|                     |      |             |         | 1000 = 23.2ms                                     |          |
|                     |      |             |         | 1001 = 46.4ms                                     |          |
|                     |      |             |         | 1010 = 92.8ms                                     |          |
|                     |      |             |         | 1011 = 185.6ms                                    |          |
|                     |      |             |         | 1100-1111 = Reserved                              |          |
|                     | 8:5  | AIF2DRC_DCY | 0010    | AIF2 DRC Gain decay rate (seconds/6dB)            |          |
|                     |      | [3:0]       |         | 0000 = 186ms                                      |          |
|                     |      |             |         | 0001 = 372ms                                      |          |
|                     |      |             |         | 0010 = 743ms                                      |          |
|                     |      |             |         | 0011 = 1.49s                                      |          |
|                     |      |             |         | 0100 = 2.97s                                      |          |
|                     |      |             |         | 0101 = 5.94s                                      |          |
|                     |      |             |         | 0110 = 11.89s                                     |          |
|                     |      |             |         | 0111 = 23.78s                                     |          |
|                     |      |             |         | 1000 = 47.56s                                     |          |
|                     |      |             |         | 1001-1111 = Reserved                              |          |
|                     | 4:2  | AIF2DRC_MIN | 001     | AIF2 DRC Minimum gain to attenuate audio signals  |          |
|                     |      | GAIN[2:0]   |         | 000 = 0dB                                         |          |
|                     |      |             |         | 001 = -12dB (default)                             |          |
|                     |      |             |         | 010 = -18dB                                       |          |
|                     |      |             |         | 011 = -24dB                                       |          |
|                     |      |             |         | 100 = -36dB                                       |          |
|                     |      |             |         | 101 = Reserved                                    |          |
|                     |      |             |         | 11X = Reserved                                    |          |
|                     | 1:0  | AIF2DRC_MAX | 01      | AIF2 DRC Maximum gain to boost audio signals (dB) |          |
|                     |      | GAIN[1:0]   |         | 00 = 12dB                                         |          |
|                     |      |             |         | 01 = 18dB                                         |          |
|                     |      |             |         | 10 = 24dB                                         |          |
|                     |      |             |         | 11 = 36dB                                         |          |

Register 0541h AIF2 DRC (2)

| REGISTER<br>ADDRESS | BIT   | LABEL                       | DEFAULT | DESCRIPTION                                                                     | REFER TO |
|---------------------|-------|-----------------------------|---------|---------------------------------------------------------------------------------|----------|
| R1346<br>(0542h)    | 15:12 | AIF2DRC_NG_<br>MINGAIN[3:0] | 0000    | AIF2 DRC Minimum gain to attenuate audio signals when the noise gate is active. |          |
| AIF2 DRC            |       |                             |         | 0000 = -36dB                                                                    |          |
| (3)                 |       |                             |         | 0001 = -30dB                                                                    |          |
|                     |       |                             |         | 0010 = -24dB                                                                    |          |
|                     |       |                             |         | 0011 = -18dB                                                                    |          |
|                     |       |                             |         | 0100 = -12dB                                                                    |          |
|                     |       |                             |         | 0101 = -6dB                                                                     |          |
|                     |       |                             |         | 0110 = 0dB                                                                      |          |
|                     |       |                             |         | 0111 = 6dB                                                                      |          |
|                     |       |                             |         | 1000 = 12dB                                                                     |          |
|                     |       |                             |         | 1001 = 18dB                                                                     |          |
|                     |       |                             |         | 1010 = 24dB                                                                     |          |
|                     |       |                             |         | 1011 = 30dB                                                                     |          |
|                     |       |                             |         | 1100 = 36dB                                                                     |          |
|                     |       |                             |         | 1101 to 1111 = Reserved                                                         |          |
|                     | 11:10 | AIF2DRC_NG_                 | 00      | AIF2 DRC Noise Gate slope                                                       |          |
|                     |       | EXP[1:0]                    |         | 00 = 1 (no expansion)                                                           |          |
|                     |       |                             |         | 01 = 2                                                                          |          |
|                     |       |                             |         | 10 = 4                                                                          |          |
|                     | 0.0   | ALEODDO OD                  | 00      | 11 = 8                                                                          |          |
|                     | 9:8   | AIF2DRC_QR_<br>THR[1:0]     | 00      | AIF2 DRC Quick-release threshold (crest factor in dB)<br>00 = 12dB              |          |
|                     |       | 1111(1.0)                   |         | 01 = 18dB                                                                       |          |
|                     |       |                             |         | 10 = 24dB                                                                       |          |
|                     |       |                             |         | 11 = 30dB                                                                       |          |
|                     | 7:6   | AIF2DRC_QR_                 | 00      | AIF2 DRC Quick-release decay rate (seconds/6dB)                                 |          |
|                     | 7.0   | DCY[1:0]                    | 00      | 00 = 0.725ms                                                                    |          |
|                     |       |                             |         | 01 = 1.45ms                                                                     |          |
|                     |       |                             |         | 10 = 5.8ms                                                                      |          |
|                     |       |                             |         | 11 = reserved                                                                   |          |
|                     | 5:3   | AIF2DRC_HI_                 | 000     | AIF2 DRC Compressor slope (upper region)                                        |          |
|                     |       | COMP[2:0]                   |         | 000 = 1 (no compression)                                                        |          |
|                     |       |                             |         | 001 = 1/2                                                                       |          |
|                     |       |                             |         | 010 = 1/4                                                                       |          |
|                     |       |                             |         | 011 = 1/8                                                                       |          |
|                     |       |                             |         | 100 = 1/16                                                                      |          |
|                     |       |                             |         | 101 = 0                                                                         |          |
|                     |       |                             |         | 110 = Reserved                                                                  |          |
|                     |       |                             |         | 111 = Reserved                                                                  |          |
|                     | 2:0   | AIF2DRC_LO_                 | 000     | AIF2 DRC Compressor slope (lower region)                                        |          |
|                     |       | COMP[2:0]                   |         | 000 = 1 (no compression)                                                        |          |
|                     |       |                             |         | 001 = 1/2                                                                       |          |
|                     |       |                             |         | 010 = 1/4                                                                       |          |
|                     |       |                             |         | 011 = 1/8                                                                       |          |
|                     |       |                             |         | 100 = 0                                                                         |          |
|                     |       |                             |         | 101 = Reserved                                                                  |          |
|                     |       |                             |         | 11X = Reserved                                                                  |          |

Register 0542h AIF2 DRC (3)



| REGISTER<br>ADDRESS                 | BIT  | LABEL                    | DEFAULT | DESCRIPTION                                                                                                                                                                   | REFER TO |
|-------------------------------------|------|--------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| R1347<br>(0543h)<br>AIF2 DRC<br>(4) | 10:5 | AIF2DRC_KNE<br>E_IP[5:0] | 00_0000 | AIF2 DRC Input signal level at the Compressor 'Knee'.  000000 = 0dB  000001 = -0.75dB  000010 = -1.5dB  (-0.75dB steps)  111100 = -45dB  111101 = Reserved  11111X = Reserved |          |
|                                     | 4:0  | AIF2DRC_KNE<br>E_OP[4:0] | 0_0000  | AIF2 DRC Output signal at the Compressor 'Knee'.  00000 = 0dB  00001 = -0.75dB  00010 = -1.5dB  (-0.75dB steps)  11110 = -22.5dB  11111 = Reserved                            |          |

Register 0543h AIF2 DRC (4)

| REGISTER                     | BIT | LABEL                     | DEFAULT | DESCRIPTION                                                      | REFER TO |
|------------------------------|-----|---------------------------|---------|------------------------------------------------------------------|----------|
| ADDRESS                      |     |                           |         |                                                                  |          |
| R1348<br>(0544h)<br>AIF2 DRC | 9:5 | AIF2DRC_KNE<br>E2_IP[4:0] | 0_0000  | AIF2 DRC Input signal level at the Noise Gate threshold 'Knee2'. |          |
| (5)                          |     |                           |         | 00000 = -36dB                                                    |          |
| (5)                          |     |                           |         | 00001 = -37.5dB                                                  |          |
|                              |     |                           |         | 00010 = -39dB                                                    |          |
|                              |     |                           |         | (-1.5dB steps)                                                   |          |
|                              |     |                           |         | 11110 = -81dB                                                    |          |
|                              |     |                           |         | 11111 = -82.5dB                                                  |          |
|                              |     |                           |         | Only applicable when DRC_NG_ENA = 1.                             |          |
|                              | 4:0 | AIF2DRC_KNE<br>E2_OP[4:0] | 0_0000  | AIF2 DRC Output signal at the Noise Gate threshold 'Knee2'.      |          |
|                              |     |                           |         | 00000 = -30dB                                                    |          |
|                              |     |                           |         | 00001 = -31.5dB                                                  |          |
|                              |     |                           |         | 00010 = -33dB                                                    |          |
|                              |     |                           |         | (-1.5dB steps)                                                   |          |
|                              |     |                           |         | 11110 = -75dB                                                    |          |
|                              |     |                           |         | 11111 = -76.5dB                                                  |          |
|                              |     |                           |         | Only applicable when DRC_KNEE2_OP_ENA = 1.                       |          |

Register 0544h AIF2 DRC (5)

| REGISTER             | BIT   | LABEL                       | DEFAULT | DESCRIPTION                        | REFER TO |
|----------------------|-------|-----------------------------|---------|------------------------------------|----------|
| ADDRESS              |       |                             |         |                                    |          |
| R1408<br>(0580h)     | 15:11 | AIF2DAC_EQ_<br>B1_GAIN[4:0] | 0_1100  | AIF2 EQ Band 1 Gain                |          |
| AIF2 EQ<br>Gains (1) | 10:6  | AIF2DAC_EQ_<br>B2_GAIN[4:0] | 0_1100  | AIF2EQ Band 2 Gain                 |          |
|                      | 5:1   | AIF2DAC_EQ_<br>B3_GAIN[4:0] | 0_1100  | AIF2EQ Band 3 Gain                 |          |
|                      | 0     | AIF2DAC_EQ_                 | 0       | Enable EQ in AIF2DAC playback path |          |
|                      |       | ENA                         |         | 0 = Disabled                       |          |
|                      |       |                             |         | 1 = Enabled                        |          |

Register 0580h AIF2 EQ Gains (1)



| REGISTER             | BIT   | LABEL                       | DEFAULT | DESCRIPTION        | REFER TO |
|----------------------|-------|-----------------------------|---------|--------------------|----------|
| ADDRESS              |       |                             |         |                    |          |
| R1409<br>(0581h)     | 15:11 | AIF2DAC_EQ_<br>B4_GAIN[4:0] | 0_1100  | AIF2EQ Band 4 Gain |          |
| AIF2 EQ<br>Gains (2) | 10:6  | AIF2DAC_EQ_<br>B5_GAIN[4:0] | 0_1100  | AIF2EQ Band 5 Gain |          |

Register 0581h AIF2 EQ Gains (2)

| REGISTER | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS  |      |             |           |                         |          |
| R1410    | 15:0 | AIF2DAC_EQ_ | 0000_1111 | EQ Band 1 Coefficient A |          |
| (0582h)  |      | B1_A[15:0]  | _1100_101 |                         |          |
| AIF2 EQ  |      |             | 0         |                         |          |
| Band 1 A |      |             |           |                         |          |

Register 0582h AIF2 EQ Band 1 A

| REGISTER | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS  |      |             |           |                         |          |
| R1411    | 15:0 | AIF2DAC_EQ_ | 0000_0100 | EQ Band 1 Coefficient B |          |
| (0583h)  |      | B1_B[15:0]  | _0000_000 |                         |          |
| AIF2 EQ  |      |             | 0         |                         |          |
| Band 1 B |      |             |           |                         |          |

Register 0583h AIF2 EQ Band 1 B

| REGISTER  | BIT  | LABEL       | DEFAULT   | DESCRIPTION              | REFER TO |
|-----------|------|-------------|-----------|--------------------------|----------|
| ADDRESS   |      |             |           |                          |          |
| R1412     | 15:0 | AIF2DAC_EQ_ | 0000_0000 | EQ Band 1 Coefficient PG |          |
| (0584h)   |      | B1_PG[15:0] | _1101_100 |                          |          |
| AIF2 EQ   |      |             | 0         |                          |          |
| Band 1 PG |      |             |           |                          |          |

Register 0584h AIF2 EQ Band 1 PG

| REGISTER                                | BIT  | LABEL                     | DEFAULT                      | DESCRIPTION             | REFER TO |
|-----------------------------------------|------|---------------------------|------------------------------|-------------------------|----------|
| ADDRESS                                 |      |                           |                              |                         |          |
| R1413<br>(0585h)<br>AIF2 EQ<br>Band 2 A | 15:0 | AIF2DAC_EQ_<br>B2_A[15:0] | 0001_1110<br>_1011_010<br>_1 | EQ Band 2 Coefficient A |          |

Register 0585h AIF2 EQ Band 2 A

| REGISTER | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS  |      |             |           |                         |          |
| R1414    | 15:0 | AIF2DAC_EQ_ | 1111_0001 | EQ Band 2 Coefficient B |          |
| (0586h)  |      | B2_B[15:0]  | _0100_010 |                         |          |
| AIF2 EQ  |      |             | 1         |                         |          |
| Band 2 B |      |             |           |                         |          |

Register 0586h AIF2 EQ Band 2 B



| REGISTER | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS  |      |             |           |                         |          |
| R1415    | 15:0 | AIF2DAC_EQ_ | 0000_1011 | EQ Band 2 Coefficient C |          |
| (0587h)  |      | B2_C[15:0]  | _0111_010 |                         |          |
| AIF2 EQ  |      |             | 1         |                         |          |
| Band 2 C |      |             |           |                         |          |

Register 0587h AIF2 EQ Band 2 C

| REGISTER                                 | BIT  | LABEL                      | DEFAULT                      | DESCRIPTION              | REFER TO |
|------------------------------------------|------|----------------------------|------------------------------|--------------------------|----------|
| ADDRESS                                  |      |                            |                              |                          |          |
| R1416<br>(0588h)<br>AIF2 EQ<br>Band 2 PG | 15:0 | AIF2DAC_EQ_<br>B2_PG[15:0] | 0000_0001<br>_1100_010<br>_1 | EQ Band 2 Coefficient PG |          |

Register 0588h AIF2 EQ Band 2 PG

| REGISTER                                | BIT  | LABEL                     | DEFAULT                      | DESCRIPTION             | REFER TO |
|-----------------------------------------|------|---------------------------|------------------------------|-------------------------|----------|
| ADDRESS                                 |      |                           |                              |                         |          |
| R1417<br>(0589h)<br>AIF2 EQ<br>Band 3 A | 15:0 | AIF2DAC_EQ_<br>B3_A[15:0] | 0001_1100<br>_0101_100<br>_0 | EQ Band 3 Coefficient A |          |

Register 0589h AIF2 EQ Band 3 A

| REGISTER | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS  |      |             |           |                         |          |
| R1418    | 15:0 | AIF2DAC_EQ_ | 1111_0011 | EQ Band 3 Coefficient B |          |
| (058Ah)  |      | B3_B[15:0]  | _0111_001 |                         |          |
| AIF2 EQ  |      |             | 1         |                         |          |
| Band 3 B |      |             |           |                         |          |

Register 058Ah AIF2 EQ Band 3 B

| REGISTER | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS  |      |             |           |                         |          |
| R1419    | 15:0 | AIF2DAC_EQ_ | 0000_1010 | EQ Band 3 Coefficient C |          |
| (058Bh)  |      | B3_C[15:0]  | _0101_010 |                         |          |
| AIF2 EQ  |      |             | 0         |                         |          |
| Band 3 C |      |             |           |                         |          |

Register 058Bh AIF2 EQ Band 3 C

| REGISTER  | BIT  | LABEL       | DEFAULT   | DESCRIPTION              | REFER TO |
|-----------|------|-------------|-----------|--------------------------|----------|
| ADDRESS   |      |             |           |                          |          |
| R1420     | 15:0 | AIF2DAC_EQ_ | 0000_0101 | EQ Band 3 Coefficient PG |          |
| (058Ch)   |      | B3_PG[15:0] | _0101_100 |                          |          |
| AIF2 EQ   |      |             | 0         |                          |          |
| Band 3 PG |      |             |           |                          |          |

Register 058Ch AIF2 EQ Band 3 PG



| REGISTER | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS  |      |             |           |                         |          |
| R1421    | 15:0 | AIF2DAC_EQ_ | 0001_0110 | EQ Band 4 Coefficient A |          |
| (058Dh)  |      | B4_A[15:0]  | _1000_111 |                         |          |
| AIF2 EQ  |      |             | 0         |                         |          |
| Band 4 A |      |             |           |                         |          |

Register 058Dh AIF2 EQ Band 4 A

| REGISTER | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS  |      |             |           |                         |          |
| R1422    | 15:0 | AIF2DAC_EQ_ | 1111_1000 | EQ Band 4 Coefficient B |          |
| (058Eh)  |      | B4_B[15:0]  | _0010_100 |                         |          |
| AIF2 EQ  |      |             | 1         |                         |          |
| Band 4 B |      |             |           |                         |          |

Register 058Eh AIF2 EQ Band 4 B

| REGISTER | BIT  | LABEL       | DEFAULT   | DESCRIPTION             | REFER TO |
|----------|------|-------------|-----------|-------------------------|----------|
| ADDRESS  |      |             |           |                         |          |
| R1423    | 15:0 | AIF2DAC_EQ_ | 0000_0111 | EQ Band 4 Coefficient C |          |
| (058Fh)  |      | B4_C[15:0]  | _1010_110 |                         |          |
| AIF2 EQ  |      |             | 1         |                         |          |
| Band 4 C |      |             |           |                         |          |

Register 058Fh AIF2 EQ Band 4 C

| REGISTER             | BIT  | LABEL                      | DEFAULT                | DESCRIPTION              | REFER TO |
|----------------------|------|----------------------------|------------------------|--------------------------|----------|
| ADDRESS              |      |                            |                        |                          |          |
| R1424<br>(0590h)     | 15:0 | AIF2DAC_EQ_<br>B4_PG[15:0] | 0001_0001<br>_0000_001 | EQ Band 4 Coefficient PG |          |
| AIF2 EQ<br>Band 4 PG |      |                            | 1                      |                          |          |

Register 0590h AIF2 EQ Band 4 PG

| REGISTER | BIT  | LABEL      | DEFAULT         | DESCRIPTION             | REFER TO |
|----------|------|------------|-----------------|-------------------------|----------|
| ADDRESS  |      |            |                 |                         |          |
| R1425    | 15:0 |            | - · · · · - · · | EQ Band 5 Coefficient A |          |
| (0591h)  |      | B5_A[15:0] | _0110_010       |                         |          |
| AIF2 EQ  |      |            | 0               |                         |          |
| Band 5 A |      |            |                 |                         |          |

Register 0591h AIF2 EQ Band 5 A

| REGISTER                                | BIT  | LABEL                     | DEFAULT                      | DESCRIPTION             | REFER TO |
|-----------------------------------------|------|---------------------------|------------------------------|-------------------------|----------|
| ADDRESS                                 |      |                           |                              |                         |          |
| R1426<br>(0592h)<br>AIF2 EQ<br>Band 5 B | 15:0 | AIF2DAC_EQ_<br>B5_B[15:0] | 0000_0101<br>_0101_100<br>_1 | EQ Band 5 Coefficient B |          |

Register 0592h AIF2 EQ Band 5 B



| REGISTER  | BIT  | LABEL       | DEFAULT   | DESCRIPTION              | REFER TO |
|-----------|------|-------------|-----------|--------------------------|----------|
| ADDRESS   |      |             |           |                          |          |
| R1427     | 15:0 | AIF2DAC_EQ_ | 0100_0000 | EQ Band 5 Coefficient PG |          |
| (0593h)   |      | B5_PG[15:0] | _0000_000 |                          |          |
| AIF2 EQ   |      |             | 0         |                          |          |
| Band 5 PG |      |             |           |                          |          |

Register 0593h AIF2 EQ Band 5 PG

| REGISTER                                  | BIT | LABEL                  | DEFAULT | DESCRIPTION                                                                                                        | REFER TO |
|-------------------------------------------|-----|------------------------|---------|--------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                                   |     |                        |         |                                                                                                                    |          |
| R1536<br>(0600h)<br>DAC1 Mixer<br>Volumes | 8:5 | ADC2_DAC1_<br>VOL[3:0] | 0000    | Sidetone ST2 to DAC1L and DAC1R Volume  0000 = -36dB  0001 = -33dB  (3dB steps)  1011 = -3dB  1100 = 0dB           |          |
|                                           | 3:0 | ADC1_DAC1_<br>VOL[3:0] | 0000    | Sidetone ST1 to DAC1L and DAC1R Volume<br>0000 = -36dB<br>0001 = -33dB<br>(3dB steps)<br>1011 = -3dB<br>1100 = 0dB |          |

Register 0600h DAC1 Mixer Volumes

| REGISTER           | BIT | LABEL       | DEFAULT | DESCRIPTION                             | REFER TO |
|--------------------|-----|-------------|---------|-----------------------------------------|----------|
| ADDRESS<br>R1537   | 5   | ADC2_TO_DA  | 0       | Enable Sidetone ST2 to DAC1L            |          |
| (0601h)            | Ū   | C1L         | Ü       | 0 = Disabled                            |          |
| DAC1 Left<br>Mixer |     |             |         | 1 = Enabled                             |          |
| Routing            | 4   | ADC1_TO_DA  | 0       | Enable Sidetone ST1 to DAC1L            |          |
| 9                  |     | C1L         |         | 0 = Disabled                            |          |
|                    |     |             |         | 1 = Enabled                             |          |
|                    | 2   | AIF2DACL_TO | 0       | Enable AIF2 (Left) to DAC1L             |          |
|                    |     | _DAC1L      |         | 0 = Disabled                            |          |
|                    |     |             |         | 1 = Enabled                             |          |
|                    | 1   | AIF1DAC2L_T | 0       | Enable AIF1 (Timeslot 1, Left) to DAC1L |          |
|                    |     | O_DAC1L     |         | 0 = Disabled                            |          |
|                    |     |             |         | 1 = Enabled                             |          |
|                    | 0   | AIF1DAC1L_T | 0       | Enable AIF1 (Timeslot 0, Left) to DAC1L |          |
|                    |     | O_DAC1L     |         | 0 = Disabled                            |          |
|                    |     |             |         | 1 = Enabled                             |          |

Register 0601h DAC1 Left Mixer Routing

| REGISTER         | BIT | LABEL      | DEFAULT | DESCRIPTION                  | REFER TO |
|------------------|-----|------------|---------|------------------------------|----------|
| ADDRESS          |     |            |         |                              |          |
| R1538            | 5   | ADC2_TO_DA | 0       | Enable Sidetone ST2 to DAC1R |          |
| (0602h)          |     | C1R        |         | 0 = Disabled                 |          |
| DAC1 Right       |     |            |         | 1 = Enabled                  |          |
| Mixer<br>Routing | 4   | ADC1_TO_DA | 0       | Enable Sidetone ST1 to DAC1R |          |
| Routing          |     | C1R        | [       | 0 = Disabled                 |          |
|                  |     |            |         | 1 = Enabled                  |          |
|                  |     |            |         |                              |          |
|                  |     |            |         |                              |          |



| REGISTER | BIT | LABEL       | DEFAULT | DESCRIPTION                              | REFER TO |
|----------|-----|-------------|---------|------------------------------------------|----------|
| ADDRESS  |     |             |         |                                          |          |
|          | 2   | AIF2DACR_TO | 0       | Enable AIF2 (Right) to DAC1R             |          |
|          |     | _DAC1R      |         | 0 = Disabled                             |          |
|          |     |             |         | 1 = Enabled                              |          |
|          | 1   | AIF1DAC2R_T | _       | Enable AIF1 (Timeslot 1, Right) to DAC1R |          |
|          |     | O_DAC1R     |         | 0 = Disabled                             |          |
|          |     |             |         | 1 = Enabled                              |          |
|          | 0   | AIF1DAC1R_T | 0       | Enable AIF1 (Timeslot 0, Right) to DAC1R |          |
|          |     | O_DAC1R     | I       | 0 = Disabled                             |          |
|          |     |             |         | 1 = Enabled                              |          |

Register 0602h DAC1 Right Mixer Routing

| REGISTER   | BIT | LABEL      | DEFAULT | DESCRIPTION                            | REFER TO |
|------------|-----|------------|---------|----------------------------------------|----------|
| ADDRESS    |     |            |         |                                        |          |
| R1539      | 8:5 | ADC2_DAC2_ | 0000    | Sidetone ST2 to DAC2L and DAC2R Volume |          |
| (0603h)    |     | VOL[3:0]   |         | 0000 = -36dB                           |          |
| DAC2 Mixer |     |            |         | 0001 = -33dB                           |          |
| Volumes    |     |            |         | (3dB steps)                            |          |
|            |     |            |         | 1011 = -3dB                            |          |
|            |     |            |         | 1100 = 0dB                             |          |
|            | 3:0 | ADC1_DAC2_ | 0000    | Sidetone ST1 to DAC2L and DAC2R Volume |          |
|            |     | VOL[3:0]   |         | 0000 = -36dB                           |          |
|            |     |            |         | 0001 = -33dB                           |          |
|            |     |            |         | (3dB steps)                            |          |
|            |     |            |         | 1011 = -3dB                            |          |
|            |     |            |         | 1100 = 0dB                             |          |

Register 0603h DAC2 Mixer Volumes

| REGISTER           | BIT | LABEL       | DEFAULT | DESCRIPTION                             | REFER TO |
|--------------------|-----|-------------|---------|-----------------------------------------|----------|
| ADDRESS            |     |             |         |                                         |          |
| R1540              | 5   | ADC2_TO_DA  | 0       | Enable Sidetone ST2 to DAC2L            |          |
| (0604h)            |     | C2L         |         | 0 = Disabled                            |          |
| DAC2 Left<br>Mixer |     |             |         | 1 = Enabled                             |          |
| Routing            | 4   | ADC1_TO_DA  | 0       | Enable Sidetone ST1 to DAC2L            |          |
|                    |     | C2L         |         | 0 = Disabled                            |          |
|                    |     |             |         | 1 = Enabled                             |          |
|                    | 2   | AIF2DACL_TO | 0       | Enable AIF2 (Left) to DAC2L             |          |
|                    |     | _DAC2L      |         | 0 = Disabled                            |          |
|                    |     |             |         | 1 = Enabled                             |          |
|                    | 1   | AIF1DAC2L_T | 0       | Enable AIF1 (Timeslot 1, Left) to DAC2L |          |
|                    |     | O_DAC2L     |         | 0 = Disabled                            |          |
|                    |     |             |         | 1 = Enabled                             |          |
|                    | 0   | AIF1DAC1L_T | 0       | Enable AIF1 (Timeslot 0, Left) to DAC2L |          |
|                    |     | O_DAC2L     |         | 0 = Disabled                            |          |
|                    |     |             |         | 1 = Enabled                             |          |

Register 0604h DAC2 Left Mixer Routing



| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION                              | REFER TO |
|---------------------|-----|-------------|---------|------------------------------------------|----------|
| R1541               | 5   | ADC2_TO_DA  | 0       | Enable Sidetone ST2 to DAC2R             |          |
| (0605h)             |     | C2R         |         | 0 = Disabled                             |          |
| DAC2 Right<br>Mixer |     |             |         | 1 = Enabled                              |          |
| Routing             | 4   | ADC1_TO_DA  | 0       | Enable Sidetone ST1 to DAC2R             |          |
| rtodanig            |     | C2R         |         | 0 = Disabled                             |          |
|                     |     |             |         | 1 = Enabled                              |          |
|                     | 2   | AIF2DACR_TO | 0       | Enable AIF2 (Right) to DAC2R             |          |
|                     |     | _DAC2R      |         | 0 = Disabled                             |          |
|                     |     |             |         | 1 = Enabled                              |          |
|                     | 1   | AIF1DAC2R_T | 0       | Enable AIF1 (Timeslot 1, Right) to DAC2R |          |
|                     |     | O_DAC2R     |         | 0 = Disabled                             |          |
|                     |     |             |         | 1 = Enabled                              |          |
|                     | 0   | AIF1DAC1R_T | 0       | Enable AIF1 (Timeslot 0, Right) to DAC2R |          |
|                     |     | O_DAC2R     |         | 0 = Disabled                             |          |
|                     |     |             |         | 1 = Enabled                              |          |

Register 0605h DAC2 Right Mixer Routing

| REGISTER         | BIT | LABEL                  | DEFAULT | DESCRIPTION                                                  | REFER TO |
|------------------|-----|------------------------|---------|--------------------------------------------------------------|----------|
| ADDRESS          |     |                        |         |                                                              |          |
| R1542<br>(0606h) | 1   | ADC1L_TO_AI<br>F1ADC1L | 0       | Enable ADCL / DMIC1 (Left) to AIF1 (Timeslot 0, Left) output |          |
| AIF1 ADC1        |     |                        |         | 0 = Disabled                                                 |          |
| Left Mixer       |     |                        |         | 1 = Enabled                                                  |          |
| Routing          | 0   | AIF2DACL_TO            | 0       | Enable AIF2 (Left) to AIF1 (Timeslot 0, Left) output         |          |
|                  |     | _AIF1ADC1L             |         | 0 = Disabled                                                 |          |
|                  |     |                        |         | 1 = Enabled                                                  |          |

Register 0606h AIF1 ADC1 Left Mixer Routing

| REGISTER         | BIT | LABEL                  | DEFAULT | DESCRIPTION                                                    | REFER TO |
|------------------|-----|------------------------|---------|----------------------------------------------------------------|----------|
| ADDRESS          |     |                        |         |                                                                |          |
| R1543<br>(0607h) | 1   | ADC1R_TO_AI<br>F1ADC1R | 0       | Enable ADCR / DMIC1 (Right) to AIF1 (Timeslot 0, Right) output |          |
| AIF1 ADC1        |     |                        |         | 0 = Disabled                                                   |          |
| Right Mixer      |     |                        |         | 1 = Enabled                                                    |          |
| Routing          | 0   | AIF2DACR_TO            | 0       | Enable AIF2 (Right) to AIF1 (Timeslot 0, Right) output         |          |
|                  |     | _AIF1ADC1R             |         | 0 = Disabled                                                   |          |
|                  |     |                        |         | 1 = Enabled                                                    |          |

Register 0607h AIF1 ADC1 Right Mixer Routing

| REGISTER              | BIT | LABEL       | DEFAULT | DESCRIPTION                                           | REFER TO |
|-----------------------|-----|-------------|---------|-------------------------------------------------------|----------|
| ADDRESS               |     |             |         |                                                       |          |
| R1544                 | 1   | ADC2L_TO_AI | 0       | Enable DMIC2 (Left) to AIF1 (Timeslot 1, Left) output |          |
| (0608h)               |     | F1ADC2L     |         | 0 = Disabled                                          |          |
| AIF1 ADC2             |     |             |         | 1 = Enabled                                           |          |
| Left Mixer<br>Routing | 0   | AIF2DACL_TO | 0       | Enable AIF2 (Left) to AIF1 (Timeslot 1, Left) output  |          |
| rtouting              |     | _AIF1ADC2L  |         | 0 = Disabled                                          |          |
|                       |     |             |         | 1 = Enabled                                           |          |

Register 0608h AIF1 ADC2 Left Mixer Routing



| REGISTER               | BIT | LABEL                  | DEFAULT | DESCRIPTION                                             | REFER TO |
|------------------------|-----|------------------------|---------|---------------------------------------------------------|----------|
| ADDRESS                |     |                        |         |                                                         |          |
| R1545<br>(0609h)       | 1   | ADC2R_TO_AI<br>F1ADC2R | 0       | Enable DMIC2 (Right) to AIF1 (Timeslot 1, Right) output |          |
| AIF1 ADC2              |     |                        |         | 0 = Disabled                                            |          |
| Right mixer<br>Routing |     |                        |         | 1 = Enabled                                             |          |
| Routing                | 0   | AIF2DACR_TO            | 0       | Enable AIF2 (Right) to AIF1 (Timeslot 1, Right) output  |          |
|                        |     | _AIF1ADC2R             |         | 0 = Disabled                                            |          |
|                        |     |                        |         | 1 = Enabled                                             |          |

Register 0609h AIF1 ADC2 Right mixer Routing

| REGISTER<br>ADDRESS           | BIT | LABEL              | DEFAULT   | DESCRIPTION                                                                                                              | REFER TO |
|-------------------------------|-----|--------------------|-----------|--------------------------------------------------------------------------------------------------------------------------|----------|
| R1552<br>(0610h)<br>DAC1 Left | 9   | DAC1L_MUTE         | 1         | DAC1L Soft Mute Control 0 = DAC Un-mute 1 = DAC Mute                                                                     |          |
| Volume                        | 8   | DAC1_VU            | 0         | DAC1L and DAC1R Volume Update Writing a 1 to this bit will cause the DAC1L and DAC1R volume to be updated simultaneously |          |
|                               | 7:0 | DAC1L_VOL[7:<br>0] | 1100_0000 | DAC1L Digital Volume  00h = MUTE  01h = -71.625dB  (0.375dB steps)  C0h = 0dB  FFh = 0dB                                 |          |

Register 0610h DAC1 Left Volume

| REGISTER             | BIT | LABEL       | DEFAULT   | DESCRIPTION                                            | REFER TO |
|----------------------|-----|-------------|-----------|--------------------------------------------------------|----------|
| ADDRESS              |     |             |           |                                                        |          |
| R1553                | 9   | DAC1R_MUTE  | 1         | DAC1R Soft Mute Control                                |          |
| (0611h)              |     |             |           | 0 = DAC Un-mute                                        |          |
| DAC1 Right<br>Volume |     |             |           | 1 = DAC Mute                                           |          |
| Volume               | 8   | DAC1_VU     | 0         | DAC1L and DAC1R Volume Update                          |          |
|                      |     |             |           | Writing a 1 to this bit will cause the DAC1L and DAC1R |          |
|                      |     |             |           | volume to be updated simultaneously                    |          |
|                      | 7:0 | DAC1R_VOL[7 | 1100_0000 | DAC1R Digital Volume                                   |          |
|                      |     | :0]         |           | 00h = MUTE                                             |          |
|                      |     |             |           | 01h = -71.625dB                                        |          |
|                      |     |             |           | (0.375dB steps)                                        |          |
|                      |     |             |           | C0h = 0dB                                              |          |
|                      |     |             |           | FFh = 0dB                                              |          |

Register 0611h DAC1 Right Volume

| REGISTER<br>ADDRESS           | BIT | LABEL      | DEFAULT | DESCRIPTION                                                                                                                             | REFER TO |
|-------------------------------|-----|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------|----------|
| R1554<br>(0612h)<br>DAC2 Left | 9   | DAC2L_MUTE | 1       | DAC2L Soft Mute Control 0 = DAC Un-mute                                                                                                 |          |
| Volume                        | 8   | DAC2_VU    | 0       | 1 = DAC Mute  DAC2L and DAC2R Volume Update  Writing a 1 to this bit will cause the DAC2L and DAC2R volume to be updated simultaneously |          |



| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT   | DESCRIPTION          | REFER TO |
|---------------------|-----|-------------|-----------|----------------------|----------|
| ADDITEGO            | 7:0 | DAC2L VOLI7 | 1100 0000 | DAC2L Digital Volume |          |
|                     |     | 0]          |           | 00h = MUTE           |          |
|                     |     |             |           | 01h = -71.625dB      |          |
|                     |     |             |           | (0.375dB steps)      |          |
|                     |     |             |           | C0h = 0dB            |          |
|                     |     |             |           | FFh = 0dB            |          |

Register 0612h DAC2 Left Volume

| REGISTER             | BIT | LABEL       | DEFAULT   | DESCRIPTION                                      | REFER TO |
|----------------------|-----|-------------|-----------|--------------------------------------------------|----------|
| ADDRESS              |     |             |           |                                                  |          |
| R1555                | 9   | DAC2R_MUTE  | 1         | DAC2R Soft Mute Control                          |          |
| (0613h)              |     |             |           | 0 = DAC Un-mute                                  |          |
| DAC2 Right<br>Volume |     |             |           | 1 = DAC Mute                                     |          |
| volume               | 8   | DAC2_VU     | 0         | DAC2R and DAC2R Volume Update                    |          |
|                      |     |             |           | Writing a 1 to this bit will cause the DAC2R and |          |
|                      |     |             |           | DAC2R volume to be updated simultaneously        |          |
|                      | 7:0 | DAC2R_VOL[7 | 1100_0000 | DAC2R Digital Volume                             |          |
|                      |     | :0]         |           | 00h = MUTE                                       |          |
|                      |     |             |           | 01h = -71.625dB                                  |          |
|                      |     |             |           | (0.375dB steps)                                  |          |
|                      |     |             |           | C0h = 0dB                                        |          |
|                      |     |             |           | FFh = 0dB                                        |          |

Register 0613h DAC2 Right Volume

| REGISTER                            | BIT | LABEL                | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                | REFER TO |
|-------------------------------------|-----|----------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                             |     |                      |         |                                                                                                                                                                                                                                                            |          |
| R1556<br>(0614h)<br>DAC<br>Softmute | 1   | DAC_SOFTMU<br>TEMODE | 0       | DAC Unmute Ramp select  0 = Disabling soft-mute (DAC[1/2][L/R]_MUTE=0) will cause the DAC volume to change immediately to DAC[1/2][L/R]_VOL settings  1 = Disabling soft-mute (DAC[1/2][L/R]_MUTE=0) will cause the DAC volume to ramp up gradually to the |          |
|                                     |     |                      |         | DAC[1/2][L/R]_VOL settings                                                                                                                                                                                                                                 |          |
|                                     | 0   | DAC_MUTERA           | 0       | DAC Soft Mute Ramp Rate                                                                                                                                                                                                                                    |          |
|                                     |     | TE                   |         | 0 = Fast ramp (fs/2, maximum ramp time is 10.7ms at fs=48k)                                                                                                                                                                                                |          |
|                                     |     |                      |         | 1 = Slow ramp (fs/32, maximum ramp time is 171ms at fs=48k)                                                                                                                                                                                                |          |
|                                     |     |                      |         | (Note: ramp rate scales with sample rate.)                                                                                                                                                                                                                 |          |

Register 0614h DAC Softmute

| REGISTER    | BIT | LABEL      | DEFAULT | DESCRIPTION                                                                  | REFER TO |
|-------------|-----|------------|---------|------------------------------------------------------------------------------|----------|
| ADDRESS     |     |            |         |                                                                              |          |
| R1568       | 1   | ADC_OSR128 | 1       | ADC Oversample Rate Select                                                   |          |
| (0620h)     |     |            |         | 0 = Disabled                                                                 |          |
| Oversamplin |     |            |         | 1 = Enabled                                                                  |          |
| g           |     |            |         | For 48kHz sample rate, the ADC oversample rate is 128fs when ADC_OSR128 = 1. |          |
|             |     |            |         | The ADC oversample rate is 64fs when ADC_OSR128 = 0.                         |          |
|             |     |            |         |                                                                              |          |



| REGISTER<br>ADDRESS | BIT | LABEL      | DEFAULT | DESCRIPTION                                                                  | REFER TO |
|---------------------|-----|------------|---------|------------------------------------------------------------------------------|----------|
|                     | 0   | DAC_OSR128 | 0       | DAC Oversample Rate Select                                                   |          |
|                     |     |            |         | 0 = Disabled                                                                 |          |
|                     |     |            |         | 1 = Enabled                                                                  |          |
|                     |     |            |         | For 48kHz sample rate, the DAC oversample rate is 128fs when DAC_OSR128 = 1. |          |
|                     |     |            |         | The DAC oversample rate is 64fs when DAC_OSR128 = 0.                         |          |

Register 0620h Oversampling

| REGISTER                  | BIT | LABEL         | DEFAULT | DESCRIPTION                                                                                                                           | REFER TO |
|---------------------------|-----|---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS                   |     |               |         |                                                                                                                                       |          |
| R1569 (0621h)<br>Sidetone | 9:7 | T_HPF_CUT[2:0 | 000     | Sidetone HPF cut-off frequency (relative to 44.1kHz sample rate)                                                                      |          |
|                           |     |               |         | 000 = 2.7kHz                                                                                                                          |          |
|                           |     |               |         | 001 = 1.35kHz                                                                                                                         |          |
|                           |     |               |         | 010 = 675Hz                                                                                                                           |          |
|                           |     |               |         | 011 = 370Hz                                                                                                                           |          |
|                           |     |               |         | 100 = 180Hz                                                                                                                           |          |
|                           |     |               |         | 101 = 90Hz                                                                                                                            |          |
|                           |     |               |         | 110 = 45Hz                                                                                                                            |          |
|                           |     |               |         | 111 = Reserved                                                                                                                        |          |
|                           |     |               |         | Note - the cut-off frequencies scale with the Digital Mixing (SYSCLK) clocking rate. The quoted figures apply to 44.1kHz sample rate. |          |
|                           | 6   | ST_HPF        | 0       | Digital Sidetone HPF Select                                                                                                           |          |
|                           |     |               |         | 0 = Disabled                                                                                                                          |          |
|                           |     |               |         | 1 = Enabled                                                                                                                           |          |
|                           | 1   | ST2_SEL       | 0       | Select source for sidetone ST2 path                                                                                                   |          |
|                           |     |               |         | 0 = DMIC2 (Left)                                                                                                                      |          |
|                           |     |               |         | 1 = DMIC2 (Right)                                                                                                                     |          |
|                           | 0   | ST1_SEL       | 0       | Select source for sidetone ST1 path                                                                                                   |          |
|                           |     |               |         | 0 = ADCL / DMIC1 (Left)                                                                                                               |          |
|                           |     |               |         | 1 = ADCR / DMIC1 (Right)                                                                                                              |          |

Register 0621h Sidetone

| REGISTER | BIT | LABEL      | DEFAULT | DESCRIPTION                    | REFER TO |
|----------|-----|------------|---------|--------------------------------|----------|
| ADDRESS  |     |            |         |                                |          |
| R1792    | 15  | GP1_DIR    | 1       | GPIO1 Pin Direction            |          |
| (0700h)  |     |            |         | 0 = Output                     |          |
| GPIO 1   |     |            |         | 1 = Input                      |          |
|          | 14  | GP1_PU     | 0       | GPIO1 Pull-Up Enable           |          |
|          |     |            |         | 0 = Disabled                   |          |
|          |     |            |         | 1 = Enabled                    |          |
|          | 13  | GP1_PD     | 1       | GPIO1 Pull-Down Enable         |          |
|          |     |            |         | 0 = Disabled                   |          |
|          |     |            |         | 1 = Enabled                    |          |
|          | 10  | GP1_POL    | 0       | GPIO1 Polarity Select          |          |
|          |     |            |         | 0 = Non-inverted (Active High) |          |
|          |     |            |         | 1 = Inverted (Active Low)      |          |
|          | 9   | GP1_OP_CFG | 0       | GPIO1 Output Configuration     |          |
|          |     |            |         | 0 = CMOS                       |          |
|          |     |            |         | 1 = Open Drain                 |          |



| REGISTER | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                                                                    | REFER TO |
|----------|-----|-------------|---------|--------------------------------------------------------------------------------------------------------------------------------|----------|
| ADDRESS  |     |             |         |                                                                                                                                |          |
|          | 8   | GP1_DB      | 1       | GPIO1 Input De-bounce                                                                                                          |          |
|          |     |             |         | 0 = Disabled                                                                                                                   |          |
|          |     |             |         | 1 = Enabled                                                                                                                    |          |
|          | 6   | GP1_LVL     | 0       | GPIO1 level. Write to this bit to set a GPIO output. Read from this bit to read GPIO input level.                              |          |
|          |     |             |         | When GP1_POL is set, and GP1_DIR = 1 (GPIO input), the GP1_LVL register contains the opposite logic level to the external pin. |          |
|          | 4:0 | GP1_FN[4:0] | 0_0000  | GPIO1 function.                                                                                                                |          |
|          |     |             |         | 00000 = ADCLRCLK1                                                                                                              |          |
|          |     |             |         | 00001 = Logic level input / output                                                                                             |          |
|          |     |             |         | 00010 = SDOUT                                                                                                                  |          |
|          |     |             |         | 00011 = IRQ                                                                                                                    |          |
|          |     |             |         | 00100 = Temperature sensor status                                                                                              |          |
|          |     |             |         | 00101 = MICBIAS1 current detect                                                                                                |          |
|          |     |             |         | 00110 = MICBIAS1 short circuit detect                                                                                          |          |
|          |     |             |         | 00111 = MICBIAS2 current detect                                                                                                |          |
|          |     |             |         | 01000 = MICBIAS2 short circuit detect                                                                                          |          |
|          |     |             |         | 01001 = FLL1 Lock                                                                                                              |          |
|          |     |             |         | 01010 = FLL2 Lock                                                                                                              |          |
|          |     |             |         | 01011 = SRC1 Lock                                                                                                              |          |
|          |     |             |         | 01100 = SRC2 Lock                                                                                                              |          |
|          |     |             |         | 01101 = DRC1 (AIF1) activity detect                                                                                            |          |
|          |     |             |         | 01110 = DRC2 (AIF1) activity detect                                                                                            |          |
|          |     |             |         | 01111 = DRC3 (AIF2) activity detect                                                                                            |          |
|          |     |             |         | 10000 = Write sequencer status                                                                                                 |          |
|          |     |             |         | 10001 = FIFO error indicator                                                                                                   |          |
|          |     |             |         | 10010 = OPCLK                                                                                                                  |          |
|          |     |             |         | 10011 - 11111 = Reserved                                                                                                       |          |

Register 0700h GPIO 1

| REGISTER<br>ADDRESS | BIT | LABEL        | DEFAULT | DESCRIPTION                                               | REFER TO |
|---------------------|-----|--------------|---------|-----------------------------------------------------------|----------|
| R1793               | 14  | GP2_PU       | 0       | GPIO2 Pull-Up Enable                                      |          |
| (0701h)             |     | _            |         | 0 = Disabled                                              |          |
| GPIO 2              |     |              |         | 1 = Enabled                                               |          |
|                     | 13  | GP2_PD       | 1       | GPIO2 Pull-Down Enable                                    |          |
|                     |     |              |         | 0 = Disabled                                              |          |
|                     |     |              |         | 1 = Enabled                                               |          |
|                     | 10  | GP2_POL      | 0       | GPIO2 Polarity Select                                     |          |
|                     |     |              |         | 0 = Non-inverted (Active High)                            |          |
|                     |     |              |         | 1 = Inverted (Active Low)                                 |          |
|                     | 9   | GP2_OP_CFG   | 0       | GPIO2 Output Configuration                                |          |
|                     |     |              |         | 0 = CMOS                                                  |          |
|                     |     |              |         | 1 = Open Drain                                            |          |
|                     | 6   | GP2_LVL      | 0       | GPIO2 level. Read from this bit to read GPIO input level. |          |
|                     |     |              |         | When GP2_POL is set, and GP2_DIR = 1 (GPIO                |          |
|                     |     |              |         | input), the GP2_LVL register contains the opposite        |          |
|                     |     | 000 51111 01 |         | logic level to the external pin.                          |          |
|                     | 4:0 | GP2_FN[4:0]  | 0_0001  | GPIO2 function.                                           |          |
|                     |     |              |         | 00000 = MCLK2                                             |          |
|                     |     |              |         | 00001 = Logic level input                                 |          |

Register 0701h GPIO 2



| REGISTER<br>ADDRESS | BIT | LABEL         | DEFAULT | DESCRIPTION                                                                         | REFER TO |
|---------------------|-----|---------------|---------|-------------------------------------------------------------------------------------|----------|
| R1794               | 15  | GP3_DIR       | 1       | GPIO3 Pin Direction                                                                 |          |
| (0702h)             |     | _             |         | 0 = Output                                                                          |          |
| GPIO 3              |     |               |         | 1 = Input                                                                           |          |
|                     | 14  | GP3_PU        | 0       | GPIO3 Pull-Up Enable                                                                |          |
|                     |     |               |         | 0 = Disabled                                                                        |          |
|                     |     |               |         | 1 = Enabled                                                                         |          |
|                     | 13  | GP3_PD        | 1       | GPIO3 Pull-Down Enable                                                              |          |
|                     |     |               |         | 0 = Disabled                                                                        |          |
|                     |     |               |         | 1 = Enabled                                                                         |          |
|                     | 10  | GP3_POL       | 0       | GPIO3 Polarity Select                                                               |          |
|                     |     |               |         | 0 = Non-inverted (Active High)                                                      |          |
|                     |     |               |         | 1 = Inverted (Active Low)                                                           |          |
|                     | 9   | GP3_OP_CFG    | 0       | GPIO3 Output Configuration                                                          |          |
|                     |     |               |         | 0 = CMOS                                                                            |          |
|                     |     |               |         | 1 = Open Drain                                                                      |          |
|                     | 8   | GP3_DB        | 1       | GPIO3 Input De-bounce                                                               |          |
|                     |     |               |         | 0 = Disabled                                                                        |          |
|                     |     |               |         | 1 = Enabled                                                                         |          |
|                     | 6   | GP3_LVL       | 0       | GPIO3 level. Write to this bit to set a GPIO output.                                |          |
|                     |     |               |         | Read from this bit to read GPIO input level.                                        |          |
|                     |     |               |         | When GP3_POL is set, and GP3_DIR = 1 (GPIO                                          |          |
|                     |     |               |         | input), the GP3_LVL register contains the opposite logic level to the external pin. |          |
|                     | 4:0 | GP3_FN[4:0]   | 0_0001  | GPIO3 function.                                                                     |          |
|                     | 4.0 | O1 0_1 N[4.0] | 0_0001  | 00000 = BCLK2                                                                       |          |
|                     |     |               |         | 00001 = Logic level input / output                                                  |          |
|                     |     |               |         | 00010 = SDOUT                                                                       |          |
|                     |     |               |         | 00011 = IRQ                                                                         |          |
|                     |     |               |         | 00100 = Temperature sensor status                                                   |          |
|                     |     |               |         | 00101 = MICBIAS1 current detect                                                     |          |
|                     |     |               |         | 00110 = MICBIAS1 short circuit detect                                               |          |
|                     |     |               |         | 00111 = MICBIAS2 current detect                                                     |          |
|                     |     |               |         | 01000 = MICBIAS2 short circuit detect                                               |          |
|                     |     |               |         | 01001 = FLL1 Lock                                                                   |          |
|                     |     |               |         | 01010 = FLL2 Lock                                                                   |          |
|                     |     |               |         | 01011 = SRC1 Lock                                                                   |          |
|                     |     |               |         | 01100 = SRC2 Lock                                                                   |          |
|                     |     |               |         | 01101 = DRC1 (AIF1) activity detect                                                 |          |
|                     |     |               |         | 01110 = DRC2 (AIF1) activity detect                                                 |          |
|                     |     |               |         | 01111 = DRC3 (AIF2) activity detect                                                 |          |
|                     |     |               |         | 10000 = Write sequencer status                                                      |          |
|                     |     |               |         | 10001 = FIFO error indicator                                                        |          |
|                     |     |               |         | 10010 = OPCLK                                                                       |          |
|                     |     |               |         | 10011 - 11111 = Reserved                                                            |          |

Register 0702h GPIO 3

| REGISTER<br>ADDRESS        | BIT | LABEL   | DEFAULT | DESCRIPTION                              | REFER TO |
|----------------------------|-----|---------|---------|------------------------------------------|----------|
| R1795<br>(0703h)<br>GPIO 4 | 15  | GP4_DIR | 1       | GPIO4 Pin Direction 0 = Output 1 = Input |          |



| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                                                                    | REFER TO |
|---------------------|-----|-------------|---------|--------------------------------------------------------------------------------------------------------------------------------|----------|
| 7.2211.200          | 14  | GP4_PU      | 0       | GPIO4 Pull-Up Enable                                                                                                           |          |
|                     |     | _           |         | 0 = Disabled                                                                                                                   |          |
|                     |     |             |         | 1 = Enabled                                                                                                                    |          |
|                     | 13  | GP4_PD      | 1       | GPIO4 Pull-Down Enable                                                                                                         |          |
|                     |     | _           |         | 0 = Disabled                                                                                                                   |          |
|                     |     |             |         | 1 = Enabled                                                                                                                    |          |
|                     | 10  | GP4_POL     | 0       | GPIO4 Polarity Select                                                                                                          |          |
|                     |     |             |         | 0 = Non-inverted (Active High)                                                                                                 |          |
|                     |     |             |         | 1 = Inverted (Active Low)                                                                                                      |          |
|                     | 9   | GP4_OP_CFG  | 0       | GPIO4 Output Configuration                                                                                                     |          |
|                     |     |             |         | 0 = CMOS                                                                                                                       |          |
|                     |     |             |         | 1 = Open Drain                                                                                                                 |          |
|                     | 8   | GP4_DB      | 1       | GPIO4 Input De-bounce                                                                                                          |          |
|                     |     |             |         | 0 = Disabled                                                                                                                   |          |
|                     |     |             |         | 1 = Enabled                                                                                                                    |          |
|                     | 6   | GP4_LVL     | 0       | GPIO4 level. Write to this bit to set a GPIO output. Read from this bit to read GPIO input level.                              |          |
|                     |     |             |         | When GP4_POL is set, and GP4_DIR = 1 (GPIO input), the GP4_LVL register contains the opposite logic level to the external pin. |          |
|                     | 4:0 | GP4_FN[4:0] | 0_0001  | GPIO4 function.                                                                                                                |          |
|                     |     |             |         | 00000 = DACLRCLK2                                                                                                              |          |
|                     |     |             |         | 00001 = Logic level input / output                                                                                             |          |
|                     |     |             |         | 00010 = SDOUT                                                                                                                  |          |
|                     |     |             |         | 00011 = IRQ                                                                                                                    |          |
|                     |     |             |         | 00100 = Temperature sensor status                                                                                              |          |
|                     |     |             |         | 00101 = MICBIAS1 current detect                                                                                                |          |
|                     |     |             |         | 00110 = MICBIAS1 short circuit detect                                                                                          |          |
|                     |     |             |         | 00111 = MICBIAS2 current detect                                                                                                |          |
|                     |     |             |         | 01000 = MICBIAS2 short circuit detect                                                                                          |          |
|                     |     |             |         | 01001 = FLL1 Lock                                                                                                              |          |
|                     |     |             |         | 01010 = FLL2 Lock                                                                                                              |          |
|                     |     |             |         | 01011 = SRC1 Lock                                                                                                              |          |
|                     |     |             |         | 01100 = SRC2 Lock                                                                                                              |          |
|                     |     |             |         | 01101 = DRC1 (AIF1) activity detect                                                                                            |          |
|                     |     |             |         | 01110 = DRC2 (AIF1) activity detect                                                                                            |          |
|                     |     |             |         | 01111 = DRC3 (AIF2) activity detect                                                                                            |          |
|                     |     |             |         | 10000 = Write sequencer status                                                                                                 |          |
|                     |     |             |         | 10001 = FIFO error indicator                                                                                                   |          |
|                     |     |             |         | 10010 = OPCLK                                                                                                                  |          |
|                     |     |             |         | 10011 - 11111 = Reserved                                                                                                       |          |

Register 0703h GPIO 4

| REGISTER | BIT | LABEL   | DEFAULT | DESCRIPTION          | REFER TO |
|----------|-----|---------|---------|----------------------|----------|
| ADDRESS  |     |         |         |                      |          |
| R1796    | 15  | GP5_DIR | 1       | GPIO5 Pin Direction  |          |
| (0704h)  |     |         |         | 0 = Output           |          |
| GPIO 5   |     |         |         | 1 = Input            |          |
|          | 14  | GP5_PU  | 0       | GPIO5 Pull-Up Enable |          |
|          |     |         |         | 0 = Disabled         |          |
|          |     |         |         | 1 = Enabled          |          |
|          |     |         |         |                      |          |
|          |     |         |         |                      |          |



| REGISTER | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                                       | REFER TO |
|----------|-----|-------------|---------|---------------------------------------------------------------------------------------------------|----------|
| ADDRESS  |     |             |         |                                                                                                   |          |
|          | 13  | GP5_PD      | 1       | GPIO5 Pull-Down Enable                                                                            |          |
|          |     |             |         | 0 = Disabled                                                                                      |          |
|          |     |             |         | 1 = Enabled                                                                                       |          |
|          | 10  | GP5_POL     | 0       | GPIO5 Polarity Select                                                                             |          |
|          |     |             |         | 0 = Non-inverted (Active High)                                                                    |          |
|          |     |             |         | 1 = Inverted (Active Low)                                                                         |          |
|          | 9   | GP5_OP_CFG  | 0       | GPIO5 Output Configuration                                                                        |          |
|          |     |             |         | 0 = CMOS                                                                                          |          |
|          |     |             |         | 1 = Open Drain                                                                                    |          |
|          | 8   | GP5_DB      | 1       | GPIO5 Input De-bounce                                                                             |          |
|          |     |             |         | 0 = Disabled                                                                                      |          |
|          |     |             |         | 1 = Enabled                                                                                       |          |
|          | 6   | GP5_LVL     | 0       | GPIO5 level. Write to this bit to set a GPIO output. Read from this bit to read GPIO input level. |          |
|          |     |             |         | When GP5_POL is set, and GP5_DIR = 1 (GPIO                                                        |          |
|          |     |             |         | input), the GP5_LVL register contains the opposite logic level to the external pin.               |          |
|          | 4:0 | GP5_FN[4:0] | 0_0001  | GPIO5 function.                                                                                   |          |
|          |     |             |         | 00000 = DACDAT2                                                                                   |          |
|          |     |             |         | 00001 = Logic level input / output                                                                |          |
|          |     |             |         | 00010 = SDOUT                                                                                     |          |
|          |     |             |         | 00011 = IRQ                                                                                       |          |
|          |     |             |         | 00100 = Temperature sensor status                                                                 |          |
|          |     |             |         | 00101 = MICBIAS1 current detect                                                                   |          |
|          |     |             |         | 00110 = MICBIAS1 short circuit detect                                                             |          |
|          |     |             |         | 00111 = MICBIAS2 current detect                                                                   |          |
|          |     |             |         | 01000 = MICBIAS2 short circuit detect                                                             |          |
|          |     |             |         | 01001 = FLL1 Lock                                                                                 |          |
|          |     |             |         | 01010 = FLL2 Lock                                                                                 |          |
|          |     |             |         | 01011 = SRC1 Lock                                                                                 |          |
|          |     |             |         | 01100 = SRC2 Lock                                                                                 |          |
|          |     |             |         | 01101 = DRC1 (AIF1) activity detect                                                               |          |
|          |     |             |         | 01110 = DRC2 (AIF1) activity detect                                                               |          |
|          |     |             |         | 01111 = DRC3 (AIF2) activity detect                                                               |          |
|          |     |             |         | 10000 = Write sequencer status                                                                    |          |
|          |     |             |         | 10001 = FIFO error indicator                                                                      |          |
|          |     |             |         | 10010 = OPCLK                                                                                     |          |
|          |     |             |         | 10011 - 11111 = Reserved                                                                          |          |

Register 0704h GPIO 5

| REGISTER | BIT | LABEL     | DEFAULT | DESCRIPTION            | REFER TO |
|----------|-----|-----------|---------|------------------------|----------|
| ADDRESS  |     |           |         |                        |          |
| R1797    | 15  | GP6_DIR   | 1       | GPIO6 Pin Direction    |          |
| (0705h)  |     |           |         | 0 = Output             |          |
| GPIO 6   |     |           |         | 1 = Input              |          |
|          | 14  | 14 GP6_PU | 0       | GPIO6 Pull-Up Enable   |          |
|          |     |           |         | 0 = Disabled           |          |
|          |     |           |         | 1 = Enabled            |          |
|          | 13  | GP6_PD    | 1       | GPIO6 Pull-Down Enable |          |
|          |     |           |         | 0 = Disabled           |          |
|          |     |           |         | 1 = Enabled            |          |
|          |     |           |         |                        |          |
|          |     |           |         |                        |          |



| REGISTER | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                         | REFER TO |
|----------|-----|-------------|---------|-------------------------------------------------------------------------------------|----------|
| ADDRESS  |     |             |         |                                                                                     |          |
|          | 10  | GP6_POL     | 0       | GPIO6 Polarity Select                                                               |          |
|          |     |             |         | 0 = Non-inverted (Active High)                                                      |          |
|          |     |             |         | 1 = Inverted (Active Low)                                                           |          |
|          | 9   | GP6_OP_CFG  | 0       | GPIO6 Output Configuration                                                          |          |
|          |     |             |         | 0 = CMOS                                                                            |          |
|          |     |             |         | 1 = Open Drain                                                                      |          |
|          | 8   | GP6_DB      | 1       | GPIO6 Input De-bounce                                                               |          |
|          |     |             |         | 0 = Disabled                                                                        |          |
|          |     |             |         | 1 = Enabled                                                                         |          |
|          | 6   | GP6_LVL     | 0       | GPIO6 level. Write to this bit to set a GPIO output.                                |          |
|          |     |             |         | Read from this bit to read GPIO input level.                                        |          |
|          |     |             |         | When GP6_POL is set, and GP6_DIR = 1 (GPIO                                          |          |
|          |     |             |         | input), the GP6_LVL register contains the opposite logic level to the external pin. |          |
|          | 4:0 | GP6 FN[4:0] | 0 0001  | GPIO6 function.                                                                     |          |
|          | 4.0 | GF0_FN[4.0] | 0_0001  | 00000 = ADCLRCLK2                                                                   |          |
|          |     |             |         | 00000 = ADCERCER2                                                                   |          |
|          |     |             |         | 00010 = SDOUT                                                                       |          |
|          |     |             |         | 00010 = GDGG1                                                                       |          |
|          |     |             |         | 00100 = Temperature sensor status                                                   |          |
|          |     |             |         | 00101 = MICBIAS1 current detect                                                     |          |
|          |     |             |         | 00110 = MICBIAS1 short circuit detect                                               |          |
|          |     |             |         | 00111 = MICBIAS2 current detect                                                     |          |
|          |     |             |         | 01000 = MICBIAS2 short circuit detect                                               |          |
|          |     |             |         | 01001 = FLL1 Lock                                                                   |          |
|          |     |             |         | 01010 = FLL2 Lock                                                                   |          |
|          |     |             |         | 01011 = SRC1 Lock                                                                   |          |
|          |     |             |         | 01100 = SRC2 Lock                                                                   |          |
|          |     |             |         | 01101 = DRC1 (AIF1) activity detect                                                 |          |
|          |     |             |         | 01110 = DRC2 (AIF1) activity detect                                                 |          |
|          |     |             |         | 01111 = DRC3 (AIF2) activity detect                                                 |          |
|          |     |             |         | 10000 = Write sequencer status                                                      |          |
|          |     |             |         | 10001 = FIFO error indicator                                                        |          |
|          |     |             |         | 10010 = OPCLK                                                                       |          |
|          |     |             |         | 10011 - 11111 = Reserved                                                            |          |

Register 0705h GPIO 6

| REGISTER         | BIT | LABEL   | DEFAULT | DESCRIPTION                    | REFER TO |
|------------------|-----|---------|---------|--------------------------------|----------|
| ADDRESS<br>R1798 | 15  | CD7 DID | 1       | CDIO7 Dia Direction            |          |
| (0706h)          | 15  | GP7_DIR | ı       | GPIO7 Pin Direction            |          |
| GPIO 7           |     |         |         | 0 = Output                     |          |
| Gi io i          |     |         |         | 1 = Input                      |          |
|                  | 14  | GP7_PU  | 0       | GPIO7 Pull-Up Enable           |          |
|                  |     |         |         | 0 = Disabled                   |          |
|                  |     |         |         | 1 = Enabled                    |          |
|                  | 13  | GP7_PD  | 1       | GPIO7 Pull-Down Enable         |          |
|                  |     |         |         | 0 = Disabled                   |          |
|                  |     |         |         | 1 = Enabled                    |          |
|                  | 10  | GP7_POL | 0       | GPIO7 Polarity Select          |          |
|                  |     |         |         | 0 = Non-inverted (Active High) |          |
|                  |     |         |         | 1 = Inverted (Active Low)      |          |
|                  |     |         |         |                                |          |
|                  |     |         |         |                                |          |
|                  |     |         |         |                                |          |



| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                                                                    | REFER TO |
|---------------------|-----|-------------|---------|--------------------------------------------------------------------------------------------------------------------------------|----------|
|                     | 9   | GP7_OP_CFG  | 0       | GPIO7 Output Configuration                                                                                                     |          |
|                     |     |             |         | 0 = CMOS                                                                                                                       |          |
|                     |     |             |         | 1 = Open Drain                                                                                                                 |          |
|                     | 8   | GP7_DB      | 1       | GPIO7 Input De-bounce                                                                                                          |          |
|                     |     |             |         | 0 = Disabled                                                                                                                   |          |
|                     |     |             |         | 1 = Enabled                                                                                                                    |          |
|                     | 6   | GP7_LVL     | 0       | GPIO7 level. Write to this bit to set a GPIO output. Read from this bit to read GPIO input level.                              |          |
|                     |     |             |         | When GP7_POL is set, and GP7_DIR = 1 (GPIO input), the GP7_LVL register contains the opposite logic level to the external pin. |          |
|                     | 4:0 | GP7_FN[4:0] | 0_0001  | GPIO7 function.                                                                                                                |          |
|                     |     |             |         | 00000 = ADCDAT2                                                                                                                |          |
|                     |     |             |         | 00001 = Logic level input / output                                                                                             |          |
|                     |     |             |         | 00010 = SDOUT                                                                                                                  |          |
|                     |     |             |         | 00011 = IRQ                                                                                                                    |          |
|                     |     |             |         | 00100 = Temperature sensor status                                                                                              |          |
|                     |     |             |         | 00101 = MICBIAS1 current detect                                                                                                |          |
|                     |     |             |         | 00110 = MICBIAS1 short circuit detect                                                                                          |          |
|                     |     |             |         | 00111 = MICBIAS2 current detect                                                                                                |          |
|                     |     |             |         | 01000 = MICBIAS2 short circuit detect                                                                                          |          |
|                     |     |             |         | 01001 = FLL1 Lock                                                                                                              |          |
|                     |     |             |         | 01010 = FLL2 Lock                                                                                                              |          |
|                     |     |             |         | 01011 = SRC1 Lock                                                                                                              |          |
|                     |     |             |         | 01100 = SRC2 Lock                                                                                                              |          |
|                     |     |             |         | 01101 = DRC1 (AIF1) activity detect                                                                                            |          |
|                     |     |             |         | 01110 = DRC2 (AIF1) activity detect                                                                                            |          |
|                     |     |             |         | 01111 = DRC3 (AIF2) activity detect                                                                                            |          |
|                     |     |             |         | 10000 = Write sequencer status                                                                                                 |          |
|                     |     |             |         | 10001 = FIFO error indicator                                                                                                   |          |
|                     |     |             |         | 10010 = OPCLK                                                                                                                  |          |
|                     |     |             |         | 10011 - 11111 = Reserved                                                                                                       |          |

Register 0706h GPIO 7

| REGISTER | BIT | LABEL      | DEFAULT | DESCRIPTION                    | REFER TO |
|----------|-----|------------|---------|--------------------------------|----------|
| ADDRESS  |     |            |         |                                |          |
| R1799    | 15  | GP8_DIR    | 1       | GPIO8 Pin Direction            |          |
| (0707h)  |     |            |         | 0 = Output                     |          |
| GPIO 8   |     |            |         | 1 = Input                      |          |
|          | 14  | GP8_PU     | 0       | GPIO8 Pull-Up Enable           |          |
|          |     |            |         | 0 = Disabled                   |          |
|          |     |            |         | 1 = Enabled                    |          |
|          | 13  | GP8_PD     | 1       | GPIO8 Pull-Down Enable         |          |
|          |     |            |         | 0 = Disabled                   |          |
|          |     |            |         | 1 = Enabled                    |          |
|          | 10  | GP8_POL    | 0       | GPIO8 Polarity Select          |          |
|          |     |            |         | 0 = Non-inverted (Active High) |          |
|          |     |            |         | 1 = Inverted (Active Low)      |          |
|          | 9   | GP8_OP_CFG | 0       | GPIO8 Output Configuration     |          |
|          |     |            |         | 0 = CMOS                       |          |
|          |     |            |         | 1 = Open Drain                 |          |
|          | 8   | GP8_DB     | 1       | GPIO8 Input De-bounce          |          |
|          |     |            |         | 0 = Disabled                   |          |



| REGISTER | BIT | LABEL       | DEFAULT | DESCRIPTION                                                                                   | REFER TO |
|----------|-----|-------------|---------|-----------------------------------------------------------------------------------------------|----------|
| ADDRESS  |     |             |         | A. Frahlad                                                                                    |          |
|          |     | _           |         | 1 = Enabled                                                                                   |          |
|          | 6   | GP8_LVL     | 0       | GPIO8 level. Write to this bit to set a GPIO output.                                          |          |
|          |     |             |         | Read from this bit to read GPIO input level.                                                  |          |
|          |     |             |         | When GP8_POL is set, and GP8_DIR = 1 (GPIO input), the GP8_LVL register contains the opposite |          |
|          |     |             |         | logic level to the external pin.                                                              |          |
|          | 4:0 | GP8_FN[4:0] | 0_0001  | GPIO8 function.                                                                               |          |
|          |     |             |         | 00000 = DACDAT3                                                                               |          |
|          |     |             |         | 00001 = Logic level input / output                                                            |          |
|          |     |             |         | 00010 = SDOUT                                                                                 |          |
|          |     |             |         | 00011 = IRQ                                                                                   |          |
|          |     |             |         | 00100 = Temperature sensor status                                                             |          |
|          |     |             |         | 00101 = MICBIAS1 current detect                                                               |          |
|          |     |             |         | 00110 = MICBIAS1 short circuit detect                                                         |          |
|          |     |             |         | 00111 = MICBIAS2 current detect                                                               |          |
|          |     |             |         | 01000 = MICBIAS2 short circuit detect                                                         |          |
|          |     |             |         | 01001 = FLL1 Lock                                                                             |          |
|          |     |             |         | 01010 = FLL2 Lock                                                                             |          |
|          |     |             |         | 01011 = SRC1 Lock                                                                             |          |
|          |     |             |         | 01100 = SRC2 Lock                                                                             |          |
|          |     |             |         | 01101 = DRC1 (AIF1) activity detect                                                           |          |
|          |     |             |         | 01110 = DRC2 (AIF1) activity detect                                                           |          |
|          |     |             |         | 01111 = DRC3 (AIF2) activity detect                                                           |          |
|          |     |             |         | 10000 = Write sequencer status                                                                |          |
|          |     |             |         | 10001 = FIFO error indicator                                                                  |          |
|          |     |             |         | 10010 = OPCLK                                                                                 |          |
|          |     |             |         | 10011 - 11111 = Reserved                                                                      |          |

Register 0707h GPIO 8

| REGISTER | BIT | LABEL      | DEFAULT | DESCRIPTION                                                                         | REFER TO |
|----------|-----|------------|---------|-------------------------------------------------------------------------------------|----------|
| ADDRESS  |     |            |         |                                                                                     |          |
| R1800    | 15  | GP9_DIR    | 1       | GPIO9 Pin Direction                                                                 |          |
| (0708h)  |     |            |         | 0 = Output                                                                          |          |
| GPIO 9   |     |            |         | 1 = Input                                                                           |          |
|          | 14  | GP9_PU     | 0       | GPIO9 Pull-Up Enable                                                                |          |
|          |     |            |         | 0 = Disabled                                                                        |          |
|          |     |            |         | 1 = Enabled                                                                         |          |
|          | 13  | GP9_PD     | 1       | GPIO9 Pull-Down Enable                                                              |          |
|          |     |            |         | 0 = Disabled                                                                        |          |
|          |     |            |         | 1 = Enabled                                                                         |          |
|          | 10  | GP9_POL    | 0       | GPIO9 Polarity Select                                                               |          |
|          |     |            |         | 0 = Non-inverted (Active High)                                                      |          |
|          |     |            |         | 1 = Inverted (Active Low)                                                           |          |
|          | 9   | GP9_OP_CFG | 0       | GPIO9 Output Configuration                                                          |          |
|          |     |            |         | 0 = CMOS                                                                            |          |
|          |     |            |         | 1 = Open Drain                                                                      |          |
|          | 8   | GP9_DB     | 1       | GPIO9 Input De-bounce                                                               |          |
|          |     |            |         | 0 = Disabled                                                                        |          |
|          |     |            |         | 1 = Enabled                                                                         |          |
|          | 6   | GP9_LVL    | 0       | GPIO9 level. Write to this bit to set a GPIO output.                                |          |
|          |     |            |         | Read from this bit to read GPIO input level.                                        |          |
|          |     |            |         | When GP9_POL is set, and GP9_DIR = 1 (GPIO                                          |          |
|          |     |            |         | input), the GP9_LVL register contains the opposite logic level to the external pin. |          |



| REGISTER | BIT | LABEL       | DEFAULT | DESCRIPTION                           | REFER TO |
|----------|-----|-------------|---------|---------------------------------------|----------|
| ADDRESS  |     |             |         |                                       |          |
|          | 4:0 | GP9_FN[4:0] | 0_0001  | GPIO9 function.                       |          |
|          |     |             |         | 00000 = ADCDAT3                       |          |
|          |     |             |         | 00001 = Logic level input / output    |          |
|          |     |             |         | 00010 = SDOUT                         |          |
|          |     |             |         | 00011 = IRQ                           |          |
|          |     |             |         | 00100 = Temperature sensor status     |          |
|          |     |             |         | 00101 = MICBIAS1 current detect       |          |
|          |     |             |         | 00110 = MICBIAS1 short circuit detect |          |
|          |     |             |         | 00111 = MICBIAS2 current detect       |          |
|          |     |             |         | 01000 = MICBIAS2 short circuit detect |          |
|          |     |             |         | 01001 = FLL1 Lock                     |          |
|          |     |             |         | 01010 = FLL2 Lock                     |          |
|          |     |             |         | 01011 = SRC1 Lock                     |          |
|          |     |             |         | 01100 = SRC2 Lock                     |          |
|          |     |             |         | 01101 = DRC1 (AIF1) activity detect   |          |
|          |     |             |         | 01110 = DRC2 (AIF1) activity detect   |          |
|          |     |             |         | 01111 = DRC3 (AIF2) activity detect   |          |
|          |     |             |         | 10000 = Write sequencer status        |          |
|          |     |             |         | 10001 = FIFO error indicator          |          |
|          |     |             |         | 10010 = OPCLK                         |          |
|          |     |             |         | 10011 - 11111 = Reserved              |          |

Register 0708h GPIO 9

| REGISTER<br>ADDRESS | BIT | LABEL      | DEFAULT | DESCRIPTION                                                                          | REFER TO |
|---------------------|-----|------------|---------|--------------------------------------------------------------------------------------|----------|
| R1801               | 15  | GP10_DIR   | 1       | GPIO10 Pin Direction                                                                 |          |
| (0709h)             |     |            |         | 0 = Output                                                                           |          |
| GPIO 10             |     |            |         | 1 = Input                                                                            |          |
|                     | 14  | GP10_PU    | 0       | GPIO10 Pull-Up Enable                                                                |          |
|                     |     |            |         | 0 = Disabled                                                                         |          |
|                     |     |            |         | 1 = Enabled                                                                          |          |
|                     | 13  | GP10_PD    | 1       | GPIO10 Pull-Down Enable                                                              |          |
|                     |     |            |         | 0 = Disabled                                                                         |          |
|                     |     |            |         | 1 = Enabled                                                                          |          |
|                     | 10  | GP10_POL   | 0       | GPIO10 Polarity Select                                                               |          |
|                     |     |            |         | 0 = Non-inverted (Active High)                                                       |          |
|                     |     |            |         | 1 = Inverted (Active Low)                                                            |          |
|                     | 9   | GP10_OP_CF | 0       | GPIO10 Output Configuration                                                          |          |
|                     |     | G          |         | 0 = CMOS                                                                             |          |
|                     |     |            |         | 1 = Open Drain                                                                       |          |
|                     | 8   | GP10_DB    | 1       | GPIO10 Input De-bounce                                                               |          |
|                     |     |            |         | 0 = Disabled                                                                         |          |
|                     |     |            |         | 1 = Enabled                                                                          |          |
|                     | 6   | GP10_LVL   | 0       | GPIO10 level. Write to this bit to set a GPIO output.                                |          |
|                     |     |            |         | Read from this bit to read GPIO input level.                                         |          |
|                     |     |            |         | When GP10_POL is set, and GP10_DIR = 1 (GPIO                                         |          |
|                     |     |            |         | input), the GP10_LVL register contains the opposite logic level to the external pin. |          |
|                     |     |            |         | logic level to the external pin.                                                     |          |
|                     |     |            |         |                                                                                      |          |
|                     |     |            |         |                                                                                      |          |
|                     |     |            |         |                                                                                      |          |
|                     |     |            |         |                                                                                      |          |
|                     |     | <b>!</b>   | l       |                                                                                      | 1        |



| REGISTER | BIT | LABEL        | DEFAULT | DESCRIPTION                           | REFER TO |
|----------|-----|--------------|---------|---------------------------------------|----------|
| ADDRESS  |     |              |         |                                       |          |
|          | 4:0 | GP10_FN[4:0] | 0_0001  | GPIO10 function.                      |          |
|          |     |              |         | 00000 = LRCLK3                        |          |
|          |     |              |         | 00001 = Logic level input / output    |          |
|          |     |              |         | 00010 = SDOUT                         |          |
|          |     |              |         | 00011 = IRQ                           |          |
|          |     |              |         | 00100 = Temperature sensor status     |          |
|          |     |              |         | 00101 = MICBIAS1 current detect       |          |
|          |     |              |         | 00110 = MICBIAS1 short circuit detect |          |
|          |     |              |         | 00111 = MICBIAS2 current detect       |          |
|          |     |              |         | 01000 = MICBIAS2 short circuit detect |          |
|          |     |              |         | 01001 = FLL1 Lock                     |          |
|          |     |              |         | 01010 = FLL2 Lock                     |          |
|          |     |              |         | 01011 = SRC1 Lock                     |          |
|          |     |              |         | 01100 = SRC2 Lock                     |          |
|          |     |              |         | 01101 = DRC1 (AIF1) activity detect   |          |
|          |     |              |         | 01110 = DRC2 (AIF1) activity detect   |          |
|          |     |              |         | 01111 = DRC3 (AIF2) activity detect   |          |
|          |     |              |         | 10000 = Write sequencer status        |          |
|          |     |              |         | 10001 = FIFO error indicator          |          |
|          |     |              |         | 10010 = OPCLK                         |          |
|          |     |              |         | 10011 - 11111 = Reserved              |          |

Register 0709h GPIO 10

| REGISTER           | BIT | LABEL      | DEFAULT | DESCRIPTION                                           | REFER TO |
|--------------------|-----|------------|---------|-------------------------------------------------------|----------|
| ADDRESS            |     |            |         |                                                       |          |
| R1802              | 15  | GP11_DIR   | 1       | GPIO11 Pin Direction                                  |          |
| (070Ah)<br>GPIO 11 |     |            |         | 0 = Output                                            |          |
| GPIO II            |     |            |         | 1 = Input                                             |          |
|                    | 14  | GP11_PU    | 0       | GPIO11 Pull-Up Enable                                 |          |
|                    |     |            |         | 0 = Disabled                                          |          |
|                    |     |            |         | 1 = Enabled                                           |          |
|                    | 13  | GP11_PD    | 1       | GPIO11 Pull-Down Enable                               |          |
|                    |     |            |         | 0 = Disabled                                          |          |
|                    |     |            |         | 1 = Enabled                                           |          |
|                    | 10  | GP11_POL   | 0       | GPIO11 Polarity Select                                |          |
|                    |     |            |         | 0 = Non-inverted (Active High)                        |          |
|                    |     |            |         | 1 = Inverted (Active Low)                             |          |
|                    | 9   | GP11_OP_CF | 0       | GPIO11 Output Configuration                           |          |
|                    |     | G          |         | 0 = CMOS                                              |          |
|                    |     |            |         | 1 = Open Drain                                        |          |
|                    | 8   | GP11_DB    | 1       | GPIO11 Input De-bounce                                |          |
|                    |     |            |         | 0 = Disabled                                          |          |
|                    |     |            |         | 1 = Enabled                                           |          |
|                    | 6   | GP11_LVL   | 0       | GPIO11 level. Write to this bit to set a GPIO output. |          |
|                    |     |            |         | Read from this bit to read GPIO input level.          |          |
|                    |     |            |         | When GP11_POL is set, and GP11_DIR = 1 (GPIO          |          |
|                    |     |            |         | input), the GP11_LVL register contains the opposite   |          |
|                    |     |            |         | logic level to the external pin.                      |          |
|                    |     |            |         |                                                       |          |
|                    |     |            |         |                                                       |          |
|                    |     |            |         |                                                       |          |
|                    |     |            |         |                                                       |          |
|                    |     |            |         |                                                       |          |
|                    |     |            |         |                                                       |          |



| REGISTER | BIT | LABEL        | DEFAULT | DESCRIPTION                           | REFER TO |
|----------|-----|--------------|---------|---------------------------------------|----------|
| ADDRESS  |     | _            |         |                                       |          |
|          | 4:0 | GP11_FN[4:0] | 0_0001  | GPIO11 function.                      |          |
|          |     |              |         | 00000 = BCLK3                         |          |
|          |     |              |         | 00001 = Logic level input / output    |          |
|          |     |              |         | 00010 = SDOUT                         |          |
|          |     |              |         | 00011 = IRQ                           |          |
|          |     |              |         | 00100 = Temperature sensor status     |          |
|          |     |              |         | 00101 = MICBIAS1 current detect       |          |
|          |     |              |         | 00110 = MICBIAS1 short circuit detect |          |
|          |     |              |         | 00111 = MICBIAS2 current detect       |          |
|          |     |              |         | 01000 = MICBIAS2 short circuit detect |          |
|          |     |              |         | 01001 = FLL1 Lock                     |          |
|          |     |              |         | 01010 = FLL2 Lock                     |          |
|          |     |              |         | 01011 = SRC1 Lock                     |          |
|          |     |              |         | 01100 = SRC2 Lock                     |          |
|          |     |              |         | 01101 = DRC1 (AIF1) activity detect   |          |
|          |     |              |         | 01110 = DRC2 (AIF1) activity detect   |          |
|          |     |              |         | 01111 = DRC3 (AIF2) activity detect   |          |
|          |     |              |         | 10000 = Write sequencer status        |          |
|          |     |              |         | 10001 = FIFO error indicator          |          |
|          |     |              |         | 10010 = OPCLK                         |          |
|          |     |              |         | 10011 - 11111 = Reserved              |          |

Register 070Ah GPIO 11

| REGISTER<br>ADDRESS | BIT | LABEL      | DEFAULT | DESCRIPTION                       | REFER TO |
|---------------------|-----|------------|---------|-----------------------------------|----------|
| R1824               | 11  | DMICDAT2_P | 0       | DMICDAT2 Pull-Up enable           |          |
| (0720h)             |     | U          |         | 0 = Disabled                      |          |
| Digital Pulls       |     |            |         | 1 = Enabled                       |          |
|                     | 10  | DMICDAT2_P | 0       | DMICDAT2 Pull-Down enable         |          |
|                     |     | D          |         | 0 = Disabled                      |          |
|                     |     |            |         | 1 = Enabled                       |          |
|                     | 9   | DMICDAT1_P | 0       | DMICDAT1 Pull-Up enable           |          |
|                     |     | U          |         | 0 = Disabled                      |          |
|                     |     |            |         | 1 = Enabled                       |          |
|                     | 8   | DMICDAT1_P | 0       | DMICDAT1 Pull-Down enable         |          |
|                     |     | D          |         | 0 = Disabled                      |          |
|                     |     |            |         | 1 = Enabled                       |          |
|                     | 7   | MCLK1_PU   | 0       | MCLK1 pull-up resistor enable     |          |
|                     |     |            |         | 0 = pull-up disabled              |          |
|                     |     |            |         | 1 = pull-up enabled               |          |
|                     | 6   | MCLK1_PD   | 0       | MCLK1 pull-down resistor enable   |          |
|                     |     |            |         | 0 = pull-down disabled            |          |
|                     |     |            |         | 1 = pull-down enabled             |          |
|                     | 5   | DACDAT1_PU | 0       | DACDAT1 pull-up resistor enable   |          |
|                     |     |            |         | 0 = pull-up disabled              |          |
|                     |     |            |         | 1 = pull-up enabled               |          |
|                     | 4   | DACDAT1_PD | 0       | DACDAT1 pull-down resistor enable |          |
|                     |     |            |         | 0 = pull-down disabled            |          |
|                     |     |            |         | 1 = pull-down enabled             |          |
|                     | 3   | DACLRCLK1_ | 0       | LRCLK1 pull-up resistor enable    |          |
|                     |     | PU         |         | 0 = pull-up disabled              |          |
|                     |     |            |         | 1 = pull-up enabled               |          |
|                     |     |            |         |                                   |          |



| REGISTER<br>ADDRESS | BIT | LABEL      | DEFAULT | DESCRIPTION                      | REFER TO |
|---------------------|-----|------------|---------|----------------------------------|----------|
|                     | 2   | DACLRCLK1_ | 0       | LRCLK1 pull-down resistor enable |          |
|                     |     | PD         |         | 0 = pull-down disabled           |          |
|                     |     |            |         | 1 = pull-down enabled            |          |
|                     | 1   | BCLK1_PU   | 0       | BCLK1 pull-up resistor enable    |          |
|                     |     |            |         | 0 = pull-up disabled             |          |
|                     |     |            |         | 1 = pull-up enabled              |          |
|                     | 0   | BCLK1_PD   | 0       | BCLK1 pull-down resistor enable  |          |
|                     |     |            |         | 0 = pull-down disabled           |          |
|                     |     |            |         | 1 = pull-down enabled            |          |

Register 0720h Digital Pulls

| REGISTER<br>ADDRESS | BIT | LABEL     | DEFAULT | DESCRIPTION                          | REFER TO |
|---------------------|-----|-----------|---------|--------------------------------------|----------|
| R1840               | 10  | GP11_EINT | 0       | GPIO11 Interrupt status              |          |
| (0730h)             |     |           |         | 0 = GPIO11 Interrupt not set         |          |
| Interrupt           |     |           |         | 1 = GPIO11 Interrupt set             |          |
| Status 1            |     |           |         | Note: Cleared when a '1' is written. |          |
|                     | 9   | GP10_EINT | 0       | GPIO10 Interrupt status              |          |
|                     |     |           |         | 0 = GPIO10 Interrupt not set         |          |
|                     |     |           |         | 1 = GPIO10 Interrupt set             |          |
|                     |     |           |         | Note: Cleared when a '1' is written. |          |
|                     | 8   | GP9_EINT  | 0       | GPIO9 Interrupt status               |          |
|                     |     |           |         | 0 = GPIO9 Interrupt not set          |          |
|                     |     |           |         | 1 = GPIO9 Interrupt set              |          |
|                     |     |           |         | Note: Cleared when a '1' is written. |          |
|                     | 7   | GP8_EINT  | 0       | GPIO8 Interrupt status               |          |
|                     |     |           |         | 0 = GPIO8 Interrupt not set          |          |
|                     |     |           |         | 1 = GPIO8 Interrupt set              |          |
|                     |     |           |         | Note: Cleared when a '1' is written. |          |
|                     | 6   | GP7_EINT  | 0       | GPIO7 Interrupt status               |          |
|                     |     |           |         | 0 = GPIO7 Interrupt not set          |          |
|                     |     |           |         | 1 = GPIO7 Interrupt set              |          |
|                     |     |           |         | Note: Cleared when a '1' is written. |          |
|                     | 5   | GP6_EINT  | 0       | GPIO6 Interrupt status               |          |
|                     |     |           |         | 0 = GPIO6 Interrupt not set          |          |
|                     |     |           |         | 1 = GPIO6 Interrupt set              |          |
|                     |     |           |         | Note: Cleared when a '1' is written. |          |
|                     | 4   | GP5_EINT  | 0       | GPIO5 Interrupt status               |          |
|                     |     |           |         | 0 = GPIO5 Interrupt not set          |          |
|                     |     |           |         | 1 = GPIO5 Interrupt set              |          |
|                     |     |           |         | Note: Cleared when a '1' is written. |          |
|                     | 3   | GP4_EINT  | 0       | GPIO4 Interrupt status               |          |
|                     |     |           |         | 0 = GPIO4 Interrupt not set          |          |
|                     |     |           |         | 1 = GPIO4 Interrupt set              |          |
|                     |     |           |         | Note: Cleared when a '1' is written. |          |
|                     | 2   | GP3_EINT  | 0       | GPIO3 Interrupt status               |          |
|                     |     |           |         | 0 = GPIO3 Interrupt not set          |          |
|                     |     |           |         | 1 = GPIO3 Interrupt set              |          |
|                     |     |           |         | Note: Cleared when a '1' is written. |          |
|                     | 1   | GP2_EINT  | 0       | GPIO2 Interrupt status               |          |
|                     |     |           |         | 0 = GPIO2 Interrupt not set          |          |
|                     |     |           |         | 1 = GPIO2 Interrupt set              |          |
|                     |     |           |         | Note: Cleared when a '1' is written. |          |



| REGISTER<br>ADDRESS | BIT | LABEL    | DEFAULT | DESCRIPTION                          | REFER TO |
|---------------------|-----|----------|---------|--------------------------------------|----------|
|                     | 0   | GP1_EINT | 0       | GPIO1 Interrupt status               |          |
|                     |     |          |         | 0 = GPIO1 Interrupt not set          |          |
|                     |     |          |         | 1 = GPIO1 Interrupt set              |          |
|                     |     |          |         | Note: Cleared when a '1' is written. |          |

Register 0730h Interrupt Status 1

| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION                              | REFER TO |
|---------------------|-----|-------------|---------|------------------------------------------|----------|
| R1841               | 13  | WSEQ DONE   | 0       | Write Sequencer IRQ status               |          |
| (0731h)             |     | _EINT       |         | 0 = Write Sequencer IRQ not set          |          |
| Interrupt           |     |             |         | 1 = Write Sequencer IRQ set              |          |
| Status 2            |     |             |         | Note: Cleared when a '1' is written.     |          |
|                     | 12  | FIFOS_ERR_E | 0       | Digital Core FIFO Error IRQ status       |          |
|                     |     | INT         |         | 0 = FIFO Error IRQ not set               |          |
|                     |     |             |         | 1 = FIFO Error IRQ set                   |          |
|                     |     |             |         | Note: Cleared when a '1' is written.     |          |
|                     | 11  | DRC3_ACTDE  | 0       | DRC3 Activity Detect IRQ status          |          |
|                     |     | T_EINT      |         | 0 = DRC3 Activity Detect IRQ not set     |          |
|                     |     |             |         | 1 = DRC3 Activity Detect IRQ set         |          |
|                     |     |             |         | Note: Cleared when a '1' is written.     |          |
|                     | 10  | DRC2_ACTDE  | 0       | DRC2 Activity Detect IRQ status          |          |
|                     |     | T_EINT      |         | 0 = DRC2 Activity Detect IRQ not set     |          |
|                     |     |             |         | 1 = DRC2 Activity Detect IRQ set         |          |
|                     |     |             |         | Note: Cleared when a '1' is written.     |          |
|                     | 9   | DRC1_ACTDE  | 0       | DRC1 Activity Detect IRQ status          |          |
|                     |     | T_EINT      |         | 0 = DRC1 Activity Detect IRQ not set     |          |
|                     |     |             |         | 1 = DRC1 Activity Detect IRQ set         |          |
|                     |     |             |         | Note: Cleared when a '1' is written.     |          |
|                     | 8   | SRC2_LOCK_  | 0       | SRC2 Lock IRQ status                     |          |
|                     |     | EINT        |         | 0 = SRC2 Lock IRQ not set                |          |
|                     |     |             |         | 1 = SRC2 Lock IRQ set                    |          |
|                     |     |             |         | Note: Cleared when a '1' is written.     |          |
|                     | 7   | SRC1_LOCK_  | 0       | SRC1 Lock IRQ status                     |          |
|                     |     | EINT        |         | 0 = SRC1 Lock IRQ not set                |          |
|                     |     |             |         | 1 = SRC1 Lock IRQ set                    |          |
|                     |     |             |         | Note: Cleared when a '1' is written.     |          |
|                     | 6   | FLL2_LOCK_E | 0       | FLL2 Lock IRQ status                     |          |
|                     |     | INT         |         | 0 = FLL2 Lock IRQ not set                |          |
|                     |     |             |         | 1 = FLL2 Lock IRQ set                    |          |
|                     |     |             |         | Note: Cleared when a '1' is written.     |          |
|                     | 5   | FLL1_LOCK_E | 0       | FLL1 Lock IRQ status                     |          |
|                     |     | INT         |         | 0 = FLL1 Lock IRQ not set                |          |
|                     |     |             |         | 1 = FLL1 Lock IRQ set                    |          |
|                     |     |             |         | Note: Cleared when a '1' is written.     |          |
|                     | 4   | MIC2_SHRT_E | 0       | MICBIAS2 Short Circuit detect IRQ status |          |
|                     |     | INT         |         | 0 = Short Circuit current IRQ not set    |          |
|                     |     |             |         | 1 = Short Circuit current IRQ set        |          |
|                     |     |             |         | Note: Cleared when a '1' is written.     |          |
|                     | 3   | MIC2_DET_EI | 0       | MICBIAS2 Current detect IRQ status       |          |
|                     |     | NT          |         | 0 = Current detect IRQ not set           |          |
|                     |     |             |         | 1 = Current detect IRQ set               |          |
|                     |     |             |         | Note: Cleared when a '1' is written.     |          |
|                     |     |             |         |                                          |          |



| REGISTER<br>ADDRESS | BIT | LABEL              | DEFAULT | DESCRIPTION                                                                                                                                              | REFER TO |
|---------------------|-----|--------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 7.00                | 2   | MIC1_SHRT_E<br>INT | 0       | MICBIAS1 Short Circuit detect IRQ status  0 = Short Circuit current IRQ not set  1 = Short Circuit current IRQ set  Note: Cleared when a '1' is written. |          |
|                     | 1   | MIC1_DET_EI<br>NT  | 0       | MICBIAS1 Current detect IRQ status 0 = Current detect IRQ not set 1 = Current detect IRQ set Note: Cleared when a '1' is written.                        |          |
|                     | 0   | TEMP_SHUT_<br>EINT | 0       | Shutdown Temperature IRQ status 0 = Shutdown Temperature IRQ not set 1 = Shutdown Temperature IRQ set Note: Cleared when a '1' is written.               |          |

Register 0731h Interrupt Status 2

| REGISTER              | BIT | LABEL       | DEFAULT | DESCRIPTION               | REFER TO |
|-----------------------|-----|-------------|---------|---------------------------|----------|
| ADDRESS               |     |             |         |                           |          |
| R1848                 | 10  | IM_GP11_EIN | 1       | Interrupt mask for GPIO11 |          |
| (0738h)               |     | Т           |         | 0 = Not masked            |          |
| Interrupt<br>Status 1 |     |             |         | 1 = Masked                |          |
| Mask                  | 9   | IM_GP10_EIN | 1       | Interrupt mask for GPIO10 |          |
| Mack                  |     | Т           |         | 0 = Not masked            |          |
|                       |     |             |         | 1 = Masked                |          |
|                       | 8   | IM_GP9_EINT | 1       | Interrupt mask for GPIO9  |          |
|                       |     |             |         | 0 = Not masked            |          |
|                       |     |             |         | 1 = Masked                |          |
|                       | 7   | IM_GP8_EINT | 1       | Interrupt mask for GPIO8  |          |
|                       |     |             |         | 0 = Not masked            |          |
|                       |     |             |         | 1 = Masked                |          |
|                       | 6   | IM_GP7_EINT | 1       | Interrupt mask for GPIO7  |          |
|                       |     |             |         | 0 = Not masked            |          |
|                       |     |             |         | 1 = Masked                |          |
|                       | 5   | IM_GP6_EINT | 1       | Interrupt mask for GPIO6  |          |
|                       |     |             |         | 0 = Not masked            |          |
|                       |     |             |         | 1 = Masked                |          |
|                       | 4   | IM_GP5_EINT | 1       | Interrupt mask for GPIO5  |          |
|                       |     |             |         | 0 = Not masked            |          |
|                       |     |             |         | 1 = Masked                |          |
|                       | 3   | IM_GP4_EINT | 1       | Interrupt mask for GPIO4  |          |
|                       |     |             |         | 0 = Not masked            |          |
|                       |     |             |         | 1 = Masked                |          |
|                       | 2   | IM_GP3_EINT | 1       | Interrupt mask for GPIO3  |          |
|                       |     |             |         | 0 = Not masked            |          |
|                       |     |             |         | 1 = Masked                |          |
|                       | 1   | IM_GP2_EINT | 1       | Interrupt mask for GPIO2  |          |
|                       |     |             |         | 0 = Not masked            |          |
|                       |     |             |         | 1 = Masked                |          |
|                       | 0   | IM_GP1_EINT | 1       | Interrupt mask for GPIO1  |          |
|                       |     |             |         | 0 = Not masked            |          |
|                       |     |             |         | 1 = Masked                |          |

Register 0738h Interrupt Status 1 Mask



| REGISTER             | BIT           | LABEL       | DEFAULT                      | DESCRIPTION                                      | REFER TO |
|----------------------|---------------|-------------|------------------------------|--------------------------------------------------|----------|
| ADDRESS              |               |             |                              |                                                  |          |
| R1849                | 13            | IM_WSEQ_DO  | 1                            | Interrupt mask for Write Sequencer               |          |
| (0739h)<br>Interrupt |               | NE_EINT     |                              | 0 = Not masked                                   |          |
| Status 2             |               |             |                              | 1 = Masked                                       |          |
| Mask                 | 12            | IM_FIFOS_ER | 1                            | Interrupt mask for Digital Core FIFO Error       |          |
|                      |               | R_EINT      |                              | 0 = Not masked                                   |          |
|                      |               |             |                              | 1 = Masked                                       |          |
|                      | 11            | IM_DRC3_ACT | 1                            | Interrupt mask for DRC3 Activity Detect          |          |
|                      |               | DET_EINT    |                              | 0 = Not masked                                   |          |
|                      |               |             |                              | 1 = Masked                                       |          |
|                      | 10            | IM_DRC2_ACT | 1                            | Interrupt mask for DRC2 Activity Detect          |          |
|                      |               | DET_EINT    |                              | 0 = Not masked                                   |          |
|                      |               |             |                              | 1 = Masked                                       |          |
|                      | 9             | IM_DRC1_ACT | 1                            | Interrupt mask for DRC1 Activity Detect          |          |
|                      |               | DET_EINT    |                              | 0 = Not masked                                   |          |
|                      |               |             |                              | 1 = Masked                                       |          |
|                      | 8             | IM_SRC2_LOC | 1                            | Interrupt mask for SRC2 Lock                     |          |
|                      |               | K_EINT      |                              | 0 = Not masked                                   |          |
|                      |               |             |                              | 1 = Masked                                       |          |
|                      | 7 IM_SRC1_LOC | 1           | Interrupt mask for SRC1 Lock |                                                  |          |
|                      |               | K_EINT      |                              | 0 = Not masked                                   |          |
|                      |               |             |                              | 1 = Masked                                       |          |
|                      | 6             | IM_FLL2_LOC | 1                            | Interrupt mask for FLL2 Lock                     |          |
|                      |               | K_EINT      |                              | 0 = Not masked                                   |          |
|                      |               |             |                              | 1 = Masked                                       |          |
|                      | 5             | IM_FLL1_LOC | 1                            | Interrupt mask for FLL1 Lock                     |          |
|                      |               | K_EINT      |                              | 0 = Not masked                                   |          |
|                      |               |             |                              | 1 = Masked                                       |          |
|                      | 4             | IM_MIC2_SHR | 1                            | Interrupt mask for MICBIAS2 Short Circuit detect |          |
|                      |               | T_EINT      |                              | 0 = Not masked                                   |          |
|                      |               |             |                              | 1 = Masked                                       |          |
|                      | 3             | IM_MIC2_DET | 1                            | Interrupt mask for MICBIAS2 Current detect       |          |
|                      |               | _EINT       |                              | 0 = Not masked                                   |          |
|                      |               |             |                              | 1 = Masked                                       |          |
|                      | 2             | IM_MIC1_SHR | 1                            | Interrupt mask for MICBIAS1 Short Circuit detect |          |
|                      |               | T_EINT      |                              | 0 = Not masked                                   |          |
|                      |               |             |                              | 1 = Masked                                       |          |
|                      | 1             | IM_MIC1_DET | 1                            | Interrupt mask for MICBIAS1 Current detect       |          |
|                      |               | _EINT       |                              | 0 = Not masked                                   |          |
|                      |               |             |                              | 1 = Masked                                       |          |
|                      | 0             | IM_TEMP_SH  | 1                            | Interrupt mask for Shutdown Temperature          |          |
|                      | _             | UT_EINT     | •                            | 0 = Not masked                                   | ]        |
|                      |               |             |                              |                                                  |          |
|                      |               |             |                              | 1 = Masked                                       |          |

Register 0739h Interrupt Status 2 Mask

| REGISTER                                 | BIT | LABEL   | DEFAULT | DESCRIPTION                                             | REFER TO |
|------------------------------------------|-----|---------|---------|---------------------------------------------------------|----------|
| ADDRESS                                  |     |         |         |                                                         |          |
| R1856<br>(0740h)<br>Interrupt<br>Control | 0   | IRQ_POL | 0       | Interrupt (IRQ) polarity 0 = active high 1 = active low |          |

Register 0740h Interrupt Control



| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION                       | REFER TO |
|---------------------|-----|-------------|---------|-----------------------------------|----------|
| R1864               | 4   | MIC2_SHRT_D | 1       | MICBIAS2 Short Circuit de-bounce  |          |
| (0748h) IRQ         |     | В           |         | 0 = disabled                      |          |
| Debounce            |     |             |         | 1 = enabled                       |          |
|                     | 3   | MIC2_DET_DB | 1       | MICBIAS2 Current Detect de-bounce |          |
|                     |     |             |         | 0 = disabled                      |          |
|                     |     |             |         | 1 = enabled                       |          |
|                     | 2   | MIC1_SHRT_D | 1       | MICBIAS1 Short Circuit de-bounce  |          |
|                     |     | В           |         | 0 = disabled                      |          |
|                     |     |             |         | 1 = enabled                       |          |
|                     | 1   | MIC1_DET_DB | 1       | MICBIAS1 Current Detect de-bounce |          |
|                     |     |             |         | 0 = disabled                      |          |
|                     |     |             |         | 1 = enabled                       |          |
|                     | 0   | TEMP_SHUT_  | 1       | Thermal shutdown de-bounce        |          |
|                     |     | DB          |         | 0 = disabled                      |          |
|                     |     |             |         | 1 = enabled                       |          |

Register 0748h IRQ Debounce

| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION                                               | REFER TO |
|---------------------|-----|-------------|---------|-----------------------------------------------------------|----------|
| R1865               | 13  | WSEQ_DONE   | 0       | Write Sequencer polarity                                  |          |
| (0749h) IRQ         |     | _POL        |         | 0 = active high (asserted when Control Sequence is        |          |
| Polarity            |     |             |         | Busy)                                                     |          |
|                     |     |             |         | 1 = active low                                            |          |
|                     | 12  | FIFOS_ERR_P | 0       | FIFO Error polarity                                       |          |
|                     |     | OL          |         | 0 = active high (asserted under FIFO Error condition)     |          |
|                     |     |             |         | 1 = active low                                            |          |
|                     | 11  | DRC3_ACTDE  | 0       | DRC3 Activity Detect polarity                             |          |
|                     |     | T_POL       |         | 0 = active high (asserted when DRC3 activity is detected) |          |
|                     |     |             |         | 1 = active low                                            |          |
|                     | 10  | DRC2_ACTDE  | 0       | DRC2 Activity Detect polarity                             |          |
|                     |     | T_POL       |         | 0 = active high (asserted when DRC2 activity is detected) |          |
|                     |     |             |         | 1 = active low                                            |          |
|                     | 9   | DRC1_ACTDE  | 0       | DRC1 Activity Detect polarity                             |          |
|                     |     | T_POL       |         | 0 = active high (asserted when DRC1 activity is detected) |          |
|                     |     |             |         | 1 = active low                                            |          |
|                     | 8   | SRC2_LOCK_  | 0       | SRC2 Lock polarity                                        |          |
|                     |     | POL         |         | 0 = active high (asserted when SRC2 locked)               |          |
|                     |     |             |         | 1 = active low                                            |          |
|                     | 7   | SRC1_LOCK_  | 0       | SRC1 Lock polarity                                        |          |
|                     |     | POL         |         | 0 = active high (asserted when SRC1 locked)               |          |
|                     |     |             |         | 1 = active low                                            |          |
|                     | 6   | FLL2_LOCK_P | 0       | FLL2 Lock polarity                                        |          |
|                     |     | OL          |         | 0 = active high (asserted when FLL2 locked)               |          |
|                     |     |             |         | 1 = active low                                            |          |
|                     | 5   | FLL1_LOCK_P | 0       | FLL1 Lock polarity                                        |          |
|                     |     | OL          |         | 0 = active high (asserted when FLL1 locked)               |          |
|                     |     |             |         | 1 = active low                                            |          |
|                     | 4   | MIC2_SHRT_P | 0       | MICBIAS2 Short Circuit polarity                           |          |
|                     |     | OL          |         | 0 = active high (asserted when MICD_SCTHR is exceeded)    |          |
|                     |     |             |         | 1 = active low                                            |          |



| REGISTER<br>ADDRESS | BIT | LABEL       | DEFAULT | DESCRIPTION                                                       | REFER TO |
|---------------------|-----|-------------|---------|-------------------------------------------------------------------|----------|
|                     | 3   | MIC2_DET_PO | 0       | MICBIAS2 Current Detect polarity                                  |          |
|                     |     | L           |         | 0 = active high (asserted when MICD_THR is exceeded)              |          |
|                     |     |             |         | 1 = active low                                                    |          |
|                     | 2   | MIC1_SHRT_P | 0       | MICBIAS1 Short Circuit polarity                                   |          |
|                     |     | OL          |         | 0 = active high (asserted when MICD_SCTHR is exceeded)            |          |
|                     |     |             |         | 1 = active low                                                    |          |
|                     | 1   | MIC1_DET_PO | 0       | MICBIAS1 Current Detect polarity                                  |          |
|                     |     | L           |         | 0 = active high (asserted when MICD_THR is exceeded)              |          |
|                     |     |             |         | 1 = active low                                                    |          |
|                     | 0   | TEMP_SHUT_  | 0       | Thermal shutdown interrupt polarity                               |          |
|                     |     | POL         |         | 0 = active high (asserted when temperature threshold is exceeded) |          |
|                     |     |             |         | 1 = active low                                                    |          |

Register 0749h IRQ Polarity

# **DIGITAL FILTER CHARACTERISTICS**

Data to follow



# **APPLICATIONS INFORMATION**

# RECOMMENDED EXTERNAL COMPONENTS

#### **AUDIO INPUT PATHS**

The WM8994 provides 8 analogue audio inputs. Each of these inputs is referenced to the internal DC reference, VMID. A DC blocking capacitor is required for each input pin used in the target application. The choice of capacitor is determined by the filter that is formed between that capacitor and the input impedance of the input pin. The circuit is illustrated in Figure 77.



Figure 77 Audio Input Path DC Blocking Capacitor

If the input impedance is known, and the cut-off frequency is known, then the minimum capacitor value may be derived easily. However, it can be seen from the representation in Figure 77 that the input impedance is not fixed in all applications but can vary with gain and boost amplifier settings. The choice of capacitor for a 20Hz cut-off frequency is shown in Table 139 for different input impedance conditions. The applicable input impedance can be found in the "Electrical Characteristics" section of this datasheet.

| INPUT IMPEDANCE | MINIMUM CAPACITANCE<br>FOR 20HZ PASS BAND |
|-----------------|-------------------------------------------|
| 2kΩ             | 4 μF                                      |
| 15kΩ            | 0.5 μF                                    |
| 30kΩ            | 0.27 μF                                   |
| 60kΩ            | 0.13 μF                                   |

Table 139 Audio Input DC Blocking Capacitors

Using the figures in Table 139, it follows that a  $1\mu F$  capacitance for all input connections will give good results in most cases. Tantalum electrolytic capacitors are particularly suitable as they offer high stability in a small package size.

Ceramic equivalents are a cost effective alternative to the superior tantalum packages, but care must be taken to ensure the desired capacitance is maintained at the AVDD1 operating voltage. Also, ceramic capacitors may show microphonic effects, where vibrations and mechanical conditions give rise to electrical signals. This is particularly problematic for microphone input paths where a large signal gain is required.

A single capacitor is required for a line input or single-ended microphone connection. In the case of a differential microphone connection, a DC blocking capacitor is required on both input pins.

#### **HEADPHONE OUTPUT PATH**

The headphone output on WM8994 is ground referenced and therefore does not require the large, expensive capacitors necessary for VMID reference solutions. For best audio performance, it is recommended to connect a zobel network to the audio output pins. This network should comprise of a 100nF capacitor and 200hm resistor in series with each other (see "Analogue Outputs" section).



These components have the effect of dampening high frequency oscillations or instabilities that can arise outside the audio band under certain conditions. Possible sources of these instabilities include the inductive load of a headphone coil or an active load in the form of an external line amplifier.

#### **EARPIECE DRIVER OUTPUT PATH**

The earpiece driver on HPOUT2P and HPOUTN is designed as a 320hm BTL speaker driver. The outputs are referenced to the internal DC reference VMID, but direct connection to the speaker is possible because of the BTL configuration. There is no requirement for DC blocking capacitors.

#### LINE OUTPUT PATHS

The WM8994 provides four line outputs (LINEOUT1P, LINEOUT1N, LINEOUT2P and LINEOUT2N). Each of these outputs is referenced to the internal DC reference, VMID. In any the case where a line output is used in a single-ended configuration (i.e. referenced to AGND), a DC blocking capacitor will be required in order to remove the DC bias. In the case where a pair of line outputs is configured as a BTL differential pair, then the DC blocking capacitor should be omitted.

The choice of capacitor is determined from the filter that is formed between the capacitor and the load impedance – see Figure 78.



Figure 78 Line Output Path Components

| LOAD IMPEDANCE | MINIMUM CAPACITANCE<br>FOR 20HZ PASS BAND |  |
|----------------|-------------------------------------------|--|
| 10kΩ           | 0.8 μF                                    |  |
| 47kΩ           | 0.17 μF                                   |  |

Table 140 Line Output Frequency Cut-Off

Using the figures in Table 140, it follows that that a  $1\mu F$  capacitance would be a suitable choice for a line load. Tantalum electrolytic capacitors are again particularly suitable but ceramic equivalents are a cost effective alternative. Care must be taken to ensure the desired capacitance is maintained at the appropriate operating voltage.

#### **POWER SUPPLY DECOUPLING**

Electrical coupling exists particularly in digital logic systems where switching in one sub-system causes fluctuations on the power supply. This effect occurs because the inductance of the power supply acts in opposition to the changes in current flow that are caused by the logic switching. The resultant variations (or 'spikes') in the power supply voltage can cause malfunctions and unintentional behavior in other components. A decoupling (or 'bypass') capacitor can be used as an energy storage component which will provide power to the decoupled circuit for the duration of these power supply variations, protecting it from malfunctions that could otherwise arise.

Coupling also occurs in a lower frequency form when ripple is present on the power supply rail caused by changes in the load current or by limitations of the power supply regulation method. In audio components such as the WM8994, these variations can alter the performance of the signal path, leading to degradation in signal quality. A decoupling (or 'bypass') capacitor can be used to



filter these effects, by presenting the ripple voltage with a low impedance path that does not affect the circuit to be decoupled.

These coupling effects are addressed by placing a capacitor between the supply rail and the corresponding ground reference. In the case of systems comprising multiple power supply rails, decoupling should be provided on each rail.

The recommended power supply decoupling capacitors for WM8994 are listed below in Table 141.

| POWER SUPPLY                   | DECOUPLING CAPACITOR     |
|--------------------------------|--------------------------|
| LDO1VDD, LDO2VDD, DBVDD, AVDD2 | 0.1μF ceramic            |
| AVDD1, DCVDD, SPKVDD1, SPKVDD2 | 0.1μF ceramic (see Note) |
| CPVDD                          | 4.7μF ceramic            |
| VMIDC                          | 4.7μF ceramic            |

**Table 141 Power Supply Decoupling Capacitors** 

Note:  $0.1\mu F$  is required with  $4.7\mu F$  a guide to the total required power rail capacitance, including that at the regulator output.

All decoupling capacitors should be placed as close as possible to the WM8994 device. The connection between AGND, the AVDD1 decoupling capacitor and the main system ground should be made at a single point as close as possible to the AGND ball of the WM8994.

The VMID capacitor is not, technically, a decoupling capacitor. However, it does serve a similar purpose in filtering noise on the VMID reference. The connection between AGND, the VMID decoupling capacitor and the main system ground should be made at a single point as close as possible to the AGND ball of the WM8994.

Due to the wide tolerance of many types of ceramic capacitors, care must be taken to ensure that the selected components provide the required capacitance across the required temperature and voltage ranges in the intended application. For most application the use of ceramic capacitors with capacitor dielectric X5R is recommended.

#### **MICROPHONE BIAS CIRCUIT**

The WM8994 is designed to interface easily with up to four microphones. These may be connected in single-ended or differential configurations. The single-ended method allows greater capability for the connection of multiple audio sources simultaneously, whilst the differential method provides better performance due to its rejection of common-mode noise.

In either configuration, the microphone requires a bias current (electret condenser microphones) or voltage supply (silicon microphones), which can be provided by MICBIAS1 or MICBIAS2. These are generated by identical output-compensated amplifiers, which require an external capacitor in order to guarantee accuracy and stability. The recommended capacitance is  $4.7\mu F$ , although it may be possible to reduce this to  $1\mu F$  if the analogue supply (AVDD1) is not too noisy. A ceramic type is a suitable choice here, providing that care is taken to choose a component that exhibits this capacitance at the intended MICBIAS voltage.

Note that the MICBIAS voltage may be adjusted using register control to suit the requirements of the microphone. Also note the WM8994 supports a maximum current of 2.4mA per MICBIAS pin. If more than one microphone is connected to a single MICBIAS pin, the combined current of these must not exceed 2.4mA.

A current-limiting resistor is also required when using an electret condenser microphone (ECM). The resistance should be chosen according to the minimum operating impedance of the microphone and MICBIAS voltage so that the maximum bias current of the WM8994 is not exceeded. Wolfson recommends a  $2.2k\Omega$  current limiting resistor as it provides compatibility with a wide range of microphone models.

Figure 79 illustrates the recommended single-ended and differential microphone connections for the WM8994.





Figure 79 Single-Ended and Differential Microphone Connections

#### **CLASS D SPEAKER CONNECTIONS**

The WM8994 incorporates two Class D/AB 1W speaker drivers. By default, the speaker drivers operate in Class D mode, which offers high amplifier efficiency at large signal levels. As the Class D output is a pulse width modulated signal, the choice of speakers and tracking of signals is critical for ensuring good performance and reducing EMI in this mode.

The efficiency of the speaker drivers is affected by the series resistance between the WM8994 and the speaker (e.g. PCB track loss and inductor ESR) as shown in Figure 80. This resistance should be as low as possible to maximise efficiency.



Losses due to resistance between WM8994 and speaker (e.g. inductor ESR) This resistance must be minimised in order to maximise efficiency.

Figure 80 Speaker Connection Losses

The Class D output requires external filtering in order to recreate the audio signal. This may be implemented using a 2<sup>nd</sup> order LC or 1<sup>st</sup> order RC filter, or else may be achieved by using a loudspeaker whose internal inductance provides the required filter response. An LC or RC filter should be used if the loudspeaker characteristics are unknown or unsuitable, or if the length of the loudspeaker connection is likely to lead to EMI problems.

In applications where it is necessary to provide Class D filter components, a 2<sup>nd</sup> order LC filter is the recommended solution as it provides more attenuation at higher frequencies and minimises power dissipated in the filter when compared to a first order RC filter (lower ESR). This maximises both rejection of unwanted switching frequencies and overall speaker efficiency. A suitable implementation is illustrated in Figure 81.



Figure 81 Class D Output Filter Components

A simple equivalent circuit of a loudspeaker consists of a serially connected resistor and inductor, as shown in Figure 82. This circuit provides a low pass filter for the speaker output. If the loudspeaker characteristics are suitable, then the loudspeaker itself can be used in place of the filter components described earlier. This is known as 'filterless' operation.



Figure 82 Speaker Equivalent Circuit for Filterless Operation

For filterless Class D operation, it is important to ensure that a speaker with suitable inductance is chosen. For example, if we know the speaker impedance is  $8\Omega$  and the desired cut-off frequency is 20kHz, then the optimum speaker inductance may be calculated as:

$$L = \frac{R}{2 \pi Fc} = \frac{8\Omega}{2 \pi * 20 \text{kHz}} = 64 \mu \text{H}$$

 $8\Omega$  loudspeakers typically have an inductance in the range  $20\mu H$  to  $100\mu H$ , however, it should be noted that a loudspeaker inductance will not be constant across the relevant frequencies for Class D operation (up to and beyond the Class D switching frequency). Care should be taken to ensure that the cut-off frequency of the loudspeaker's filtering is low enough to suppress the high frequency energy of the Class D switching and, in so doing, to prevent speaker damage. The Class D outputs of the WM8994 operate at much higher frequencies than is recommended for most speakers and it must be ensured that the cut-off frequency is low enough to protect the speaker.

# RECOMMENDED EXTERNAL COMPONENTS DIAGRAM

Figure 83 and Figure 84 below provide a summary of recommended external components for WM8994. Note that these diagrams do not include any components that are specific to the end application e.g. they do not include filtering on the speaker outputs (assume filterless class D operation), RF decoupling, or RF filtering for pins which connect to the external world i.e. headphone or speaker outputs.



Figure 83 Recommended External Components Diagram – Analogue Hub Architecture



Figure 84 Recommended External Components Diagram - Digital Hub Architecture

#### **PCB LAYOUT CONSIDERATIONS**

Poor PCB layout will degrade the performance and be a contributory factor in EMI, ground bounce and resistive voltage losses. All external components should be placed as close to the WM8994 device as possible, with current loop areas kept as small as possible. Specific factors relating to Class D loudspeaker connection are detailed below.

### **CLASS D LOUDSPEAKER CONNECTION**

Long, exposed PCB tracks or connection wires will emit EMI. The distance between the WM8994 and the loudspeaker should therefore be kept as short as possible. Where speakers are connected to the PCB via a cable form, it is recommended that a shielded twisted pair cable is used. The shield should be connected to the main system, with care taken to ensure ground loops are avoided.

Further reduction in EMI can be achieved using PCB ground (or VDD) planes and also by using passive LC components to filter the Class D switching waveform. When passive filtering is used, low ESR components should be chosen in order to minimise the series resistance between the WM8994 and the speaker, maximising the power efficiency.

LC passive filtering will usually be effective at reducing EMI at frequencies up to around 30MHz. To reduce emissions at higher frequencies, ferrite beads can also be used. These should be positioned as close to the device as possible.

These techniques for EMI reduction are illustrated in Figure 85.



Figure 85 EMI Reduction Techniques

# **PACKAGE DIMENSIONS**



| Symbols    | Dimensions (mm) |           |       |      |  |  |
|------------|-----------------|-----------|-------|------|--|--|
|            | MIN             | NOM       | MAX   | NOTE |  |  |
| Α          | 0.615           | 0.7       | 0.785 |      |  |  |
| <b>A</b> 1 | 0.219           | 0.244     | 0.269 |      |  |  |
| A2         | 0.361           | 0.386     | 0.411 |      |  |  |
| D          |                 | 4.511 BSC |       |      |  |  |
| D1         |                 | 4.00 BSC  |       |      |  |  |
| E          |                 | 4.023 BSC |       |      |  |  |
| E1         |                 | 3.50 BSC  |       |      |  |  |
| е          |                 | 0.50 BSC  |       | 5    |  |  |
| f1         | 0.236 BSC       |           |       |      |  |  |
| f2         | 0.242 BSC       |           |       |      |  |  |
| g          | 0.035           | 0.070     | 0.105 |      |  |  |
| h          |                 | 0.314 BSC |       |      |  |  |

- NOTES:

  1. PRIMARY DATUM -Z- AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.

  2. THIS DIMENSION INCLUDES STAND-OFF HEIGHT 'A1' AND BACKSIDE COATING.

  3. A1 CORNER IS IDENTIFIED BY INKILASER MARK ON TOP PACKAGE.

  4. BILATERAL TOLERANCE ZONE IS APPLIED TO EACH SIDE OF THE PACKAGE BODY.

  5. 'e' REPRESENTS THE BASIC SOLDER BALL GRID PITCH.

  6. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE.

  7. FOLLOWS JEDEC DESIGN GUIDE MO-211-C.

#### **IMPORTANT NOTICE**

Wolfson Microelectronics plc ("Wolfson") products and services are sold subject to Wolfson's terms and conditions of sale, delivery and payment supplied at the time of order acknowledgement.

Wolfson warrants performance of its products to the specifications in effect at the date of shipment. Wolfson reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant information from Wolfson to verify that the information is current.

Testing and other quality control techniques are utilised to the extent Wolfson deems necessary to support its warranty. Specific testing of all parameters of each device is not necessarily performed unless required by law or regulation.

In order to minimise risks associated with customer applications, the customer must use adequate design and operating safeguards to minimise inherent or procedural hazards. Wolfson is not liable for applications assistance or customer product design. The customer is solely responsible for its selection and use of Wolfson products. Wolfson is not liable for such selection or use nor for use of any circuitry other than circuitry entirely embodied in a Wolfson product.

Wolfson's products are not intended for use in life support systems, appliances, nuclear systems or systems where malfunction can reasonably be expected to result in personal injury, death or severe property or environmental damage. Any use of products by the customer for such purposes is at the customer's own risk.

Wolfson does not grant any licence (express or implied) under any patent right, copyright, mask work right or other intellectual property right of Wolfson covering or relating to any combination, machine, or process in which its products or services might be or are used. Any provision or publication of any third party's products or services does not constitute Wolfson's approval, licence, warranty or endorsement thereof. Any third party trade marks contained in this document belong to the respective third party owner.

Reproduction of information from Wolfson datasheets is permissible only if reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices (including this notice) and conditions. Wolfson is not liable for any unauthorised alteration of such information or for any reliance placed thereon.

Any representations made, warranties given, and/or liabilities accepted by any person which differ from those contained in this datasheet or in Wolfson's standard terms and conditions of sale, delivery and payment are made, given and/or accepted at that person's own risk. Wolfson is not liable for any such representations, warranties or liabilities or for any reliance placed thereon by any person.

#### ADDRESS:

Wolfson Microelectronics plc 26 Westfield Road Edinburgh EH11 2QB United Kingdom

Tel :: +44 (0)131 272 7000 Fax :: +44 (0)131 272 7001

Email :: sales@wolfsonmicro.com

