#### **EE 214: Digital Circuits Lab**

Dev Arora (23B1271) Arjun Singh (23B1272)

# Implementation of SPI Protocol

## Task 1

October 23, 2024

#### **Work Distribution:**

#### Dev:

- Read about SPI from given resources and youtube.
- Wrote the code for Master module
- Wrote the testbench for the simulation
- Debugged the compiled code together
- Completed SPI protocol, Master and Slave module sections in the report

## Arjun:

- Read about SPI from given resources and youtube
- Wrote the code for slave module
- Wrote the code for top level entity
- Debugged the compiled code together
- Completed Toplevel and testbench, results and observations sections in the report

#### **Understanding SPI Communication Protocol:**

## **Block Diagram:**



#### Mode0:

In mode 0, the clock polarity is low in idle state i.e. when the chip select bit is high and is transitioning to low. In this mode, the data is sampled on the rising edge of the clock and is shifted out on the falling edge of the clock. ( sampling is basically receiving data from the other module and shifting is updating the mosi/miso logic for next clock event)



#### **Ports Used:**

| MASTER       |      | SLAVE       |      |
|--------------|------|-------------|------|
| PORT         | TYPE | PORT        | TYPE |
| initial_comm | in   |             |      |
| clk          | in   |             |      |
| chip_select  | out  | chip_select | in   |
| sclk         | out  | sclk        | in   |
| mosi         | out  | mosi        | in   |
| miso         | in   | miso        | out  |
| master_out   | out  |             |      |
|              |      | slave_out   | out  |

- initial\_comm: Master puts this bit to start communication
- **clk:** Clock given as input to the master
- **chip\_select:** This bit is low for the slave which is selected for communication, hence this is output for master and input for slave.
- **sclk:** Clock frequency at which serial communication takes place. This is decided by the master, hence it is output for master and input for slave.
- **mosi**: bit which stores the value to be shifted from master to slave.
- **miso:** bit which stores the value to be shifted from master to slave.
- master\_out: Data vector which stores the the binary data received from slave
- Slave\_out: Data vector which stores the the binary data received from master

#### **Master and Slave Module:**

#### Working and Code Explained:

- In our code, we start transmission from the MSB and go down to LSB.
- We have broken down the code into three processes, first is the receiving or sampling process, second is the shifting or sending process, and the third process is used for printing waveform purposes.
- We have used the logic of a finite state machine (fsm) to define the states during the process of transmission.
- The codes for master and slave are attached below in pdf format

## **Top Level Entity and Testbench:**

## Working and Code Explained:

- In this code, the top level entity is basically needed to instantiate both slave and master modules at the same time using the common ports and defining other ports in terms of these common ports.
- The testbench is defined for the top level entity only and the simulation is thus observed.
- The codes for top level entity and testbench are attached below in pdf format.

#### **Results and Observation:**

#### Waveform:



#### **Netlist Viewer:**



## **Key Observations:**

- mosi/miso update at falling edge of the clock
- master\_out/slave\_out update at rising edge of the clock confirming mode 0 configuration.
- When chip\_select is high, no transmission can happen between the slave and master
- Initial\_comm (initialize communication) is kept high all the time to activate the master at all times.

## **Challenges faced:**

1. Understanding SPI and ModeO: SPI came without any background and a lot of time went in understanding how SPI works? Why is it needed? and what are the functions of various ports?

- 2. **Different modes and correct clock events**: SPI has 4 modes and we have to use mode 0 in this task. We faced difficulty in figuring out when to do sampling/shifting and initial results were wrong because registers were updated at different times.
- 3. **Defining miso\_error:** We had to define a miso\_error which stores the value of miso to be used one cycle before. Without this, we were getting "110" as master\_out which was basically displaced by one bit.

# Master Module

```
library ieee;
   use ieee.std_logic_1164.all;
   use ieee.std_logic_arith.all;
3
   use ieee.std_logic_unsigned.all;
6
   entity master_module is
7
        port (
            initial_comm : in std_logic;
8
            clk : in std_logic;
9
            chip_select : out std_logic := '1';
10
            sclk : out std_logic;
11
            mosi : out std_logic := 'Z';
12
            miso : in std_logic;
13
            master_out : out std_logic_vector(2 downto 0)
14
        );
15
   end entity;
16
17
   architecture archi_master_module of master_module is
18
        signal buffer_data : std_logic_vector(2 downto 0) := "ZZZ";
19
        signal required_outp : std_logic_vector(2 downto 0) := "111";
20
21
22
        type state is (initial, s1, s2, s3, s4);
        signal s_present, s_next : state := initial;
23
24
   begin
25
        sclk <= clk;
26
27
        receiving : process(initial_comm, clk)
28
        begin
29
            if rising_edge(clk) then
30
                 case s_present is
31
                      when initial =>
32
                          if initial_comm = '1' then
33
                               s_next <= s1;
34
                               chip_select <= '0';</pre>
35
36
                          else
                               s_next <= initial;</pre>
37
                               chip_select <= '1';</pre>
38
                          end if;
39
                      when s1 =>
40
                          buffer_data(2) <= miso;</pre>
41
                          s_next <= s2;
42
                      when s2 \Rightarrow
43
                          buffer_data(1) <= miso;</pre>
44
                          s_next <= s3;
45
                      when s3 =>
46
                          buffer_data(0) <= miso;</pre>
47
48
                          s_next <= s4;
                      when s4 \Rightarrow
49
                          chip_select <= '1';</pre>
50
                 end case;
51
            end if;
```

```
end process;
53
54
        sending : process(clk)
55
        begin
56
            if falling_edge(clk) then
57
                 mosi <= required_outp(2);</pre>
58
                 case s_present is
59
                      when s1 =>
60
                          mosi <= required_outp(1);</pre>
61
                      when s2 =>
62
                          mosi <= required_outp(0);</pre>
63
                      when others => null;
64
65
                 end case;
            end if;
66
        end process;
67
68
        print : process(s_next)
69
        begin
70
             s_present <= s_next;</pre>
71
            master_out <= buffer_data;</pre>
72
        end process;
73
74
   end architecture;
```

# Slave Module

```
library ieee;
   use ieee.std_logic_1164.all;
   use ieee.std_logic_arith.all;
3
   use ieee.std_logic_unsigned.all;
6
   entity slave_module is
7
       port (
            chip_select : in std_logic;
8
            sclk : in std_logic;
9
            mosi : in std_logic;
10
            miso : out std_logic := 'Z';
11
            slave_out : out std_logic_vector(2 downto 0)
12
        );
13
   end entity;
14
15
   architecture archi_slave_module of slave_module is
16
17
        signal buffer_data : std_logic_vector(2 downto 0) := "ZZZ";
        signal required_outp : std_logic_vector(2 downto 0) := "101";
18
19
        signal miso_error : std_logic := required_outp(2);
20
        type state is (initial, s1, s2, s3, s4);
21
22
        signal s_present, s_next : state := initial;
   begin
24
        receiving : process(chip_select, sclk)
25
        begin
26
            if rising_edge(sclk) then
27
                 case s_present is
28
                     when initial =>
29
                          if chip_select <= '0' then</pre>
30
                              s_next <= s1;
31
                          else
32
                              s_next <= initial;</pre>
33
                          end if;
34
                     when s1 =>
35
                          buffer_data(2) <= mosi;</pre>
36
                          s_next <= s2;
37
                     when s2 \Rightarrow
38
                          buffer_data(1) <= mosi;</pre>
39
                          s_next <= s3;
40
                     when s3 =>
41
                          buffer_data(0) <= mosi;</pre>
42
                          s_next <= s4;
43
                     when s4 => s_next <= s4;
44
                 end case;
45
            end if:
46
47
        end process;
48
        sending : process(sclk)
49
        begin
50
            if falling_edge(sclk) then
51
                 miso <= miso_error;</pre>
```

```
53
                 case s_present is
                      when s1 =>
54
                          miso_error <= required_outp(1);</pre>
55
                      when s2 =>
56
                          miso_error <= required_outp(0);</pre>
57
                      when others => null;
58
                 end case;
59
            end if;
60
        end process;
61
62
        print : process(s_next)
63
        begin
64
65
            s_present <= s_next;</pre>
            slave_out <= buffer_data;</pre>
66
        end process;
67
68
   end architecture;
69
```

# Top-Level Module

```
library ieee;
   use ieee.std_logic_1164.all;
   use ieee.std_logic_unsigned.all;
   use ieee.std_logic_arith.all;
6
   entity toplevel is
       port (
            initial_comm : in std_logic;
8
            clk : in std_logic;
9
            sclk : out std_logic;
           mosi, miso : out std_logic;
11
            chip_select : out std_logic;
12
           master_out : out std_logic_vector(2 downto 0);
13
            slave_out : out std_logic_vector(2 downto 0)
14
15
   end entity;
16
17
   architecture archi_toplevel of toplevel is
18
19
       component master_module is
20
21
            port (
                initial_comm : in std_logic;
22
                clk : in std_logic;
                chip_select : out std_logic;
24
                sclk : out std_logic;
25
                mosi : out std_logic;
26
                miso : in std_logic;
27
                master_out : out std_logic_vector(2 downto 0)
28
29
       end component;
30
31
       component slave_module is
32
           port (
33
                chip_select : in std_logic;
34
                sclk : in std_logic;
35
                mosi : in std_logic;
                miso : out std_logic;
37
                slave_out : out std_logic_vector(2 downto 0)
38
            );
39
       end component;
40
41
       signal miso_temp, mosi_temp, chip_select_temp, sclk_temp :
42
           std_logic;
   begin
44
       inst1: master_module port map(initial_comm, clk, chip_select_temp,
45
           sclk_temp, mosi_temp, miso_temp, master_out);
       inst2: slave_module port map(chip_select_temp, sclk_temp, mosi_temp
           , miso_temp, slave_out);
47
       sclk <= sclk_temp;</pre>
48
       miso <= miso_temp;</pre>
```

```
mosi <= mosi_temp;
chip_select <= chip_select_temp;
select_temp;
and architecture;</pre>
```

# Testbench

```
library ieee;
   use ieee.std_logic_1164.all;
3
   entity testbench is
   end entity;
6
   architecture archi_testbench of testbench is
7
8
       component toplevel is
9
           port (
10
                initial_comm : in std_logic;
                clk : in std_logic;
                sclk : out std_logic;
13
                mosi, miso : out std_logic;
14
                chip_select : out std_logic;
15
                master_out : out std_logic_vector(2 downto 0);
16
17
                slave_out : out std_logic_vector(2 downto 0)
            );
18
       end component;
19
20
       signal initial_comm, sclk : std_logic := '1';
21
       signal clk : std_logic := '0';
22
       signal miso, mosi, chip_select : std_logic;
23
       signal master_out, slave_out : std_logic_vector(2 downto 0);
24
       constant clk_proc : time := 100 ns;
25
26
   begin
27
       inst1: toplevel port map(
28
            initial_comm, clk, sclk, mosi, miso, chip_select, master_out,
29
               slave_out
       );
30
31
       clock_process : process
32
       begin
33
            clk <= not clk after clk_proc / 2;</pre>
34
            wait for clk_proc / 2;
35
       end process;
36
37
   end architecture;
38
```