

# **BG95&BG77-QuecOpen Application Note**

#### **LPWA Module Series**

Rev. BG95&BG77-QuecOpen \_Application\_Note\_V1.1

Date: 2020-01-21

Status: Preliminary



Our aim is to provide customers with timely and comprehensive service. For any assistance, please contact our company headquarters:

#### **Quectel Wireless Solutions Co., Ltd.**

Building 5, Shanghai Business Park Phase III (Area B), No.1016 Tianlin Road, Minhang District,

Shanghai, China 200233 Tel: +86 21 5108 6236

Email: info@quectel.com

#### Or our local office. For more information, please visit:

http://quectel.com/support/sales.htm

#### For technical support, or to report documentation errors, please visit:

http://quectel.com/support/technical.htm

Or email to: support@quectel.com

#### **GENERAL NOTES**

QUECTEL OFFERS THE INFORMATION AS A SERVICE TO ITS CUSTOMERS. THE INFORMATION PROVIDED IS BASED UPON CUSTOMERS' REQUIREMENTS. QUECTEL MAKES EVERY EFFORT TO ENSURE THE QUALITY OF THE INFORMATION IT MAKES AVAILABLE. QUECTEL DOES NOT MAKE ANY WARRANTY AS TO THE INFORMATION CONTAINED HEREIN, AND DOES NOT ACCEPT ANY LIABILITY FOR ANY INJURY, LOSS OR DAMAGE OF ANY KIND INCURRED BY USE OF OR RELIANCE UPON THE INFORMATION. ALL INFORMATION SUPPLIED HEREIN IS SUBJECT TO CHANGE WITHOUT PRIOR NOTICE.

#### **COPYRIGHT**

THE INFORMATION CONTAINED HERE IS PROPRIETARY TECHNICAL INFORMATION OF QUECTEL WIRELESS SOLUTIONS CO., LTD. TRANSMITTING, REPRODUCTION, DISSEMINATION AND EDITING OF THIS DOCUMENT AS WELL AS UTILIZATION OF THE CONTENT ARE FORBIDDEN WITHOUT PERMISSION. OFFENDERS WILL BE HELD LIABLE FOR PAYMENT OF DAMAGES. ALL RIGHTS ARE RESERVED IN THE EVENT OF A PATENT GRANT OR REGISTRATION OF A UTILITY MODEL OR DESIGN.

Copyright © Quectel Wireless Solutions Co., Ltd. 2020. All rights reserved.



# **About the Document**

# **Revision History**

| Revision | Date       | Author                     | Description                                                                     |
|----------|------------|----------------------------|---------------------------------------------------------------------------------|
| 1.0      | 2019-08-30 | Justice HAN/<br>Hyman DING | Initial                                                                         |
| 1.1      | 2019-01-21 | Egbert XU/<br>Justice HAN/ | <ol> <li>Changed the pin tables of BG95.</li> <li>Added Chapter 6.2.</li> </ol> |



### **Contents**

| Abo | out the Docu | ıment                                       |    |
|-----|--------------|---------------------------------------------|----|
| Co  | ntents       |                                             | 3  |
| Tak | ole Index    |                                             | 4  |
| Fig | ure Index    |                                             | 5  |
| 1   | Introductio  | n                                           | 6  |
| 2   | BG95&BG7     | 77-QuecOpen Solution Overview               | 7  |
|     | 2.1. Ge      | neral Overview                              | 7  |
|     | 2.2. Qu      | ecOpen Architecture                         | 7  |
| 3   | Construction | ng Compiling Environment                    | 9  |
|     | 3.1. LL      | VM Installation                             | 9  |
|     | 3.2. Do      | wnload and Install Python                   | g  |
|     | 3.2.1.       | Download Python                             | 9  |
|     | 3.2.2.       | Install Python                              | 10 |
| 4   | Building Q   | uecOpen Application                         | 13 |
|     |              | ecOpen SDK Package                          |    |
|     | 4.2. Bu      | ilding QuecOpen User Application            | 14 |
|     | 4.3. Ru      | nning QuecOpen Application                  | 16 |
|     |              | Load Binary Image by Alternate File Systems |    |
|     |              | Loading Binary Image from Flash             |    |
| 5   | Updating Q   | uecOpen Application                         | 17 |
| 6   |              | 7-QuecOpen Pin Mapping                      |    |
|     |              | n Mapping of BG95                           |    |
|     | 6.1.1.       | GPIOs                                       |    |
|     | 6.1.2.       | UART Interfaces                             |    |
|     | 6.1.3.       | I2C Interfaces                              |    |
|     | 6.1.4.       | SPI Interfaces                              |    |
|     |              | n Mapping of BG77                           |    |
|     | 6.2.1.       | GPIOs                                       |    |
|     | 6.2.2.       | UART Interfaces                             |    |
|     | 6.2.3.       | I2C Interfaces                              |    |
|     | 6.2.4.       | SPI Interfaces                              |    |
| 7   |              | lemory Mapping for QuecOpen Application     |    |
| 8   | Appendix A   | A References                                | 31 |



### **Table Index**

| TABLE 1: COMPILING ENVIRONMENT REQUIREMENT                    | 9  |
|---------------------------------------------------------------|----|
| TABLE 2: DESCRIPTION OF BG95-QUECOPEN SDK PACKAGE DIRECTORIES | 13 |
| TABLE 3: DEFINITION OF I/O PARAMETERS                         | 18 |
| TABLE 4: BG95 MULTIPLEXING PINS                               | 19 |
| TABLE 5: BG95 PIN DEFINITION OF MAIN UART INTERFACE           | 20 |
| TABLE 6: BG95 PIN DEFINITION OF UART1 INTERFACE               | 21 |
| TABLE 7: BG95 PIN DEFINITION OF UART2 INTERFACE               | 21 |
| TABLE 8: BG95 PIN DEFINITION OF UART3 INTERFACE               | 22 |
| TABLE 9: BG95 PIN DEFINITION OF I2C1 INTERFACE                | 22 |
| TABLE 10: BG95 PIN DEFINITION OF SPI1 INTERFACE               | 23 |
| TABLE 11: BG95 PIN DEFINITION OF SPI2 INTERFACE               | 23 |
| TABLE 12: BG77 MULTIPLEXING PINS                              | 24 |
| TABLE 13: BG77 PIN DEFINITION OF MAIN UART INTERFACE          | 26 |
| TABLE 14: BG77 PIN DEFINITION OF UART1 INTERFACE              | 26 |
| TABLE 15: BG77 PIN DEFINITION OF UART2 INTERFACE              | 27 |
| TABLE 16: BG77 PIN DEFINITION OF UART3 INTERFACE              | 27 |
| TABLE 17: BG77 PIN DEFINITION OF I2C1 INTERFACE               | 28 |
| TABLE 18: BG77 PIN DEFINITION OF SPI1 INTERFACE               |    |
| TABLE 19: BG77 PIN DEFINITION OF SPI2 INTERFACE               | 28 |
| TABLE 20: AVAILABLE MEMORY MPPING FOR QUECOPEN APPLICATION    | 30 |
| TABLE 21: RELATED DOCUMENTS                                   | 31 |
| TABLE 22: TERMS AND ABBREVIATIONS                             | 31 |



# Figure Index

| FIGURE 1: ARCHITECTURE OF QUECOPEN SOLUTION             | 8  |
|---------------------------------------------------------|----|
| FIGURE 2: PYTHON DOWNLOAD PAGE SCREENSHOT               |    |
| FIGURE 3: PYTHON SETUP                                  | 10 |
| FIGURE 4: SELECT INSTALLATION DIRECTORY                 | 11 |
| FIGURE 5: OPTIONS FOR CUSTOMIZATION                     | 11 |
| FIGURE 6: INSTALLING                                    | 12 |
| FIGURE 7: INSTALLATION COMPLETED                        | 12 |
| FIGURE 8: FOLDER STRUCTURE OF BG95-QUECOPEN SDK PACKAGE | 13 |
| FIGURE 9: HELP TIPS IN WINDOWS OS                       | 15 |
| FIGURE 10: MEMORY SPACE FOR QUECOPEN APP                | 30 |



# 1 Introduction

This document mainly introduces BG95&BG77-QuecOpen solutions, including QuecOpen solution introduction, the step of constructing the compilation environment in the operating system of Windows and Linux, how to compile user application in related QuecOpen SDK and how to run and update their own application.

#### **NOTE**

In this document, BG95 refers to the corresponding module series models, including BG95M1, BG95M2 and BG95M3 models.



# **2** BG95&BG77-QuecOpen Solution Overview

#### 2.1. General Overview

Quectel BG95&BG77 have rich on-chip resources. If customers use this module as a standard module, the external MCU can communicate with module by AT commands. Based on QuecOpen solution, module could provide the corresponding hardware resources, including ROM & RAM, and also provide some peripheral devices, including UART, SPI and IIC. At the same time, the module also has corresponding Software Development Kit (SDK) to help customers simplify application development.

QuecOpen provides an infrastructure for applications to dynamically load modules that are built from the resident component of the application. Each module is built independently with a common preamble structure attached in the binary. The preamble contains various details about the module, including:

- A single thread entry point
- Stack size priority
- Module ID
- Callback thread stack size/priority and so on.

# 2.2. QuecOpen Architecture

The following diagram shows the architecture of QuecOpen solution.





Figure 1: Architecture of QuecOpen solution

# NOTES

- Quectel recommends that customers use a single QuecOpen application for the sake of secure storage of their application image, as it is easier to maintain, so we provide ROM storage for image in this way. If customers need to use more than one QuecOpen application, the other images can only be stored and loaded from the file system.
- 2. Storing customer application binary image in ROM area is still under development.



# 3 Constructing Compiling Environment

BG95&BG77-QuecOpen solutions only support the LLVM compiler, which is provided by Qualcomm<sup>™</sup>. Customers can request this compiler from Quectel.

**Table 1: Compiling Environment Requirement** 

| Component    | Source or Binary Only | Toolchain Required for Building Source | Supported Build Hosts                               |  |
|--------------|-----------------------|----------------------------------------|-----------------------------------------------------|--|
| QuecOpen SDK | Source                | LLVM 4.0.3                             | Windows <sup>™</sup> 7/<br>Windows <sup>™</sup> 10/ |  |
|              |                       |                                        | Linux                                               |  |

#### 3.1. LLVM Installation

Before install LLVM, please request this LLVM compiler tool package from Quectel.

### 3.2. Download and Install Python

#### 3.2.1. Download Python

Open the Python download page shown as below to download the corresponding revision of Python for Windows/Linux: <a href="https://www.python.org/download/releases/2.7/">https://www.python.org/download/releases/2.7/</a>.



Figure 2: Python Download Page Screenshot



Download x86/x86-64 versions as needed.

#### 3.2.2. Install Python

After download is completed, please follow the steps illustrated below to finish installation.

**Step 1**: Run "Python-2.7.0.msi" program and also please choose a few installation parameters, then click "Next".



Figure 3: Python Setup



**Step 2**: Select the directory where Python is to be installed.



**Figure 4: Select Installation Directory** 

**Step 3**: Options for customization. Please keep the default options.



**Figure 5: Options for Customization** 



Step 4: Please wait during installation process.



Figure 6: Installing

Step 5: Complete installation.



Figure 7: Installation Completed



# 4 Building QuecOpen Application

# 4.1. QuecOpen SDK Package

The following shows the folder structure of *Quectel\_BG95\_QuecOpen\_SDK\_Package* which is created for non-licensed customers.



Figure 8: Folder Structure of BG95-QuecOpen SDK Package

Table 2: Description of BG95-QuecOpen SDK Package Directories

| Directories    | Description/Function                                                    |
|----------------|-------------------------------------------------------------------------|
| bin            | Application will be created in this folder after successful compilation |
| docs           | QuecOpen related documents                                              |
| include        | Header files needed for compilation provided by Quectel                 |
| libs           | Required libraries should be copied here                                |
| quectel        | Quectel example source codes                                            |
| build_demo.bat | Batch script for building Quectel example                               |
| build_demo.sh  | Shell script for building Quectel example                               |



| example.txt        | Configuration file for compilation options of examples |
|--------------------|--------------------------------------------------------|
| Readme.txt         | Key information for QuecOpen SDK package               |
| ReleaseHistory.txt | Release history of SDK package                         |

### 4.2. Building QuecOpen User Application

Before application building, customers must set a correct path for the compiler tools in the build script.

In build\_demo.bat.

```
set TOOL_PATH_ROOT=C:\compile_tools
set TOOLCHAIN_PATH=%TOOL_PATH_ROOT%\LLVM\4.0.3\bin
set
TOOLCHAIN_PATH_STANDARdS=%TOOL_PATH_ROOT%\LLVM\4.0.3\armv7m-none-eabi\vibc\include
set LLVMLIB=%TOOL_PATH_ROOT%\LLVM\4.0.3\vib\clang\4.0.3\vib
set LLVMLINK_PATH=%TOOL_PATH_ROOT%\LLVM\4.0.3\tools\bin
set PYTHON_PATH=%TOOL_PATH_ROOT%\Python27\python.exe
```

To build the example codes in the *Quectel\_BG95\_QuecOpen\_SDK\_Package*, customers just need to run the following command from command line in Windows OS:

The following help commands can be used to know which examples are supported in this SDK package:

help build in Windows:
build\_demo.bat llvm help

After input the help command, tips shown as below will be available:



```
E:\Perforce\sw3_justice_01\depot\Qualcomm\MDM9205\SDK\U01>build_demo.bat 1lvm help
Supported example :
           [ cmd - build_demo.bat llvm adc
adc
                   build_demo.bat llvm atc_pipe
atc_pipe
           [ cmd
atfwd
             cmd
                   build_demo.bat llvm atfwd
             cmd - build_demo.bat llvm device_infol
device info[
dns_client [
                 - build_demo.bat llvm dns_client
             cmd
                   build_demo.bat llvm file
file
             cmd
ftp_client [
             cmd
                   build_demo.bat llvm ftp_client
gpio
             cmd
                   build_demo.bat llvm gpio
gpio_int
                   build_demo.bat llvm gpio_int
             cmd
                   build_demo.bat llvm gps
gps
             cmd
                   build_demo.bat llvm http
http
             cmd
i2c
                 - build_demo.bat llvm i2c
             cmd
                   build_demo.bat 11vm 1wm2m
1wm2m
             cmd
mqtt
             cmd
                   build_demo.bat llvm mqtt
network
                   build_demo.bat
                                  11vm network
             cmd
            cmd
                   build_demo.bat llvm nmea_usb
nmea_usb
ping
                   build_demo.bat llvm ping
             cmd
             cmd -
                   build_demo.bat llvm pwm
pwm
                   build_demo.bat llvm random
random
             cmd
                   build_demo.bat llvm rtc
rtc
             cmd
sahara
             cmd
                   build_demo.bat llvm sahara
sim
             cmd
                   build_demo.bat
                                  llvm sim
                   build_demo.bat llvm sms
sms
             cmd
                   build_demo.bat
                                  llvm spi
spi
             cmd
                   build_demo.bat llvm ssl
ssl
             cmd
                 - build_demo.bat llvm task_createl
task_create[
             cmd
                   build_demo.bat llvm tcp_client
tcp_client [
             cmd
cp_server
             cmd
                   build_demo.bat llvm tcp_server
ime
                   build_demo.bat llvm time
             cmd
                   build_demo.bat llvm timer
imer
            cmd
                   build_demo.bat llvm uart
uart
            cmd
                   build_demo.bat llvm udp_client
dp_client [ cmd
udp_server [ cmd - build_demo.bat llvm udp_server
```

Figure 9: Help Tips in Windows OS

# NOTE

The above sample list screenshot is only for reference, please refer to SDK for specific contents.

Take UART compilation as an example:

In Windows:

#### New build:

build\_demo.bat IIvm uart

#### Clean build:

build\_demo.bat llvm -c

Once the build process is completed, the application binary (e.g., *quectel\_demo\_uart.bin*) will be created under the path/*bin*.



### 4.3. Running QuecOpen Application

There are two methods to run QuecOpen application in BG95&BG77, one is to load binary image by alternating file systems, and the other is to load binary image from flash, which is under development.

#### 4.3.1. Load Binary Image by Alternate File Systems

To run the QuecOpen application binary file with the method of loading binary image by alternate file systems, customers only need to upload the application binary image and *oem\_app\_path.ini* into the alternate file systems of BG95&BG77 by QEFS explorer, manually or with FILE AT commands.

File oem\_app\_path.ini contains the name of application binary image. This file must be stored in the /datatx/ directory. And only binary files under /datax/ directory can be loaded. Take UART application as an example, the content of oem\_app\_path.ini should be quectel\_demo\_uart.bin.

After uploading these two files into alternate file systems, reboot BG95&BG77 and the application binary image will be loaded into RAM and started by the Module Loader.

#### 4.3.2. Loading Binary Image from Flash

To run the QuecOpen application binary file with the method of loading binary image from NAND flash, refer to Quectel\_BG95&BG77-QuecOpen\_NAND\_Flash\_Loading\_Application\_Notes for details.



# **5** Updating QuecOpen Application

This section will be updated in a future release.



# **6** BG95&BG77-QuecOpen Pin Mapping

This section mainly introduces the GPIO mapping of the BG95&BG77-QuecOpen, also including the mapping of related peripherals, such as UART, IIC, SPI and so on.

Table 3: Definition of I/O Parameters

| Туре  | Description                           |
|-------|---------------------------------------|
| IO    | Bidirectional                         |
| DI    | Digital Input                         |
| DO    | Digital Output                        |
| PI    | Power Input                           |
| РО    | Power Output                          |
| Al    | Analog Input                          |
| AO    | Analog Output                         |
| OD    | Open Drain                            |
| BCMOS | Bidirectional digital with CMOS input |
| PU    | Pull-Up                               |
| PD    | Pull-Down                             |

# 6.1. Pin Mapping of BG95

The following tables show the pin definition, and GPIO pull up/down resistance of BG95-QuecOpen module. This table also includes the mapping of related peripherals



**Table 4: BG95 Multiplexing Pins** 

| Pin Name | Pin<br>No. | Function1 | Function2     | Function3 | Function4 | Reset <sup>1)</sup> | Interrupt | Boot |
|----------|------------|-----------|---------------|-----------|-----------|---------------------|-----------|------|
| GPIO1    | 4          | GPIO_24   | /             | /         | /         | B-PD                | No        | No   |
| GPIO2    | 5          | GPIO_21   | /             | /         | /         | B-PD                | Yes       | No   |
| GPIO3    | 6          | GPIO_22   | /             | /         | /         | B-PD                | Yes       | No   |
| GPIO4    | 7          | GPIO_23   | /             | /         | /         | B-PD                | No        | No   |
| GPIO5    | 18         | GPIO_3    | /             | /         | I2C1_SCL  | B-PD                | No        | No   |
| GPIO6    | 19         | GPIO_2    | /             | /         | I2C1_SDA  | B-PD                | Yes       | No   |
| GPIO7    | 22         | GPIO_1    | UART1_<br>RXD | /         | /         | B-PD                | Yes       | No   |
| GPIO8    | 23         | GPIO_0    | UART1_<br>TXD | /         | /         | B-PD                | Yes       | No   |
| GPIO9    | 25         | GPIO_6    | /             | SPI1_CS_N | /         | B-PD                | Yes       | No   |
| GPIO10   | 26         | GPIO_7    | /             | SPI1_CLK  | /         | B-PD                | No        | No   |
| GPIO11   | 27         | GPIO_4    | UART3_<br>TXD | SPI1_MOSI | /         | B-PD                | Yes       | Yes  |
| GPIO12   | 28         | GPIO_5    | UART3_<br>RXD | SPI1_MISO | /         | B-PD                | Yes       | No   |
| GPIO13   | 40         | GPIO_15   | /             | SPI2_CLK  | /         | B-PD                | No        | No   |
| GPIO14   | 41         | GPIO_14   | /             | SPI2_CS_N | /         | B-PD                | Yes       | No   |
| GPIO15   | 64         | GPIO_12   | UART2_<br>TXD | SPI2_MOSI | /         | B-PD                | No        | No   |
| GPIO16   | 65         | GPIO_13   | UART2_<br>RXD | SPI2_MISO | /         | B-PD                | Yes       | No   |
| GPIO17   | 66         | GPIO_50   | PWM           | /         | /         | B-PD                | Yes       | No   |
| GPIO18   | 85         | GPIO_52   | /             | /         | /         | B-PD                | Yes       | No   |
| GPIO19*  | 86         | GPIO_36   | /             | /         | /         | B-PD                | Yes       | No   |
| GPIO20*  | 87         | GPIO_40   | /             | /         | /         | B-PD                | No        | No   |
| GPIO21*  | 88         | GPIO_41   | /             | /         | /         | B-PD                | No        | No   |
|          |            |           |               |           |           |                     |           |      |



#### **NOTES**

- 1. Functions 1, function 2, function 3 and function 4 will take effect only after software configuration.
- 2. 1) Please refer to *Table 3* for more details about the symbol description.
- 3. "\*" means under development.
- 4. "/" means not supported.

#### 6.1.1. GPIOs

BG95-QuecOpen supports 21 GPIOs. Customers can configure each GPIO by QAPI in their own applications. As an output function, customers can configure the driver strength for specified GPIO.

#### 6.1.2. UART Interfaces

BG95 provides four UART interfaces: Main UART, UART1, UART2 and UART3.

- Main UART interface can only be used for AT command communication.
- UART1, UART2 and UART3 interfaces are used for communication and data transmission with peripheral, and can also be multiplexed into other functions.

The following tables show the pin definition of the four UART interfaces.

Table 5: BG95 Pin Definition of Main UART Interface

| Main UART Interface |         |     |                                          |                                                                                                               |                                                   |  |  |
|---------------------|---------|-----|------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|--|
| Pin Name            | Pin No. | I/O | Description                              | DC Characteristics                                                                                            | Comment                                           |  |  |
| DTR                 | 30      | DI  | Data terminal ready (sleep mode control) | V <sub>IL</sub> min=-0.3V<br>V <sub>IL</sub> max=0.6V<br>V <sub>IH</sub> min=1.2V<br>V <sub>IH</sub> max=2.0V | 1.8V power domain. If unused, keep this pin open. |  |  |
| RXD                 | 34      | DI  | Receive data                             | V <sub>IL</sub> min=-0.3V<br>V <sub>IL</sub> max=0.6V<br>V <sub>IH</sub> min=1.2V<br>V <sub>IH</sub> max=2.0V | 1.8V power domain. If unused, keep this pin open. |  |  |
| TXD                 | 35      | DO  | Transmit data                            | V <sub>OL</sub> max=0.45V<br>V <sub>OH</sub> min=1.35V                                                        | 1.8V power domain. If unused, keep this pin open. |  |  |
| CTS                 | 36      | DO  | Clear to send                            | V <sub>OL</sub> max=0.45V<br>V <sub>OH</sub> min=1.35V                                                        | 1.8V power domain. If unused, keep this pin open. |  |  |



| RTS | 37 | DI | Request to send        | V <sub>IL</sub> min=-0.3V<br>V <sub>IL</sub> max=0.6V<br>V <sub>IH</sub> min=1.2V<br>V <sub>IH</sub> max=2.0V | 1.8V power domain. If unused, keep this pin open.                              |
|-----|----|----|------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| DCD | 38 | DO | Data carrier detection | V <sub>OL</sub> max=0.45V<br>V <sub>OH</sub> min=1.35V                                                        | <ol> <li>1.8V power domain.</li> <li>If unused, keep this pin open.</li> </ol> |
| RI  | 39 | DO | Ring indication signal | V <sub>OL</sub> max=0.45V<br>V <sub>OH</sub> min=1.35V                                                        | 1.8V power domain. If unused, keep this pin open.                              |

#### NOTE

Main UART interface is only used for AT Command communication. It cannot be configured or used in customers own application.

#### Table 6: BG95 Pin Definition of UART1 Interface

| Pin Name | Pin No. | I/O | Function 1 | Function 2 | Function 3 | Function 4 |
|----------|---------|-----|------------|------------|------------|------------|
| GPIO7    | 22      | DI  | GPIO_1     | UART1_RXD  | /          | /          |
| GPIO8    | 23      | DO  | GPIO_0     | UART1_TXD  | /          | /          |

#### **NOTES**

- 1. In QuecOpen application, use QT\_QAPI\_UART\_PORT\_01 to select and configure UART1.
- 2. UART1 interface does not support flow control.

#### Table 7: BG95 Pin Definition of UART2 Interface

| Pin Name | Pin No. | I/O | Function 1 | Function 2 | Function 3 | Function 4 |
|----------|---------|-----|------------|------------|------------|------------|
| GPIO15   | 64      | DO  | GPIO_12    | UART2_TXD  | SPI2_MOSI  | /          |
| GPIO16   | 65      | DI  | GPIO_13    | UART2_RXD  | SPI2_MISO  | /          |

#### **NOTES**

- 1. In QuecOpen application, use QT\_QAPI\_UART\_PORT\_02 to select and configure UART2.
- 2. UART2 interface does not support flow control.



#### Table 8: BG95 Pin Definition of UART3 Interface

| Pin Name | Pin No. | I/O | Function 1 | Function 2 | Function 3 | Function 4 |
|----------|---------|-----|------------|------------|------------|------------|
| GPIO11   | 27      | DO  | GPIO_4     | UART3_TXD  | SPI1_MOSI  | /          |
| GPIO12   | 28      | DI  | GPIO_5     | UART3_RXD  | SPI1_MISO  | /          |

#### **NOTES**

- 1. In QuecOpen application, use QT\_QAPI\_UART\_PORT\_03 to select and configure UART3.
- 2. UART3 interface does not support flow control.

#### 6.1.3. I2C Interfaces

BG95-QuecOpen provides one Inter-Integrated Circuit (I2C) interface for communication, which support high-speed mode and do not support multi-master. I2C interface uses GPIOs configured as open-drain outputs, and the pull-up resistors should be provided externally.

The following tables show the pin definition.

Table 9: BG95 Pin Definition of I2C1 Interface

| Pin Name | Pin No. | I/O | Function 1 | Function 2 | Function 3 | Function 4 |
|----------|---------|-----|------------|------------|------------|------------|
| GPIO5    | 18      | Ю   | GPIO_3     | /          | /          | I2C1_SCL   |
| GPIO6    | 19      | Ю   | GPIO_2     | /          | /          | I2C1_SDA   |

#### NOTE

In QuecOpen application, use QT\_QAPI\_I2CM\_PORT\_01 to select and configure I2C1.

#### 6.1.4. SPI Interfaces

BG95-QuecOpen provides two SPI interfaces which support only master mode with a maximum clock frequency up to 50MHz.

The following tables show the pin definition.



Table 10: BG95 Pin Definition of SPI1 Interface

| Pin Name | Pin No. | I/O | Function 1 | Function 2 | Function 3 | Function 4 |
|----------|---------|-----|------------|------------|------------|------------|
| GPIO9    | 25      | Ю   | GPIO_6     | /          | SPI1_CS_N  | 1          |
| GPIO10   | 26      | Ю   | GPIO_7     | /          | SPI1_CLK   | /          |
| GPIO11   | 27      | Ю   | GPIO_4     | UART3_TXD  | SPI1_MOSI  | /          |
| GPIO12   | 28      | Ю   | GPIO_5     | UART3_RXD  | SPI1_MISO  | /          |

#### **NOTE**

In QuecOpen application, use QT\_QAPI\_SPIM\_PORT\_01 to select and configure SPI1.

Table 11: BG95 Pin Definition of SPI2 Interface

| Pin Name | Pin No. | I/O | Function 1 | Function 2 | Function 3 | Function 4 |
|----------|---------|-----|------------|------------|------------|------------|
| GPIO13   | 40      | Ю   | GPIO_15    | /          | SPI2_CLK   | /          |
| GPIO14   | 41      | Ю   | GPIO_14    | /          | SPI2_CS_N  | 1          |
| GPIO64   | 64      | Ю   | GPIO_12    | UART2_TXD  | SPI2_MOSI  | 1          |
| GPIO65   | 65      | Ю   | GPIO_13    | UART2_RXD  | SPI2_MISO  | /          |

#### NOTE

In QuecOpen Application, use QT\_QAPI\_SPIM\_PORT\_02 to select and configure SPI2.

## 6.2. Pin Mapping of BG77

#### 6.2.1. **GPIOs**

BG77-QuecOpen supports 34 GPIOs. Customers can configure each GPIO by QAPI in their own applications. As an output function, customers can configure the driver strength for specified GPIO.



**Table 12: BG77 Multiplexing Pins** 

| Pin Name | Pin<br>No. | Function1 | Function2     | Function3 | Function4 | Reset <sup>1)</sup> | Interrupt | Boot |
|----------|------------|-----------|---------------|-----------|-----------|---------------------|-----------|------|
| GPIO1    | 1          | GPIO_14   | /             | SPI2_CS_N | /         | B-PD                | Yes       | No   |
| GPIO2    | 2          | GPIO_22   | /             | /         | /         | B-PD                | Yes       | No   |
| GPIO3    | 3          | GPIO_24   | /             | /         | /         | B-PD                | No        | No   |
| GPIO4    | 4          | GPIO_13   | UART2_<br>RXD | SPI2_MISO | /         | B-PD                | Yes       | No   |
| GPIO5    | 5          | GPIO_2    | /             | /         | I2C1_SDA  | B-PD                | Yes       | No   |
| GPIO6    | 8          | GPIO_5    | UART3_<br>RXD | SPI1_MISO |           | B-PD                | Yes       | No   |
| GPI07    | 9          | GPIO_7    |               | SPI1_CLK  | /         | B-PD                | No        | No   |
| GPIO8    | 33         | GPIO_52   | PWM           | /         | /         | B-PD                | Yes       | No   |
| GPIO9    | 34         | GPIO_23   | /             |           | /         | B-PD                | No        | No   |
| GPIO10   | 35         | GPIO_21   | /             |           | /         | B-PD                | Yes       | No   |
| GPIO11   | 36         | GPIO_12   | UART2_<br>TXD | SPI2_MOSI | /         | B-PD                | No        | No   |
| GPIO12   | 37         | GPIO_3    | /             | /         | I2C1_SCL  | B-PD                | No        | No   |
| GPIO13   | 40         | GPIO_4    | UART3_<br>TXD | SPI1_MOSI | /         | B-PD                | Yes       | Yes  |
| GPIO14   | 41         | GPIO_27   | /             |           | /         | B-PD                | Yes       | No   |
| GPIO15   | 48         | GPIO_33   |               |           | /         | B-PD                | No        | No   |
| GPIO16   | 49         | GPIO_34   |               |           | /         | B-PD                | No        | No   |
| GPIO17   | 50         | GPIO_36   |               | /         | /         | B-PD                | Yes       | No   |
| GPIO18   | 51         | GPIO_37   | /             | /         | /         | B-PD                | No        | No   |
| GPIO19   | 57         | GPIO_15   | /             | SPI2_CLK  | /         | B-PD                | No        | No   |
| GPIO20   | 60         | GPIO_0    | UART1_<br>TXD | /         | /         | B-PD                | Yes       | No   |
| GPIO21   | 61         | GPIO_1    | UART1_<br>RXD | /         | /         | B-PD                | Yes       | No   |



| GPIO22 | 63 | GPIO_6  | / | SPI1_CS_N | / | B-PD | Yes | No  |
|--------|----|---------|---|-----------|---|------|-----|-----|
| GPIO23 | 67 | GPIO_31 | / | /         | / | B-PD | No  | No  |
| GPIO24 | 68 | GPIO_38 | / | /         | / | B-PD | No  | Yes |
| GPIO25 | 69 | GPIO_51 | / | /         | / | B-PD | Yes | No  |
| GPIO26 | 70 | GPIO_35 | / | /         | / | B-PD | No  | No  |
| GPIO27 | 71 | GPIO_42 | / | /         | / | B-PD | No  | No  |
| GPIO28 | 77 | GPIO_28 | / | /         | / | B-PD | Yes | No  |
| GPIO29 | 80 | GPIO_32 | / | /         | / | B-PD | No  | Yes |
| GPIO30 | 81 | GPIO_40 | / | /         | / | B-PD | No  | No  |
| GPIO31 | 82 | GPIO_47 | / | /         | / | B-PD | Yes | No  |
| GPIO32 | 91 | GPIO_45 | / | /         | / | B-PD | No  | No  |
| GPIO33 | 92 | GPIO_46 | / | /         | / | B-PD | Yes | No  |
| GPIO34 | 93 | GPIO_50 | / | /         | / | B-PD | Yes | No  |

#### **NOTES**

- 1. Functions 1, function 2, function 3 and function 4 will take effect only after software configuration.
- 2. 1) Please refer to *Table 3* for more details about the symbol description.
- 3. "\*" means under development.
- 4. "/" means not supported.

#### 6.2.2. UART Interfaces

BG77 provides four UART interfaces: Main UART, UART1, UART2 and UART3.

- Main UART interface can only be used for AT command communication.
- UART1, UART2 and UART3 interfaces are used for communication and data transmission with peripheral, and can also be multiplexed into other functions.

The following tables show the pin definition of the four UART interfaces.



Table 13: BG77 Pin Definition of Main UART Interface

| Pin Name | Pin No. | I/O | Description                              | DC Characteristics                                                                                            | Comment                                           |
|----------|---------|-----|------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| DTR      | 62      | DI  | Data terminal ready (sleep mode control) | V <sub>IL</sub> min=-0.3V<br>V <sub>IL</sub> max=0.6V<br>V <sub>IH</sub> min=1.2V<br>V <sub>IH</sub> max=2.0V | 1.8V power domain. If unused, keep this pin open. |
| RXD      | 6       | DI  | Receive data                             | $V_{IL}$ min=-0.3V<br>$V_{IL}$ max=0.6V<br>$V_{IH}$ min=1.2V<br>$V_{IH}$ max=2.0V                             | 1.8V power domain. If unused, keep this pin open. |
| TXD      | 7       | DO  | Transmit data                            | V <sub>OL</sub> max=0.45V<br>V <sub>OH</sub> min=1.35V                                                        | 1.8V power domain. If unused, keep this pin open. |
| CTS      | 39      | DO  | Clear to send                            | V <sub>OL</sub> max=0.45V<br>V <sub>OH</sub> min=1.35V                                                        | 1.8V power domain. If unused, keep this pin open. |
| RTS      | 38      | DI  | Request to send                          | $V_{IL}$ min=-0.3V<br>$V_{IL}$ max=0.6V<br>$V_{IH}$ min=1.2V<br>$V_{IH}$ max=2.0V                             | 1.8V power domain. If unused, keep this pin open. |
| DCD      | 90      | DO  | Data carrier detection                   | V <sub>OL</sub> max=0.45V<br>V <sub>OH</sub> min=1.35V                                                        | 1.8V power domain. If unused, keep this pin open. |
| RI       | 76      | DO  | Ring indication signal                   | V <sub>OL</sub> max=0.45V<br>V <sub>OH</sub> min=1.35V                                                        | 1.8V power domain. If unused, keep this pin open. |

#### NOTE

Main UART interface is only used for AT Command communication. It cannot be configured or used in customers own application.

Table 14: BG77 Pin Definition of UART1 Interface

| Pin Name | Pin No. | I/O | Function 1 | Function 2 | Function 3 | Function 4 |
|----------|---------|-----|------------|------------|------------|------------|
| GPIO21   | 61      | DI  | GPIO_1     | UART1_RXD  | /          | /          |
| GPIO20   | 60      | DO  | GPIO_0     | UART1_TXD  | /          | /          |



#### **NOTES**

- 1. In QuecOpen application, use QT\_QAPI\_UART\_PORT\_01 to select and configure UART1.
- 2. UART1 interface does not support flow control.

#### Table 15: BG77 Pin Definition of UART2 Interface

| Pin Name | Pin No. | I/O | Function 1 | Function 2 | Function 3 | Function 4 |
|----------|---------|-----|------------|------------|------------|------------|
| GPIO11   | 36      | DO  | GPIO_12    | UART2_TXD  | SPI2_MOSI  | /          |
| GPIO4    | 4       | DI  | GPIO_13    | UART2_RXD  | SPI2_MISO  | /          |

#### **NOTES**

- 1. In QuecOpen application, use QT\_QAPI\_UART\_PORT\_02 to select and configure UART2.
- 2. UART2 interface does not support flow control.

#### Table 16: BG77 Pin Definition of UART3 Interface

| Pin Name | Pin No. | I/O | Function 1 | Function 2 | Function 3 | Function 4 |
|----------|---------|-----|------------|------------|------------|------------|
| GPIO13   | 40      | DO  | GPIO_4     | UART3_TXD  | SPI1_MOSI  | /          |
| GPIO6    | 8       | DI  | GPIO_5     | UART3_RXD  | SPI1_MISO  | /          |

#### **NOTES**

- 1. In QuecOpen application, use QT\_QAPI\_UART\_PORT\_03 to select and configure UART3.
- 2. UART3 interface does not support flow control.

#### 6.2.3. I2C Interfaces

BG77-QuecOpen provides one Inter-Integrated Circuit (I2C) interface for communication, which support high-speed mode and do not support multi-master. I2C interface uses GPIOs configured as open-drain outputs, and the pull-up resistors should be provided externally.

The following table show the pin definition.



#### Table 17: BG77 Pin Definition of I2C1 Interface

| Pin Name | Pin No. | I/O | Function 1 | Function 2 | Function 3 | Function 4 |
|----------|---------|-----|------------|------------|------------|------------|
| GPIO12   | 37      | Ю   | GPIO_3     | /          | /          | I2C1_SCL   |
| GPIO5    | 5       | Ю   | GPIO_2     | /          | /          | I2C1_SDA   |

#### NOTE

In QuecOpen application, use QT\_QAPI\_I2CM\_PORT\_01 to select and configure I2C1.

#### 6.2.4. SPI Interfaces

BG77-QuecOpen provides two SPI interfaces which support only master mode with a maximum clock frequency up to 50MHz.

The following tables show the pin definition.

Table 18: BG77 Pin Definition of SPI1 Interface

| Pin Name | Pin No. | I/O | Function 1 | Function 2 | Function 3 | Function 4 |
|----------|---------|-----|------------|------------|------------|------------|
| GPIO22   | 63      | Ю   | GPIO_6     | /          | SPI1_CS_N  | 1          |
| GPIO7    | 9       | Ю   | GPIO_7     | /          | SPI1_CLK   | 1          |
| GPIO13   | 40      | Ю   | GPIO_4     | UART3_TXD  | SPI1_MOSI  | 1          |
| GPIO6    | 8       | Ю   | GPIO_5     | UART3_RXD  | SPI1_MISO  | /          |

### NOTE

In QuecOpen application, use QT\_QAPI\_SPIM\_PORT\_01 to select and configure SPI1.

Table 19: BG77 Pin Definition of SPI2 Interface

| Pin Name | Pin No. | I/O | Function 0 | Function 1 | Function 2 | Function 3 |
|----------|---------|-----|------------|------------|------------|------------|
| GPIO19   | 57      | Ю   | GPIO_15    | /          | SPI2_CLK   | /          |
| GPIO1    | 1       | Ю   | GPIO_14    | /          | SPI2_CS_N  | /          |
| GPIO11   | 36      | Ю   | GPIO_12    | UART2_TXD  | SPI2_MOSI  | /          |



GPIO4 4 IO GPIO\_13 UART2\_RXD SPI2\_MISO /

NOTE

In QuecOpen Application, use QT\_QAPI\_SPIM\_PORT\_02 to select and configure SPI2.



# **7** Available Memory Mapping for QuecOpen Application

BG95&BG77 have fine-tuned the memory space division of products to meet the diverse needs of customers, including the ROM space and RAM space.

Quectel provides four areas for customers to use in QuecOpen solutions:



Figure 10: Memory Space for QuecOpen App

ROM for QuecOpen application: Used to store customer QuecOpen application image.

ROM for configuration: Used to store the key configuration data for customer QuecOpen application.

FS: Used to store customer some temporary configuration, files or application log.

RAM: RAM space.

Table 20: Available Memory Mapping for QuecOpen Application

| SKT     | ROM for QuecOpen Application (MB) | ROM for QuecOpen Configuration (KB) | File System | RAM SIZE |
|---------|-----------------------------------|-------------------------------------|-------------|----------|
| BG95-M1 | 1.5                               | 128                                 | 4.5         | 3        |
| BG95-M2 | 1.5                               | 128                                 | 2.5         | 3        |
| BG77    | 1.5                               | 128                                 | 2.5         | 3        |
| BG95-M3 | 1.25                              | 128                                 | 1.5         | 2.5      |

NOTE

All data table are under condition without VoLTE/Audio function.



# 8 Appendix A References

**Table 21: Related Documents** 

| SN  | Document Name                                                                | Remark                                  |
|-----|------------------------------------------------------------------------------|-----------------------------------------|
| [1] | Quectel_BG95_QEFS_Explorer_User_Guide                                        | QEFS Explorer tool user guide           |
| [2] | Quectel_BG95_Hardware_Design                                                 | BG95 QuecOpen Hardware Design           |
| [3] | 80-p8101-32_d_qualcomm_application_programm ing_interface_for_mdm9206_tx_3.2 | Qualcomm QAPI Specification             |
| [4] | Quectel_BG95&BG77_AT_Commands_Manual                                         | Quectel BG95&BG77 AT Commands<br>Manual |

**Table 22: Terms and Abbreviations** 

| Abbreviation | Description                                             |
|--------------|---------------------------------------------------------|
| API          | Application Programming Interface                       |
| HTTP         | Hyper Text Transfer Protocol                            |
| OS           | Operating System                                        |
| QAPI         | Qualcomm <sup>™</sup> Application Programming Interface |
| GPIO         | General-Purpose Input/Output                            |
| MCU          | Microcontroller Unit                                    |
| RAM          | Random Access Memory                                    |
| ROM          | Read Only Memory                                        |
| SDK          | Software Development Kit                                |
| SPI          | Serial Peripheral Interface                             |